blob: 2cd671b1a9cc2ed26ad85d0665810d06c1c7c2a7 [file] [log] [blame]
Thierry Reding6b6b6042013-11-15 16:06:05 +01001/*
2 * Copyright (C) 2013 NVIDIA Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/gpio.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/of_gpio.h>
Jon Hunter0751bb52016-06-29 10:17:55 +010015#include <linux/pinctrl/pinconf-generic.h>
16#include <linux/pinctrl/pinctrl.h>
17#include <linux/pinctrl/pinmux.h>
Thierry Reding82b81b32017-10-12 17:32:52 +020018#include <linux/pm_runtime.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010019#include <linux/platform_device.h>
20#include <linux/reset.h>
21#include <linux/regulator/consumer.h>
Thierry Reding2fff79d32014-04-25 16:42:32 +020022#include <linux/workqueue.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010023
24#include <drm/drm_dp_helper.h>
25#include <drm/drm_panel.h>
26
27#include "dpaux.h"
28#include "drm.h"
Thierry Redingeba7c452017-08-15 15:41:13 +020029#include "trace.h"
Thierry Reding6b6b6042013-11-15 16:06:05 +010030
31static DEFINE_MUTEX(dpaux_lock);
32static LIST_HEAD(dpaux_list);
33
34struct tegra_dpaux {
35 struct drm_dp_aux aux;
36 struct device *dev;
37
38 void __iomem *regs;
39 int irq;
40
41 struct tegra_output *output;
42
43 struct reset_control *rst;
44 struct clk *clk_parent;
45 struct clk *clk;
46
47 struct regulator *vdd;
48
49 struct completion complete;
Thierry Reding2fff79d32014-04-25 16:42:32 +020050 struct work_struct work;
Thierry Reding6b6b6042013-11-15 16:06:05 +010051 struct list_head list;
Jon Hunter0751bb52016-06-29 10:17:55 +010052
53#ifdef CONFIG_GENERIC_PINCONF
54 struct pinctrl_dev *pinctrl;
55 struct pinctrl_desc desc;
56#endif
Thierry Reding6b6b6042013-11-15 16:06:05 +010057};
58
59static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
60{
61 return container_of(aux, struct tegra_dpaux, aux);
62}
63
Thierry Reding2fff79d32014-04-25 16:42:32 +020064static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
65{
66 return container_of(work, struct tegra_dpaux, work);
67}
68
Thierry Reding8a8005e2015-06-02 13:13:01 +020069static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
Thierry Redinge8ddfdc2017-08-15 15:41:06 +020070 unsigned int offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010071{
Thierry Redingeba7c452017-08-15 15:41:13 +020072 u32 value = readl(dpaux->regs + (offset << 2));
73
74 trace_dpaux_readl(dpaux->dev, offset, value);
75
76 return value;
Thierry Reding6b6b6042013-11-15 16:06:05 +010077}
78
79static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
Thierry Redinge8ddfdc2017-08-15 15:41:06 +020080 u32 value, unsigned int offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010081{
Thierry Redingeba7c452017-08-15 15:41:13 +020082 trace_dpaux_writel(dpaux->dev, offset, value);
Thierry Reding6b6b6042013-11-15 16:06:05 +010083 writel(value, dpaux->regs + (offset << 2));
84}
85
86static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
87 size_t size)
88{
Thierry Reding6b6b6042013-11-15 16:06:05 +010089 size_t i, j;
90
Thierry Reding3c1dae02015-06-11 18:33:48 +020091 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
92 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +020093 u32 value = 0;
Thierry Reding6b6b6042013-11-15 16:06:05 +010094
95 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +020096 value |= buffer[i * 4 + j] << (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +010097
Thierry Reding3c1dae02015-06-11 18:33:48 +020098 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +010099 }
100}
101
102static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
103 size_t size)
104{
Thierry Reding6b6b6042013-11-15 16:06:05 +0100105 size_t i, j;
106
Thierry Reding3c1dae02015-06-11 18:33:48 +0200107 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
108 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +0200109 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100110
Thierry Reding3c1dae02015-06-11 18:33:48 +0200111 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100112
113 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +0200114 buffer[i * 4 + j] = value >> (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100115 }
116}
117
118static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
119 struct drm_dp_aux_msg *msg)
120{
Thierry Reding6b6b6042013-11-15 16:06:05 +0100121 unsigned long timeout = msecs_to_jiffies(250);
122 struct tegra_dpaux *dpaux = to_dpaux(aux);
123 unsigned long status;
124 ssize_t ret = 0;
Thierry Reding1ca20302014-04-07 10:37:44 +0200125 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100126
Thierry Reding1ca20302014-04-07 10:37:44 +0200127 /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
128 if (msg->size > 16)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100129 return -EINVAL;
130
Thierry Reding1ca20302014-04-07 10:37:44 +0200131 /*
132 * Allow zero-sized messages only for I2C, in which case they specify
133 * address-only transactions.
134 */
135 if (msg->size < 1) {
136 switch (msg->request & ~DP_AUX_I2C_MOT) {
Ville Syrjäläf9934062015-08-27 17:23:29 +0300137 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Thierry Reding1ca20302014-04-07 10:37:44 +0200138 case DP_AUX_I2C_WRITE:
139 case DP_AUX_I2C_READ:
140 value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
141 break;
142
143 default:
144 return -EINVAL;
145 }
146 } else {
147 /* For non-zero-sized messages, set the CMDLEN field. */
148 value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
149 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100150
151 switch (msg->request & ~DP_AUX_I2C_MOT) {
152 case DP_AUX_I2C_WRITE:
153 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200154 value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100155 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200156 value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100157
158 break;
159
160 case DP_AUX_I2C_READ:
161 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200162 value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100163 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200164 value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100165
166 break;
167
Ville Syrjälä2b712be2015-08-27 17:23:26 +0300168 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Thierry Reding6b6b6042013-11-15 16:06:05 +0100169 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200170 value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100171 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200172 value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100173
174 break;
175
176 case DP_AUX_NATIVE_WRITE:
Thierry Reding1ca20302014-04-07 10:37:44 +0200177 value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100178 break;
179
180 case DP_AUX_NATIVE_READ:
Thierry Reding1ca20302014-04-07 10:37:44 +0200181 value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100182 break;
183
184 default:
185 return -EINVAL;
186 }
187
Thierry Reding1ca20302014-04-07 10:37:44 +0200188 tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100189 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
190
191 if ((msg->request & DP_AUX_I2C_READ) == 0) {
192 tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
193 ret = msg->size;
194 }
195
196 /* start transaction */
197 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
198 value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
199 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
200
201 status = wait_for_completion_timeout(&dpaux->complete, timeout);
202 if (!status)
203 return -ETIMEDOUT;
204
205 /* read status and clear errors */
206 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
207 tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
208
209 if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
210 return -ETIMEDOUT;
211
212 if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
213 (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
214 (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
215 return -EIO;
216
217 switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
218 case 0x00:
219 msg->reply = DP_AUX_NATIVE_REPLY_ACK;
220 break;
221
222 case 0x01:
223 msg->reply = DP_AUX_NATIVE_REPLY_NACK;
224 break;
225
226 case 0x02:
227 msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
228 break;
229
230 case 0x04:
231 msg->reply = DP_AUX_I2C_REPLY_NACK;
232 break;
233
234 case 0x08:
235 msg->reply = DP_AUX_I2C_REPLY_DEFER;
236 break;
237 }
238
Thierry Reding1ca20302014-04-07 10:37:44 +0200239 if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
Thierry Reding6b6b6042013-11-15 16:06:05 +0100240 if (msg->request & DP_AUX_I2C_READ) {
241 size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
242
243 if (WARN_ON(count != msg->size))
244 count = min_t(size_t, count, msg->size);
245
246 tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
247 ret = count;
248 }
249 }
250
251 return ret;
252}
253
Thierry Reding2fff79d32014-04-25 16:42:32 +0200254static void tegra_dpaux_hotplug(struct work_struct *work)
255{
256 struct tegra_dpaux *dpaux = work_to_dpaux(work);
257
258 if (dpaux->output)
259 drm_helper_hpd_irq_event(dpaux->output->connector.dev);
260}
261
Thierry Reding6b6b6042013-11-15 16:06:05 +0100262static irqreturn_t tegra_dpaux_irq(int irq, void *data)
263{
264 struct tegra_dpaux *dpaux = data;
265 irqreturn_t ret = IRQ_HANDLED;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200266 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100267
268 /* clear interrupts */
269 value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
270 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
271
Thierry Reding2fff79d32014-04-25 16:42:32 +0200272 if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
273 schedule_work(&dpaux->work);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100274
275 if (value & DPAUX_INTR_IRQ_EVENT) {
276 /* TODO: handle this */
277 }
278
279 if (value & DPAUX_INTR_AUX_DONE)
280 complete(&dpaux->complete);
281
282 return ret;
283}
284
Jon Hunter0751bb52016-06-29 10:17:55 +0100285enum tegra_dpaux_functions {
286 DPAUX_PADCTL_FUNC_AUX,
287 DPAUX_PADCTL_FUNC_I2C,
288 DPAUX_PADCTL_FUNC_OFF,
289};
290
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100291static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux)
292{
293 u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
294
295 value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
296
297 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
298}
299
300static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux)
301{
302 u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
303
304 value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
305
306 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
307}
308
309static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function)
310{
311 u32 value;
312
313 switch (function) {
Jon Hunter0751bb52016-06-29 10:17:55 +0100314 case DPAUX_PADCTL_FUNC_AUX:
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100315 value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
316 DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
317 DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
318 DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
319 DPAUX_HYBRID_PADCTL_MODE_AUX;
320 break;
321
Jon Hunter0751bb52016-06-29 10:17:55 +0100322 case DPAUX_PADCTL_FUNC_I2C:
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100323 value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
324 DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
325 DPAUX_HYBRID_PADCTL_MODE_I2C;
326 break;
327
Jon Hunter0751bb52016-06-29 10:17:55 +0100328 case DPAUX_PADCTL_FUNC_OFF:
329 tegra_dpaux_pad_power_down(dpaux);
330 return 0;
331
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100332 default:
333 return -ENOTSUPP;
334 }
335
336 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
337 tegra_dpaux_pad_power_up(dpaux);
338
339 return 0;
340}
341
Jon Hunter0751bb52016-06-29 10:17:55 +0100342#ifdef CONFIG_GENERIC_PINCONF
343static const struct pinctrl_pin_desc tegra_dpaux_pins[] = {
344 PINCTRL_PIN(0, "DP_AUX_CHx_P"),
345 PINCTRL_PIN(1, "DP_AUX_CHx_N"),
346};
347
348static const unsigned tegra_dpaux_pin_numbers[] = { 0, 1 };
349
350static const char * const tegra_dpaux_groups[] = {
351 "dpaux-io",
352};
353
354static const char * const tegra_dpaux_functions[] = {
355 "aux",
356 "i2c",
357 "off",
358};
359
360static int tegra_dpaux_get_groups_count(struct pinctrl_dev *pinctrl)
361{
362 return ARRAY_SIZE(tegra_dpaux_groups);
363}
364
365static const char *tegra_dpaux_get_group_name(struct pinctrl_dev *pinctrl,
366 unsigned int group)
367{
368 return tegra_dpaux_groups[group];
369}
370
371static int tegra_dpaux_get_group_pins(struct pinctrl_dev *pinctrl,
372 unsigned group, const unsigned **pins,
373 unsigned *num_pins)
374{
375 *pins = tegra_dpaux_pin_numbers;
376 *num_pins = ARRAY_SIZE(tegra_dpaux_pin_numbers);
377
378 return 0;
379}
380
381static const struct pinctrl_ops tegra_dpaux_pinctrl_ops = {
382 .get_groups_count = tegra_dpaux_get_groups_count,
383 .get_group_name = tegra_dpaux_get_group_name,
384 .get_group_pins = tegra_dpaux_get_group_pins,
385 .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
386 .dt_free_map = pinconf_generic_dt_free_map,
387};
388
389static int tegra_dpaux_get_functions_count(struct pinctrl_dev *pinctrl)
390{
391 return ARRAY_SIZE(tegra_dpaux_functions);
392}
393
394static const char *tegra_dpaux_get_function_name(struct pinctrl_dev *pinctrl,
395 unsigned int function)
396{
397 return tegra_dpaux_functions[function];
398}
399
400static int tegra_dpaux_get_function_groups(struct pinctrl_dev *pinctrl,
401 unsigned int function,
402 const char * const **groups,
403 unsigned * const num_groups)
404{
405 *num_groups = ARRAY_SIZE(tegra_dpaux_groups);
406 *groups = tegra_dpaux_groups;
407
408 return 0;
409}
410
411static int tegra_dpaux_set_mux(struct pinctrl_dev *pinctrl,
412 unsigned int function, unsigned int group)
413{
414 struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl);
415
416 return tegra_dpaux_pad_config(dpaux, function);
417}
418
419static const struct pinmux_ops tegra_dpaux_pinmux_ops = {
420 .get_functions_count = tegra_dpaux_get_functions_count,
421 .get_function_name = tegra_dpaux_get_function_name,
422 .get_function_groups = tegra_dpaux_get_function_groups,
423 .set_mux = tegra_dpaux_set_mux,
424};
425#endif
426
Thierry Reding6b6b6042013-11-15 16:06:05 +0100427static int tegra_dpaux_probe(struct platform_device *pdev)
428{
429 struct tegra_dpaux *dpaux;
430 struct resource *regs;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200431 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100432 int err;
433
434 dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
435 if (!dpaux)
436 return -ENOMEM;
437
Thierry Reding2fff79d32014-04-25 16:42:32 +0200438 INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100439 init_completion(&dpaux->complete);
440 INIT_LIST_HEAD(&dpaux->list);
441 dpaux->dev = &pdev->dev;
442
443 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
444 dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
445 if (IS_ERR(dpaux->regs))
446 return PTR_ERR(dpaux->regs);
447
448 dpaux->irq = platform_get_irq(pdev, 0);
449 if (dpaux->irq < 0) {
450 dev_err(&pdev->dev, "failed to get IRQ\n");
451 return -ENXIO;
452 }
453
Jon Hunter9b990442016-06-29 10:17:51 +0100454 if (!pdev->dev.pm_domain) {
455 dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
456 if (IS_ERR(dpaux->rst)) {
457 dev_err(&pdev->dev,
458 "failed to get reset control: %ld\n",
459 PTR_ERR(dpaux->rst));
460 return PTR_ERR(dpaux->rst);
461 }
Thierry Reding08f580e2015-04-27 14:50:30 +0200462 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100463
464 dpaux->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding08f580e2015-04-27 14:50:30 +0200465 if (IS_ERR(dpaux->clk)) {
466 dev_err(&pdev->dev, "failed to get module clock: %ld\n",
467 PTR_ERR(dpaux->clk));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100468 return PTR_ERR(dpaux->clk);
Thierry Reding08f580e2015-04-27 14:50:30 +0200469 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100470
Thierry Reding6b6b6042013-11-15 16:06:05 +0100471 dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
Thierry Reding08f580e2015-04-27 14:50:30 +0200472 if (IS_ERR(dpaux->clk_parent)) {
473 dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
474 PTR_ERR(dpaux->clk_parent));
Thierry Reding82b81b32017-10-12 17:32:52 +0200475 return PTR_ERR(dpaux->clk_parent);
Thierry Reding08f580e2015-04-27 14:50:30 +0200476 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100477
478 err = clk_set_rate(dpaux->clk_parent, 270000000);
479 if (err < 0) {
480 dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
481 err);
Thierry Reding82b81b32017-10-12 17:32:52 +0200482 return err;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100483 }
484
485 dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
Thierry Reding08f580e2015-04-27 14:50:30 +0200486 if (IS_ERR(dpaux->vdd)) {
487 dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
488 PTR_ERR(dpaux->vdd));
Thierry Reding82b81b32017-10-12 17:32:52 +0200489 return PTR_ERR(dpaux->vdd);
Thierry Reding08f580e2015-04-27 14:50:30 +0200490 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100491
Thierry Reding82b81b32017-10-12 17:32:52 +0200492 platform_set_drvdata(pdev, dpaux);
493 pm_runtime_enable(&pdev->dev);
494 pm_runtime_get_sync(&pdev->dev);
495
Thierry Reding6b6b6042013-11-15 16:06:05 +0100496 err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
497 dev_name(dpaux->dev), dpaux);
498 if (err < 0) {
499 dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
500 dpaux->irq, err);
Thierry Reding82b81b32017-10-12 17:32:52 +0200501 return err;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100502 }
503
Thierry Reding9e532b32015-07-03 14:56:46 +0200504 disable_irq(dpaux->irq);
505
Thierry Reding6b6b6042013-11-15 16:06:05 +0100506 dpaux->aux.transfer = tegra_dpaux_transfer;
507 dpaux->aux.dev = &pdev->dev;
508
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000509 err = drm_dp_aux_register(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100510 if (err < 0)
Thierry Reding82b81b32017-10-12 17:32:52 +0200511 return err;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100512
Thierry Reding32271662015-04-27 15:16:26 +0200513 /*
514 * Assume that by default the DPAUX/I2C pads will be used for HDMI,
515 * so power them up and configure them in I2C mode.
516 *
517 * The DPAUX code paths reconfigure the pads in AUX mode, but there
518 * is no possibility to perform the I2C mode configuration in the
519 * HDMI path.
520 */
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100521 err = tegra_dpaux_pad_config(dpaux, DPAUX_HYBRID_PADCTL_MODE_I2C);
522 if (err < 0)
523 return err;
Thierry Reding32271662015-04-27 15:16:26 +0200524
Jon Hunter0751bb52016-06-29 10:17:55 +0100525#ifdef CONFIG_GENERIC_PINCONF
526 dpaux->desc.name = dev_name(&pdev->dev);
527 dpaux->desc.pins = tegra_dpaux_pins;
528 dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins);
529 dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops;
530 dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops;
531 dpaux->desc.owner = THIS_MODULE;
532
533 dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux);
Christophe Jaillet9376cad2016-10-28 11:09:45 +0200534 if (IS_ERR(dpaux->pinctrl)) {
Jon Hunter0751bb52016-06-29 10:17:55 +0100535 dev_err(&pdev->dev, "failed to register pincontrol\n");
Christophe Jaillet9376cad2016-10-28 11:09:45 +0200536 return PTR_ERR(dpaux->pinctrl);
Jon Hunter0751bb52016-06-29 10:17:55 +0100537 }
538#endif
Thierry Reding6b6b6042013-11-15 16:06:05 +0100539 /* enable and clear all interrupts */
540 value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
541 DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
542 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
543 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
544
545 mutex_lock(&dpaux_lock);
546 list_add_tail(&dpaux->list, &dpaux_list);
547 mutex_unlock(&dpaux_lock);
548
Thierry Reding6b6b6042013-11-15 16:06:05 +0100549 return 0;
550}
551
552static int tegra_dpaux_remove(struct platform_device *pdev)
553{
554 struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
Thierry Reding32271662015-04-27 15:16:26 +0200555
Thierry Reding82b81b32017-10-12 17:32:52 +0200556 cancel_work_sync(&dpaux->work);
557
Thierry Reding32271662015-04-27 15:16:26 +0200558 /* make sure pads are powered down when not in use */
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100559 tegra_dpaux_pad_power_down(dpaux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100560
Thierry Reding82b81b32017-10-12 17:32:52 +0200561 pm_runtime_put(&pdev->dev);
562 pm_runtime_disable(&pdev->dev);
563
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000564 drm_dp_aux_unregister(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100565
566 mutex_lock(&dpaux_lock);
567 list_del(&dpaux->list);
568 mutex_unlock(&dpaux_lock);
569
Thierry Reding6b6b6042013-11-15 16:06:05 +0100570 return 0;
571}
572
Thierry Reding82b81b32017-10-12 17:32:52 +0200573#ifdef CONFIG_PM
574static int tegra_dpaux_suspend(struct device *dev)
575{
576 struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
577 int err = 0;
578
579 if (dpaux->rst) {
580 err = reset_control_assert(dpaux->rst);
581 if (err < 0) {
582 dev_err(dev, "failed to assert reset: %d\n", err);
583 return err;
584 }
585 }
586
587 usleep_range(1000, 2000);
588
589 clk_disable_unprepare(dpaux->clk_parent);
590 clk_disable_unprepare(dpaux->clk);
591
592 return err;
593}
594
595static int tegra_dpaux_resume(struct device *dev)
596{
597 struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
598 int err;
599
600 err = clk_prepare_enable(dpaux->clk);
601 if (err < 0) {
602 dev_err(dev, "failed to enable clock: %d\n", err);
603 return err;
604 }
605
606 err = clk_prepare_enable(dpaux->clk_parent);
607 if (err < 0) {
608 dev_err(dev, "failed to enable parent clock: %d\n", err);
609 goto disable_clk;
610 }
611
612 usleep_range(1000, 2000);
613
614 if (dpaux->rst) {
615 err = reset_control_deassert(dpaux->rst);
616 if (err < 0) {
617 dev_err(dev, "failed to deassert reset: %d\n", err);
618 goto disable_parent;
619 }
620
621 usleep_range(1000, 2000);
622 }
623
624 return 0;
625
626disable_parent:
627 clk_disable_unprepare(dpaux->clk_parent);
628disable_clk:
629 clk_disable_unprepare(dpaux->clk);
630 return err;
631}
632#endif
633
634static const struct dev_pm_ops tegra_dpaux_pm_ops = {
635 SET_RUNTIME_PM_OPS(tegra_dpaux_suspend, tegra_dpaux_resume, NULL)
636};
637
Thierry Reding6b6b6042013-11-15 16:06:05 +0100638static const struct of_device_id tegra_dpaux_of_match[] = {
Thierry Reding32271662015-04-27 15:16:26 +0200639 { .compatible = "nvidia,tegra210-dpaux", },
Thierry Reding6b6b6042013-11-15 16:06:05 +0100640 { .compatible = "nvidia,tegra124-dpaux", },
641 { },
642};
Stephen Warrenef707282014-06-18 16:21:55 -0600643MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100644
645struct platform_driver tegra_dpaux_driver = {
646 .driver = {
647 .name = "tegra-dpaux",
648 .of_match_table = tegra_dpaux_of_match,
Thierry Reding82b81b32017-10-12 17:32:52 +0200649 .pm = &tegra_dpaux_pm_ops,
Thierry Reding6b6b6042013-11-15 16:06:05 +0100650 },
651 .probe = tegra_dpaux_probe,
652 .remove = tegra_dpaux_remove,
653};
654
Thierry Reding9542c232015-07-08 13:39:09 +0200655struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100656{
657 struct tegra_dpaux *dpaux;
658
659 mutex_lock(&dpaux_lock);
660
661 list_for_each_entry(dpaux, &dpaux_list, list)
662 if (np == dpaux->dev->of_node) {
663 mutex_unlock(&dpaux_lock);
Thierry Reding9542c232015-07-08 13:39:09 +0200664 return &dpaux->aux;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100665 }
666
667 mutex_unlock(&dpaux_lock);
668
669 return NULL;
670}
671
Thierry Reding9542c232015-07-08 13:39:09 +0200672int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100673{
Thierry Reding9542c232015-07-08 13:39:09 +0200674 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100675 unsigned long timeout;
676 int err;
677
Thierry Reding7c463382014-04-25 16:44:48 +0200678 output->connector.polled = DRM_CONNECTOR_POLL_HPD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100679 dpaux->output = output;
680
681 err = regulator_enable(dpaux->vdd);
682 if (err < 0)
683 return err;
684
685 timeout = jiffies + msecs_to_jiffies(250);
686
687 while (time_before(jiffies, timeout)) {
688 enum drm_connector_status status;
689
Thierry Reding9542c232015-07-08 13:39:09 +0200690 status = drm_dp_aux_detect(aux);
Thierry Reding9e532b32015-07-03 14:56:46 +0200691 if (status == connector_status_connected) {
692 enable_irq(dpaux->irq);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100693 return 0;
Thierry Reding9e532b32015-07-03 14:56:46 +0200694 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100695
696 usleep_range(1000, 2000);
697 }
698
699 return -ETIMEDOUT;
700}
701
Thierry Reding9542c232015-07-08 13:39:09 +0200702int drm_dp_aux_detach(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100703{
Thierry Reding9542c232015-07-08 13:39:09 +0200704 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100705 unsigned long timeout;
706 int err;
707
Thierry Reding9e532b32015-07-03 14:56:46 +0200708 disable_irq(dpaux->irq);
709
Thierry Reding6b6b6042013-11-15 16:06:05 +0100710 err = regulator_disable(dpaux->vdd);
711 if (err < 0)
712 return err;
713
714 timeout = jiffies + msecs_to_jiffies(250);
715
716 while (time_before(jiffies, timeout)) {
717 enum drm_connector_status status;
718
Thierry Reding9542c232015-07-08 13:39:09 +0200719 status = drm_dp_aux_detect(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100720 if (status == connector_status_disconnected) {
721 dpaux->output = NULL;
722 return 0;
723 }
724
725 usleep_range(1000, 2000);
726 }
727
728 return -ETIMEDOUT;
729}
730
Thierry Reding9542c232015-07-08 13:39:09 +0200731enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100732{
Thierry Reding9542c232015-07-08 13:39:09 +0200733 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding8a8005e2015-06-02 13:13:01 +0200734 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100735
736 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
737
738 if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
739 return connector_status_connected;
740
741 return connector_status_disconnected;
742}
743
Thierry Reding9542c232015-07-08 13:39:09 +0200744int drm_dp_aux_enable(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100745{
Thierry Reding9542c232015-07-08 13:39:09 +0200746 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100747
Jon Hunter0751bb52016-06-29 10:17:55 +0100748 return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100749}
750
Thierry Reding9542c232015-07-08 13:39:09 +0200751int drm_dp_aux_disable(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100752{
Thierry Reding9542c232015-07-08 13:39:09 +0200753 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100754
Jon Hunter9d0e09c2016-06-29 10:17:49 +0100755 tegra_dpaux_pad_power_down(dpaux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100756
757 return 0;
758}
759
Thierry Reding9542c232015-07-08 13:39:09 +0200760int drm_dp_aux_prepare(struct drm_dp_aux *aux, u8 encoding)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100761{
762 int err;
763
Thierry Reding9542c232015-07-08 13:39:09 +0200764 err = drm_dp_dpcd_writeb(aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
Thierry Reding6b6b6042013-11-15 16:06:05 +0100765 encoding);
766 if (err < 0)
767 return err;
768
769 return 0;
770}
771
Thierry Reding9542c232015-07-08 13:39:09 +0200772int drm_dp_aux_train(struct drm_dp_aux *aux, struct drm_dp_link *link,
773 u8 pattern)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100774{
775 u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
776 u8 status[DP_LINK_STATUS_SIZE], values[4];
777 unsigned int i;
778 int err;
779
Thierry Reding9542c232015-07-08 13:39:09 +0200780 err = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, pattern);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100781 if (err < 0)
782 return err;
783
784 if (tp == DP_TRAINING_PATTERN_DISABLE)
785 return 0;
786
787 for (i = 0; i < link->num_lanes; i++)
788 values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530789 DP_TRAIN_PRE_EMPH_LEVEL_0 |
Thierry Reding6b6b6042013-11-15 16:06:05 +0100790 DP_TRAIN_MAX_SWING_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530791 DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100792
Thierry Reding9542c232015-07-08 13:39:09 +0200793 err = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, values,
Thierry Reding6b6b6042013-11-15 16:06:05 +0100794 link->num_lanes);
795 if (err < 0)
796 return err;
797
798 usleep_range(500, 1000);
799
Thierry Reding9542c232015-07-08 13:39:09 +0200800 err = drm_dp_dpcd_read_link_status(aux, status);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100801 if (err < 0)
802 return err;
803
804 switch (tp) {
805 case DP_TRAINING_PATTERN_1:
806 if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
807 return -EAGAIN;
808
809 break;
810
811 case DP_TRAINING_PATTERN_2:
812 if (!drm_dp_channel_eq_ok(status, link->num_lanes))
813 return -EAGAIN;
814
815 break;
816
817 default:
Thierry Reding9542c232015-07-08 13:39:09 +0200818 dev_err(aux->dev, "unsupported training pattern %u\n", tp);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100819 return -EINVAL;
820 }
821
Thierry Reding9542c232015-07-08 13:39:09 +0200822 err = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, 0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100823 if (err < 0)
824 return err;
825
826 return 0;
827}