blob: 3e675f81815f1efcf9fb1b5c0c331e519e895d4b [file] [log] [blame]
Zhi Wang17865712016-05-01 19:02:37 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eddie Dong <eddie.dong@intel.com>
25 * Kevin Tian <kevin.tian@intel.com>
26 *
27 * Contributors:
28 * Zhi Wang <zhi.a.wang@intel.com>
29 * Changbin Du <changbin.du@intel.com>
30 * Zhenyu Wang <zhenyuw@linux.intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Bing Niu <bing.niu@intel.com>
33 *
34 */
35
36#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080037#include "gvt.h"
Xiong Zhang7fb6a7d2017-05-23 05:38:08 +080038#include "trace.h"
Zhi Wang17865712016-05-01 19:02:37 -040039
Changbin Du4447f422017-12-08 14:56:20 +080040/**
41 * Defined in Intel Open Source PRM.
42 * Ref: https://01.org/linuxgraphics/documentation/hardware-specification-prms
43 */
44#define TRVATTL3PTRDW(i) _MMIO(0x4de0 + (i)*4)
45#define TRNULLDETCT _MMIO(0x4de8)
46#define TRINVTILEDETCT _MMIO(0x4dec)
47#define TRVADR _MMIO(0x4df0)
48#define TRTTE _MMIO(0x4df4)
49#define RING_EXCC(base) _MMIO((base) + 0x28)
50#define RING_GFX_MODE(base) _MMIO((base) + 0x29c)
51#define VF_GUARDBAND _MMIO(0x83a4)
Zhi Wang17865712016-05-01 19:02:37 -040052
Changbin Du4447f422017-12-08 14:56:20 +080053/* Raw offset is appened to each line for convenience. */
Changbin Du83164882017-12-08 14:56:21 +080054static struct engine_mmio gen8_engine_mmio_list[] __cacheline_aligned = {
Changbin Du4447f422017-12-08 14:56:20 +080055 {RCS, GFX_MODE_GEN7, 0xffff, false}, /* 0x229c */
56 {RCS, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
57 {RCS, HWSTAM, 0x0, false}, /* 0x2098 */
58 {RCS, INSTPM, 0xffff, true}, /* 0x20c0 */
59 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
60 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
61 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
62 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
63 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
64 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
65 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
66 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
67 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
68 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
69 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
70 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
71 {RCS, CACHE_MODE_1, 0xffff, true}, /* 0x7004 */
72 {RCS, GEN7_GT_MODE, 0xffff, true}, /* 0x7008 */
73 {RCS, CACHE_MODE_0_GEN7, 0xffff, true}, /* 0x7000 */
74 {RCS, GEN7_COMMON_SLICE_CHICKEN1, 0xffff, true}, /* 0x7010 */
75 {RCS, HDC_CHICKEN0, 0xffff, true}, /* 0x7300 */
76 {RCS, VF_GUARDBAND, 0xffff, true}, /* 0x83a4 */
77
78 {BCS, RING_GFX_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2229c */
79 {BCS, RING_MI_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2209c */
80 {BCS, RING_INSTPM(BLT_RING_BASE), 0xffff, false}, /* 0x220c0 */
81 {BCS, RING_HWSTAM(BLT_RING_BASE), 0x0, false}, /* 0x22098 */
82 {BCS, RING_EXCC(BLT_RING_BASE), 0x0, false}, /* 0x22028 */
Changbin Du83164882017-12-08 14:56:21 +080083 { /* Terminated */ }
Zhi Wang17865712016-05-01 19:02:37 -040084};
85
Changbin Du83164882017-12-08 14:56:21 +080086static struct engine_mmio gen9_engine_mmio_list[] __cacheline_aligned = {
Changbin Du4447f422017-12-08 14:56:20 +080087 {RCS, GFX_MODE_GEN7, 0xffff, false}, /* 0x229c */
88 {RCS, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
89 {RCS, HWSTAM, 0x0, false}, /* 0x2098 */
90 {RCS, INSTPM, 0xffff, true}, /* 0x20c0 */
91 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
92 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
93 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
94 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
95 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
96 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
97 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
98 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
99 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
100 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
101 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
102 {RCS, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
103 {RCS, CACHE_MODE_1, 0xffff, true}, /* 0x7004 */
104 {RCS, GEN7_GT_MODE, 0xffff, true}, /* 0x7008 */
105 {RCS, CACHE_MODE_0_GEN7, 0xffff, true}, /* 0x7000 */
106 {RCS, GEN7_COMMON_SLICE_CHICKEN1, 0xffff, true}, /* 0x7010 */
107 {RCS, HDC_CHICKEN0, 0xffff, true}, /* 0x7300 */
108 {RCS, VF_GUARDBAND, 0xffff, true}, /* 0x83a4 */
Zhi Wang17865712016-05-01 19:02:37 -0400109
Changbin Du4447f422017-12-08 14:56:20 +0800110 {RCS, GEN8_PRIVATE_PAT_LO, 0, false}, /* 0x40e0 */
111 {RCS, GEN8_PRIVATE_PAT_HI, 0, false}, /* 0x40e4 */
112 {RCS, GEN8_CS_CHICKEN1, 0xffff, true}, /* 0x2580 */
113 {RCS, COMMON_SLICE_CHICKEN2, 0xffff, true}, /* 0x7014 */
114 {RCS, GEN9_CS_DEBUG_MODE1, 0xffff, false}, /* 0x20ec */
115 {RCS, GEN8_L3SQCREG4, 0, false}, /* 0xb118 */
116 {RCS, GEN7_HALF_SLICE_CHICKEN1, 0xffff, true}, /* 0xe100 */
117 {RCS, HALF_SLICE_CHICKEN2, 0xffff, true}, /* 0xe180 */
118 {RCS, HALF_SLICE_CHICKEN3, 0xffff, true}, /* 0xe184 */
119 {RCS, GEN9_HALF_SLICE_CHICKEN5, 0xffff, true}, /* 0xe188 */
120 {RCS, GEN9_HALF_SLICE_CHICKEN7, 0xffff, true}, /* 0xe194 */
121 {RCS, TRVATTL3PTRDW(0), 0, false}, /* 0x4de0 */
122 {RCS, TRVATTL3PTRDW(1), 0, false}, /* 0x4de4 */
123 {RCS, TRNULLDETCT, 0, false}, /* 0x4de8 */
124 {RCS, TRINVTILEDETCT, 0, false}, /* 0x4dec */
125 {RCS, TRVADR, 0, false}, /* 0x4df0 */
126 {RCS, TRTTE, 0, false}, /* 0x4df4 */
Zhi Wang17865712016-05-01 19:02:37 -0400127
Changbin Du4447f422017-12-08 14:56:20 +0800128 {BCS, RING_GFX_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2229c */
129 {BCS, RING_MI_MODE(BLT_RING_BASE), 0xffff, false}, /* 0x2209c */
130 {BCS, RING_INSTPM(BLT_RING_BASE), 0xffff, false}, /* 0x220c0 */
131 {BCS, RING_HWSTAM(BLT_RING_BASE), 0x0, false}, /* 0x22098 */
132 {BCS, RING_EXCC(BLT_RING_BASE), 0x0, false}, /* 0x22028 */
Zhi Wang17865712016-05-01 19:02:37 -0400133
Changbin Du4447f422017-12-08 14:56:20 +0800134 {VCS2, RING_EXCC(GEN8_BSD2_RING_BASE), 0xffff, false}, /* 0x1c028 */
Zhi Wang17865712016-05-01 19:02:37 -0400135
Changbin Du4447f422017-12-08 14:56:20 +0800136 {VECS, RING_EXCC(VEBOX_RING_BASE), 0xffff, false}, /* 0x1a028 */
Xu Han6f696d12017-03-29 10:13:58 +0800137
Changbin Du4447f422017-12-08 14:56:20 +0800138 {RCS, GEN8_HDC_CHICKEN1, 0xffff, true}, /* 0x7304 */
139 {RCS, GEN9_CTX_PREEMPT_REG, 0x0, false}, /* 0x2248 */
140 {RCS, GEN7_UCGCTL4, 0x0, false}, /* 0x940c */
141 {RCS, GAMT_CHKN_BIT_REG, 0x0, false}, /* 0x4ab8 */
Xu Han6f696d12017-03-29 10:13:58 +0800142
Changbin Du4447f422017-12-08 14:56:20 +0800143 {RCS, GEN9_GAMT_ECO_REG_RW_IA, 0x0, false}, /* 0x4ab0 */
144 {RCS, GEN9_CSFE_CHICKEN1_RCS, 0x0, false}, /* 0x20d4 */
Xu Han6f696d12017-03-29 10:13:58 +0800145
Changbin Du4447f422017-12-08 14:56:20 +0800146 {RCS, GEN8_GARBCNTL, 0x0, false}, /* 0xb004 */
147 {RCS, GEN7_FF_THREAD_MODE, 0x0, false}, /* 0x20a0 */
148 {RCS, FF_SLICE_CS_CHICKEN2, 0xffff, false}, /* 0x20e4 */
Changbin Du83164882017-12-08 14:56:21 +0800149 { /* Terminated */ }
Zhi Wang17865712016-05-01 19:02:37 -0400150};
151
152static u32 gen9_render_mocs[I915_NUM_ENGINES][64];
153static u32 gen9_render_mocs_L3[32];
154
155static void handle_tlb_pending_event(struct intel_vgpu *vgpu, int ring_id)
156{
157 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wang91d5d852017-09-10 21:33:20 +0800158 struct intel_vgpu_submission *s = &vgpu->submission;
Arkadiusz Hiler1c860a32016-10-21 13:11:50 +0200159 enum forcewake_domains fw;
Zhi Wang17865712016-05-01 19:02:37 -0400160 i915_reg_t reg;
161 u32 regs[] = {
162 [RCS] = 0x4260,
163 [VCS] = 0x4264,
164 [VCS2] = 0x4268,
165 [BCS] = 0x426c,
166 [VECS] = 0x4270,
167 };
168
169 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
170 return;
171
Zhi Wang91d5d852017-09-10 21:33:20 +0800172 if (!test_and_clear_bit(ring_id, (void *)s->tlb_handle_pending))
Zhi Wang17865712016-05-01 19:02:37 -0400173 return;
174
175 reg = _MMIO(regs[ring_id]);
176
Arkadiusz Hiler1c860a32016-10-21 13:11:50 +0200177 /* WaForceWakeRenderDuringMmioTLBInvalidate:skl
178 * we need to put a forcewake when invalidating RCS TLB caches,
179 * otherwise device can go to RC6 state and interrupt invalidation
180 * process
181 */
182 fw = intel_uncore_forcewake_for_reg(dev_priv, reg,
183 FW_REG_READ | FW_REG_WRITE);
Xu Hane3476c02017-03-29 10:13:59 +0800184 if (ring_id == RCS && (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
Arkadiusz Hiler1c860a32016-10-21 13:11:50 +0200185 fw |= FORCEWAKE_RENDER;
Zhi Wang17865712016-05-01 19:02:37 -0400186
Arkadiusz Hiler1c860a32016-10-21 13:11:50 +0200187 intel_uncore_forcewake_get(dev_priv, fw);
188
189 I915_WRITE_FW(reg, 0x1);
190
191 if (wait_for_atomic((I915_READ_FW(reg) == 0), 50))
Tina Zhang695fbc02017-03-10 04:26:53 -0500192 gvt_vgpu_err("timeout in invalidate ring (%d) tlb\n", ring_id);
Ping Gaof24940e2016-10-27 14:37:41 +0800193 else
194 vgpu_vreg(vgpu, regs[ring_id]) = 0;
Zhi Wang17865712016-05-01 19:02:37 -0400195
Arkadiusz Hiler1c860a32016-10-21 13:11:50 +0200196 intel_uncore_forcewake_put(dev_priv, fw);
197
Zhi Wang17865712016-05-01 19:02:37 -0400198 gvt_dbg_core("invalidate TLB for ring %d\n", ring_id);
199}
200
201static void load_mocs(struct intel_vgpu *vgpu, int ring_id)
202{
203 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
204 i915_reg_t offset, l3_offset;
205 u32 regs[] = {
206 [RCS] = 0xc800,
207 [VCS] = 0xc900,
208 [VCS2] = 0xca00,
209 [BCS] = 0xcc00,
210 [VECS] = 0xcb00,
211 };
212 int i;
213
214 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
215 return;
216
Zhenyu Wang946260e2016-10-22 13:21:45 +0800217 offset.reg = regs[ring_id];
Zhi Wang17865712016-05-01 19:02:37 -0400218 for (i = 0; i < 64; i++) {
Changbin Du4671ea22017-06-23 15:45:32 +0800219 gen9_render_mocs[ring_id][i] = I915_READ_FW(offset);
Changbin Duffe2a502017-10-30 14:19:15 +0800220 I915_WRITE_FW(offset, vgpu_vreg(vgpu, offset));
Zhi Wang17865712016-05-01 19:02:37 -0400221 offset.reg += 4;
222 }
223
224 if (ring_id == RCS) {
225 l3_offset.reg = 0xb020;
226 for (i = 0; i < 32; i++) {
Changbin Du4671ea22017-06-23 15:45:32 +0800227 gen9_render_mocs_L3[i] = I915_READ_FW(l3_offset);
228 I915_WRITE_FW(l3_offset, vgpu_vreg(vgpu, l3_offset));
Zhi Wang17865712016-05-01 19:02:37 -0400229 l3_offset.reg += 4;
230 }
231 }
232}
233
234static void restore_mocs(struct intel_vgpu *vgpu, int ring_id)
235{
236 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
237 i915_reg_t offset, l3_offset;
238 u32 regs[] = {
239 [RCS] = 0xc800,
240 [VCS] = 0xc900,
241 [VCS2] = 0xca00,
242 [BCS] = 0xcc00,
243 [VECS] = 0xcb00,
244 };
245 int i;
246
247 if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
248 return;
249
Zhenyu Wang946260e2016-10-22 13:21:45 +0800250 offset.reg = regs[ring_id];
Zhi Wang17865712016-05-01 19:02:37 -0400251 for (i = 0; i < 64; i++) {
Changbin Du4671ea22017-06-23 15:45:32 +0800252 vgpu_vreg(vgpu, offset) = I915_READ_FW(offset);
253 I915_WRITE_FW(offset, gen9_render_mocs[ring_id][i]);
Zhi Wang17865712016-05-01 19:02:37 -0400254 offset.reg += 4;
255 }
256
257 if (ring_id == RCS) {
258 l3_offset.reg = 0xb020;
259 for (i = 0; i < 32; i++) {
Changbin Du4671ea22017-06-23 15:45:32 +0800260 vgpu_vreg(vgpu, l3_offset) = I915_READ_FW(l3_offset);
261 I915_WRITE_FW(l3_offset, gen9_render_mocs_L3[i]);
Zhi Wang17865712016-05-01 19:02:37 -0400262 l3_offset.reg += 4;
263 }
264 }
265}
266
Chuanxiao Dongbc6a1c82017-02-14 15:14:05 +0800267#define CTX_CONTEXT_CONTROL_VAL 0x03
268
Changbin Du0e86cc92017-05-04 10:52:38 +0800269/* Switch ring mmio values (context) from host to a vgpu. */
270static void switch_mmio_to_vgpu(struct intel_vgpu *vgpu, int ring_id)
Zhi Wang17865712016-05-01 19:02:37 -0400271{
272 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wang1406a142017-09-10 21:15:18 +0800273 struct intel_vgpu_submission *s = &vgpu->submission;
274 u32 *reg_state = s->shadow_ctx->engine[ring_id].lrc_reg_state;
Chuanxiao Dongbc6a1c82017-02-14 15:14:05 +0800275 u32 ctx_ctrl = reg_state[CTX_CONTEXT_CONTROL_VAL];
276 u32 inhibit_mask =
277 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Changbin Duf846c8d2017-06-23 15:45:31 +0800278 i915_reg_t last_reg = _MMIO(0);
Changbin Du83164882017-12-08 14:56:21 +0800279 struct engine_mmio *mmio;
Zhi Wang1406a142017-09-10 21:15:18 +0800280 u32 v;
Zhi Wang17865712016-05-01 19:02:37 -0400281
Changbin Du83164882017-12-08 14:56:21 +0800282 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhi Wang17865712016-05-01 19:02:37 -0400283 load_mocs(vgpu, ring_id);
Zhi Wang17865712016-05-01 19:02:37 -0400284
Changbin Du83164882017-12-08 14:56:21 +0800285 mmio = vgpu->gvt->engine_mmio_list;
286 while (i915_mmio_reg_offset((mmio++)->reg)) {
Zhi Wang17865712016-05-01 19:02:37 -0400287 if (mmio->ring_id != ring_id)
288 continue;
289
Changbin Du4671ea22017-06-23 15:45:32 +0800290 mmio->value = I915_READ_FW(mmio->reg);
Chuanxiao Dongbc6a1c82017-02-14 15:14:05 +0800291
292 /*
293 * if it is an inhibit context, load in_context mmio
294 * into HW by mmio write. If it is not, skip this mmio
295 * write.
296 */
297 if (mmio->in_context &&
298 ((ctx_ctrl & inhibit_mask) != inhibit_mask) &&
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000299 i915_modparams.enable_execlists)
Chuanxiao Dongbc6a1c82017-02-14 15:14:05 +0800300 continue;
301
Zhi Wang17865712016-05-01 19:02:37 -0400302 if (mmio->mask)
303 v = vgpu_vreg(vgpu, mmio->reg) | (mmio->mask << 16);
304 else
305 v = vgpu_vreg(vgpu, mmio->reg);
306
Changbin Du4671ea22017-06-23 15:45:32 +0800307 I915_WRITE_FW(mmio->reg, v);
Changbin Duf846c8d2017-06-23 15:45:31 +0800308 last_reg = mmio->reg;
Zhi Wang17865712016-05-01 19:02:37 -0400309
Xiong Zhang7fb6a7d2017-05-23 05:38:08 +0800310 trace_render_mmio(vgpu->id, "load",
311 i915_mmio_reg_offset(mmio->reg),
312 mmio->value, v);
Zhi Wang17865712016-05-01 19:02:37 -0400313 }
Changbin Duf846c8d2017-06-23 15:45:31 +0800314
315 /* Make sure the swiched MMIOs has taken effect. */
Changbin Du83164882017-12-08 14:56:21 +0800316 if (likely(i915_mmio_reg_offset(last_reg)))
Changbin Du4671ea22017-06-23 15:45:32 +0800317 I915_READ_FW(last_reg);
Changbin Duf846c8d2017-06-23 15:45:31 +0800318
Zhi Wang17865712016-05-01 19:02:37 -0400319 handle_tlb_pending_event(vgpu, ring_id);
320}
321
Changbin Du0e86cc92017-05-04 10:52:38 +0800322/* Switch ring mmio values (context) from vgpu to host. */
323static void switch_mmio_to_host(struct intel_vgpu *vgpu, int ring_id)
Zhi Wang17865712016-05-01 19:02:37 -0400324{
325 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Changbin Duf846c8d2017-06-23 15:45:31 +0800326 i915_reg_t last_reg = _MMIO(0);
Changbin Du83164882017-12-08 14:56:21 +0800327 struct engine_mmio *mmio;
Zhi Wang17865712016-05-01 19:02:37 -0400328 u32 v;
Zhi Wang17865712016-05-01 19:02:37 -0400329
Changbin Du83164882017-12-08 14:56:21 +0800330 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhi Wang17865712016-05-01 19:02:37 -0400331 restore_mocs(vgpu, ring_id);
Zhi Wang17865712016-05-01 19:02:37 -0400332
Changbin Du83164882017-12-08 14:56:21 +0800333 mmio = vgpu->gvt->engine_mmio_list;
334 while (i915_mmio_reg_offset((mmio++)->reg)) {
Zhi Wang17865712016-05-01 19:02:37 -0400335 if (mmio->ring_id != ring_id)
336 continue;
337
Changbin Du4671ea22017-06-23 15:45:32 +0800338 vgpu_vreg(vgpu, mmio->reg) = I915_READ_FW(mmio->reg);
Zhi Wang17865712016-05-01 19:02:37 -0400339
340 if (mmio->mask) {
341 vgpu_vreg(vgpu, mmio->reg) &= ~(mmio->mask << 16);
342 v = mmio->value | (mmio->mask << 16);
343 } else
344 v = mmio->value;
345
Chuanxiao Dong2345ab12017-05-08 09:27:39 +0800346 if (mmio->in_context)
347 continue;
348
Changbin Du4671ea22017-06-23 15:45:32 +0800349 I915_WRITE_FW(mmio->reg, v);
Changbin Duf846c8d2017-06-23 15:45:31 +0800350 last_reg = mmio->reg;
Zhi Wang17865712016-05-01 19:02:37 -0400351
Xiong Zhang7fb6a7d2017-05-23 05:38:08 +0800352 trace_render_mmio(vgpu->id, "restore",
353 i915_mmio_reg_offset(mmio->reg),
354 mmio->value, v);
Zhi Wang17865712016-05-01 19:02:37 -0400355 }
Changbin Duf846c8d2017-06-23 15:45:31 +0800356
357 /* Make sure the swiched MMIOs has taken effect. */
Changbin Du83164882017-12-08 14:56:21 +0800358 if (likely(i915_mmio_reg_offset(last_reg)))
Changbin Du4671ea22017-06-23 15:45:32 +0800359 I915_READ_FW(last_reg);
Zhi Wang17865712016-05-01 19:02:37 -0400360}
Changbin Du0e86cc92017-05-04 10:52:38 +0800361
362/**
363 * intel_gvt_switch_render_mmio - switch mmio context of specific engine
364 * @pre: the last vGPU that own the engine
365 * @next: the vGPU to switch to
366 * @ring_id: specify the engine
367 *
368 * If pre is null indicates that host own the engine. If next is null
369 * indicates that we are switching to host workload.
370 */
371void intel_gvt_switch_mmio(struct intel_vgpu *pre,
372 struct intel_vgpu *next, int ring_id)
373{
Changbin Du4671ea22017-06-23 15:45:32 +0800374 struct drm_i915_private *dev_priv;
375
Changbin Du0e86cc92017-05-04 10:52:38 +0800376 if (WARN_ON(!pre && !next))
377 return;
378
379 gvt_dbg_render("switch ring %d from %s to %s\n", ring_id,
380 pre ? "vGPU" : "host", next ? "vGPU" : "HOST");
381
Changbin Du4671ea22017-06-23 15:45:32 +0800382 dev_priv = pre ? pre->gvt->dev_priv : next->gvt->dev_priv;
383
384 /**
385 * We are using raw mmio access wrapper to improve the
386 * performace for batch mmio read/write, so we need
387 * handle forcewake mannually.
388 */
389 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
390
Changbin Du0e86cc92017-05-04 10:52:38 +0800391 /**
392 * TODO: Optimize for vGPU to vGPU switch by merging
393 * switch_mmio_to_host() and switch_mmio_to_vgpu().
394 */
395 if (pre)
396 switch_mmio_to_host(pre, ring_id);
397
398 if (next)
399 switch_mmio_to_vgpu(next, ring_id);
Changbin Du4671ea22017-06-23 15:45:32 +0800400
401 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Changbin Du0e86cc92017-05-04 10:52:38 +0800402}
Changbin Du83164882017-12-08 14:56:21 +0800403
404/**
405 * intel_gvt_init_engine_mmio_context - Initiate the engine mmio list
406 * @gvt: GVT device
407 *
408 */
409void intel_gvt_init_engine_mmio_context(struct intel_gvt *gvt)
410{
411 if (IS_SKYLAKE(gvt->dev_priv) || IS_KABYLAKE(gvt->dev_priv))
412 gvt->engine_mmio_list = gen9_engine_mmio_list;
413 else
414 gvt->engine_mmio_list = gen8_engine_mmio_list;
415}