blob: 6a8fdf33a5273704a61767cf0dd4c4aecd703d5b [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Sujithf1dc5602008-10-29 10:16:30 +053019
Sujithcbe61d82009-02-09 13:27:12 +053020static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053021 struct ath9k_tx_queue_info *qi)
22{
Joe Perches226afe62010-12-02 19:12:37 -080023 ath_dbg(ath9k_hw_common(ah), ATH_DBG_INTERRUPT,
24 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
25 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
26 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
27 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053028
Sujith7d0d0df2010-04-16 11:53:57 +053029 ENABLE_REGWRITE_BUFFER(ah);
30
Sujithf1dc5602008-10-29 10:16:30 +053031 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053032 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
33 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053034 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053035 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
36 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050037
38 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
39 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
40 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053041
42 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053043}
44
Sujithcbe61d82009-02-09 13:27:12 +053045u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053046{
47 return REG_READ(ah, AR_QTXDP(q));
48}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040049EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053050
Sujith54e4cec2009-08-07 09:45:09 +053051void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053052{
53 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040055EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053056
Sujith54e4cec2009-08-07 09:45:09 +053057void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053058{
Joe Perches226afe62010-12-02 19:12:37 -080059 ath_dbg(ath9k_hw_common(ah), ATH_DBG_QUEUE,
60 "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053061 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040063EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053064
Sujithcbe61d82009-02-09 13:27:12 +053065u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053066{
67 u32 npend;
68
69 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
70 if (npend == 0) {
71
72 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
73 npend = 1;
74 }
75
76 return npend;
77}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040078EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053079
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050080/**
81 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
82 *
83 * @ah: atheros hardware struct
84 * @bIncTrigLevel: whether or not the frame trigger level should be updated
85 *
86 * The frame trigger level specifies the minimum number of bytes,
87 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
88 * before the PCU will initiate sending the frame on the air. This can
89 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
90 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
91 * first)
92 *
93 * Caution must be taken to ensure to set the frame trigger level based
94 * on the DMA request size. For example if the DMA request size is set to
95 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
96 * there need to be enough space in the tx FIFO for the requested transfer
97 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
98 * the threshold to a value beyond 6, then the transmit will hang.
99 *
100 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
101 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
102 * there is a hardware issue which forces us to use 2 KB instead so the
103 * frame trigger level must not exceed 2 KB for these chipsets.
104 */
Sujithcbe61d82009-02-09 13:27:12 +0530105bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Sujithf1dc5602008-10-29 10:16:30 +0530107 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530108
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500109 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530110 return false;
111
Felix Fietkau4df30712010-11-08 20:54:47 +0100112 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530113
114 txcfg = REG_READ(ah, AR_TXCFG);
115 curLevel = MS(txcfg, AR_FTRIG);
116 newLevel = curLevel;
117 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500118 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530119 newLevel++;
120 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
121 newLevel--;
122 if (newLevel != curLevel)
123 REG_WRITE(ah, AR_TXCFG,
124 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
125
Felix Fietkau4df30712010-11-08 20:54:47 +0100126 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530127
Sujith2660b812009-02-09 13:27:26 +0530128 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530129
130 return newLevel != curLevel;
131}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400132EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530133
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100134void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530135{
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100136 int i, q;
137
138 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
139
140 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
141 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
142 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
143
144 for (q = 0; q < AR_NUM_QCU; q++) {
145 for (i = 0; i < 1000; i++) {
146 if (i)
147 udelay(5);
148
149 if (!ath9k_hw_numtxpending(ah, q))
150 break;
151 }
152 }
153
154 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
155 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
156 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
157
158 REG_WRITE(ah, AR_Q_TXD, 0);
159}
160EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
161
Felix Fietkauefff3952011-03-11 21:38:20 +0100162bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkauefff3952011-03-11 21:38:20 +0100164#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530165#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100166 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
167 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530168
169 REG_WRITE(ah, AR_Q_TXD, 1 << q);
170
Sujith94ff91d2009-01-27 15:06:38 +0530171 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100172 if (wait != wait_time)
173 udelay(ATH9K_TIME_QUANTUM);
174
Sujithf1dc5602008-10-29 10:16:30 +0530175 if (ath9k_hw_numtxpending(ah, q) == 0)
176 break;
Sujithf1dc5602008-10-29 10:16:30 +0530177 }
178
179 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100180
Sujithf1dc5602008-10-29 10:16:30 +0530181 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530182
183#undef ATH9K_TX_STOP_DMA_TIMEOUT
184#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530185}
Felix Fietkauefff3952011-03-11 21:38:20 +0100186EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
Sujithf1dc5602008-10-29 10:16:30 +0530189{
Sujith2660b812009-02-09 13:27:26 +0530190 *txqs &= ah->intr_txqs;
191 ah->intr_txqs &= ~(*txqs);
Sujithf1dc5602008-10-29 10:16:30 +0530192}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400193EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
Sujithf1dc5602008-10-29 10:16:30 +0530194
Sujithcbe61d82009-02-09 13:27:12 +0530195bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530196 const struct ath9k_tx_queue_info *qinfo)
197{
198 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700199 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530200 struct ath9k_tx_queue_info *qi;
201
Sujith2660b812009-02-09 13:27:26 +0530202 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530203 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800204 ath_dbg(common, ATH_DBG_QUEUE,
205 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530206 return false;
207 }
208
Joe Perches226afe62010-12-02 19:12:37 -0800209 ath_dbg(common, ATH_DBG_QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530210
211 qi->tqi_ver = qinfo->tqi_ver;
212 qi->tqi_subtype = qinfo->tqi_subtype;
213 qi->tqi_qflags = qinfo->tqi_qflags;
214 qi->tqi_priority = qinfo->tqi_priority;
215 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
216 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
217 else
218 qi->tqi_aifs = INIT_AIFS;
219 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
220 cw = min(qinfo->tqi_cwmin, 1024U);
221 qi->tqi_cwmin = 1;
222 while (qi->tqi_cwmin < cw)
223 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
224 } else
225 qi->tqi_cwmin = qinfo->tqi_cwmin;
226 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
227 cw = min(qinfo->tqi_cwmax, 1024U);
228 qi->tqi_cwmax = 1;
229 while (qi->tqi_cwmax < cw)
230 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
231 } else
232 qi->tqi_cwmax = INIT_CWMAX;
233
234 if (qinfo->tqi_shretry != 0)
235 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
236 else
237 qi->tqi_shretry = INIT_SH_RETRY;
238 if (qinfo->tqi_lgretry != 0)
239 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
240 else
241 qi->tqi_lgretry = INIT_LG_RETRY;
242 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
243 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
244 qi->tqi_burstTime = qinfo->tqi_burstTime;
245 qi->tqi_readyTime = qinfo->tqi_readyTime;
246
247 switch (qinfo->tqi_subtype) {
248 case ATH9K_WME_UPSD:
249 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
250 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
251 break;
252 default:
253 break;
254 }
255
256 return true;
257}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400258EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530259
Sujithcbe61d82009-02-09 13:27:12 +0530260bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530261 struct ath9k_tx_queue_info *qinfo)
262{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700263 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530264 struct ath9k_tx_queue_info *qi;
265
Sujith2660b812009-02-09 13:27:26 +0530266 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530267 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800268 ath_dbg(common, ATH_DBG_QUEUE,
269 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530270 return false;
271 }
272
273 qinfo->tqi_qflags = qi->tqi_qflags;
274 qinfo->tqi_ver = qi->tqi_ver;
275 qinfo->tqi_subtype = qi->tqi_subtype;
276 qinfo->tqi_qflags = qi->tqi_qflags;
277 qinfo->tqi_priority = qi->tqi_priority;
278 qinfo->tqi_aifs = qi->tqi_aifs;
279 qinfo->tqi_cwmin = qi->tqi_cwmin;
280 qinfo->tqi_cwmax = qi->tqi_cwmax;
281 qinfo->tqi_shretry = qi->tqi_shretry;
282 qinfo->tqi_lgretry = qi->tqi_lgretry;
283 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
284 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
285 qinfo->tqi_burstTime = qi->tqi_burstTime;
286 qinfo->tqi_readyTime = qi->tqi_readyTime;
287
288 return true;
289}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400290EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530291
Sujithcbe61d82009-02-09 13:27:12 +0530292int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530293 const struct ath9k_tx_queue_info *qinfo)
294{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700295 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530296 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530297 int q;
298
299 switch (type) {
300 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100301 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530302 break;
303 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100304 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530305 break;
306 case ATH9K_TX_QUEUE_PSPOLL:
307 q = 1;
308 break;
309 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100310 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530311 break;
312 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100313 for (q = 0; q < ATH9K_NUM_TX_QUEUES; q++)
Sujith2660b812009-02-09 13:27:26 +0530314 if (ah->txq[q].tqi_type ==
Sujithf1dc5602008-10-29 10:16:30 +0530315 ATH9K_TX_QUEUE_INACTIVE)
316 break;
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100317 if (q == ATH9K_NUM_TX_QUEUES) {
Joe Perches38002762010-12-02 19:12:36 -0800318 ath_err(common, "No available TX queue\n");
Sujithf1dc5602008-10-29 10:16:30 +0530319 return -1;
320 }
321 break;
322 default:
Joe Perches38002762010-12-02 19:12:36 -0800323 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530324 return -1;
325 }
326
Joe Perches226afe62010-12-02 19:12:37 -0800327 ath_dbg(common, ATH_DBG_QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530328
Sujith2660b812009-02-09 13:27:26 +0530329 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530330 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800331 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return -1;
333 }
334 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
335 qi->tqi_type = type;
Rajkumar Manoharan479c6892011-08-13 10:28:12 +0530336 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
337 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
Sujithf1dc5602008-10-29 10:16:30 +0530338
339 return q;
340}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400341EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530342
Sujithcbe61d82009-02-09 13:27:12 +0530343bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530344{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700345 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530346 struct ath9k_tx_queue_info *qi;
347
Sujith2660b812009-02-09 13:27:26 +0530348 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530349 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800350 ath_dbg(common, ATH_DBG_QUEUE,
351 "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530352 return false;
353 }
354
Joe Perches226afe62010-12-02 19:12:37 -0800355 ath_dbg(common, ATH_DBG_QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530356
357 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Sujith2660b812009-02-09 13:27:26 +0530358 ah->txok_interrupt_mask &= ~(1 << q);
359 ah->txerr_interrupt_mask &= ~(1 << q);
360 ah->txdesc_interrupt_mask &= ~(1 << q);
361 ah->txeol_interrupt_mask &= ~(1 << q);
362 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530363 ath9k_hw_set_txq_interrupts(ah, qi);
364
365 return true;
366}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400367EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530368
Sujithcbe61d82009-02-09 13:27:12 +0530369bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530370{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700371 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530372 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530373 struct ath9k_tx_queue_info *qi;
374 u32 cwMin, chanCwMin, value;
375
Sujith2660b812009-02-09 13:27:26 +0530376 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530377 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800378 ath_dbg(common, ATH_DBG_QUEUE,
379 "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530380 return true;
381 }
382
Joe Perches226afe62010-12-02 19:12:37 -0800383 ath_dbg(common, ATH_DBG_QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530384
385 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
386 if (chan && IS_CHAN_B(chan))
387 chanCwMin = INIT_CWMIN_11B;
388 else
389 chanCwMin = INIT_CWMIN;
390
391 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
392 } else
393 cwMin = qi->tqi_cwmin;
394
Sujith7d0d0df2010-04-16 11:53:57 +0530395 ENABLE_REGWRITE_BUFFER(ah);
396
Sujithf1dc5602008-10-29 10:16:30 +0530397 REG_WRITE(ah, AR_DLCL_IFS(q),
398 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
399 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
400 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
401
402 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
403 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
404 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
405 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
406
407 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530408
409 if (AR_SREV_9340(ah))
410 REG_WRITE(ah, AR_DMISC(q),
411 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x1);
412 else
413 REG_WRITE(ah, AR_DMISC(q),
414 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
Sujithf1dc5602008-10-29 10:16:30 +0530415
416 if (qi->tqi_cbrPeriod) {
417 REG_WRITE(ah, AR_QCBRCFG(q),
418 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
419 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100420 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
421 (qi->tqi_cbrOverflowLimit ?
422 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530423 }
424 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
425 REG_WRITE(ah, AR_QRDYTIMECFG(q),
426 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
427 AR_Q_RDYTIMECFG_EN);
428 }
429
430 REG_WRITE(ah, AR_DCHNTIME(q),
431 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
432 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
433
434 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100435 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
436 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530437
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100438 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
439 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530440
441 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530442
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100443 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
444 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
445
Sujithf1dc5602008-10-29 10:16:30 +0530446 switch (qi->tqi_type) {
447 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530448 ENABLE_REGWRITE_BUFFER(ah);
449
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100450 REG_SET_BIT(ah, AR_QMISC(q),
451 AR_Q_MISC_FSP_DBA_GATED
452 | AR_Q_MISC_BEACON_USE
453 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530454
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100455 REG_SET_BIT(ah, AR_DMISC(q),
456 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530457 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100458 | AR_D_MISC_BEACON_USE
459 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530460
461 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530462
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400463 /*
464 * cwmin and cwmax should be 0 for beacon queue
465 * but not for IBSS as we would create an imbalance
466 * on beaconing fairness for participating nodes.
467 */
468 if (AR_SREV_9300_20_OR_LATER(ah) &&
469 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400470 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
471 | SM(0, AR_D_LCL_IFS_CWMAX)
472 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
473 }
Sujithf1dc5602008-10-29 10:16:30 +0530474 break;
475 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530476 ENABLE_REGWRITE_BUFFER(ah);
477
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100478 REG_SET_BIT(ah, AR_QMISC(q),
479 AR_Q_MISC_FSP_DBA_GATED
480 | AR_Q_MISC_CBR_INCR_DIS1
481 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530482 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530483 (ah->config.sw_beacon_response_time -
484 ah->config.dma_beacon_response_time) -
485 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530486 REG_WRITE(ah, AR_QRDYTIMECFG(q),
487 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100488 REG_SET_BIT(ah, AR_DMISC(q),
489 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530490 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530491
492 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530493
Sujithf1dc5602008-10-29 10:16:30 +0530494 break;
495 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100496 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530497 break;
498 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100499 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530500 break;
501 default:
502 break;
503 }
504
505 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100506 REG_SET_BIT(ah, AR_DMISC(q),
507 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
508 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
509 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530510 }
511
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400512 if (AR_SREV_9300_20_OR_LATER(ah))
513 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
514
Sujithf1dc5602008-10-29 10:16:30 +0530515 if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530516 ah->txok_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530517 else
Sujith2660b812009-02-09 13:27:26 +0530518 ah->txok_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530519 if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530520 ah->txerr_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530521 else
Sujith2660b812009-02-09 13:27:26 +0530522 ah->txerr_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530523 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530524 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530525 else
Sujith2660b812009-02-09 13:27:26 +0530526 ah->txdesc_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530527 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530528 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530529 else
Sujith2660b812009-02-09 13:27:26 +0530530 ah->txeol_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530531 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530532 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530533 else
Sujith2660b812009-02-09 13:27:26 +0530534 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530535 ath9k_hw_set_txq_interrupts(ah, qi);
536
537 return true;
538}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400539EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530540
Sujithcbe61d82009-02-09 13:27:12 +0530541int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530542 struct ath_rx_status *rs)
Sujithf1dc5602008-10-29 10:16:30 +0530543{
544 struct ar5416_desc ads;
545 struct ar5416_desc *adsp = AR5416DESC(ds);
546 u32 phyerr;
547
548 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
549 return -EINPROGRESS;
550
551 ads.u.rx = adsp->u.rx;
552
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700553 rs->rs_status = 0;
554 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530555
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700556 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
557 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530558
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400559 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700560 rs->rs_rssi = ATH9K_RSSI_BAD;
561 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
562 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
563 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
564 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
565 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
566 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400567 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700568 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
569 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400570 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700571 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400572 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700573 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400574 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700575 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400576 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700577 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400578 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700579 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400580 AR_RxRSSIAnt12);
581 }
Sujithf1dc5602008-10-29 10:16:30 +0530582 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700583 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530584 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700585 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530586
Felix Fietkau1b8714f2011-09-15 14:25:35 +0200587 rs->rs_rate = MS(ads.ds_rxstatus0, AR_RxRate);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700588 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530589
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700590 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
591 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530592 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700593 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
594 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530595 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700596 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530597 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
598
599 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700600 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530601 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700602 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530603 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700604 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530605
606 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100607 /*
608 * Treat these errors as mutually exclusive to avoid spurious
609 * extra error reports from the hardware. If a CRC error is
610 * reported, then decryption and MIC errors are irrelevant,
611 * the frame is going to be dropped either way
612 */
Sujithf1dc5602008-10-29 10:16:30 +0530613 if (ads.ds_rxstatus8 & AR_CRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700614 rs->rs_status |= ATH9K_RXERR_CRC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100615 else if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700616 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530617 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700618 rs->rs_phyerr = phyerr;
Felix Fietkau115dad72011-01-14 00:06:27 +0100619 } else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700620 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100621 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700622 rs->rs_status |= ATH9K_RXERR_MIC;
Felix Fietkau846d9362011-10-08 22:02:58 +0200623 if (ads.ds_rxstatus8 & AR_KeyMiss)
624 rs->rs_status |= ATH9K_RXERR_KEYMISS;
Sujithf1dc5602008-10-29 10:16:30 +0530625 }
626
627 return 0;
628}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400629EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530630
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500631/*
632 * This can stop or re-enables RX.
633 *
634 * If bool is set this will kill any frame which is currently being
635 * transferred between the MAC and baseband and also prevent any new
636 * frames from getting started.
637 */
Sujithcbe61d82009-02-09 13:27:12 +0530638bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530639{
640 u32 reg;
641
642 if (set) {
643 REG_SET_BIT(ah, AR_DIAG_SW,
644 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
645
Sujith0caa7b12009-02-16 13:23:20 +0530646 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
647 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530648 REG_CLR_BIT(ah, AR_DIAG_SW,
649 (AR_DIAG_RX_DIS |
650 AR_DIAG_RX_ABORT));
651
652 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800653 ath_err(ath9k_hw_common(ah),
654 "RX failed to go idle in 10 ms RXSM=0x%x\n",
655 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530656
657 return false;
658 }
659 } else {
660 REG_CLR_BIT(ah, AR_DIAG_SW,
661 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
662 }
663
664 return true;
665}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400666EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530667
Sujithcbe61d82009-02-09 13:27:12 +0530668void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530669{
670 REG_WRITE(ah, AR_RXDP, rxdp);
671}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400672EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530673
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400674void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530675{
Sujithf1dc5602008-10-29 10:16:30 +0530676 ath9k_enable_mib_counters(ah);
677
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400678 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530679
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530680 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530681}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400682EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530683
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400684void ath9k_hw_abortpcurecv(struct ath_hw *ah)
685{
686 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
687
688 ath9k_hw_disable_mib_counters(ah);
689}
690EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
691
Felix Fietkau5882da022011-04-08 20:13:18 +0200692bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset)
Sujithf1dc5602008-10-29 10:16:30 +0530693{
Sujith0caa7b12009-02-16 13:23:20 +0530694#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700695 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau5882da022011-04-08 20:13:18 +0200696 u32 mac_status, last_mac_status = 0;
Sujith0caa7b12009-02-16 13:23:20 +0530697 int i;
698
Felix Fietkau5882da022011-04-08 20:13:18 +0200699 /* Enable access to the DMA observation bus */
700 REG_WRITE(ah, AR_MACMISC,
701 ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
702 (AR_MACMISC_MISC_OBS_BUS_1 <<
703 AR_MACMISC_MISC_OBS_BUS_MSB_S)));
704
Sujithf1dc5602008-10-29 10:16:30 +0530705 REG_WRITE(ah, AR_CR, AR_CR_RXD);
706
Sujith0caa7b12009-02-16 13:23:20 +0530707 /* Wait for rx enable bit to go low */
708 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
709 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
710 break;
Felix Fietkau5882da022011-04-08 20:13:18 +0200711
712 if (!AR_SREV_9300_20_OR_LATER(ah)) {
713 mac_status = REG_READ(ah, AR_DMADBG_7) & 0x7f0;
714 if (mac_status == 0x1c0 && mac_status == last_mac_status) {
715 *reset = true;
716 break;
717 }
718
719 last_mac_status = mac_status;
720 }
721
Sujith0caa7b12009-02-16 13:23:20 +0530722 udelay(AH_TIME_QUANTUM);
723 }
724
725 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800726 ath_err(common,
Felix Fietkau5882da022011-04-08 20:13:18 +0200727 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x DMADBG_7=0x%08x\n",
Joe Perches38002762010-12-02 19:12:36 -0800728 AH_RX_STOP_DMA_TIMEOUT / 1000,
729 REG_READ(ah, AR_CR),
Felix Fietkau5882da022011-04-08 20:13:18 +0200730 REG_READ(ah, AR_DIAG_SW),
731 REG_READ(ah, AR_DMADBG_7));
Sujithf1dc5602008-10-29 10:16:30 +0530732 return false;
733 } else {
734 return true;
735 }
Sujith0caa7b12009-02-16 13:23:20 +0530736
Sujith0caa7b12009-02-16 13:23:20 +0530737#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530738}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400739EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400740
741int ath9k_hw_beaconq_setup(struct ath_hw *ah)
742{
743 struct ath9k_tx_queue_info qi;
744
745 memset(&qi, 0, sizeof(qi));
746 qi.tqi_aifs = 1;
747 qi.tqi_cwmin = 0;
748 qi.tqi_cwmax = 0;
749 /* NB: don't enable any interrupts */
750 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
751}
752EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400753
754bool ath9k_hw_intrpend(struct ath_hw *ah)
755{
756 u32 host_isr;
757
758 if (AR_SREV_9100(ah))
759 return true;
760
761 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
762 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
763 return true;
764
765 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
766 if ((host_isr & AR_INTR_SYNC_DEFAULT)
767 && (host_isr != AR_INTR_SPURIOUS))
768 return true;
769
770 return false;
771}
772EXPORT_SYMBOL(ath9k_hw_intrpend);
773
Felix Fietkau4df30712010-11-08 20:54:47 +0100774void ath9k_hw_disable_interrupts(struct ath_hw *ah)
775{
776 struct ath_common *common = ath9k_hw_common(ah);
777
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530778 if (!(ah->imask & ATH9K_INT_GLOBAL))
779 atomic_set(&ah->intr_ref_cnt, -1);
780 else
781 atomic_dec(&ah->intr_ref_cnt);
782
Joe Perches226afe62010-12-02 19:12:37 -0800783 ath_dbg(common, ATH_DBG_INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100784 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
785 (void) REG_READ(ah, AR_IER);
786 if (!AR_SREV_9100(ah)) {
787 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
788 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
789
790 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
791 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
792 }
793}
794EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
795
796void ath9k_hw_enable_interrupts(struct ath_hw *ah)
797{
798 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530799 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Felix Fietkau4df30712010-11-08 20:54:47 +0100800
801 if (!(ah->imask & ATH9K_INT_GLOBAL))
802 return;
803
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530804 if (!atomic_inc_and_test(&ah->intr_ref_cnt)) {
805 ath_dbg(common, ATH_DBG_INTERRUPT,
806 "Do not enable IER ref count %d\n",
807 atomic_read(&ah->intr_ref_cnt));
808 return;
809 }
810
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530811 if (AR_SREV_9340(ah))
812 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
813
Joe Perches226afe62010-12-02 19:12:37 -0800814 ath_dbg(common, ATH_DBG_INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100815 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
816 if (!AR_SREV_9100(ah)) {
817 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
818 AR_INTR_MAC_IRQ);
819 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
820
821
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530822 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
823 REG_WRITE(ah, AR_INTR_SYNC_MASK, sync_default);
Felix Fietkau4df30712010-11-08 20:54:47 +0100824 }
Joe Perches226afe62010-12-02 19:12:37 -0800825 ath_dbg(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
826 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100827}
828EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
829
Felix Fietkau72d874c2011-10-08 20:06:19 +0200830void ath9k_hw_set_interrupts(struct ath_hw *ah)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400831{
Felix Fietkau72d874c2011-10-08 20:06:19 +0200832 enum ath9k_int ints = ah->imask;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400833 u32 mask, mask2;
834 struct ath9k_hw_capabilities *pCap = &ah->caps;
835 struct ath_common *common = ath9k_hw_common(ah);
836
Felix Fietkau4df30712010-11-08 20:54:47 +0100837 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100838 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100839
Felix Fietkau72d874c2011-10-08 20:06:19 +0200840 ath_dbg(common, ATH_DBG_INTERRUPT, "New interrupt mask 0x%x\n", ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400841
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400842 mask = ints & ATH9K_INT_COMMON;
843 mask2 = 0;
844
845 if (ints & ATH9K_INT_TX) {
846 if (ah->config.tx_intr_mitigation)
847 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400848 else {
849 if (ah->txok_interrupt_mask)
850 mask |= AR_IMR_TXOK;
851 if (ah->txdesc_interrupt_mask)
852 mask |= AR_IMR_TXDESC;
853 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400854 if (ah->txerr_interrupt_mask)
855 mask |= AR_IMR_TXERR;
856 if (ah->txeol_interrupt_mask)
857 mask |= AR_IMR_TXEOL;
858 }
859 if (ints & ATH9K_INT_RX) {
860 if (AR_SREV_9300_20_OR_LATER(ah)) {
861 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
862 if (ah->config.rx_intr_mitigation) {
863 mask &= ~AR_IMR_RXOK_LP;
864 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
865 } else {
866 mask |= AR_IMR_RXOK_LP;
867 }
868 } else {
869 if (ah->config.rx_intr_mitigation)
870 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
871 else
872 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
873 }
874 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
875 mask |= AR_IMR_GENTMR;
876 }
877
Vivek Natarajanf78eb652011-04-26 10:39:54 +0530878 if (ints & ATH9K_INT_GENTIMER)
879 mask |= AR_IMR_GENTMR;
880
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400881 if (ints & (ATH9K_INT_BMISC)) {
882 mask |= AR_IMR_BCNMISC;
883 if (ints & ATH9K_INT_TIM)
884 mask2 |= AR_IMR_S2_TIM;
885 if (ints & ATH9K_INT_DTIM)
886 mask2 |= AR_IMR_S2_DTIM;
887 if (ints & ATH9K_INT_DTIMSYNC)
888 mask2 |= AR_IMR_S2_DTIMSYNC;
889 if (ints & ATH9K_INT_CABEND)
890 mask2 |= AR_IMR_S2_CABEND;
891 if (ints & ATH9K_INT_TSFOOR)
892 mask2 |= AR_IMR_S2_TSFOOR;
893 }
894
895 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
896 mask |= AR_IMR_BCNMISC;
897 if (ints & ATH9K_INT_GTT)
898 mask2 |= AR_IMR_S2_GTT;
899 if (ints & ATH9K_INT_CST)
900 mask2 |= AR_IMR_S2_CST;
901 }
902
Joe Perches226afe62010-12-02 19:12:37 -0800903 ath_dbg(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400904 REG_WRITE(ah, AR_IMR, mask);
905 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
906 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
907 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
908 ah->imrs2_reg |= mask2;
909 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
910
911 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
912 if (ints & ATH9K_INT_TIM_TIMER)
913 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
914 else
915 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
916 }
917
Felix Fietkau4df30712010-11-08 20:54:47 +0100918 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400919}
920EXPORT_SYMBOL(ath9k_hw_set_interrupts);