blob: f5dae5deca71ac4ba6e1b1191fbdad3ea5b92dc4 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilson6f392d52010-08-07 11:01:22 +010055static u32 i915_gem_get_seqno(struct drm_device *dev)
56{
57 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 seqno;
59
60 seqno = dev_priv->next_seqno;
61
62 /* reserve 0 for non-seqno */
63 if (++dev_priv->next_seqno == 0)
64 dev_priv->next_seqno = 1;
65
66 return seqno;
67}
68
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000069static int
Chris Wilson78501ea2010-10-27 12:18:21 +010070render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010071 u32 invalidate_domains,
72 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070073{
Chris Wilson78501ea2010-10-27 12:18:21 +010074 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010075 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000076 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010077
Chris Wilson36d527d2011-03-19 22:26:49 +000078 /*
79 * read/write caches:
80 *
81 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
82 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
83 * also flushed at 2d versus 3d pipeline switches.
84 *
85 * read-only caches:
86 *
87 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
88 * MI_READ_FLUSH is set, and is always flushed on 965.
89 *
90 * I915_GEM_DOMAIN_COMMAND may not exist?
91 *
92 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
93 * invalidated when MI_EXE_FLUSH is set.
94 *
95 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
96 * invalidated with every MI_FLUSH.
97 *
98 * TLBs:
99 *
100 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
101 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
102 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
103 * are flushed at any MI_FLUSH.
104 */
105
106 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
107 if ((invalidate_domains|flush_domains) &
108 I915_GEM_DOMAIN_RENDER)
109 cmd &= ~MI_NO_WRITE_FLUSH;
110 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700111 /*
Chris Wilson36d527d2011-03-19 22:26:49 +0000112 * On the 965, the sampler cache always gets flushed
113 * and this bit is reserved.
Eric Anholt62fdfea2010-05-21 13:26:39 -0700114 */
Chris Wilson36d527d2011-03-19 22:26:49 +0000115 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
116 cmd |= MI_READ_FLUSH;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800117 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000118 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
119 cmd |= MI_EXE_FLUSH;
120
121 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
122 (IS_G4X(dev) || IS_GEN5(dev)))
123 cmd |= MI_INVALIDATE_ISP;
124
125 ret = intel_ring_begin(ring, 2);
126 if (ret)
127 return ret;
128
129 intel_ring_emit(ring, cmd);
130 intel_ring_emit(ring, MI_NOOP);
131 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000132
133 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800134}
135
Jesse Barnes8d315282011-10-16 10:23:31 +0200136/**
137 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
138 * implementing two workarounds on gen6. From section 1.4.7.1
139 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
140 *
141 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
142 * produced by non-pipelined state commands), software needs to first
143 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
144 * 0.
145 *
146 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
147 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
148 *
149 * And the workaround for these two requires this workaround first:
150 *
151 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
152 * BEFORE the pipe-control with a post-sync op and no write-cache
153 * flushes.
154 *
155 * And this last workaround is tricky because of the requirements on
156 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
157 * volume 2 part 1:
158 *
159 * "1 of the following must also be set:
160 * - Render Target Cache Flush Enable ([12] of DW1)
161 * - Depth Cache Flush Enable ([0] of DW1)
162 * - Stall at Pixel Scoreboard ([1] of DW1)
163 * - Depth Stall ([13] of DW1)
164 * - Post-Sync Operation ([13] of DW1)
165 * - Notify Enable ([8] of DW1)"
166 *
167 * The cache flushes require the workaround flush that triggered this
168 * one, so we can't use it. Depth stall would trigger the same.
169 * Post-sync nonzero is what triggered this second workaround, so we
170 * can't use that one either. Notify enable is IRQs, which aren't
171 * really our business. That leaves only stall at scoreboard.
172 */
173static int
174intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
175{
176 struct pipe_control *pc = ring->private;
177 u32 scratch_addr = pc->gtt_offset + 128;
178 int ret;
179
180
181 ret = intel_ring_begin(ring, 6);
182 if (ret)
183 return ret;
184
185 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
186 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
187 PIPE_CONTROL_STALL_AT_SCOREBOARD);
188 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
189 intel_ring_emit(ring, 0); /* low dword */
190 intel_ring_emit(ring, 0); /* high dword */
191 intel_ring_emit(ring, MI_NOOP);
192 intel_ring_advance(ring);
193
194 ret = intel_ring_begin(ring, 6);
195 if (ret)
196 return ret;
197
198 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
199 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
200 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
201 intel_ring_emit(ring, 0);
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, MI_NOOP);
204 intel_ring_advance(ring);
205
206 return 0;
207}
208
209static int
210gen6_render_ring_flush(struct intel_ring_buffer *ring,
211 u32 invalidate_domains, u32 flush_domains)
212{
213 u32 flags = 0;
214 struct pipe_control *pc = ring->private;
215 u32 scratch_addr = pc->gtt_offset + 128;
216 int ret;
217
218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 intel_emit_post_sync_nonzero_flush(ring);
220
221 /* Just flush everything. Experiments have shown that reducing the
222 * number of bits based on the write domains has little performance
223 * impact.
224 */
225 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
226 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
227 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
228 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
230 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
231 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
232
233 ret = intel_ring_begin(ring, 6);
234 if (ret)
235 return ret;
236
237 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
238 intel_ring_emit(ring, flags);
239 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
240 intel_ring_emit(ring, 0); /* lower dword */
241 intel_ring_emit(ring, 0); /* uppwer dword */
242 intel_ring_emit(ring, MI_NOOP);
243 intel_ring_advance(ring);
244
245 return 0;
246}
247
Chris Wilson78501ea2010-10-27 12:18:21 +0100248static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100249 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800250{
Chris Wilson78501ea2010-10-27 12:18:21 +0100251 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100252 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800253}
254
Chris Wilson78501ea2010-10-27 12:18:21 +0100255u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256{
Chris Wilson78501ea2010-10-27 12:18:21 +0100257 drm_i915_private_t *dev_priv = ring->dev->dev_private;
258 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200259 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800260
261 return I915_READ(acthd_reg);
262}
263
Chris Wilson78501ea2010-10-27 12:18:21 +0100264static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800265{
Chris Wilson78501ea2010-10-27 12:18:21 +0100266 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000267 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800268 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800269
270 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200271 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200272 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100273 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800274
275 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000276 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200277 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800278
279 /* G45 ring initialization fails to reset head to zero */
280 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000281 DRM_DEBUG_KMS("%s head not reset to zero "
282 "ctl %08x head %08x tail %08x start %08x\n",
283 ring->name,
284 I915_READ_CTL(ring),
285 I915_READ_HEAD(ring),
286 I915_READ_TAIL(ring),
287 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800288
Daniel Vetter570ef602010-08-02 17:06:23 +0200289 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800290
Chris Wilson6fd0d562010-12-05 20:42:33 +0000291 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
292 DRM_ERROR("failed to set %s head to zero "
293 "ctl %08x head %08x tail %08x start %08x\n",
294 ring->name,
295 I915_READ_CTL(ring),
296 I915_READ_HEAD(ring),
297 I915_READ_TAIL(ring),
298 I915_READ_START(ring));
299 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700300 }
301
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200302 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000303 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson6aa56062010-10-29 21:44:37 +0100304 | RING_REPORT_64K | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800305
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800306 /* If the head is still not zero, the ring is dead */
Chris Wilson176f28e2010-10-28 11:18:07 +0100307 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
Chris Wilson05394f32010-11-08 19:18:58 +0000308 I915_READ_START(ring) != obj->gtt_offset ||
Chris Wilson176f28e2010-10-28 11:18:07 +0100309 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000310 DRM_ERROR("%s initialization failed "
311 "ctl %08x head %08x tail %08x start %08x\n",
312 ring->name,
313 I915_READ_CTL(ring),
314 I915_READ_HEAD(ring),
315 I915_READ_TAIL(ring),
316 I915_READ_START(ring));
317 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800318 }
319
Chris Wilson78501ea2010-10-27 12:18:21 +0100320 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
321 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800322 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000323 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200324 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000325 ring->space = ring_space(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800326 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000327
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800328 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700329}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800330
Chris Wilsonc6df5412010-12-15 09:56:50 +0000331static int
332init_pipe_control(struct intel_ring_buffer *ring)
333{
334 struct pipe_control *pc;
335 struct drm_i915_gem_object *obj;
336 int ret;
337
338 if (ring->private)
339 return 0;
340
341 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
342 if (!pc)
343 return -ENOMEM;
344
345 obj = i915_gem_alloc_object(ring->dev, 4096);
346 if (obj == NULL) {
347 DRM_ERROR("Failed to allocate seqno page\n");
348 ret = -ENOMEM;
349 goto err;
350 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100351
352 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000353
354 ret = i915_gem_object_pin(obj, 4096, true);
355 if (ret)
356 goto err_unref;
357
358 pc->gtt_offset = obj->gtt_offset;
359 pc->cpu_page = kmap(obj->pages[0]);
360 if (pc->cpu_page == NULL)
361 goto err_unpin;
362
363 pc->obj = obj;
364 ring->private = pc;
365 return 0;
366
367err_unpin:
368 i915_gem_object_unpin(obj);
369err_unref:
370 drm_gem_object_unreference(&obj->base);
371err:
372 kfree(pc);
373 return ret;
374}
375
376static void
377cleanup_pipe_control(struct intel_ring_buffer *ring)
378{
379 struct pipe_control *pc = ring->private;
380 struct drm_i915_gem_object *obj;
381
382 if (!ring->private)
383 return;
384
385 obj = pc->obj;
386 kunmap(obj->pages[0]);
387 i915_gem_object_unpin(obj);
388 drm_gem_object_unreference(&obj->base);
389
390 kfree(pc);
391 ring->private = NULL;
392}
393
Chris Wilson78501ea2010-10-27 12:18:21 +0100394static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800395{
Chris Wilson78501ea2010-10-27 12:18:21 +0100396 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000397 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100398 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800399
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100401 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Jesse Barnes65d3eb12011-04-06 14:54:44 -0700402 if (IS_GEN6(dev) || IS_GEN7(dev))
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800403 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
404 I915_WRITE(MI_MODE, mode);
Jesse Barnesb095cd02011-08-12 15:28:32 -0700405 if (IS_GEN7(dev))
406 I915_WRITE(GFX_MODE_GEN7,
407 GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
408 GFX_MODE_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800409 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100410
Jesse Barnes8d315282011-10-16 10:23:31 +0200411 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000412 ret = init_pipe_control(ring);
413 if (ret)
414 return ret;
415 }
416
Ben Widawsky84f9f932011-12-12 19:21:58 -0800417 if (INTEL_INFO(dev)->gen >= 6) {
418 I915_WRITE(INSTPM,
419 INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
420 }
421
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800422 return ret;
423}
424
Chris Wilsonc6df5412010-12-15 09:56:50 +0000425static void render_ring_cleanup(struct intel_ring_buffer *ring)
426{
427 if (!ring->private)
428 return;
429
430 cleanup_pipe_control(ring);
431}
432
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000433static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700434update_mboxes(struct intel_ring_buffer *ring,
435 u32 seqno,
436 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000437{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700438 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
439 MI_SEMAPHORE_GLOBAL_GTT |
440 MI_SEMAPHORE_REGISTER |
441 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700443 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000444}
445
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700446/**
447 * gen6_add_request - Update the semaphore mailbox registers
448 *
449 * @ring - ring that is adding a request
450 * @seqno - return seqno stuck into the ring
451 *
452 * Update the mailbox registers in the *other* rings with the current seqno.
453 * This acts like a signal in the canonical semaphore.
454 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000455static int
456gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700457 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000458{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700459 u32 mbox1_reg;
460 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000461 int ret;
462
463 ret = intel_ring_begin(ring, 10);
464 if (ret)
465 return ret;
466
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700467 mbox1_reg = ring->signal_mbox[0];
468 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000469
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700470 *seqno = i915_gem_get_seqno(ring->dev);
471
472 update_mboxes(ring, *seqno, mbox1_reg);
473 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000474 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
475 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700476 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000477 intel_ring_emit(ring, MI_USER_INTERRUPT);
478 intel_ring_advance(ring);
479
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480 return 0;
481}
482
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700483/**
484 * intel_ring_sync - sync the waiter to the signaller on seqno
485 *
486 * @waiter - ring that is waiting
487 * @signaller - ring which has, or will signal
488 * @seqno - seqno which the waiter will block on
489 */
490static int
491intel_ring_sync(struct intel_ring_buffer *waiter,
492 struct intel_ring_buffer *signaller,
493 int ring,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000494 u32 seqno)
495{
496 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700497 u32 dw1 = MI_SEMAPHORE_MBOX |
498 MI_SEMAPHORE_COMPARE |
499 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000500
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700501 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000502 if (ret)
503 return ret;
504
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700505 intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
506 intel_ring_emit(waiter, seqno);
507 intel_ring_emit(waiter, 0);
508 intel_ring_emit(waiter, MI_NOOP);
509 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510
511 return 0;
512}
513
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700514/* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
515int
516render_ring_sync_to(struct intel_ring_buffer *waiter,
517 struct intel_ring_buffer *signaller,
518 u32 seqno)
519{
520 WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
521 return intel_ring_sync(waiter,
522 signaller,
523 RCS,
524 seqno);
525}
526
527/* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
528int
529gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
530 struct intel_ring_buffer *signaller,
531 u32 seqno)
532{
533 WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
534 return intel_ring_sync(waiter,
535 signaller,
536 VCS,
537 seqno);
538}
539
540/* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
541int
542gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
543 struct intel_ring_buffer *signaller,
544 u32 seqno)
545{
546 WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
547 return intel_ring_sync(waiter,
548 signaller,
549 BCS,
550 seqno);
551}
552
553
554
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555#define PIPE_CONTROL_FLUSH(ring__, addr__) \
556do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200557 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
558 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000559 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
560 intel_ring_emit(ring__, 0); \
561 intel_ring_emit(ring__, 0); \
562} while (0)
563
564static int
565pc_render_add_request(struct intel_ring_buffer *ring,
566 u32 *result)
567{
568 struct drm_device *dev = ring->dev;
569 u32 seqno = i915_gem_get_seqno(dev);
570 struct pipe_control *pc = ring->private;
571 u32 scratch_addr = pc->gtt_offset + 128;
572 int ret;
573
574 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
575 * incoherent with writes to memory, i.e. completely fubar,
576 * so we need to use PIPE_NOTIFY instead.
577 *
578 * However, we also need to workaround the qword write
579 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
580 * memory before requesting an interrupt.
581 */
582 ret = intel_ring_begin(ring, 32);
583 if (ret)
584 return ret;
585
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200586 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200587 PIPE_CONTROL_WRITE_FLUSH |
588 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
590 intel_ring_emit(ring, seqno);
591 intel_ring_emit(ring, 0);
592 PIPE_CONTROL_FLUSH(ring, scratch_addr);
593 scratch_addr += 128; /* write to separate cachelines */
594 PIPE_CONTROL_FLUSH(ring, scratch_addr);
595 scratch_addr += 128;
596 PIPE_CONTROL_FLUSH(ring, scratch_addr);
597 scratch_addr += 128;
598 PIPE_CONTROL_FLUSH(ring, scratch_addr);
599 scratch_addr += 128;
600 PIPE_CONTROL_FLUSH(ring, scratch_addr);
601 scratch_addr += 128;
602 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200603 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200604 PIPE_CONTROL_WRITE_FLUSH |
605 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000606 PIPE_CONTROL_NOTIFY);
607 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
608 intel_ring_emit(ring, seqno);
609 intel_ring_emit(ring, 0);
610 intel_ring_advance(ring);
611
612 *result = seqno;
613 return 0;
614}
615
Chris Wilson3cce4692010-10-27 16:11:02 +0100616static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100617render_ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100618 u32 *result)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700619{
Chris Wilson78501ea2010-10-27 12:18:21 +0100620 struct drm_device *dev = ring->dev;
Chris Wilson3cce4692010-10-27 16:11:02 +0100621 u32 seqno = i915_gem_get_seqno(dev);
622 int ret;
Zhenyu Wangca764822010-05-27 10:26:42 +0800623
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000624 ret = intel_ring_begin(ring, 4);
625 if (ret)
626 return ret;
Chris Wilson3cce4692010-10-27 16:11:02 +0100627
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000628 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
629 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
630 intel_ring_emit(ring, seqno);
631 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson3cce4692010-10-27 16:11:02 +0100632 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633
Chris Wilson3cce4692010-10-27 16:11:02 +0100634 *result = seqno;
635 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700636}
637
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800638static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800640{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
642}
643
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644static u32
645pc_render_get_seqno(struct intel_ring_buffer *ring)
646{
647 struct pipe_control *pc = ring->private;
648 return pc->cpu_page[0];
649}
650
Chris Wilson0f468322011-01-04 17:35:21 +0000651static void
652ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
653{
654 dev_priv->gt_irq_mask &= ~mask;
655 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
656 POSTING_READ(GTIMR);
657}
658
659static void
660ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
661{
662 dev_priv->gt_irq_mask |= mask;
663 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
664 POSTING_READ(GTIMR);
665}
666
667static void
668i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
669{
670 dev_priv->irq_mask &= ~mask;
671 I915_WRITE(IMR, dev_priv->irq_mask);
672 POSTING_READ(IMR);
673}
674
675static void
676i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
677{
678 dev_priv->irq_mask |= mask;
679 I915_WRITE(IMR, dev_priv->irq_mask);
680 POSTING_READ(IMR);
681}
682
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000683static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000684render_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700685{
Chris Wilson78501ea2010-10-27 12:18:21 +0100686 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000687 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700688
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000689 if (!dev->irq_enabled)
690 return false;
691
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000692 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000693 if (ring->irq_refcount++ == 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700694 if (HAS_PCH_SPLIT(dev))
Chris Wilson0f468322011-01-04 17:35:21 +0000695 ironlake_enable_irq(dev_priv,
696 GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700697 else
698 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
699 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000700 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000701
702 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700703}
704
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800705static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000706render_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700707{
Chris Wilson78501ea2010-10-27 12:18:21 +0100708 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000709 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700710
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000711 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000712 if (--ring->irq_refcount == 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700713 if (HAS_PCH_SPLIT(dev))
Chris Wilson0f468322011-01-04 17:35:21 +0000714 ironlake_disable_irq(dev_priv,
715 GT_USER_INTERRUPT |
716 GT_PIPE_NOTIFY);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700717 else
718 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
719 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000720 spin_unlock(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700721}
722
Chris Wilson78501ea2010-10-27 12:18:21 +0100723void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800724{
Eric Anholt45930102011-05-06 17:12:35 -0700725 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100726 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700727 u32 mmio = 0;
728
729 /* The ring status page addresses are no longer next to the rest of
730 * the ring registers as of gen7.
731 */
732 if (IS_GEN7(dev)) {
733 switch (ring->id) {
734 case RING_RENDER:
735 mmio = RENDER_HWS_PGA_GEN7;
736 break;
737 case RING_BLT:
738 mmio = BLT_HWS_PGA_GEN7;
739 break;
740 case RING_BSD:
741 mmio = BSD_HWS_PGA_GEN7;
742 break;
743 }
744 } else if (IS_GEN6(ring->dev)) {
745 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
746 } else {
747 mmio = RING_HWS_PGA(ring->mmio_base);
748 }
749
Chris Wilson78501ea2010-10-27 12:18:21 +0100750 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
751 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800752}
753
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000754static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100755bsd_ring_flush(struct intel_ring_buffer *ring,
756 u32 invalidate_domains,
757 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800758{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000759 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000760
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000761 ret = intel_ring_begin(ring, 2);
762 if (ret)
763 return ret;
764
765 intel_ring_emit(ring, MI_FLUSH);
766 intel_ring_emit(ring, MI_NOOP);
767 intel_ring_advance(ring);
768 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800769}
770
Chris Wilson3cce4692010-10-27 16:11:02 +0100771static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100772ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100773 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800774{
775 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100776 int ret;
777
778 ret = intel_ring_begin(ring, 4);
779 if (ret)
780 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100781
Chris Wilson78501ea2010-10-27 12:18:21 +0100782 seqno = i915_gem_get_seqno(ring->dev);
Chris Wilson6f392d52010-08-07 11:01:22 +0100783
Chris Wilson3cce4692010-10-27 16:11:02 +0100784 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
785 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
786 intel_ring_emit(ring, seqno);
787 intel_ring_emit(ring, MI_USER_INTERRUPT);
788 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800789
Chris Wilson3cce4692010-10-27 16:11:02 +0100790 *result = seqno;
791 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800792}
793
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000794static bool
Chris Wilson0f468322011-01-04 17:35:21 +0000795gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
796{
797 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000798 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000799
800 if (!dev->irq_enabled)
801 return false;
802
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000803 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000804 if (ring->irq_refcount++ == 0) {
Chris Wilson0f468322011-01-04 17:35:21 +0000805 ring->irq_mask &= ~rflag;
806 I915_WRITE_IMR(ring, ring->irq_mask);
807 ironlake_enable_irq(dev_priv, gflag);
Chris Wilson0f468322011-01-04 17:35:21 +0000808 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000809 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000810
811 return true;
812}
813
814static void
815gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
816{
817 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000818 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000819
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000820 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000821 if (--ring->irq_refcount == 0) {
Chris Wilson0f468322011-01-04 17:35:21 +0000822 ring->irq_mask |= rflag;
823 I915_WRITE_IMR(ring, ring->irq_mask);
824 ironlake_disable_irq(dev_priv, gflag);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000825 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000826 spin_unlock(&ring->irq_lock);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000827}
828
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000829static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000830bsd_ring_get_irq(struct intel_ring_buffer *ring)
831{
Feng, Boqun5bfa1062011-05-16 16:02:39 +0800832 struct drm_device *dev = ring->dev;
833 drm_i915_private_t *dev_priv = dev->dev_private;
834
835 if (!dev->irq_enabled)
836 return false;
837
838 spin_lock(&ring->irq_lock);
839 if (ring->irq_refcount++ == 0) {
840 if (IS_G4X(dev))
841 i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
842 else
843 ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
844 }
845 spin_unlock(&ring->irq_lock);
846
847 return true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000848}
849static void
850bsd_ring_put_irq(struct intel_ring_buffer *ring)
851{
Feng, Boqun5bfa1062011-05-16 16:02:39 +0800852 struct drm_device *dev = ring->dev;
853 drm_i915_private_t *dev_priv = dev->dev_private;
854
855 spin_lock(&ring->irq_lock);
856 if (--ring->irq_refcount == 0) {
857 if (IS_G4X(dev))
858 i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
859 else
860 ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
861 }
862 spin_unlock(&ring->irq_lock);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800863}
864
865static int
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000866ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800867{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100868 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100869
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100870 ret = intel_ring_begin(ring, 2);
871 if (ret)
872 return ret;
873
Chris Wilson78501ea2010-10-27 12:18:21 +0100874 intel_ring_emit(ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000875 MI_BATCH_BUFFER_START | (2 << 6) |
Chris Wilson78501ea2010-10-27 12:18:21 +0100876 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000877 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100878 intel_ring_advance(ring);
879
Zou Nan haid1b851f2010-05-21 09:08:57 +0800880 return 0;
881}
882
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800883static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100884render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000885 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700886{
Chris Wilson78501ea2010-10-27 12:18:21 +0100887 struct drm_device *dev = ring->dev;
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000888 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700889
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000890 if (IS_I830(dev) || IS_845G(dev)) {
891 ret = intel_ring_begin(ring, 4);
892 if (ret)
893 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700894
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000895 intel_ring_emit(ring, MI_BATCH_BUFFER);
896 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
897 intel_ring_emit(ring, offset + len - 8);
898 intel_ring_emit(ring, 0);
899 } else {
900 ret = intel_ring_begin(ring, 2);
901 if (ret)
902 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100903
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000904 if (INTEL_INFO(dev)->gen >= 4) {
905 intel_ring_emit(ring,
906 MI_BATCH_BUFFER_START | (2 << 6) |
907 MI_BATCH_NON_SECURE_I965);
908 intel_ring_emit(ring, offset);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700909 } else {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000910 intel_ring_emit(ring,
911 MI_BATCH_BUFFER_START | (2 << 6));
912 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700913 }
914 }
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000915 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700916
Eric Anholt62fdfea2010-05-21 13:26:39 -0700917 return 0;
918}
919
Chris Wilson78501ea2010-10-27 12:18:21 +0100920static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700921{
Chris Wilson78501ea2010-10-27 12:18:21 +0100922 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000923 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700924
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800925 obj = ring->status_page.obj;
926 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700927 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700928
Chris Wilson05394f32010-11-08 19:18:58 +0000929 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700930 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000931 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800932 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700933
934 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700935}
936
Chris Wilson78501ea2010-10-27 12:18:21 +0100937static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700938{
Chris Wilson78501ea2010-10-27 12:18:21 +0100939 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700940 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000941 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700942 int ret;
943
Eric Anholt62fdfea2010-05-21 13:26:39 -0700944 obj = i915_gem_alloc_object(dev, 4096);
945 if (obj == NULL) {
946 DRM_ERROR("Failed to allocate status page\n");
947 ret = -ENOMEM;
948 goto err;
949 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100950
951 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700952
Daniel Vetter75e9e912010-11-04 17:11:09 +0100953 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700954 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700955 goto err_unref;
956 }
957
Chris Wilson05394f32010-11-08 19:18:58 +0000958 ring->status_page.gfx_addr = obj->gtt_offset;
959 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800960 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700961 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700962 goto err_unpin;
963 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800964 ring->status_page.obj = obj;
965 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700966
Chris Wilson78501ea2010-10-27 12:18:21 +0100967 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800968 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
969 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700970
971 return 0;
972
973err_unpin:
974 i915_gem_object_unpin(obj);
975err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000976 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700977err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800978 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700979}
980
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800981int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100982 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700983{
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100985 int ret;
986
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800987 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100988 INIT_LIST_HEAD(&ring->active_list);
989 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100990 INIT_LIST_HEAD(&ring->gpu_write_list);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000991
Chris Wilsonb259f672011-03-29 13:19:09 +0100992 init_waitqueue_head(&ring->irq_queue);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000993 spin_lock_init(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000994 ring->irq_mask = ~0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700995
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800996 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100997 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800998 if (ret)
999 return ret;
1000 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001001
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001002 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001003 if (obj == NULL) {
1004 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001005 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001006 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001007 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001010
Daniel Vetter75e9e912010-11-04 17:11:09 +01001011 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +01001012 if (ret)
1013 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001014
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001015 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +00001016 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001017 ring->map.type = 0;
1018 ring->map.flags = 0;
1019 ring->map.mtrr = 0;
1020
1021 drm_core_ioremap_wc(&ring->map, dev);
1022 if (ring->map.handle == NULL) {
1023 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001024 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001025 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001026 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001027
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +01001029 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001030 if (ret)
1031 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001032
Chris Wilson55249ba2010-12-22 14:04:47 +00001033 /* Workaround an erratum on the i830 which causes a hang if
1034 * the TAIL pointer points to within the last 2 cachelines
1035 * of the buffer.
1036 */
1037 ring->effective_size = ring->size;
1038 if (IS_I830(ring->dev))
1039 ring->effective_size -= 128;
1040
Chris Wilsonc584fe42010-10-29 18:15:52 +01001041 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001042
1043err_unmap:
1044 drm_core_ioremapfree(&ring->map, dev);
1045err_unpin:
1046 i915_gem_object_unpin(obj);
1047err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001048 drm_gem_object_unreference(&obj->base);
1049 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001050err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001051 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001052 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001053}
1054
Chris Wilson78501ea2010-10-27 12:18:21 +01001055void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001056{
Chris Wilson33626e62010-10-29 16:18:36 +01001057 struct drm_i915_private *dev_priv;
1058 int ret;
1059
Chris Wilson05394f32010-11-08 19:18:58 +00001060 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001061 return;
1062
Chris Wilson33626e62010-10-29 16:18:36 +01001063 /* Disable the ring buffer. The ring must be idle at this point */
1064 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001065 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001066 if (ret)
1067 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1068 ring->name, ret);
1069
Chris Wilson33626e62010-10-29 16:18:36 +01001070 I915_WRITE_CTL(ring, 0);
1071
Chris Wilson78501ea2010-10-27 12:18:21 +01001072 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 i915_gem_object_unpin(ring->obj);
1075 drm_gem_object_unreference(&ring->obj->base);
1076 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001077
Zou Nan hai8d192152010-11-02 16:31:01 +08001078 if (ring->cleanup)
1079 ring->cleanup(ring);
1080
Chris Wilson78501ea2010-10-27 12:18:21 +01001081 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001082}
1083
Chris Wilson78501ea2010-10-27 12:18:21 +01001084static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001085{
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001086 unsigned int *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001087 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001088
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001089 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001090 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001091 if (ret)
1092 return ret;
1093 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001094
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001095 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +01001096 rem /= 8;
1097 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001098 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +01001099 *virt++ = MI_NOOP;
1100 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001101
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001102 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001103 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001104
1105 return 0;
1106}
1107
Chris Wilson78501ea2010-10-27 12:18:21 +01001108int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109{
Chris Wilson78501ea2010-10-27 12:18:21 +01001110 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001111 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001112 unsigned long end;
Chris Wilson6aa56062010-10-29 21:44:37 +01001113 u32 head;
1114
Chris Wilsonc7dca472011-01-20 17:00:10 +00001115 /* If the reported head position has wrapped or hasn't advanced,
1116 * fallback to the slow and accurate path.
1117 */
1118 head = intel_read_status_page(ring, 4);
1119 if (head > ring->head) {
1120 ring->head = head;
1121 ring->space = ring_space(ring);
1122 if (ring->space >= n)
1123 return 0;
1124 }
1125
Chris Wilsondb53a302011-02-03 11:57:46 +00001126 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001127 end = jiffies + 3 * HZ;
1128 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001129 ring->head = I915_READ_HEAD(ring);
1130 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001132 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001133 return 0;
1134 }
1135
1136 if (dev->primary->master) {
1137 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1138 if (master_priv->sarea_priv)
1139 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1140 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001141
Chris Wilsone60a0b12010-10-13 10:09:14 +01001142 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +01001143 if (atomic_read(&dev_priv->mm.wedged))
1144 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001145 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001146 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001147 return -EBUSY;
1148}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001149
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001150int intel_ring_begin(struct intel_ring_buffer *ring,
1151 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001152{
Chris Wilson21dd3732011-01-26 15:55:56 +00001153 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001154 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001155 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001156
Chris Wilson21dd3732011-01-26 15:55:56 +00001157 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
1158 return -EIO;
1159
Chris Wilson55249ba2010-12-22 14:04:47 +00001160 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001161 ret = intel_wrap_ring_buffer(ring);
1162 if (unlikely(ret))
1163 return ret;
1164 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001165
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001166 if (unlikely(ring->space < n)) {
1167 ret = intel_wait_ring_buffer(ring, n);
1168 if (unlikely(ret))
1169 return ret;
1170 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001171
1172 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001173 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001174}
1175
Chris Wilson78501ea2010-10-27 12:18:21 +01001176void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001177{
Chris Wilsond97ed332010-08-04 15:18:13 +01001178 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +01001179 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001180}
1181
Chris Wilsone0708682010-09-19 14:46:27 +01001182static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001183 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +01001184 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001185 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001186 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001187 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001188 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001189 .flush = render_ring_flush,
1190 .add_request = render_ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001191 .get_seqno = ring_get_seqno,
1192 .irq_get = render_ring_get_irq,
1193 .irq_put = render_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001194 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
Akshay Joshi0206e352011-08-16 15:34:10 -04001195 .cleanup = render_ring_cleanup,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001196 .sync_to = render_ring_sync_to,
1197 .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
1198 MI_SEMAPHORE_SYNC_RV,
1199 MI_SEMAPHORE_SYNC_RB},
1200 .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001201};
Zou Nan haid1b851f2010-05-21 09:08:57 +08001202
1203/* ring buffer for bit-stream decoder */
1204
Chris Wilsone0708682010-09-19 14:46:27 +01001205static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +08001206 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +01001207 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001208 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001209 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +01001210 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +01001211 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001212 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +01001213 .add_request = ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001214 .get_seqno = ring_get_seqno,
1215 .irq_get = bsd_ring_get_irq,
1216 .irq_put = bsd_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001217 .dispatch_execbuffer = ring_dispatch_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001218};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001219
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001220
Chris Wilson78501ea2010-10-27 12:18:21 +01001221static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001222 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001223{
Akshay Joshi0206e352011-08-16 15:34:10 -04001224 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001225
1226 /* Every tail move must follow the sequence below */
Akshay Joshi0206e352011-08-16 15:34:10 -04001227 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1228 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1229 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1230 I915_WRITE(GEN6_BSD_RNCID, 0x0);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001231
Akshay Joshi0206e352011-08-16 15:34:10 -04001232 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1233 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1234 50))
1235 DRM_ERROR("timed out waiting for IDLE Indicator\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001236
Akshay Joshi0206e352011-08-16 15:34:10 -04001237 I915_WRITE_TAIL(ring, value);
1238 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1239 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1240 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001241}
1242
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001243static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001244 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001245{
Chris Wilson71a77e02011-02-02 12:13:49 +00001246 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001247 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001248
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001249 ret = intel_ring_begin(ring, 4);
1250 if (ret)
1251 return ret;
1252
Chris Wilson71a77e02011-02-02 12:13:49 +00001253 cmd = MI_FLUSH_DW;
1254 if (invalidate & I915_GEM_GPU_DOMAINS)
1255 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1256 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001257 intel_ring_emit(ring, 0);
1258 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001259 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001260 intel_ring_advance(ring);
1261 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001262}
1263
1264static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001265gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001266 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001267{
Akshay Joshi0206e352011-08-16 15:34:10 -04001268 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001269
Akshay Joshi0206e352011-08-16 15:34:10 -04001270 ret = intel_ring_begin(ring, 2);
1271 if (ret)
1272 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001273
Akshay Joshi0206e352011-08-16 15:34:10 -04001274 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1275 /* bit0-7 is the length on GEN6+ */
1276 intel_ring_emit(ring, offset);
1277 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001278
Akshay Joshi0206e352011-08-16 15:34:10 -04001279 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001280}
1281
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001282static bool
Chris Wilson0f468322011-01-04 17:35:21 +00001283gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
1284{
1285 return gen6_ring_get_irq(ring,
1286 GT_USER_INTERRUPT,
1287 GEN6_RENDER_USER_INTERRUPT);
1288}
1289
1290static void
1291gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
1292{
1293 return gen6_ring_put_irq(ring,
1294 GT_USER_INTERRUPT,
1295 GEN6_RENDER_USER_INTERRUPT);
1296}
1297
1298static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001299gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
1300{
Chris Wilson0f468322011-01-04 17:35:21 +00001301 return gen6_ring_get_irq(ring,
1302 GT_GEN6_BSD_USER_INTERRUPT,
1303 GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001304}
1305
1306static void
1307gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
1308{
Chris Wilson0f468322011-01-04 17:35:21 +00001309 return gen6_ring_put_irq(ring,
1310 GT_GEN6_BSD_USER_INTERRUPT,
1311 GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001312}
1313
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001314/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +01001315static const struct intel_ring_buffer gen6_bsd_ring = {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001316 .name = "gen6 bsd ring",
1317 .id = RING_BSD,
1318 .mmio_base = GEN6_BSD_RING_BASE,
1319 .size = 32 * PAGE_SIZE,
1320 .init = init_ring_common,
1321 .write_tail = gen6_bsd_ring_write_tail,
1322 .flush = gen6_ring_flush,
1323 .add_request = gen6_add_request,
1324 .get_seqno = ring_get_seqno,
1325 .irq_get = gen6_bsd_ring_get_irq,
1326 .irq_put = gen6_bsd_ring_put_irq,
1327 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001328 .sync_to = gen6_bsd_ring_sync_to,
1329 .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
1330 MI_SEMAPHORE_SYNC_INVALID,
1331 MI_SEMAPHORE_SYNC_VB},
1332 .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
Chris Wilson549f7362010-10-19 11:19:32 +01001333};
1334
1335/* Blitter support (SandyBridge+) */
1336
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001337static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001338blt_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001339{
Chris Wilson0f468322011-01-04 17:35:21 +00001340 return gen6_ring_get_irq(ring,
1341 GT_BLT_USER_INTERRUPT,
1342 GEN6_BLITTER_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001343}
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344
Chris Wilson549f7362010-10-19 11:19:32 +01001345static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346blt_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001347{
Chris Wilson0f468322011-01-04 17:35:21 +00001348 gen6_ring_put_irq(ring,
1349 GT_BLT_USER_INTERRUPT,
1350 GEN6_BLITTER_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001351}
1352
Zou Nan hai8d192152010-11-02 16:31:01 +08001353
1354/* Workaround for some stepping of SNB,
1355 * each time when BLT engine ring tail moved,
1356 * the first command in the ring to be parsed
1357 * should be MI_BATCH_BUFFER_START
1358 */
1359#define NEED_BLT_WORKAROUND(dev) \
1360 (IS_GEN6(dev) && (dev->pdev->revision < 8))
1361
1362static inline struct drm_i915_gem_object *
1363to_blt_workaround(struct intel_ring_buffer *ring)
1364{
1365 return ring->private;
1366}
1367
1368static int blt_ring_init(struct intel_ring_buffer *ring)
1369{
1370 if (NEED_BLT_WORKAROUND(ring->dev)) {
1371 struct drm_i915_gem_object *obj;
Chris Wilson27153f72010-11-02 11:17:23 +00001372 u32 *ptr;
Zou Nan hai8d192152010-11-02 16:31:01 +08001373 int ret;
1374
Chris Wilson05394f32010-11-08 19:18:58 +00001375 obj = i915_gem_alloc_object(ring->dev, 4096);
Zou Nan hai8d192152010-11-02 16:31:01 +08001376 if (obj == NULL)
1377 return -ENOMEM;
1378
Chris Wilson05394f32010-11-08 19:18:58 +00001379 ret = i915_gem_object_pin(obj, 4096, true);
Zou Nan hai8d192152010-11-02 16:31:01 +08001380 if (ret) {
1381 drm_gem_object_unreference(&obj->base);
1382 return ret;
1383 }
1384
1385 ptr = kmap(obj->pages[0]);
Chris Wilson27153f72010-11-02 11:17:23 +00001386 *ptr++ = MI_BATCH_BUFFER_END;
1387 *ptr++ = MI_NOOP;
Zou Nan hai8d192152010-11-02 16:31:01 +08001388 kunmap(obj->pages[0]);
1389
Chris Wilson05394f32010-11-08 19:18:58 +00001390 ret = i915_gem_object_set_to_gtt_domain(obj, false);
Zou Nan hai8d192152010-11-02 16:31:01 +08001391 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00001392 i915_gem_object_unpin(obj);
Zou Nan hai8d192152010-11-02 16:31:01 +08001393 drm_gem_object_unreference(&obj->base);
1394 return ret;
1395 }
1396
1397 ring->private = obj;
1398 }
1399
1400 return init_ring_common(ring);
1401}
1402
1403static int blt_ring_begin(struct intel_ring_buffer *ring,
1404 int num_dwords)
1405{
1406 if (ring->private) {
1407 int ret = intel_ring_begin(ring, num_dwords+2);
1408 if (ret)
1409 return ret;
1410
1411 intel_ring_emit(ring, MI_BATCH_BUFFER_START);
1412 intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
1413
1414 return 0;
1415 } else
1416 return intel_ring_begin(ring, 4);
1417}
1418
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001419static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001420 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001421{
Chris Wilson71a77e02011-02-02 12:13:49 +00001422 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001423 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001425 ret = blt_ring_begin(ring, 4);
1426 if (ret)
1427 return ret;
1428
Chris Wilson71a77e02011-02-02 12:13:49 +00001429 cmd = MI_FLUSH_DW;
1430 if (invalidate & I915_GEM_DOMAIN_RENDER)
1431 cmd |= MI_INVALIDATE_TLB;
1432 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001433 intel_ring_emit(ring, 0);
1434 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001435 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001436 intel_ring_advance(ring);
1437 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001438}
1439
Zou Nan hai8d192152010-11-02 16:31:01 +08001440static void blt_ring_cleanup(struct intel_ring_buffer *ring)
1441{
1442 if (!ring->private)
1443 return;
1444
1445 i915_gem_object_unpin(ring->private);
1446 drm_gem_object_unreference(ring->private);
1447 ring->private = NULL;
1448}
1449
Chris Wilson549f7362010-10-19 11:19:32 +01001450static const struct intel_ring_buffer gen6_blt_ring = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001451 .name = "blt ring",
1452 .id = RING_BLT,
1453 .mmio_base = BLT_RING_BASE,
1454 .size = 32 * PAGE_SIZE,
1455 .init = blt_ring_init,
1456 .write_tail = ring_write_tail,
1457 .flush = blt_ring_flush,
1458 .add_request = gen6_add_request,
1459 .get_seqno = ring_get_seqno,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001460 .irq_get = blt_ring_get_irq,
1461 .irq_put = blt_ring_put_irq,
Akshay Joshi0206e352011-08-16 15:34:10 -04001462 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001463 .cleanup = blt_ring_cleanup,
1464 .sync_to = gen6_blt_ring_sync_to,
1465 .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
1466 MI_SEMAPHORE_SYNC_BV,
1467 MI_SEMAPHORE_SYNC_INVALID},
1468 .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001469};
1470
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001471int intel_init_render_ring_buffer(struct drm_device *dev)
1472{
1473 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001474 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001475
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001476 *ring = render_ring;
1477 if (INTEL_INFO(dev)->gen >= 6) {
1478 ring->add_request = gen6_add_request;
Jesse Barnes8d315282011-10-16 10:23:31 +02001479 ring->flush = gen6_render_ring_flush;
Chris Wilson0f468322011-01-04 17:35:21 +00001480 ring->irq_get = gen6_render_ring_get_irq;
1481 ring->irq_put = gen6_render_ring_put_irq;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 } else if (IS_GEN5(dev)) {
1483 ring->add_request = pc_render_add_request;
1484 ring->get_seqno = pc_render_get_seqno;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001485 }
1486
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001487 if (!I915_NEED_GFX_HWS(dev)) {
1488 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1489 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1490 }
1491
1492 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001493}
1494
Chris Wilsone8616b62011-01-20 09:57:11 +00001495int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1496{
1497 drm_i915_private_t *dev_priv = dev->dev_private;
1498 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1499
1500 *ring = render_ring;
1501 if (INTEL_INFO(dev)->gen >= 6) {
1502 ring->add_request = gen6_add_request;
1503 ring->irq_get = gen6_render_ring_get_irq;
1504 ring->irq_put = gen6_render_ring_put_irq;
1505 } else if (IS_GEN5(dev)) {
1506 ring->add_request = pc_render_add_request;
1507 ring->get_seqno = pc_render_get_seqno;
1508 }
1509
Keith Packardf3234702011-07-22 10:44:39 -07001510 if (!I915_NEED_GFX_HWS(dev))
1511 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1512
Chris Wilsone8616b62011-01-20 09:57:11 +00001513 ring->dev = dev;
1514 INIT_LIST_HEAD(&ring->active_list);
1515 INIT_LIST_HEAD(&ring->request_list);
1516 INIT_LIST_HEAD(&ring->gpu_write_list);
1517
1518 ring->size = size;
1519 ring->effective_size = ring->size;
1520 if (IS_I830(ring->dev))
1521 ring->effective_size -= 128;
1522
1523 ring->map.offset = start;
1524 ring->map.size = size;
1525 ring->map.type = 0;
1526 ring->map.flags = 0;
1527 ring->map.mtrr = 0;
1528
1529 drm_core_ioremap_wc(&ring->map, dev);
1530 if (ring->map.handle == NULL) {
1531 DRM_ERROR("can not ioremap virtual address for"
1532 " ring buffer\n");
1533 return -ENOMEM;
1534 }
1535
1536 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1537 return 0;
1538}
1539
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001540int intel_init_bsd_ring_buffer(struct drm_device *dev)
1541{
1542 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001543 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001544
Jesse Barnes65d3eb12011-04-06 14:54:44 -07001545 if (IS_GEN6(dev) || IS_GEN7(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001546 *ring = gen6_bsd_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001547 else
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001548 *ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001549
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001550 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001551}
Chris Wilson549f7362010-10-19 11:19:32 +01001552
1553int intel_init_blt_ring_buffer(struct drm_device *dev)
1554{
1555 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001556 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001557
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001558 *ring = gen6_blt_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01001559
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001560 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001561}