blob: 2cdf34f6139f18fd02fbe1bfc92d41ac19bcaf20 [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2014 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2014 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#include <linux/phy.h>
118#include <linux/clk.h>
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500119#include <linux/bitrev.h>
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500120#include <linux/crc32.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500121
122#include "xgbe.h"
123#include "xgbe-common.h"
124
125
126static unsigned int xgbe_usec_to_riwt(struct xgbe_prv_data *pdata,
127 unsigned int usec)
128{
129 unsigned long rate;
130 unsigned int ret;
131
132 DBGPR("-->xgbe_usec_to_riwt\n");
133
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500134 rate = clk_get_rate(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500135
136 /*
137 * Convert the input usec value to the watchdog timer value. Each
138 * watchdog timer value is equivalent to 256 clock cycles.
139 * Calculate the required value as:
140 * ( usec * ( system_clock_mhz / 10^6 ) / 256
141 */
142 ret = (usec * (rate / 1000000)) / 256;
143
144 DBGPR("<--xgbe_usec_to_riwt\n");
145
146 return ret;
147}
148
149static unsigned int xgbe_riwt_to_usec(struct xgbe_prv_data *pdata,
150 unsigned int riwt)
151{
152 unsigned long rate;
153 unsigned int ret;
154
155 DBGPR("-->xgbe_riwt_to_usec\n");
156
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500157 rate = clk_get_rate(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500158
159 /*
160 * Convert the input watchdog timer value to the usec value. Each
161 * watchdog timer value is equivalent to 256 clock cycles.
162 * Calculate the required value as:
163 * ( riwt * 256 ) / ( system_clock_mhz / 10^6 )
164 */
165 ret = (riwt * 256) / (rate / 1000000);
166
167 DBGPR("<--xgbe_riwt_to_usec\n");
168
169 return ret;
170}
171
172static int xgbe_config_pblx8(struct xgbe_prv_data *pdata)
173{
174 struct xgbe_channel *channel;
175 unsigned int i;
176
177 channel = pdata->channel;
178 for (i = 0; i < pdata->channel_count; i++, channel++)
179 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_CR, PBLX8,
180 pdata->pblx8);
181
182 return 0;
183}
184
185static int xgbe_get_tx_pbl_val(struct xgbe_prv_data *pdata)
186{
187 return XGMAC_DMA_IOREAD_BITS(pdata->channel, DMA_CH_TCR, PBL);
188}
189
190static int xgbe_config_tx_pbl_val(struct xgbe_prv_data *pdata)
191{
192 struct xgbe_channel *channel;
193 unsigned int i;
194
195 channel = pdata->channel;
196 for (i = 0; i < pdata->channel_count; i++, channel++) {
197 if (!channel->tx_ring)
198 break;
199
200 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, PBL,
201 pdata->tx_pbl);
202 }
203
204 return 0;
205}
206
207static int xgbe_get_rx_pbl_val(struct xgbe_prv_data *pdata)
208{
209 return XGMAC_DMA_IOREAD_BITS(pdata->channel, DMA_CH_RCR, PBL);
210}
211
212static int xgbe_config_rx_pbl_val(struct xgbe_prv_data *pdata)
213{
214 struct xgbe_channel *channel;
215 unsigned int i;
216
217 channel = pdata->channel;
218 for (i = 0; i < pdata->channel_count; i++, channel++) {
219 if (!channel->rx_ring)
220 break;
221
222 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, PBL,
223 pdata->rx_pbl);
224 }
225
226 return 0;
227}
228
229static int xgbe_config_osp_mode(struct xgbe_prv_data *pdata)
230{
231 struct xgbe_channel *channel;
232 unsigned int i;
233
234 channel = pdata->channel;
235 for (i = 0; i < pdata->channel_count; i++, channel++) {
236 if (!channel->tx_ring)
237 break;
238
239 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, OSP,
240 pdata->tx_osp_mode);
241 }
242
243 return 0;
244}
245
246static int xgbe_config_rsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
247{
248 unsigned int i;
249
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500250 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500251 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RSF, val);
252
253 return 0;
254}
255
256static int xgbe_config_tsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
257{
258 unsigned int i;
259
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500260 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500261 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TSF, val);
262
263 return 0;
264}
265
266static int xgbe_config_rx_threshold(struct xgbe_prv_data *pdata,
267 unsigned int val)
268{
269 unsigned int i;
270
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500271 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500272 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RTC, val);
273
274 return 0;
275}
276
277static int xgbe_config_tx_threshold(struct xgbe_prv_data *pdata,
278 unsigned int val)
279{
280 unsigned int i;
281
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500282 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500283 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TTC, val);
284
285 return 0;
286}
287
288static int xgbe_config_rx_coalesce(struct xgbe_prv_data *pdata)
289{
290 struct xgbe_channel *channel;
291 unsigned int i;
292
293 channel = pdata->channel;
294 for (i = 0; i < pdata->channel_count; i++, channel++) {
295 if (!channel->rx_ring)
296 break;
297
298 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RIWT, RWT,
299 pdata->rx_riwt);
300 }
301
302 return 0;
303}
304
305static int xgbe_config_tx_coalesce(struct xgbe_prv_data *pdata)
306{
307 return 0;
308}
309
310static void xgbe_config_rx_buffer_size(struct xgbe_prv_data *pdata)
311{
312 struct xgbe_channel *channel;
313 unsigned int i;
314
315 channel = pdata->channel;
316 for (i = 0; i < pdata->channel_count; i++, channel++) {
317 if (!channel->rx_ring)
318 break;
319
320 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, RBSZ,
321 pdata->rx_buf_size);
322 }
323}
324
325static void xgbe_config_tso_mode(struct xgbe_prv_data *pdata)
326{
327 struct xgbe_channel *channel;
328 unsigned int i;
329
330 channel = pdata->channel;
331 for (i = 0; i < pdata->channel_count; i++, channel++) {
332 if (!channel->tx_ring)
333 break;
334
335 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, TSE, 1);
336 }
337}
338
339static int xgbe_disable_tx_flow_control(struct xgbe_prv_data *pdata)
340{
341 unsigned int max_q_count, q_count;
342 unsigned int reg, reg_val;
343 unsigned int i;
344
345 /* Clear MTL flow control */
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500346 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500347 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, 0);
348
349 /* Clear MAC flow control */
350 max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500351 q_count = min_t(unsigned int, pdata->rx_q_count, max_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500352 reg = MAC_Q0TFCR;
353 for (i = 0; i < q_count; i++) {
354 reg_val = XGMAC_IOREAD(pdata, reg);
355 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 0);
356 XGMAC_IOWRITE(pdata, reg, reg_val);
357
358 reg += MAC_QTFCR_INC;
359 }
360
361 return 0;
362}
363
364static int xgbe_enable_tx_flow_control(struct xgbe_prv_data *pdata)
365{
366 unsigned int max_q_count, q_count;
367 unsigned int reg, reg_val;
368 unsigned int i;
369
370 /* Set MTL flow control */
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500371 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500372 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, 1);
373
374 /* Set MAC flow control */
375 max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500376 q_count = min_t(unsigned int, pdata->rx_q_count, max_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500377 reg = MAC_Q0TFCR;
378 for (i = 0; i < q_count; i++) {
379 reg_val = XGMAC_IOREAD(pdata, reg);
380
381 /* Enable transmit flow control */
382 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 1);
383 /* Set pause time */
384 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, PT, 0xffff);
385
386 XGMAC_IOWRITE(pdata, reg, reg_val);
387
388 reg += MAC_QTFCR_INC;
389 }
390
391 return 0;
392}
393
394static int xgbe_disable_rx_flow_control(struct xgbe_prv_data *pdata)
395{
396 XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 0);
397
398 return 0;
399}
400
401static int xgbe_enable_rx_flow_control(struct xgbe_prv_data *pdata)
402{
403 XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 1);
404
405 return 0;
406}
407
408static int xgbe_config_tx_flow_control(struct xgbe_prv_data *pdata)
409{
410 if (pdata->tx_pause)
411 xgbe_enable_tx_flow_control(pdata);
412 else
413 xgbe_disable_tx_flow_control(pdata);
414
415 return 0;
416}
417
418static int xgbe_config_rx_flow_control(struct xgbe_prv_data *pdata)
419{
420 if (pdata->rx_pause)
421 xgbe_enable_rx_flow_control(pdata);
422 else
423 xgbe_disable_rx_flow_control(pdata);
424
425 return 0;
426}
427
428static void xgbe_config_flow_control(struct xgbe_prv_data *pdata)
429{
430 xgbe_config_tx_flow_control(pdata);
431 xgbe_config_rx_flow_control(pdata);
432}
433
434static void xgbe_enable_dma_interrupts(struct xgbe_prv_data *pdata)
435{
436 struct xgbe_channel *channel;
437 unsigned int dma_ch_isr, dma_ch_ier;
438 unsigned int i;
439
440 channel = pdata->channel;
441 for (i = 0; i < pdata->channel_count; i++, channel++) {
442 /* Clear all the interrupts which are set */
443 dma_ch_isr = XGMAC_DMA_IOREAD(channel, DMA_CH_SR);
444 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_ch_isr);
445
446 /* Clear all interrupt enable bits */
447 dma_ch_ier = 0;
448
449 /* Enable following interrupts
450 * NIE - Normal Interrupt Summary Enable
451 * AIE - Abnormal Interrupt Summary Enable
452 * FBEE - Fatal Bus Error Enable
453 */
454 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, NIE, 1);
455 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, AIE, 1);
456 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 1);
457
458 if (channel->tx_ring) {
459 /* Enable the following Tx interrupts
460 * TIE - Transmit Interrupt Enable (unless polling)
461 */
462 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
463 }
464 if (channel->rx_ring) {
465 /* Enable following Rx interrupts
466 * RBUE - Receive Buffer Unavailable Enable
467 * RIE - Receive Interrupt Enable
468 */
469 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 1);
470 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
471 }
472
473 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
474 }
475}
476
477static void xgbe_enable_mtl_interrupts(struct xgbe_prv_data *pdata)
478{
479 unsigned int mtl_q_isr;
480 unsigned int q_count, i;
481
482 q_count = max(pdata->hw_feat.tx_q_cnt, pdata->hw_feat.rx_q_cnt);
483 for (i = 0; i < q_count; i++) {
484 /* Clear all the interrupts which are set */
485 mtl_q_isr = XGMAC_MTL_IOREAD(pdata, i, MTL_Q_ISR);
486 XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_ISR, mtl_q_isr);
487
488 /* No MTL interrupts to be enabled */
Lendacky, Thomas91f87342014-07-02 13:04:34 -0500489 XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_IER, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500490 }
491}
492
493static void xgbe_enable_mac_interrupts(struct xgbe_prv_data *pdata)
494{
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500495 unsigned int mac_ier = 0;
496
497 /* Enable Timestamp interrupt */
498 XGMAC_SET_BITS(mac_ier, MAC_IER, TSIE, 1);
499
500 XGMAC_IOWRITE(pdata, MAC_IER, mac_ier);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500501
502 /* Enable all counter interrupts */
503 XGMAC_IOWRITE_BITS(pdata, MMC_RIER, ALL_INTERRUPTS, 0xff);
504 XGMAC_IOWRITE_BITS(pdata, MMC_TIER, ALL_INTERRUPTS, 0xff);
505}
506
507static int xgbe_set_gmii_speed(struct xgbe_prv_data *pdata)
508{
509 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0x3);
510
511 return 0;
512}
513
514static int xgbe_set_gmii_2500_speed(struct xgbe_prv_data *pdata)
515{
516 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0x2);
517
518 return 0;
519}
520
521static int xgbe_set_xgmii_speed(struct xgbe_prv_data *pdata)
522{
523 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0);
524
525 return 0;
526}
527
528static int xgbe_set_promiscuous_mode(struct xgbe_prv_data *pdata,
529 unsigned int enable)
530{
531 unsigned int val = enable ? 1 : 0;
532
533 if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PR) == val)
534 return 0;
535
536 DBGPR(" %s promiscuous mode\n", enable ? "entering" : "leaving");
537 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PR, val);
538
539 return 0;
540}
541
542static int xgbe_set_all_multicast_mode(struct xgbe_prv_data *pdata,
543 unsigned int enable)
544{
545 unsigned int val = enable ? 1 : 0;
546
547 if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PM) == val)
548 return 0;
549
550 DBGPR(" %s allmulti mode\n", enable ? "entering" : "leaving");
551 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PM, val);
552
553 return 0;
554}
555
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500556static void xgbe_set_mac_reg(struct xgbe_prv_data *pdata,
557 struct netdev_hw_addr *ha, unsigned int *mac_reg)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500558{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500559 unsigned int mac_addr_hi, mac_addr_lo;
560 u8 *mac_addr;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500561
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500562 mac_addr_lo = 0;
563 mac_addr_hi = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500564
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500565 if (ha) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500566 mac_addr = (u8 *)&mac_addr_lo;
567 mac_addr[0] = ha->addr[0];
568 mac_addr[1] = ha->addr[1];
569 mac_addr[2] = ha->addr[2];
570 mac_addr[3] = ha->addr[3];
571 mac_addr = (u8 *)&mac_addr_hi;
572 mac_addr[0] = ha->addr[4];
573 mac_addr[1] = ha->addr[5];
574
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500575 DBGPR(" adding mac address %pM at 0x%04x\n", ha->addr,
576 *mac_reg);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500577
578 XGMAC_SET_BITS(mac_addr_hi, MAC_MACA1HR, AE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500579 }
580
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500581 XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_hi);
582 *mac_reg += MAC_MACA_INC;
583 XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_lo);
584 *mac_reg += MAC_MACA_INC;
585}
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500586
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500587static void xgbe_set_mac_addn_addrs(struct xgbe_prv_data *pdata)
588{
589 struct net_device *netdev = pdata->netdev;
590 struct netdev_hw_addr *ha;
591 unsigned int mac_reg;
592 unsigned int addn_macs;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500593
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500594 mac_reg = MAC_MACA1HR;
595 addn_macs = pdata->hw_feat.addn_mac;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500596
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500597 if (netdev_uc_count(netdev) > addn_macs) {
598 xgbe_set_promiscuous_mode(pdata, 1);
599 } else {
600 netdev_for_each_uc_addr(ha, netdev) {
601 xgbe_set_mac_reg(pdata, ha, &mac_reg);
602 addn_macs--;
603 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500604
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500605 if (netdev_mc_count(netdev) > addn_macs) {
606 xgbe_set_all_multicast_mode(pdata, 1);
607 } else {
608 netdev_for_each_mc_addr(ha, netdev) {
609 xgbe_set_mac_reg(pdata, ha, &mac_reg);
610 addn_macs--;
611 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500612 }
613 }
614
615 /* Clear remaining additional MAC address entries */
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500616 while (addn_macs--)
617 xgbe_set_mac_reg(pdata, NULL, &mac_reg);
618}
619
620static void xgbe_set_mac_hash_table(struct xgbe_prv_data *pdata)
621{
622 struct net_device *netdev = pdata->netdev;
623 struct netdev_hw_addr *ha;
624 unsigned int hash_reg;
625 unsigned int hash_table_shift, hash_table_count;
626 u32 hash_table[XGBE_MAC_HASH_TABLE_SIZE];
627 u32 crc;
628 unsigned int i;
629
630 hash_table_shift = 26 - (pdata->hw_feat.hash_table_size >> 7);
631 hash_table_count = pdata->hw_feat.hash_table_size / 32;
632 memset(hash_table, 0, sizeof(hash_table));
633
634 /* Build the MAC Hash Table register values */
635 netdev_for_each_uc_addr(ha, netdev) {
636 crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
637 crc >>= hash_table_shift;
638 hash_table[crc >> 5] |= (1 << (crc & 0x1f));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500639 }
640
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500641 netdev_for_each_mc_addr(ha, netdev) {
642 crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
643 crc >>= hash_table_shift;
644 hash_table[crc >> 5] |= (1 << (crc & 0x1f));
645 }
646
647 /* Set the MAC Hash Table registers */
648 hash_reg = MAC_HTR0;
649 for (i = 0; i < hash_table_count; i++) {
650 XGMAC_IOWRITE(pdata, hash_reg, hash_table[i]);
651 hash_reg += MAC_HTR_INC;
652 }
653}
654
655static int xgbe_add_mac_addresses(struct xgbe_prv_data *pdata)
656{
657 if (pdata->hw_feat.hash_table_size)
658 xgbe_set_mac_hash_table(pdata);
659 else
660 xgbe_set_mac_addn_addrs(pdata);
661
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500662 return 0;
663}
664
665static int xgbe_set_mac_address(struct xgbe_prv_data *pdata, u8 *addr)
666{
667 unsigned int mac_addr_hi, mac_addr_lo;
668
669 mac_addr_hi = (addr[5] << 8) | (addr[4] << 0);
670 mac_addr_lo = (addr[3] << 24) | (addr[2] << 16) |
671 (addr[1] << 8) | (addr[0] << 0);
672
673 XGMAC_IOWRITE(pdata, MAC_MACA0HR, mac_addr_hi);
674 XGMAC_IOWRITE(pdata, MAC_MACA0LR, mac_addr_lo);
675
676 return 0;
677}
678
679static int xgbe_read_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
680 int mmd_reg)
681{
682 unsigned int mmd_address;
683 int mmd_data;
684
685 if (mmd_reg & MII_ADDR_C45)
686 mmd_address = mmd_reg & ~MII_ADDR_C45;
687 else
688 mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
689
690 /* The PCS registers are accessed using mmio. The underlying APB3
691 * management interface uses indirect addressing to access the MMD
692 * register sets. This requires accessing of the PCS register in two
693 * phases, an address phase and a data phase.
694 *
695 * The mmio interface is based on 32-bit offsets and values. All
696 * register offsets must therefore be adjusted by left shifting the
697 * offset 2 bits and reading 32 bits of data.
698 */
699 mutex_lock(&pdata->xpcs_mutex);
700 XPCS_IOWRITE(pdata, PCS_MMD_SELECT << 2, mmd_address >> 8);
701 mmd_data = XPCS_IOREAD(pdata, (mmd_address & 0xff) << 2);
702 mutex_unlock(&pdata->xpcs_mutex);
703
704 return mmd_data;
705}
706
707static void xgbe_write_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
708 int mmd_reg, int mmd_data)
709{
710 unsigned int mmd_address;
711
712 if (mmd_reg & MII_ADDR_C45)
713 mmd_address = mmd_reg & ~MII_ADDR_C45;
714 else
715 mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
716
717 /* The PCS registers are accessed using mmio. The underlying APB3
718 * management interface uses indirect addressing to access the MMD
719 * register sets. This requires accessing of the PCS register in two
720 * phases, an address phase and a data phase.
721 *
722 * The mmio interface is based on 32-bit offsets and values. All
723 * register offsets must therefore be adjusted by left shifting the
724 * offset 2 bits and reading 32 bits of data.
725 */
726 mutex_lock(&pdata->xpcs_mutex);
727 XPCS_IOWRITE(pdata, PCS_MMD_SELECT << 2, mmd_address >> 8);
728 XPCS_IOWRITE(pdata, (mmd_address & 0xff) << 2, mmd_data);
729 mutex_unlock(&pdata->xpcs_mutex);
730}
731
732static int xgbe_tx_complete(struct xgbe_ring_desc *rdesc)
733{
734 return !XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN);
735}
736
737static int xgbe_disable_rx_csum(struct xgbe_prv_data *pdata)
738{
739 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 0);
740
741 return 0;
742}
743
744static int xgbe_enable_rx_csum(struct xgbe_prv_data *pdata)
745{
746 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 1);
747
748 return 0;
749}
750
751static int xgbe_enable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
752{
753 /* Put the VLAN tag in the Rx descriptor */
754 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLRXS, 1);
755
756 /* Don't check the VLAN type */
757 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, DOVLTC, 1);
758
759 /* Check only C-TAG (0x8100) packets */
760 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ERSVLM, 0);
761
762 /* Don't consider an S-TAG (0x88A8) packet as a VLAN packet */
763 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ESVL, 0);
764
765 /* Enable VLAN tag stripping */
766 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0x3);
767
768 return 0;
769}
770
771static int xgbe_disable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
772{
773 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0);
774
775 return 0;
776}
777
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500778static int xgbe_enable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
779{
780 /* Enable VLAN filtering */
781 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 1);
782
783 /* Enable VLAN Hash Table filtering */
784 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTHM, 1);
785
786 /* Disable VLAN tag inverse matching */
787 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTIM, 0);
788
789 /* Only filter on the lower 12-bits of the VLAN tag */
790 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ETV, 1);
791
792 /* In order for the VLAN Hash Table filtering to be effective,
793 * the VLAN tag identifier in the VLAN Tag Register must not
794 * be zero. Set the VLAN tag identifier to "1" to enable the
795 * VLAN Hash Table filtering. This implies that a VLAN tag of
796 * 1 will always pass filtering.
797 */
798 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VL, 1);
799
800 return 0;
801}
802
803static int xgbe_disable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
804{
805 /* Disable VLAN filtering */
806 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 0);
807
808 return 0;
809}
810
811#ifndef CRCPOLY_LE
812#define CRCPOLY_LE 0xedb88320
813#endif
814static u32 xgbe_vid_crc32_le(__le16 vid_le)
815{
816 u32 poly = CRCPOLY_LE;
817 u32 crc = ~0;
818 u32 temp = 0;
819 unsigned char *data = (unsigned char *)&vid_le;
820 unsigned char data_byte = 0;
821 int i, bits;
822
823 bits = get_bitmask_order(VLAN_VID_MASK);
824 for (i = 0; i < bits; i++) {
825 if ((i % 8) == 0)
826 data_byte = data[i / 8];
827
828 temp = ((crc & 1) ^ data_byte) & 1;
829 crc >>= 1;
830 data_byte >>= 1;
831
832 if (temp)
833 crc ^= poly;
834 }
835
836 return crc;
837}
838
839static int xgbe_update_vlan_hash_table(struct xgbe_prv_data *pdata)
840{
841 u32 crc;
842 u16 vid;
843 __le16 vid_le;
844 u16 vlan_hash_table = 0;
845
846 /* Generate the VLAN Hash Table value */
847 for_each_set_bit(vid, pdata->active_vlans, VLAN_N_VID) {
848 /* Get the CRC32 value of the VLAN ID */
849 vid_le = cpu_to_le16(vid);
850 crc = bitrev32(~xgbe_vid_crc32_le(vid_le)) >> 28;
851
852 vlan_hash_table |= (1 << crc);
853 }
854
855 /* Set the VLAN Hash Table filtering register */
856 XGMAC_IOWRITE_BITS(pdata, MAC_VLANHTR, VLHT, vlan_hash_table);
857
858 return 0;
859}
860
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500861static void xgbe_tx_desc_reset(struct xgbe_ring_data *rdata)
862{
863 struct xgbe_ring_desc *rdesc = rdata->rdesc;
864
865 /* Reset the Tx descriptor
866 * Set buffer 1 (lo) address to zero
867 * Set buffer 1 (hi) address to zero
868 * Reset all other control bits (IC, TTSE, B2L & B1L)
869 * Reset all other control bits (OWN, CTXT, FD, LD, CPC, CIC, etc)
870 */
871 rdesc->desc0 = 0;
872 rdesc->desc1 = 0;
873 rdesc->desc2 = 0;
874 rdesc->desc3 = 0;
875}
876
877static void xgbe_tx_desc_init(struct xgbe_channel *channel)
878{
879 struct xgbe_ring *ring = channel->tx_ring;
880 struct xgbe_ring_data *rdata;
881 struct xgbe_ring_desc *rdesc;
882 int i;
883 int start_index = ring->cur;
884
885 DBGPR("-->tx_desc_init\n");
886
887 /* Initialze all descriptors */
888 for (i = 0; i < ring->rdesc_count; i++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500889 rdata = XGBE_GET_DESC_DATA(ring, i);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500890 rdesc = rdata->rdesc;
891
892 /* Initialize Tx descriptor
893 * Set buffer 1 (lo) address to zero
894 * Set buffer 1 (hi) address to zero
895 * Reset all other control bits (IC, TTSE, B2L & B1L)
896 * Reset all other control bits (OWN, CTXT, FD, LD, CPC, CIC,
897 * etc)
898 */
899 rdesc->desc0 = 0;
900 rdesc->desc1 = 0;
901 rdesc->desc2 = 0;
902 rdesc->desc3 = 0;
903 }
904
905 /* Make sure everything is written to the descriptor(s) before
906 * telling the device about them
907 */
908 wmb();
909
910 /* Update the total number of Tx descriptors */
911 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDRLR, ring->rdesc_count - 1);
912
913 /* Update the starting address of descriptor ring */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500914 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500915 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_HI,
916 upper_32_bits(rdata->rdesc_dma));
917 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_LO,
918 lower_32_bits(rdata->rdesc_dma));
919
920 DBGPR("<--tx_desc_init\n");
921}
922
923static void xgbe_rx_desc_reset(struct xgbe_ring_data *rdata)
924{
925 struct xgbe_ring_desc *rdesc = rdata->rdesc;
926
927 /* Reset the Rx descriptor
928 * Set buffer 1 (lo) address to dma address (lo)
929 * Set buffer 1 (hi) address to dma address (hi)
930 * Set buffer 2 (lo) address to zero
931 * Set buffer 2 (hi) address to zero and set control bits
932 * OWN and INTE
933 */
934 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
935 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
936 rdesc->desc2 = 0;
937
938 rdesc->desc3 = 0;
939 if (rdata->interrupt)
940 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, INTE, 1);
941
942 /* Since the Rx DMA engine is likely running, make sure everything
943 * is written to the descriptor(s) before setting the OWN bit
944 * for the descriptor
945 */
946 wmb();
947
948 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN, 1);
949
950 /* Make sure ownership is written to the descriptor */
951 wmb();
952}
953
954static void xgbe_rx_desc_init(struct xgbe_channel *channel)
955{
956 struct xgbe_prv_data *pdata = channel->pdata;
957 struct xgbe_ring *ring = channel->rx_ring;
958 struct xgbe_ring_data *rdata;
959 struct xgbe_ring_desc *rdesc;
960 unsigned int start_index = ring->cur;
961 unsigned int rx_coalesce, rx_frames;
962 unsigned int i;
963
964 DBGPR("-->rx_desc_init\n");
965
966 rx_coalesce = (pdata->rx_riwt || pdata->rx_frames) ? 1 : 0;
967 rx_frames = pdata->rx_frames;
968
969 /* Initialize all descriptors */
970 for (i = 0; i < ring->rdesc_count; i++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500971 rdata = XGBE_GET_DESC_DATA(ring, i);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500972 rdesc = rdata->rdesc;
973
974 /* Initialize Rx descriptor
975 * Set buffer 1 (lo) address to dma address (lo)
976 * Set buffer 1 (hi) address to dma address (hi)
977 * Set buffer 2 (lo) address to zero
978 * Set buffer 2 (hi) address to zero and set control
979 * bits OWN and INTE appropriateley
980 */
981 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
982 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
983 rdesc->desc2 = 0;
984 rdesc->desc3 = 0;
985 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN, 1);
986 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, INTE, 1);
987 rdata->interrupt = 1;
988 if (rx_coalesce && (!rx_frames || ((i + 1) % rx_frames))) {
989 /* Clear interrupt on completion bit */
990 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, INTE,
991 0);
992 rdata->interrupt = 0;
993 }
994 }
995
996 /* Make sure everything is written to the descriptors before
997 * telling the device about them
998 */
999 wmb();
1000
1001 /* Update the total number of Rx descriptors */
1002 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDRLR, ring->rdesc_count - 1);
1003
1004 /* Update the starting address of descriptor ring */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001005 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001006 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_HI,
1007 upper_32_bits(rdata->rdesc_dma));
1008 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_LO,
1009 lower_32_bits(rdata->rdesc_dma));
1010
1011 /* Update the Rx Descriptor Tail Pointer */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001012 rdata = XGBE_GET_DESC_DATA(ring, start_index + ring->rdesc_count - 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001013 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
1014 lower_32_bits(rdata->rdesc_dma));
1015
1016 DBGPR("<--rx_desc_init\n");
1017}
1018
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001019static void xgbe_update_tstamp_addend(struct xgbe_prv_data *pdata,
1020 unsigned int addend)
1021{
1022 /* Set the addend register value and tell the device */
1023 XGMAC_IOWRITE(pdata, MAC_TSAR, addend);
1024 XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSADDREG, 1);
1025
1026 /* Wait for addend update to complete */
1027 while (XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSADDREG))
1028 udelay(5);
1029}
1030
1031static void xgbe_set_tstamp_time(struct xgbe_prv_data *pdata, unsigned int sec,
1032 unsigned int nsec)
1033{
1034 /* Set the time values and tell the device */
1035 XGMAC_IOWRITE(pdata, MAC_STSUR, sec);
1036 XGMAC_IOWRITE(pdata, MAC_STNUR, nsec);
1037 XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSINIT, 1);
1038
1039 /* Wait for time update to complete */
1040 while (XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSINIT))
1041 udelay(5);
1042}
1043
1044static u64 xgbe_get_tstamp_time(struct xgbe_prv_data *pdata)
1045{
1046 u64 nsec;
1047
1048 nsec = XGMAC_IOREAD(pdata, MAC_STSR);
1049 nsec *= NSEC_PER_SEC;
1050 nsec += XGMAC_IOREAD(pdata, MAC_STNR);
1051
1052 return nsec;
1053}
1054
1055static u64 xgbe_get_tx_tstamp(struct xgbe_prv_data *pdata)
1056{
1057 unsigned int tx_snr;
1058 u64 nsec;
1059
1060 tx_snr = XGMAC_IOREAD(pdata, MAC_TXSNR);
1061 if (XGMAC_GET_BITS(tx_snr, MAC_TXSNR, TXTSSTSMIS))
1062 return 0;
1063
1064 nsec = XGMAC_IOREAD(pdata, MAC_TXSSR);
1065 nsec *= NSEC_PER_SEC;
1066 nsec += tx_snr;
1067
1068 return nsec;
1069}
1070
1071static void xgbe_get_rx_tstamp(struct xgbe_packet_data *packet,
1072 struct xgbe_ring_desc *rdesc)
1073{
1074 u64 nsec;
1075
1076 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSA) &&
1077 !XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSD)) {
1078 nsec = le32_to_cpu(rdesc->desc1);
1079 nsec <<= 32;
1080 nsec |= le32_to_cpu(rdesc->desc0);
1081 if (nsec != 0xffffffffffffffffULL) {
1082 packet->rx_tstamp = nsec;
1083 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1084 RX_TSTAMP, 1);
1085 }
1086 }
1087}
1088
1089static int xgbe_config_tstamp(struct xgbe_prv_data *pdata,
1090 unsigned int mac_tscr)
1091{
1092 /* Set one nano-second accuracy */
1093 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCTRLSSR, 1);
1094
1095 /* Set fine timestamp update */
1096 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCFUPDT, 1);
1097
1098 /* Overwrite earlier timestamps */
1099 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TXTSSTSM, 1);
1100
1101 XGMAC_IOWRITE(pdata, MAC_TSCR, mac_tscr);
1102
1103 /* Exit if timestamping is not enabled */
1104 if (!XGMAC_GET_BITS(mac_tscr, MAC_TSCR, TSENA))
1105 return 0;
1106
1107 /* Initialize time registers */
1108 XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SSINC, XGBE_TSTAMP_SSINC);
1109 XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SNSINC, XGBE_TSTAMP_SNSINC);
1110 xgbe_update_tstamp_addend(pdata, pdata->tstamp_addend);
1111 xgbe_set_tstamp_time(pdata, 0, 0);
1112
1113 /* Initialize the timecounter */
1114 timecounter_init(&pdata->tstamp_tc, &pdata->tstamp_cc,
1115 ktime_to_ns(ktime_get_real()));
1116
1117 return 0;
1118}
1119
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001120static void xgbe_pre_xmit(struct xgbe_channel *channel)
1121{
1122 struct xgbe_prv_data *pdata = channel->pdata;
1123 struct xgbe_ring *ring = channel->tx_ring;
1124 struct xgbe_ring_data *rdata;
1125 struct xgbe_ring_desc *rdesc;
1126 struct xgbe_packet_data *packet = &ring->packet_data;
1127 unsigned int csum, tso, vlan;
1128 unsigned int tso_context, vlan_context;
1129 unsigned int tx_coalesce, tx_frames;
1130 int start_index = ring->cur;
1131 int i;
1132
1133 DBGPR("-->xgbe_pre_xmit\n");
1134
1135 csum = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1136 CSUM_ENABLE);
1137 tso = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1138 TSO_ENABLE);
1139 vlan = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1140 VLAN_CTAG);
1141
1142 if (tso && (packet->mss != ring->tx.cur_mss))
1143 tso_context = 1;
1144 else
1145 tso_context = 0;
1146
1147 if (vlan && (packet->vlan_ctag != ring->tx.cur_vlan_ctag))
1148 vlan_context = 1;
1149 else
1150 vlan_context = 0;
1151
1152 tx_coalesce = (pdata->tx_usecs || pdata->tx_frames) ? 1 : 0;
1153 tx_frames = pdata->tx_frames;
1154 if (tx_coalesce && !channel->tx_timer_active)
1155 ring->coalesce_count = 0;
1156
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001157 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001158 rdesc = rdata->rdesc;
1159
1160 /* Create a context descriptor if this is a TSO packet */
1161 if (tso_context || vlan_context) {
1162 if (tso_context) {
1163 DBGPR(" TSO context descriptor, mss=%u\n",
1164 packet->mss);
1165
1166 /* Set the MSS size */
1167 XGMAC_SET_BITS_LE(rdesc->desc2, TX_CONTEXT_DESC2,
1168 MSS, packet->mss);
1169
1170 /* Mark it as a CONTEXT descriptor */
1171 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1172 CTXT, 1);
1173
1174 /* Indicate this descriptor contains the MSS */
1175 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1176 TCMSSV, 1);
1177
1178 ring->tx.cur_mss = packet->mss;
1179 }
1180
1181 if (vlan_context) {
1182 DBGPR(" VLAN context descriptor, ctag=%u\n",
1183 packet->vlan_ctag);
1184
1185 /* Mark it as a CONTEXT descriptor */
1186 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1187 CTXT, 1);
1188
1189 /* Set the VLAN tag */
1190 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1191 VT, packet->vlan_ctag);
1192
1193 /* Indicate this descriptor contains the VLAN tag */
1194 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1195 VLTV, 1);
1196
1197 ring->tx.cur_vlan_ctag = packet->vlan_ctag;
1198 }
1199
1200 ring->cur++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001201 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001202 rdesc = rdata->rdesc;
1203 }
1204
1205 /* Update buffer address (for TSO this is the header) */
1206 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
1207 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
1208
1209 /* Update the buffer length */
1210 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1211 rdata->skb_dma_len);
1212
1213 /* VLAN tag insertion check */
1214 if (vlan)
1215 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, VTIR,
1216 TX_NORMAL_DESC2_VLAN_INSERT);
1217
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001218 /* Timestamp enablement check */
1219 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP))
1220 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, TTSE, 1);
1221
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001222 /* Set IC bit based on Tx coalescing settings */
1223 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 1);
1224 if (tx_coalesce && (!tx_frames ||
1225 (++ring->coalesce_count % tx_frames)))
1226 /* Clear IC bit */
1227 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 0);
1228
1229 /* Mark it as First Descriptor */
1230 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FD, 1);
1231
1232 /* Mark it as a NORMAL descriptor */
1233 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1234
1235 /* Set OWN bit if not the first descriptor */
1236 if (ring->cur != start_index)
1237 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1238
1239 if (tso) {
1240 /* Enable TSO */
1241 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TSE, 1);
1242 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPPL,
1243 packet->tcp_payload_len);
1244 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPHDRLEN,
1245 packet->tcp_header_len / 4);
1246 } else {
1247 /* Enable CRC and Pad Insertion */
1248 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CPC, 0);
1249
1250 /* Enable HW CSUM */
1251 if (csum)
1252 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1253 CIC, 0x3);
1254
1255 /* Set the total length to be transmitted */
1256 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FL,
1257 packet->length);
1258 }
1259
1260 for (i = ring->cur - start_index + 1; i < packet->rdesc_count; i++) {
1261 ring->cur++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001262 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001263 rdesc = rdata->rdesc;
1264
1265 /* Update buffer address */
1266 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
1267 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
1268
1269 /* Update the buffer length */
1270 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1271 rdata->skb_dma_len);
1272
1273 /* Set IC bit based on Tx coalescing settings */
1274 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 1);
1275 if (tx_coalesce && (!tx_frames ||
1276 (++ring->coalesce_count % tx_frames)))
1277 /* Clear IC bit */
1278 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 0);
1279
1280 /* Set OWN bit */
1281 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1282
1283 /* Mark it as NORMAL descriptor */
1284 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1285
1286 /* Enable HW CSUM */
1287 if (csum)
1288 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1289 CIC, 0x3);
1290 }
1291
1292 /* Set LAST bit for the last descriptor */
1293 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD, 1);
1294
1295 /* In case the Tx DMA engine is running, make sure everything
1296 * is written to the descriptor(s) before setting the OWN bit
1297 * for the first descriptor
1298 */
1299 wmb();
1300
1301 /* Set OWN bit for the first descriptor */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001302 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001303 rdesc = rdata->rdesc;
1304 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1305
1306#ifdef XGMAC_ENABLE_TX_DESC_DUMP
1307 xgbe_dump_tx_desc(ring, start_index, packet->rdesc_count, 1);
1308#endif
1309
1310 /* Make sure ownership is written to the descriptor */
1311 wmb();
1312
1313 /* Issue a poll command to Tx DMA by writing address
1314 * of next immediate free descriptor */
1315 ring->cur++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001316 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001317 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDTR_LO,
1318 lower_32_bits(rdata->rdesc_dma));
1319
1320 /* Start the Tx coalescing timer */
1321 if (tx_coalesce && !channel->tx_timer_active) {
1322 channel->tx_timer_active = 1;
1323 hrtimer_start(&channel->tx_timer,
1324 ktime_set(0, pdata->tx_usecs * NSEC_PER_USEC),
1325 HRTIMER_MODE_REL);
1326 }
1327
1328 DBGPR(" %s: descriptors %u to %u written\n",
1329 channel->name, start_index & (ring->rdesc_count - 1),
1330 (ring->cur - 1) & (ring->rdesc_count - 1));
1331
1332 DBGPR("<--xgbe_pre_xmit\n");
1333}
1334
1335static int xgbe_dev_read(struct xgbe_channel *channel)
1336{
1337 struct xgbe_ring *ring = channel->rx_ring;
1338 struct xgbe_ring_data *rdata;
1339 struct xgbe_ring_desc *rdesc;
1340 struct xgbe_packet_data *packet = &ring->packet_data;
Lendacky, Thomasc52e9c62014-06-24 16:19:18 -05001341 struct net_device *netdev = channel->pdata->netdev;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001342 unsigned int err, etlt;
1343
1344 DBGPR("-->xgbe_dev_read: cur = %d\n", ring->cur);
1345
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001346 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001347 rdesc = rdata->rdesc;
1348
1349 /* Check for data availability */
1350 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN))
1351 return 1;
1352
1353#ifdef XGMAC_ENABLE_RX_DESC_DUMP
1354 xgbe_dump_rx_desc(ring, rdesc, ring->cur);
1355#endif
1356
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001357 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CTXT)) {
1358 /* Timestamp Context Descriptor */
1359 xgbe_get_rx_tstamp(packet, rdesc);
1360
1361 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1362 CONTEXT, 1);
1363 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1364 CONTEXT_NEXT, 0);
1365 return 0;
1366 }
1367
1368 /* Normal Descriptor, be sure Context Descriptor bit is off */
1369 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, CONTEXT, 0);
1370
1371 /* Indicate if a Context Descriptor is next */
1372 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CDA))
1373 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1374 CONTEXT_NEXT, 1);
1375
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001376 /* Get the packet length */
1377 rdata->len = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, PL);
1378
1379 if (!XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, LD)) {
1380 /* Not all the data has been transferred for this packet */
1381 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1382 INCOMPLETE, 1);
1383 return 0;
1384 }
1385
1386 /* This is the last of the data for this packet */
1387 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1388 INCOMPLETE, 0);
1389
1390 /* Set checksum done indicator as appropriate */
1391 if (channel->pdata->netdev->features & NETIF_F_RXCSUM)
1392 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1393 CSUM_DONE, 1);
1394
1395 /* Check for errors (only valid in last descriptor) */
1396 err = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ES);
1397 etlt = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ETLT);
1398 DBGPR(" err=%u, etlt=%#x\n", err, etlt);
1399
1400 if (!err || (err && !etlt)) {
Lendacky, Thomasc52e9c62014-06-24 16:19:18 -05001401 if ((etlt == 0x09) &&
1402 (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001403 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1404 VLAN_CTAG, 1);
1405 packet->vlan_ctag = XGMAC_GET_BITS_LE(rdesc->desc0,
1406 RX_NORMAL_DESC0,
1407 OVT);
1408 DBGPR(" vlan-ctag=0x%04x\n", packet->vlan_ctag);
1409 }
1410 } else {
1411 if ((etlt == 0x05) || (etlt == 0x06))
1412 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1413 CSUM_DONE, 0);
1414 else
1415 XGMAC_SET_BITS(packet->errors, RX_PACKET_ERRORS,
1416 FRAME, 1);
1417 }
1418
1419 DBGPR("<--xgbe_dev_read: %s - descriptor=%u (cur=%d)\n", channel->name,
1420 ring->cur & (ring->rdesc_count - 1), ring->cur);
1421
1422 return 0;
1423}
1424
1425static int xgbe_is_context_desc(struct xgbe_ring_desc *rdesc)
1426{
1427 /* Rx and Tx share CTXT bit, so check TDES3.CTXT bit */
1428 return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT);
1429}
1430
1431static int xgbe_is_last_desc(struct xgbe_ring_desc *rdesc)
1432{
1433 /* Rx and Tx share LD bit, so check TDES3.LD bit */
1434 return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD);
1435}
1436
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001437static int xgbe_enable_int(struct xgbe_channel *channel,
1438 enum xgbe_int int_id)
1439{
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001440 unsigned int dma_ch_ier;
1441
1442 dma_ch_ier = XGMAC_DMA_IOREAD(channel, DMA_CH_IER);
1443
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001444 switch (int_id) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001445 case XGMAC_INT_DMA_CH_SR_TI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001446 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001447 break;
1448 case XGMAC_INT_DMA_CH_SR_TPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001449 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TXSE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001450 break;
1451 case XGMAC_INT_DMA_CH_SR_TBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001452 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TBUE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001453 break;
1454 case XGMAC_INT_DMA_CH_SR_RI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001455 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001456 break;
1457 case XGMAC_INT_DMA_CH_SR_RBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001458 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001459 break;
1460 case XGMAC_INT_DMA_CH_SR_RPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001461 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RSE, 1);
1462 break;
1463 case XGMAC_INT_DMA_CH_SR_TI_RI:
1464 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
1465 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001466 break;
1467 case XGMAC_INT_DMA_CH_SR_FBE:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001468 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001469 break;
1470 case XGMAC_INT_DMA_ALL:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001471 dma_ch_ier |= channel->saved_ier;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001472 break;
1473 default:
1474 return -1;
1475 }
1476
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001477 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
1478
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001479 return 0;
1480}
1481
1482static int xgbe_disable_int(struct xgbe_channel *channel,
1483 enum xgbe_int int_id)
1484{
1485 unsigned int dma_ch_ier;
1486
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001487 dma_ch_ier = XGMAC_DMA_IOREAD(channel, DMA_CH_IER);
1488
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001489 switch (int_id) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001490 case XGMAC_INT_DMA_CH_SR_TI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001491 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001492 break;
1493 case XGMAC_INT_DMA_CH_SR_TPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001494 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TXSE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001495 break;
1496 case XGMAC_INT_DMA_CH_SR_TBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001497 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TBUE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001498 break;
1499 case XGMAC_INT_DMA_CH_SR_RI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001500 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001501 break;
1502 case XGMAC_INT_DMA_CH_SR_RBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001503 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001504 break;
1505 case XGMAC_INT_DMA_CH_SR_RPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001506 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RSE, 0);
1507 break;
1508 case XGMAC_INT_DMA_CH_SR_TI_RI:
1509 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 0);
1510 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001511 break;
1512 case XGMAC_INT_DMA_CH_SR_FBE:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001513 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001514 break;
1515 case XGMAC_INT_DMA_ALL:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001516 channel->saved_ier = dma_ch_ier & XGBE_DMA_INTERRUPT_MASK;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001517 dma_ch_ier &= ~XGBE_DMA_INTERRUPT_MASK;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001518 break;
1519 default:
1520 return -1;
1521 }
1522
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001523 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
1524
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001525 return 0;
1526}
1527
1528static int xgbe_exit(struct xgbe_prv_data *pdata)
1529{
1530 unsigned int count = 2000;
1531
1532 DBGPR("-->xgbe_exit\n");
1533
1534 /* Issue a software reset */
1535 XGMAC_IOWRITE_BITS(pdata, DMA_MR, SWR, 1);
1536 usleep_range(10, 15);
1537
1538 /* Poll Until Poll Condition */
1539 while (count-- && XGMAC_IOREAD_BITS(pdata, DMA_MR, SWR))
1540 usleep_range(500, 600);
1541
1542 if (!count)
1543 return -EBUSY;
1544
1545 DBGPR("<--xgbe_exit\n");
1546
1547 return 0;
1548}
1549
1550static int xgbe_flush_tx_queues(struct xgbe_prv_data *pdata)
1551{
1552 unsigned int i, count;
1553
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001554 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001555 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, FTQ, 1);
1556
1557 /* Poll Until Poll Condition */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001558 for (i = 0; i < pdata->tx_q_count; i++) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001559 count = 2000;
1560 while (count-- && XGMAC_MTL_IOREAD_BITS(pdata, i,
1561 MTL_Q_TQOMR, FTQ))
1562 usleep_range(500, 600);
1563
1564 if (!count)
1565 return -EBUSY;
1566 }
1567
1568 return 0;
1569}
1570
1571static void xgbe_config_dma_bus(struct xgbe_prv_data *pdata)
1572{
1573 /* Set enhanced addressing mode */
1574 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, EAME, 1);
1575
1576 /* Set the System Bus mode */
1577 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, UNDEF, 1);
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001578 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, BLEN_256, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001579}
1580
1581static void xgbe_config_dma_cache(struct xgbe_prv_data *pdata)
1582{
1583 unsigned int arcache, awcache;
1584
1585 arcache = 0;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -05001586 XGMAC_SET_BITS(arcache, DMA_AXIARCR, DRC, pdata->arcache);
1587 XGMAC_SET_BITS(arcache, DMA_AXIARCR, DRD, pdata->axdomain);
1588 XGMAC_SET_BITS(arcache, DMA_AXIARCR, TEC, pdata->arcache);
1589 XGMAC_SET_BITS(arcache, DMA_AXIARCR, TED, pdata->axdomain);
1590 XGMAC_SET_BITS(arcache, DMA_AXIARCR, THC, pdata->arcache);
1591 XGMAC_SET_BITS(arcache, DMA_AXIARCR, THD, pdata->axdomain);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001592 XGMAC_IOWRITE(pdata, DMA_AXIARCR, arcache);
1593
1594 awcache = 0;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -05001595 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, DWC, pdata->awcache);
1596 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, DWD, pdata->axdomain);
1597 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RPC, pdata->awcache);
1598 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RPD, pdata->axdomain);
1599 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RHC, pdata->awcache);
1600 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RHD, pdata->axdomain);
1601 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, TDC, pdata->awcache);
1602 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, TDD, pdata->axdomain);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001603 XGMAC_IOWRITE(pdata, DMA_AXIAWCR, awcache);
1604}
1605
1606static void xgbe_config_mtl_mode(struct xgbe_prv_data *pdata)
1607{
1608 unsigned int i;
1609
1610 /* Set Tx to weighted round robin scheduling algorithm (when
1611 * traffic class is using ETS algorithm)
1612 */
1613 XGMAC_IOWRITE_BITS(pdata, MTL_OMR, ETSALG, MTL_ETSALG_WRR);
1614
1615 /* Set Tx traffic classes to strict priority algorithm */
1616 for (i = 0; i < XGBE_TC_CNT; i++)
1617 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA, MTL_TSA_SP);
1618
1619 /* Set Rx to strict priority algorithm */
1620 XGMAC_IOWRITE_BITS(pdata, MTL_OMR, RAA, MTL_RAA_SP);
1621}
1622
1623static unsigned int xgbe_calculate_per_queue_fifo(unsigned long fifo_size,
1624 unsigned char queue_count)
1625{
1626 unsigned int q_fifo_size = 0;
1627 enum xgbe_mtl_fifo_size p_fifo = XGMAC_MTL_FIFO_SIZE_256;
1628
1629 /* Calculate Tx/Rx fifo share per queue */
1630 switch (fifo_size) {
1631 case 0:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001632 q_fifo_size = XGBE_FIFO_SIZE_B(128);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001633 break;
1634 case 1:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001635 q_fifo_size = XGBE_FIFO_SIZE_B(256);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001636 break;
1637 case 2:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001638 q_fifo_size = XGBE_FIFO_SIZE_B(512);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001639 break;
1640 case 3:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001641 q_fifo_size = XGBE_FIFO_SIZE_KB(1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001642 break;
1643 case 4:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001644 q_fifo_size = XGBE_FIFO_SIZE_KB(2);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001645 break;
1646 case 5:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001647 q_fifo_size = XGBE_FIFO_SIZE_KB(4);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001648 break;
1649 case 6:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001650 q_fifo_size = XGBE_FIFO_SIZE_KB(8);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001651 break;
1652 case 7:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001653 q_fifo_size = XGBE_FIFO_SIZE_KB(16);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001654 break;
1655 case 8:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001656 q_fifo_size = XGBE_FIFO_SIZE_KB(32);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001657 break;
1658 case 9:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001659 q_fifo_size = XGBE_FIFO_SIZE_KB(64);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001660 break;
1661 case 10:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001662 q_fifo_size = XGBE_FIFO_SIZE_KB(128);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001663 break;
1664 case 11:
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001665 q_fifo_size = XGBE_FIFO_SIZE_KB(256);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001666 break;
1667 }
1668 q_fifo_size = q_fifo_size / queue_count;
1669
1670 /* Set the queue fifo size programmable value */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001671 if (q_fifo_size >= XGBE_FIFO_SIZE_KB(256))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001672 p_fifo = XGMAC_MTL_FIFO_SIZE_256K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001673 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(128))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001674 p_fifo = XGMAC_MTL_FIFO_SIZE_128K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001675 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(64))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001676 p_fifo = XGMAC_MTL_FIFO_SIZE_64K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001677 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(32))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001678 p_fifo = XGMAC_MTL_FIFO_SIZE_32K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001679 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(16))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001680 p_fifo = XGMAC_MTL_FIFO_SIZE_16K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001681 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(8))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001682 p_fifo = XGMAC_MTL_FIFO_SIZE_8K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001683 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(4))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001684 p_fifo = XGMAC_MTL_FIFO_SIZE_4K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001685 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(2))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001686 p_fifo = XGMAC_MTL_FIFO_SIZE_2K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001687 else if (q_fifo_size >= XGBE_FIFO_SIZE_KB(1))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001688 p_fifo = XGMAC_MTL_FIFO_SIZE_1K;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001689 else if (q_fifo_size >= XGBE_FIFO_SIZE_B(512))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001690 p_fifo = XGMAC_MTL_FIFO_SIZE_512;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001691 else if (q_fifo_size >= XGBE_FIFO_SIZE_B(256))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001692 p_fifo = XGMAC_MTL_FIFO_SIZE_256;
1693
1694 return p_fifo;
1695}
1696
1697static void xgbe_config_tx_fifo_size(struct xgbe_prv_data *pdata)
1698{
1699 enum xgbe_mtl_fifo_size fifo_size;
1700 unsigned int i;
1701
1702 fifo_size = xgbe_calculate_per_queue_fifo(pdata->hw_feat.tx_fifo_size,
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001703 pdata->tx_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001704
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001705 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001706 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TQS, fifo_size);
1707
1708 netdev_notice(pdata->netdev, "%d Tx queues, %d byte fifo per queue\n",
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001709 pdata->tx_q_count, ((fifo_size + 1) * 256));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001710}
1711
1712static void xgbe_config_rx_fifo_size(struct xgbe_prv_data *pdata)
1713{
1714 enum xgbe_mtl_fifo_size fifo_size;
1715 unsigned int i;
1716
1717 fifo_size = xgbe_calculate_per_queue_fifo(pdata->hw_feat.rx_fifo_size,
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001718 pdata->rx_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001719
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001720 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001721 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RQS, fifo_size);
1722
1723 netdev_notice(pdata->netdev, "%d Rx queues, %d byte fifo per queue\n",
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001724 pdata->rx_q_count, ((fifo_size + 1) * 256));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001725}
1726
1727static void xgbe_config_rx_queue_mapping(struct xgbe_prv_data *pdata)
1728{
1729 unsigned int i, reg, reg_val;
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001730 unsigned int q_count = pdata->rx_q_count;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001731
1732 /* Select dynamic mapping of MTL Rx queue to DMA Rx channel */
1733 reg = MTL_RQDCM0R;
1734 reg_val = 0;
1735 for (i = 0; i < q_count;) {
1736 reg_val |= (0x80 << ((i++ % MTL_RQDCM_Q_PER_REG) << 3));
1737
1738 if ((i % MTL_RQDCM_Q_PER_REG) && (i != q_count))
1739 continue;
1740
1741 XGMAC_IOWRITE(pdata, reg, reg_val);
1742
1743 reg += MTL_RQDCM_INC;
1744 reg_val = 0;
1745 }
1746}
1747
1748static void xgbe_config_flow_control_threshold(struct xgbe_prv_data *pdata)
1749{
1750 unsigned int i;
1751
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001752 for (i = 0; i < pdata->rx_q_count; i++) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001753 /* Activate flow control when less than 4k left in fifo */
1754 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RFA, 2);
1755
1756 /* De-activate flow control when more than 6k left in fifo */
1757 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RFD, 4);
1758 }
1759}
1760
1761static void xgbe_config_mac_address(struct xgbe_prv_data *pdata)
1762{
1763 xgbe_set_mac_address(pdata, pdata->netdev->dev_addr);
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -05001764
1765 /* Filtering is done using perfect filtering and hash filtering */
1766 if (pdata->hw_feat.hash_table_size) {
1767 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HPF, 1);
1768 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HUC, 1);
1769 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HMC, 1);
1770 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001771}
1772
1773static void xgbe_config_jumbo_enable(struct xgbe_prv_data *pdata)
1774{
1775 unsigned int val;
1776
1777 val = (pdata->netdev->mtu > XGMAC_STD_PACKET_MTU) ? 1 : 0;
1778
1779 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, JE, val);
1780}
1781
1782static void xgbe_config_checksum_offload(struct xgbe_prv_data *pdata)
1783{
1784 if (pdata->netdev->features & NETIF_F_RXCSUM)
1785 xgbe_enable_rx_csum(pdata);
1786 else
1787 xgbe_disable_rx_csum(pdata);
1788}
1789
1790static void xgbe_config_vlan_support(struct xgbe_prv_data *pdata)
1791{
Lendacky, Thomas6e5eed02014-06-24 16:19:12 -05001792 /* Indicate that VLAN Tx CTAGs come from context descriptors */
1793 XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, CSVL, 0);
1794 XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, VLTI, 1);
1795
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001796 /* Set the current VLAN Hash Table register value */
1797 xgbe_update_vlan_hash_table(pdata);
1798
1799 if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_FILTER)
1800 xgbe_enable_rx_vlan_filtering(pdata);
1801 else
1802 xgbe_disable_rx_vlan_filtering(pdata);
1803
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001804 if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
1805 xgbe_enable_rx_vlan_stripping(pdata);
1806 else
1807 xgbe_disable_rx_vlan_stripping(pdata);
1808}
1809
1810static void xgbe_tx_mmc_int(struct xgbe_prv_data *pdata)
1811{
1812 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
1813 unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_TISR);
1814
1815 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_GB))
1816 stats->txoctetcount_gb +=
1817 XGMAC_IOREAD(pdata, MMC_TXOCTETCOUNT_GB_LO);
1818
1819 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_GB))
1820 stats->txframecount_gb +=
1821 XGMAC_IOREAD(pdata, MMC_TXFRAMECOUNT_GB_LO);
1822
1823 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_G))
1824 stats->txbroadcastframes_g +=
1825 XGMAC_IOREAD(pdata, MMC_TXBROADCASTFRAMES_G_LO);
1826
1827 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_G))
1828 stats->txmulticastframes_g +=
1829 XGMAC_IOREAD(pdata, MMC_TXMULTICASTFRAMES_G_LO);
1830
1831 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX64OCTETS_GB))
1832 stats->tx64octets_gb +=
1833 XGMAC_IOREAD(pdata, MMC_TX64OCTETS_GB_LO);
1834
1835 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX65TO127OCTETS_GB))
1836 stats->tx65to127octets_gb +=
1837 XGMAC_IOREAD(pdata, MMC_TX65TO127OCTETS_GB_LO);
1838
1839 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX128TO255OCTETS_GB))
1840 stats->tx128to255octets_gb +=
1841 XGMAC_IOREAD(pdata, MMC_TX128TO255OCTETS_GB_LO);
1842
1843 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX256TO511OCTETS_GB))
1844 stats->tx256to511octets_gb +=
1845 XGMAC_IOREAD(pdata, MMC_TX256TO511OCTETS_GB_LO);
1846
1847 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX512TO1023OCTETS_GB))
1848 stats->tx512to1023octets_gb +=
1849 XGMAC_IOREAD(pdata, MMC_TX512TO1023OCTETS_GB_LO);
1850
1851 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX1024TOMAXOCTETS_GB))
1852 stats->tx1024tomaxoctets_gb +=
1853 XGMAC_IOREAD(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
1854
1855 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNICASTFRAMES_GB))
1856 stats->txunicastframes_gb +=
1857 XGMAC_IOREAD(pdata, MMC_TXUNICASTFRAMES_GB_LO);
1858
1859 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_GB))
1860 stats->txmulticastframes_gb +=
1861 XGMAC_IOREAD(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
1862
1863 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_GB))
1864 stats->txbroadcastframes_g +=
1865 XGMAC_IOREAD(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
1866
1867 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNDERFLOWERROR))
1868 stats->txunderflowerror +=
1869 XGMAC_IOREAD(pdata, MMC_TXUNDERFLOWERROR_LO);
1870
1871 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_G))
1872 stats->txoctetcount_g +=
1873 XGMAC_IOREAD(pdata, MMC_TXOCTETCOUNT_G_LO);
1874
1875 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_G))
1876 stats->txframecount_g +=
1877 XGMAC_IOREAD(pdata, MMC_TXFRAMECOUNT_G_LO);
1878
1879 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXPAUSEFRAMES))
1880 stats->txpauseframes +=
1881 XGMAC_IOREAD(pdata, MMC_TXPAUSEFRAMES_LO);
1882
1883 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXVLANFRAMES_G))
1884 stats->txvlanframes_g +=
1885 XGMAC_IOREAD(pdata, MMC_TXVLANFRAMES_G_LO);
1886}
1887
1888static void xgbe_rx_mmc_int(struct xgbe_prv_data *pdata)
1889{
1890 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
1891 unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_RISR);
1892
1893 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFRAMECOUNT_GB))
1894 stats->rxframecount_gb +=
1895 XGMAC_IOREAD(pdata, MMC_RXFRAMECOUNT_GB_LO);
1896
1897 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_GB))
1898 stats->rxoctetcount_gb +=
1899 XGMAC_IOREAD(pdata, MMC_RXOCTETCOUNT_GB_LO);
1900
1901 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_G))
1902 stats->rxoctetcount_g +=
1903 XGMAC_IOREAD(pdata, MMC_RXOCTETCOUNT_G_LO);
1904
1905 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXBROADCASTFRAMES_G))
1906 stats->rxbroadcastframes_g +=
1907 XGMAC_IOREAD(pdata, MMC_RXBROADCASTFRAMES_G_LO);
1908
1909 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXMULTICASTFRAMES_G))
1910 stats->rxmulticastframes_g +=
1911 XGMAC_IOREAD(pdata, MMC_RXMULTICASTFRAMES_G_LO);
1912
1913 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXCRCERROR))
1914 stats->rxcrcerror +=
1915 XGMAC_IOREAD(pdata, MMC_RXCRCERROR_LO);
1916
1917 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXRUNTERROR))
1918 stats->rxrunterror +=
1919 XGMAC_IOREAD(pdata, MMC_RXRUNTERROR);
1920
1921 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXJABBERERROR))
1922 stats->rxjabbererror +=
1923 XGMAC_IOREAD(pdata, MMC_RXJABBERERROR);
1924
1925 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNDERSIZE_G))
1926 stats->rxundersize_g +=
1927 XGMAC_IOREAD(pdata, MMC_RXUNDERSIZE_G);
1928
1929 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOVERSIZE_G))
1930 stats->rxoversize_g +=
1931 XGMAC_IOREAD(pdata, MMC_RXOVERSIZE_G);
1932
1933 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX64OCTETS_GB))
1934 stats->rx64octets_gb +=
1935 XGMAC_IOREAD(pdata, MMC_RX64OCTETS_GB_LO);
1936
1937 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX65TO127OCTETS_GB))
1938 stats->rx65to127octets_gb +=
1939 XGMAC_IOREAD(pdata, MMC_RX65TO127OCTETS_GB_LO);
1940
1941 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX128TO255OCTETS_GB))
1942 stats->rx128to255octets_gb +=
1943 XGMAC_IOREAD(pdata, MMC_RX128TO255OCTETS_GB_LO);
1944
1945 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX256TO511OCTETS_GB))
1946 stats->rx256to511octets_gb +=
1947 XGMAC_IOREAD(pdata, MMC_RX256TO511OCTETS_GB_LO);
1948
1949 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX512TO1023OCTETS_GB))
1950 stats->rx512to1023octets_gb +=
1951 XGMAC_IOREAD(pdata, MMC_RX512TO1023OCTETS_GB_LO);
1952
1953 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX1024TOMAXOCTETS_GB))
1954 stats->rx1024tomaxoctets_gb +=
1955 XGMAC_IOREAD(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
1956
1957 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNICASTFRAMES_G))
1958 stats->rxunicastframes_g +=
1959 XGMAC_IOREAD(pdata, MMC_RXUNICASTFRAMES_G_LO);
1960
1961 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXLENGTHERROR))
1962 stats->rxlengtherror +=
1963 XGMAC_IOREAD(pdata, MMC_RXLENGTHERROR_LO);
1964
1965 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOUTOFRANGETYPE))
1966 stats->rxoutofrangetype +=
1967 XGMAC_IOREAD(pdata, MMC_RXOUTOFRANGETYPE_LO);
1968
1969 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXPAUSEFRAMES))
1970 stats->rxpauseframes +=
1971 XGMAC_IOREAD(pdata, MMC_RXPAUSEFRAMES_LO);
1972
1973 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFIFOOVERFLOW))
1974 stats->rxfifooverflow +=
1975 XGMAC_IOREAD(pdata, MMC_RXFIFOOVERFLOW_LO);
1976
1977 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXVLANFRAMES_GB))
1978 stats->rxvlanframes_gb +=
1979 XGMAC_IOREAD(pdata, MMC_RXVLANFRAMES_GB_LO);
1980
1981 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXWATCHDOGERROR))
1982 stats->rxwatchdogerror +=
1983 XGMAC_IOREAD(pdata, MMC_RXWATCHDOGERROR);
1984}
1985
1986static void xgbe_read_mmc_stats(struct xgbe_prv_data *pdata)
1987{
1988 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
1989
1990 /* Freeze counters */
1991 XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 1);
1992
1993 stats->txoctetcount_gb +=
1994 XGMAC_IOREAD(pdata, MMC_TXOCTETCOUNT_GB_LO);
1995
1996 stats->txframecount_gb +=
1997 XGMAC_IOREAD(pdata, MMC_TXFRAMECOUNT_GB_LO);
1998
1999 stats->txbroadcastframes_g +=
2000 XGMAC_IOREAD(pdata, MMC_TXBROADCASTFRAMES_G_LO);
2001
2002 stats->txmulticastframes_g +=
2003 XGMAC_IOREAD(pdata, MMC_TXMULTICASTFRAMES_G_LO);
2004
2005 stats->tx64octets_gb +=
2006 XGMAC_IOREAD(pdata, MMC_TX64OCTETS_GB_LO);
2007
2008 stats->tx65to127octets_gb +=
2009 XGMAC_IOREAD(pdata, MMC_TX65TO127OCTETS_GB_LO);
2010
2011 stats->tx128to255octets_gb +=
2012 XGMAC_IOREAD(pdata, MMC_TX128TO255OCTETS_GB_LO);
2013
2014 stats->tx256to511octets_gb +=
2015 XGMAC_IOREAD(pdata, MMC_TX256TO511OCTETS_GB_LO);
2016
2017 stats->tx512to1023octets_gb +=
2018 XGMAC_IOREAD(pdata, MMC_TX512TO1023OCTETS_GB_LO);
2019
2020 stats->tx1024tomaxoctets_gb +=
2021 XGMAC_IOREAD(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
2022
2023 stats->txunicastframes_gb +=
2024 XGMAC_IOREAD(pdata, MMC_TXUNICASTFRAMES_GB_LO);
2025
2026 stats->txmulticastframes_gb +=
2027 XGMAC_IOREAD(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
2028
2029 stats->txbroadcastframes_g +=
2030 XGMAC_IOREAD(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
2031
2032 stats->txunderflowerror +=
2033 XGMAC_IOREAD(pdata, MMC_TXUNDERFLOWERROR_LO);
2034
2035 stats->txoctetcount_g +=
2036 XGMAC_IOREAD(pdata, MMC_TXOCTETCOUNT_G_LO);
2037
2038 stats->txframecount_g +=
2039 XGMAC_IOREAD(pdata, MMC_TXFRAMECOUNT_G_LO);
2040
2041 stats->txpauseframes +=
2042 XGMAC_IOREAD(pdata, MMC_TXPAUSEFRAMES_LO);
2043
2044 stats->txvlanframes_g +=
2045 XGMAC_IOREAD(pdata, MMC_TXVLANFRAMES_G_LO);
2046
2047 stats->rxframecount_gb +=
2048 XGMAC_IOREAD(pdata, MMC_RXFRAMECOUNT_GB_LO);
2049
2050 stats->rxoctetcount_gb +=
2051 XGMAC_IOREAD(pdata, MMC_RXOCTETCOUNT_GB_LO);
2052
2053 stats->rxoctetcount_g +=
2054 XGMAC_IOREAD(pdata, MMC_RXOCTETCOUNT_G_LO);
2055
2056 stats->rxbroadcastframes_g +=
2057 XGMAC_IOREAD(pdata, MMC_RXBROADCASTFRAMES_G_LO);
2058
2059 stats->rxmulticastframes_g +=
2060 XGMAC_IOREAD(pdata, MMC_RXMULTICASTFRAMES_G_LO);
2061
2062 stats->rxcrcerror +=
2063 XGMAC_IOREAD(pdata, MMC_RXCRCERROR_LO);
2064
2065 stats->rxrunterror +=
2066 XGMAC_IOREAD(pdata, MMC_RXRUNTERROR);
2067
2068 stats->rxjabbererror +=
2069 XGMAC_IOREAD(pdata, MMC_RXJABBERERROR);
2070
2071 stats->rxundersize_g +=
2072 XGMAC_IOREAD(pdata, MMC_RXUNDERSIZE_G);
2073
2074 stats->rxoversize_g +=
2075 XGMAC_IOREAD(pdata, MMC_RXOVERSIZE_G);
2076
2077 stats->rx64octets_gb +=
2078 XGMAC_IOREAD(pdata, MMC_RX64OCTETS_GB_LO);
2079
2080 stats->rx65to127octets_gb +=
2081 XGMAC_IOREAD(pdata, MMC_RX65TO127OCTETS_GB_LO);
2082
2083 stats->rx128to255octets_gb +=
2084 XGMAC_IOREAD(pdata, MMC_RX128TO255OCTETS_GB_LO);
2085
2086 stats->rx256to511octets_gb +=
2087 XGMAC_IOREAD(pdata, MMC_RX256TO511OCTETS_GB_LO);
2088
2089 stats->rx512to1023octets_gb +=
2090 XGMAC_IOREAD(pdata, MMC_RX512TO1023OCTETS_GB_LO);
2091
2092 stats->rx1024tomaxoctets_gb +=
2093 XGMAC_IOREAD(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
2094
2095 stats->rxunicastframes_g +=
2096 XGMAC_IOREAD(pdata, MMC_RXUNICASTFRAMES_G_LO);
2097
2098 stats->rxlengtherror +=
2099 XGMAC_IOREAD(pdata, MMC_RXLENGTHERROR_LO);
2100
2101 stats->rxoutofrangetype +=
2102 XGMAC_IOREAD(pdata, MMC_RXOUTOFRANGETYPE_LO);
2103
2104 stats->rxpauseframes +=
2105 XGMAC_IOREAD(pdata, MMC_RXPAUSEFRAMES_LO);
2106
2107 stats->rxfifooverflow +=
2108 XGMAC_IOREAD(pdata, MMC_RXFIFOOVERFLOW_LO);
2109
2110 stats->rxvlanframes_gb +=
2111 XGMAC_IOREAD(pdata, MMC_RXVLANFRAMES_GB_LO);
2112
2113 stats->rxwatchdogerror +=
2114 XGMAC_IOREAD(pdata, MMC_RXWATCHDOGERROR);
2115
2116 /* Un-freeze counters */
2117 XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 0);
2118}
2119
2120static void xgbe_config_mmc(struct xgbe_prv_data *pdata)
2121{
2122 /* Set counters to reset on read */
2123 XGMAC_IOWRITE_BITS(pdata, MMC_CR, ROR, 1);
2124
2125 /* Reset the counters */
2126 XGMAC_IOWRITE_BITS(pdata, MMC_CR, CR, 1);
2127}
2128
2129static void xgbe_enable_tx(struct xgbe_prv_data *pdata)
2130{
2131 struct xgbe_channel *channel;
2132 unsigned int i;
2133
2134 /* Enable each Tx DMA channel */
2135 channel = pdata->channel;
2136 for (i = 0; i < pdata->channel_count; i++, channel++) {
2137 if (!channel->tx_ring)
2138 break;
2139
2140 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 1);
2141 }
2142
2143 /* Enable each Tx queue */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002144 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002145 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN,
2146 MTL_Q_ENABLED);
2147
2148 /* Enable MAC Tx */
2149 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
2150}
2151
2152static void xgbe_disable_tx(struct xgbe_prv_data *pdata)
2153{
2154 struct xgbe_channel *channel;
2155 unsigned int i;
2156
2157 /* Disable MAC Tx */
2158 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
2159
2160 /* Disable each Tx queue */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002161 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002162 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN, 0);
2163
2164 /* Disable each Tx DMA channel */
2165 channel = pdata->channel;
2166 for (i = 0; i < pdata->channel_count; i++, channel++) {
2167 if (!channel->tx_ring)
2168 break;
2169
2170 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 0);
2171 }
2172}
2173
2174static void xgbe_enable_rx(struct xgbe_prv_data *pdata)
2175{
2176 struct xgbe_channel *channel;
2177 unsigned int reg_val, i;
2178
2179 /* Enable each Rx DMA channel */
2180 channel = pdata->channel;
2181 for (i = 0; i < pdata->channel_count; i++, channel++) {
2182 if (!channel->rx_ring)
2183 break;
2184
2185 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 1);
2186 }
2187
2188 /* Enable each Rx queue */
2189 reg_val = 0;
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002190 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002191 reg_val |= (0x02 << (i << 1));
2192 XGMAC_IOWRITE(pdata, MAC_RQC0R, reg_val);
2193
2194 /* Enable MAC Rx */
2195 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 1);
2196 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 1);
2197 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 1);
2198 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 1);
2199}
2200
2201static void xgbe_disable_rx(struct xgbe_prv_data *pdata)
2202{
2203 struct xgbe_channel *channel;
2204 unsigned int i;
2205
2206 /* Disable MAC Rx */
2207 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 0);
2208 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 0);
2209 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 0);
2210 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 0);
2211
2212 /* Disable each Rx queue */
2213 XGMAC_IOWRITE(pdata, MAC_RQC0R, 0);
2214
2215 /* Disable each Rx DMA channel */
2216 channel = pdata->channel;
2217 for (i = 0; i < pdata->channel_count; i++, channel++) {
2218 if (!channel->rx_ring)
2219 break;
2220
2221 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 0);
2222 }
2223}
2224
2225static void xgbe_powerup_tx(struct xgbe_prv_data *pdata)
2226{
2227 struct xgbe_channel *channel;
2228 unsigned int i;
2229
2230 /* Enable each Tx DMA channel */
2231 channel = pdata->channel;
2232 for (i = 0; i < pdata->channel_count; i++, channel++) {
2233 if (!channel->tx_ring)
2234 break;
2235
2236 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 1);
2237 }
2238
2239 /* Enable MAC Tx */
2240 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
2241}
2242
2243static void xgbe_powerdown_tx(struct xgbe_prv_data *pdata)
2244{
2245 struct xgbe_channel *channel;
2246 unsigned int i;
2247
2248 /* Disable MAC Tx */
2249 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
2250
2251 /* Disable each Tx DMA channel */
2252 channel = pdata->channel;
2253 for (i = 0; i < pdata->channel_count; i++, channel++) {
2254 if (!channel->tx_ring)
2255 break;
2256
2257 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 0);
2258 }
2259}
2260
2261static void xgbe_powerup_rx(struct xgbe_prv_data *pdata)
2262{
2263 struct xgbe_channel *channel;
2264 unsigned int i;
2265
2266 /* Enable each Rx DMA channel */
2267 channel = pdata->channel;
2268 for (i = 0; i < pdata->channel_count; i++, channel++) {
2269 if (!channel->rx_ring)
2270 break;
2271
2272 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 1);
2273 }
2274}
2275
2276static void xgbe_powerdown_rx(struct xgbe_prv_data *pdata)
2277{
2278 struct xgbe_channel *channel;
2279 unsigned int i;
2280
2281 /* Disable each Rx DMA channel */
2282 channel = pdata->channel;
2283 for (i = 0; i < pdata->channel_count; i++, channel++) {
2284 if (!channel->rx_ring)
2285 break;
2286
2287 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 0);
2288 }
2289}
2290
2291static int xgbe_init(struct xgbe_prv_data *pdata)
2292{
2293 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2294 int ret;
2295
2296 DBGPR("-->xgbe_init\n");
2297
2298 /* Flush Tx queues */
2299 ret = xgbe_flush_tx_queues(pdata);
2300 if (ret)
2301 return ret;
2302
2303 /*
2304 * Initialize DMA related features
2305 */
2306 xgbe_config_dma_bus(pdata);
2307 xgbe_config_dma_cache(pdata);
2308 xgbe_config_osp_mode(pdata);
2309 xgbe_config_pblx8(pdata);
2310 xgbe_config_tx_pbl_val(pdata);
2311 xgbe_config_rx_pbl_val(pdata);
2312 xgbe_config_rx_coalesce(pdata);
2313 xgbe_config_tx_coalesce(pdata);
2314 xgbe_config_rx_buffer_size(pdata);
2315 xgbe_config_tso_mode(pdata);
2316 desc_if->wrapper_tx_desc_init(pdata);
2317 desc_if->wrapper_rx_desc_init(pdata);
2318 xgbe_enable_dma_interrupts(pdata);
2319
2320 /*
2321 * Initialize MTL related features
2322 */
2323 xgbe_config_mtl_mode(pdata);
2324 xgbe_config_rx_queue_mapping(pdata);
2325 /*TODO: Program the priorities mapped to the Selected Traffic Classes
2326 in MTL_TC_Prty_Map0-3 registers */
2327 xgbe_config_tsf_mode(pdata, pdata->tx_sf_mode);
2328 xgbe_config_rsf_mode(pdata, pdata->rx_sf_mode);
2329 xgbe_config_tx_threshold(pdata, pdata->tx_threshold);
2330 xgbe_config_rx_threshold(pdata, pdata->rx_threshold);
2331 xgbe_config_tx_fifo_size(pdata);
2332 xgbe_config_rx_fifo_size(pdata);
2333 xgbe_config_flow_control_threshold(pdata);
2334 /*TODO: Queue to Traffic Class Mapping (Q2TCMAP) */
2335 /*TODO: Error Packet and undersized good Packet forwarding enable
2336 (FEP and FUP)
2337 */
2338 xgbe_enable_mtl_interrupts(pdata);
2339
2340 /* Transmit Class Weight */
2341 XGMAC_IOWRITE_BITS(pdata, MTL_Q_TCQWR, QW, 0x10);
2342
2343 /*
2344 * Initialize MAC related features
2345 */
2346 xgbe_config_mac_address(pdata);
2347 xgbe_config_jumbo_enable(pdata);
2348 xgbe_config_flow_control(pdata);
2349 xgbe_config_checksum_offload(pdata);
2350 xgbe_config_vlan_support(pdata);
2351 xgbe_config_mmc(pdata);
2352 xgbe_enable_mac_interrupts(pdata);
2353
2354 DBGPR("<--xgbe_init\n");
2355
2356 return 0;
2357}
2358
2359void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *hw_if)
2360{
2361 DBGPR("-->xgbe_init_function_ptrs\n");
2362
2363 hw_if->tx_complete = xgbe_tx_complete;
2364
2365 hw_if->set_promiscuous_mode = xgbe_set_promiscuous_mode;
2366 hw_if->set_all_multicast_mode = xgbe_set_all_multicast_mode;
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -05002367 hw_if->add_mac_addresses = xgbe_add_mac_addresses;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002368 hw_if->set_mac_address = xgbe_set_mac_address;
2369
2370 hw_if->enable_rx_csum = xgbe_enable_rx_csum;
2371 hw_if->disable_rx_csum = xgbe_disable_rx_csum;
2372
2373 hw_if->enable_rx_vlan_stripping = xgbe_enable_rx_vlan_stripping;
2374 hw_if->disable_rx_vlan_stripping = xgbe_disable_rx_vlan_stripping;
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002375 hw_if->enable_rx_vlan_filtering = xgbe_enable_rx_vlan_filtering;
2376 hw_if->disable_rx_vlan_filtering = xgbe_disable_rx_vlan_filtering;
2377 hw_if->update_vlan_hash_table = xgbe_update_vlan_hash_table;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002378
2379 hw_if->read_mmd_regs = xgbe_read_mmd_regs;
2380 hw_if->write_mmd_regs = xgbe_write_mmd_regs;
2381
2382 hw_if->set_gmii_speed = xgbe_set_gmii_speed;
2383 hw_if->set_gmii_2500_speed = xgbe_set_gmii_2500_speed;
2384 hw_if->set_xgmii_speed = xgbe_set_xgmii_speed;
2385
2386 hw_if->enable_tx = xgbe_enable_tx;
2387 hw_if->disable_tx = xgbe_disable_tx;
2388 hw_if->enable_rx = xgbe_enable_rx;
2389 hw_if->disable_rx = xgbe_disable_rx;
2390
2391 hw_if->powerup_tx = xgbe_powerup_tx;
2392 hw_if->powerdown_tx = xgbe_powerdown_tx;
2393 hw_if->powerup_rx = xgbe_powerup_rx;
2394 hw_if->powerdown_rx = xgbe_powerdown_rx;
2395
2396 hw_if->pre_xmit = xgbe_pre_xmit;
2397 hw_if->dev_read = xgbe_dev_read;
2398 hw_if->enable_int = xgbe_enable_int;
2399 hw_if->disable_int = xgbe_disable_int;
2400 hw_if->init = xgbe_init;
2401 hw_if->exit = xgbe_exit;
2402
2403 /* Descriptor related Sequences have to be initialized here */
2404 hw_if->tx_desc_init = xgbe_tx_desc_init;
2405 hw_if->rx_desc_init = xgbe_rx_desc_init;
2406 hw_if->tx_desc_reset = xgbe_tx_desc_reset;
2407 hw_if->rx_desc_reset = xgbe_rx_desc_reset;
2408 hw_if->is_last_desc = xgbe_is_last_desc;
2409 hw_if->is_context_desc = xgbe_is_context_desc;
2410
2411 /* For FLOW ctrl */
2412 hw_if->config_tx_flow_control = xgbe_config_tx_flow_control;
2413 hw_if->config_rx_flow_control = xgbe_config_rx_flow_control;
2414
2415 /* For RX coalescing */
2416 hw_if->config_rx_coalesce = xgbe_config_rx_coalesce;
2417 hw_if->config_tx_coalesce = xgbe_config_tx_coalesce;
2418 hw_if->usec_to_riwt = xgbe_usec_to_riwt;
2419 hw_if->riwt_to_usec = xgbe_riwt_to_usec;
2420
2421 /* For RX and TX threshold config */
2422 hw_if->config_rx_threshold = xgbe_config_rx_threshold;
2423 hw_if->config_tx_threshold = xgbe_config_tx_threshold;
2424
2425 /* For RX and TX Store and Forward Mode config */
2426 hw_if->config_rsf_mode = xgbe_config_rsf_mode;
2427 hw_if->config_tsf_mode = xgbe_config_tsf_mode;
2428
2429 /* For TX DMA Operating on Second Frame config */
2430 hw_if->config_osp_mode = xgbe_config_osp_mode;
2431
2432 /* For RX and TX PBL config */
2433 hw_if->config_rx_pbl_val = xgbe_config_rx_pbl_val;
2434 hw_if->get_rx_pbl_val = xgbe_get_rx_pbl_val;
2435 hw_if->config_tx_pbl_val = xgbe_config_tx_pbl_val;
2436 hw_if->get_tx_pbl_val = xgbe_get_tx_pbl_val;
2437 hw_if->config_pblx8 = xgbe_config_pblx8;
2438
2439 /* For MMC statistics support */
2440 hw_if->tx_mmc_int = xgbe_tx_mmc_int;
2441 hw_if->rx_mmc_int = xgbe_rx_mmc_int;
2442 hw_if->read_mmc_stats = xgbe_read_mmc_stats;
2443
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002444 /* For PTP config */
2445 hw_if->config_tstamp = xgbe_config_tstamp;
2446 hw_if->update_tstamp_addend = xgbe_update_tstamp_addend;
2447 hw_if->set_tstamp_time = xgbe_set_tstamp_time;
2448 hw_if->get_tstamp_time = xgbe_get_tstamp_time;
2449 hw_if->get_tx_tstamp = xgbe_get_tx_tstamp;
2450
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002451 DBGPR("<--xgbe_init_function_ptrs\n");
2452}