blob: a76eca18f134113af33b0e2836d652267f5c2fea [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400101static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200712 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500713
Alex Deucher64912e92011-11-03 11:21:39 -0400714 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
715 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500716
Jerome Glisse455c89b2012-05-04 11:06:22 -0400717 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
718 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
719 /* don't try to enable hpd on eDP or LVDS avoid breaking the
720 * aux dp channel on imac and help (but not completely fix)
721 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
722 */
723 continue;
724 }
Alex Deucher64912e92011-11-03 11:21:39 -0400725 if (ASIC_IS_DCE3(rdev)) {
726 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
727 if (ASIC_IS_DCE32(rdev))
728 tmp |= DC_HPDx_EN;
729
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500730 switch (radeon_connector->hpd.hpd) {
731 case RADEON_HPD_1:
732 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 break;
737 case RADEON_HPD_3:
738 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_4:
741 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 /* DCE 3.2 */
744 case RADEON_HPD_5:
745 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_6:
748 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 default:
751 break;
752 }
Alex Deucher64912e92011-11-03 11:21:39 -0400753 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 switch (radeon_connector->hpd.hpd) {
755 case RADEON_HPD_1:
756 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_2:
759 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_3:
762 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 default:
765 break;
766 }
767 }
Christian Koenigfb982572012-05-17 01:33:30 +0200768 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400769 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 }
Christian Koenigfb982572012-05-17 01:33:30 +0200771 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200778 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779
Christian Koenigfb982572012-05-17 01:33:30 +0200780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 switch (radeon_connector->hpd.hpd) {
784 case RADEON_HPD_1:
785 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 break;
790 case RADEON_HPD_3:
791 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_4:
794 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 /* DCE 3.2 */
797 case RADEON_HPD_5:
798 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_6:
801 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 default:
804 break;
805 }
Christian Koenigfb982572012-05-17 01:33:30 +0200806 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 switch (radeon_connector->hpd.hpd) {
808 case RADEON_HPD_1:
809 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_2:
812 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_3:
815 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 default:
818 break;
819 }
820 }
Christian Koenigfb982572012-05-17 01:33:30 +0200821 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 }
Christian Koenigfb982572012-05-17 01:33:30 +0200823 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 unsigned i;
832 u32 tmp;
833
Dave Airlie2e98f102010-02-15 15:54:45 +1000834 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500835 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
836 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400837 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400838 u32 tmp;
839
840 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
841 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500842 * This seems to cause problems on some AGP cards. Just use the old
843 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400844 */
845 WREG32(HDP_DEBUG1, 0);
846 tmp = readl((void __iomem *)ptr);
847 } else
848 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000849
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
851 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
852 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
853 for (i = 0; i < rdev->usec_timeout; i++) {
854 /* read MC_STATUS */
855 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
856 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
857 if (tmp == 2) {
858 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
859 return;
860 }
861 if (tmp) {
862 return;
863 }
864 udelay(1);
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866}
867
Jerome Glisse4aac0472009-09-14 18:29:49 +0200868int r600_pcie_gart_init(struct radeon_device *rdev)
869{
870 int r;
871
Jerome Glissec9a1be92011-11-03 11:16:49 -0400872 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000873 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874 return 0;
875 }
876 /* Initialize common gart structure */
877 r = radeon_gart_init(rdev);
878 if (r)
879 return r;
880 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
881 return radeon_gart_table_vram_alloc(rdev);
882}
883
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400884static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 u32 tmp;
887 int r, i;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
891 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 r = radeon_gart_table_vram_pin(rdev);
894 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000896 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 /* Setup L2 cache */
899 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
900 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
901 EFFECTIVE_L2_QUEUE_SIZE(7));
902 WREG32(VM_L2_CNTL2, 0);
903 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
904 /* Setup TLB control */
905 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
906 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
907 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
908 ENABLE_WAIT_L2_QUERY;
909 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
910 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
911 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
912 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
913 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
914 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
915 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
918 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
922 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
926 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
927 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
928 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
929 (u32)(rdev->dummy_page.addr >> 12));
930 for (i = 1; i < 7; i++)
931 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
932
933 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000934 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
935 (unsigned)(rdev->mc.gtt_size >> 20),
936 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 rdev->gart.ready = true;
938 return 0;
939}
940
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400941static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942{
943 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400944 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 /* Disable all tables */
947 for (i = 0; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 /* Disable L2 cache */
951 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
952 EFFECTIVE_L2_QUEUE_SIZE(7));
953 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
954 /* Setup L1 TLB control */
955 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
956 ENABLE_WAIT_L2_QUERY;
957 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400971 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200972}
973
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400974static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200975{
Jerome Glissef9274562010-03-17 14:44:29 +0000976 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200977 r600_pcie_gart_disable(rdev);
978 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400981static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200982{
983 u32 tmp;
984 int i;
985
986 /* Setup L2 cache */
987 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989 EFFECTIVE_L2_QUEUE_SIZE(7));
990 WREG32(VM_L2_CNTL2, 0);
991 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
992 /* Setup TLB control */
993 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1000 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1011 for (i = 0; i < 7; i++)
1012 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1013}
1014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015int r600_mc_wait_for_idle(struct radeon_device *rdev)
1016{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 unsigned i;
1018 u32 tmp;
1019
1020 for (i = 0; i < rdev->usec_timeout; i++) {
1021 /* read MC_STATUS */
1022 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1023 if (!tmp)
1024 return 0;
1025 udelay(1);
1026 }
1027 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028}
1029
Jerome Glissea3c19452009-10-01 18:02:13 +02001030static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031{
Jerome Glissea3c19452009-10-01 18:02:13 +02001032 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 u32 tmp;
1034 int i, j;
1035
1036 /* Initialize HDP */
1037 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1038 WREG32((0x2c14 + j), 0x00000000);
1039 WREG32((0x2c18 + j), 0x00000000);
1040 WREG32((0x2c1c + j), 0x00000000);
1041 WREG32((0x2c20 + j), 0x00000000);
1042 WREG32((0x2c24 + j), 0x00000000);
1043 }
1044 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1045
Jerome Glissea3c19452009-10-01 18:02:13 +02001046 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001048 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001053 if (rdev->flags & RADEON_IS_AGP) {
1054 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1055 /* VRAM before AGP */
1056 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1057 rdev->mc.vram_start >> 12);
1058 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1059 rdev->mc.gtt_end >> 12);
1060 } else {
1061 /* VRAM after AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.gtt_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.vram_end >> 12);
1066 }
1067 } else {
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1069 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1070 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001071 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001072 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1074 WREG32(MC_VM_FB_LOCATION, tmp);
1075 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1076 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001077 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001079 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1080 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1082 } else {
1083 WREG32(MC_VM_AGP_BASE, 0);
1084 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1085 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1086 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001088 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001090 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001091 /* we need to own VRAM, so turn off the VGA renderer here
1092 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001093 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Jerome Glissed594e462010-02-17 21:54:29 +00001096/**
1097 * r600_vram_gtt_location - try to find VRAM & GTT location
1098 * @rdev: radeon device structure holding all necessary informations
1099 * @mc: memory controller structure holding memory informations
1100 *
1101 * Function will place try to place VRAM at same place as in CPU (PCI)
1102 * address space as some GPU seems to have issue when we reprogram at
1103 * different address space.
1104 *
1105 * If there is not enough space to fit the unvisible VRAM after the
1106 * aperture then we limit the VRAM size to the aperture.
1107 *
1108 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1109 * them to be in one from GPU point of view so that we can program GPU to
1110 * catch access outside them (weird GPU policy see ??).
1111 *
1112 * This function will never fails, worst case are limiting VRAM or GTT.
1113 *
1114 * Note: GTT start, end, size should be initialized before calling this
1115 * function on AGP platform.
1116 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001117static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001118{
1119 u64 size_bf, size_af;
1120
1121 if (mc->mc_vram_size > 0xE0000000) {
1122 /* leave room for at least 512M GTT */
1123 dev_warn(rdev->dev, "limiting VRAM\n");
1124 mc->real_vram_size = 0xE0000000;
1125 mc->mc_vram_size = 0xE0000000;
1126 }
1127 if (rdev->flags & RADEON_IS_AGP) {
1128 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001129 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001130 if (size_bf > size_af) {
1131 if (mc->mc_vram_size > size_bf) {
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = size_bf;
1134 mc->mc_vram_size = size_bf;
1135 }
1136 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1137 } else {
1138 if (mc->mc_vram_size > size_af) {
1139 dev_warn(rdev->dev, "limiting VRAM\n");
1140 mc->real_vram_size = size_af;
1141 mc->mc_vram_size = size_af;
1142 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001143 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001144 }
1145 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1146 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1147 mc->mc_vram_size >> 20, mc->vram_start,
1148 mc->vram_end, mc->real_vram_size >> 20);
1149 } else {
1150 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001151 if (rdev->flags & RADEON_IS_IGP) {
1152 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1153 base <<= 24;
1154 }
Jerome Glissed594e462010-02-17 21:54:29 +00001155 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001156 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001157 radeon_gtt_location(rdev, mc);
1158 }
1159}
1160
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001161static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001164 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001168 tmp = RREG32(RAMCFG);
1169 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001171 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 chansize = 64;
1173 } else {
1174 chansize = 32;
1175 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001176 tmp = RREG32(CHMAP);
1177 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1178 case 0:
1179 default:
1180 numchan = 1;
1181 break;
1182 case 1:
1183 numchan = 2;
1184 break;
1185 case 2:
1186 numchan = 4;
1187 break;
1188 case 3:
1189 numchan = 8;
1190 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001192 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001194 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1195 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001196 /* Setup GPU memory space */
1197 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1198 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001199 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001200 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001201
Alex Deucherf8920342010-06-30 12:02:03 -04001202 if (rdev->flags & RADEON_IS_IGP) {
1203 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001204 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001205 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001206 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208}
1209
Alex Deucher16cdf042011-10-28 10:30:02 -04001210int r600_vram_scratch_init(struct radeon_device *rdev)
1211{
1212 int r;
1213
1214 if (rdev->vram_scratch.robj == NULL) {
1215 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1216 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001217 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001218 if (r) {
1219 return r;
1220 }
1221 }
1222
1223 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1224 if (unlikely(r != 0))
1225 return r;
1226 r = radeon_bo_pin(rdev->vram_scratch.robj,
1227 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1228 if (r) {
1229 radeon_bo_unreserve(rdev->vram_scratch.robj);
1230 return r;
1231 }
1232 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1233 (void **)&rdev->vram_scratch.ptr);
1234 if (r)
1235 radeon_bo_unpin(rdev->vram_scratch.robj);
1236 radeon_bo_unreserve(rdev->vram_scratch.robj);
1237
1238 return r;
1239}
1240
1241void r600_vram_scratch_fini(struct radeon_device *rdev)
1242{
1243 int r;
1244
1245 if (rdev->vram_scratch.robj == NULL) {
1246 return;
1247 }
1248 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1249 if (likely(r == 0)) {
1250 radeon_bo_kunmap(rdev->vram_scratch.robj);
1251 radeon_bo_unpin(rdev->vram_scratch.robj);
1252 radeon_bo_unreserve(rdev->vram_scratch.robj);
1253 }
1254 radeon_bo_unref(&rdev->vram_scratch.robj);
1255}
1256
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001257/* We doesn't check that the GPU really needs a reset we simply do the
1258 * reset, it's up to the caller to determine if the GPU needs one. We
1259 * might add an helper function to check that.
1260 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001261static int r600_gpu_soft_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001262{
Jerome Glissea3c19452009-10-01 18:02:13 +02001263 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001264 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1265 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1266 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1267 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1268 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1269 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1270 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1271 S_008010_GUI_ACTIVE(1);
1272 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1273 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1274 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1275 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1276 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1277 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1278 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1279 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001280 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001281
Alex Deucher8d96fe92011-01-21 15:38:22 +00001282 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1283 return 0;
1284
Jerome Glisse1a029b72009-10-06 19:04:30 +02001285 dev_info(rdev->dev, "GPU softreset \n");
1286 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1287 RREG32(R_008010_GRBM_STATUS));
1288 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001289 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001290 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1291 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001292 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1293 RREG32(CP_STALLED_STAT1));
1294 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1295 RREG32(CP_STALLED_STAT2));
1296 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1297 RREG32(CP_BUSY_STAT));
1298 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1299 RREG32(CP_STAT));
Jerome Glissea3c19452009-10-01 18:02:13 +02001300 rv515_mc_stop(rdev, &save);
1301 if (r600_mc_wait_for_idle(rdev)) {
1302 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1303 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001304 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001305 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001306 /* Check if any of the rendering block is busy and reset it */
1307 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1308 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001309 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001310 S_008020_SOFT_RESET_DB(1) |
1311 S_008020_SOFT_RESET_CB(1) |
1312 S_008020_SOFT_RESET_PA(1) |
1313 S_008020_SOFT_RESET_SC(1) |
1314 S_008020_SOFT_RESET_SMX(1) |
1315 S_008020_SOFT_RESET_SPI(1) |
1316 S_008020_SOFT_RESET_SX(1) |
1317 S_008020_SOFT_RESET_SH(1) |
1318 S_008020_SOFT_RESET_TC(1) |
1319 S_008020_SOFT_RESET_TA(1) |
1320 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001321 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001322 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001323 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001324 RREG32(R_008020_GRBM_SOFT_RESET);
1325 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001326 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001327 }
1328 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001329 tmp = S_008020_SOFT_RESET_CP(1);
1330 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1331 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001332 RREG32(R_008020_GRBM_SOFT_RESET);
1333 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001334 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001335 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001336 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001337 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1338 RREG32(R_008010_GRBM_STATUS));
1339 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1340 RREG32(R_008014_GRBM_STATUS2));
1341 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1342 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001343 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1344 RREG32(CP_STALLED_STAT1));
1345 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1346 RREG32(CP_STALLED_STAT2));
1347 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1348 RREG32(CP_BUSY_STAT));
1349 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1350 RREG32(CP_STAT));
Jerome Glissea3c19452009-10-01 18:02:13 +02001351 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001352 return 0;
1353}
1354
Christian Könige32eb502011-10-23 12:56:27 +02001355bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001356{
1357 u32 srbm_status;
1358 u32 grbm_status;
1359 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001360
1361 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1362 grbm_status = RREG32(R_008010_GRBM_STATUS);
1363 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1364 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001365 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001366 return false;
1367 }
1368 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001369 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001370 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001371}
1372
Alex Deucher4d756582012-09-27 15:08:35 -04001373/**
1374 * r600_dma_is_lockup - Check if the DMA engine is locked up
1375 *
1376 * @rdev: radeon_device pointer
1377 * @ring: radeon_ring structure holding ring information
1378 *
1379 * Check if the async DMA engine is locked up (r6xx-evergreen).
1380 * Returns true if the engine appears to be locked up, false if not.
1381 */
1382bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1383{
1384 u32 dma_status_reg;
1385
1386 dma_status_reg = RREG32(DMA_STATUS_REG);
1387 if (dma_status_reg & DMA_IDLE) {
1388 radeon_ring_lockup_update(ring);
1389 return false;
1390 }
1391 /* force ring activities */
1392 radeon_ring_force_activity(rdev, ring);
1393 return radeon_ring_test_lockup(rdev, ring);
1394}
1395
Jerome Glissea2d07b72010-03-09 14:45:11 +00001396int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001397{
1398 return r600_gpu_soft_reset(rdev);
1399}
1400
Alex Deucher416a2bd2012-05-31 19:00:25 -04001401u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1402 u32 tiling_pipe_num,
1403 u32 max_rb_num,
1404 u32 total_max_rb_num,
1405 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001406{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001407 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1408 u32 pipe_rb_ratio, pipe_rb_remain;
1409 u32 data = 0, mask = 1 << (max_rb_num - 1);
1410 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001411
Alex Deucher416a2bd2012-05-31 19:00:25 -04001412 /* mask out the RBs that don't exist on that asic */
1413 disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001414
Alex Deucher416a2bd2012-05-31 19:00:25 -04001415 rendering_pipe_num = 1 << tiling_pipe_num;
1416 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1417 BUG_ON(rendering_pipe_num < req_rb_num);
1418
1419 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1420 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1421
1422 if (rdev->family <= CHIP_RV740) {
1423 /* r6xx/r7xx */
1424 rb_num_width = 2;
1425 } else {
1426 /* eg+ */
1427 rb_num_width = 4;
1428 }
1429
1430 for (i = 0; i < max_rb_num; i++) {
1431 if (!(mask & disabled_rb_mask)) {
1432 for (j = 0; j < pipe_rb_ratio; j++) {
1433 data <<= rb_num_width;
1434 data |= max_rb_num - i - 1;
1435 }
1436 if (pipe_rb_remain) {
1437 data <<= rb_num_width;
1438 data |= max_rb_num - i - 1;
1439 pipe_rb_remain--;
1440 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001441 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001442 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001443 }
1444
Alex Deucher416a2bd2012-05-31 19:00:25 -04001445 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001446}
1447
1448int r600_count_pipe_bits(uint32_t val)
1449{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001450 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001451}
1452
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001453static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001454{
1455 u32 tiling_config;
1456 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001457 u32 cc_rb_backend_disable;
1458 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001459 u32 tmp;
1460 int i, j;
1461 u32 sq_config;
1462 u32 sq_gpr_resource_mgmt_1 = 0;
1463 u32 sq_gpr_resource_mgmt_2 = 0;
1464 u32 sq_thread_resource_mgmt = 0;
1465 u32 sq_stack_resource_mgmt_1 = 0;
1466 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001467 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001468
Alex Deucher416a2bd2012-05-31 19:00:25 -04001469 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001470 switch (rdev->family) {
1471 case CHIP_R600:
1472 rdev->config.r600.max_pipes = 4;
1473 rdev->config.r600.max_tile_pipes = 8;
1474 rdev->config.r600.max_simds = 4;
1475 rdev->config.r600.max_backends = 4;
1476 rdev->config.r600.max_gprs = 256;
1477 rdev->config.r600.max_threads = 192;
1478 rdev->config.r600.max_stack_entries = 256;
1479 rdev->config.r600.max_hw_contexts = 8;
1480 rdev->config.r600.max_gs_threads = 16;
1481 rdev->config.r600.sx_max_export_size = 128;
1482 rdev->config.r600.sx_max_export_pos_size = 16;
1483 rdev->config.r600.sx_max_export_smx_size = 128;
1484 rdev->config.r600.sq_num_cf_insts = 2;
1485 break;
1486 case CHIP_RV630:
1487 case CHIP_RV635:
1488 rdev->config.r600.max_pipes = 2;
1489 rdev->config.r600.max_tile_pipes = 2;
1490 rdev->config.r600.max_simds = 3;
1491 rdev->config.r600.max_backends = 1;
1492 rdev->config.r600.max_gprs = 128;
1493 rdev->config.r600.max_threads = 192;
1494 rdev->config.r600.max_stack_entries = 128;
1495 rdev->config.r600.max_hw_contexts = 8;
1496 rdev->config.r600.max_gs_threads = 4;
1497 rdev->config.r600.sx_max_export_size = 128;
1498 rdev->config.r600.sx_max_export_pos_size = 16;
1499 rdev->config.r600.sx_max_export_smx_size = 128;
1500 rdev->config.r600.sq_num_cf_insts = 2;
1501 break;
1502 case CHIP_RV610:
1503 case CHIP_RV620:
1504 case CHIP_RS780:
1505 case CHIP_RS880:
1506 rdev->config.r600.max_pipes = 1;
1507 rdev->config.r600.max_tile_pipes = 1;
1508 rdev->config.r600.max_simds = 2;
1509 rdev->config.r600.max_backends = 1;
1510 rdev->config.r600.max_gprs = 128;
1511 rdev->config.r600.max_threads = 192;
1512 rdev->config.r600.max_stack_entries = 128;
1513 rdev->config.r600.max_hw_contexts = 4;
1514 rdev->config.r600.max_gs_threads = 4;
1515 rdev->config.r600.sx_max_export_size = 128;
1516 rdev->config.r600.sx_max_export_pos_size = 16;
1517 rdev->config.r600.sx_max_export_smx_size = 128;
1518 rdev->config.r600.sq_num_cf_insts = 1;
1519 break;
1520 case CHIP_RV670:
1521 rdev->config.r600.max_pipes = 4;
1522 rdev->config.r600.max_tile_pipes = 4;
1523 rdev->config.r600.max_simds = 4;
1524 rdev->config.r600.max_backends = 4;
1525 rdev->config.r600.max_gprs = 192;
1526 rdev->config.r600.max_threads = 192;
1527 rdev->config.r600.max_stack_entries = 256;
1528 rdev->config.r600.max_hw_contexts = 8;
1529 rdev->config.r600.max_gs_threads = 16;
1530 rdev->config.r600.sx_max_export_size = 128;
1531 rdev->config.r600.sx_max_export_pos_size = 16;
1532 rdev->config.r600.sx_max_export_smx_size = 128;
1533 rdev->config.r600.sq_num_cf_insts = 2;
1534 break;
1535 default:
1536 break;
1537 }
1538
1539 /* Initialize HDP */
1540 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1541 WREG32((0x2c14 + j), 0x00000000);
1542 WREG32((0x2c18 + j), 0x00000000);
1543 WREG32((0x2c1c + j), 0x00000000);
1544 WREG32((0x2c20 + j), 0x00000000);
1545 WREG32((0x2c24 + j), 0x00000000);
1546 }
1547
1548 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1549
1550 /* Setup tiling */
1551 tiling_config = 0;
1552 ramcfg = RREG32(RAMCFG);
1553 switch (rdev->config.r600.max_tile_pipes) {
1554 case 1:
1555 tiling_config |= PIPE_TILING(0);
1556 break;
1557 case 2:
1558 tiling_config |= PIPE_TILING(1);
1559 break;
1560 case 4:
1561 tiling_config |= PIPE_TILING(2);
1562 break;
1563 case 8:
1564 tiling_config |= PIPE_TILING(3);
1565 break;
1566 default:
1567 break;
1568 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001569 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001570 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001571 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001572 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001573
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001574 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1575 if (tmp > 3) {
1576 tiling_config |= ROW_TILING(3);
1577 tiling_config |= SAMPLE_SPLIT(3);
1578 } else {
1579 tiling_config |= ROW_TILING(tmp);
1580 tiling_config |= SAMPLE_SPLIT(tmp);
1581 }
1582 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001583
1584 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001585 tmp = R6XX_MAX_BACKENDS -
1586 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1587 if (tmp < rdev->config.r600.max_backends) {
1588 rdev->config.r600.max_backends = tmp;
1589 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001590
Alex Deucher416a2bd2012-05-31 19:00:25 -04001591 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1592 tmp = R6XX_MAX_PIPES -
1593 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1594 if (tmp < rdev->config.r600.max_pipes) {
1595 rdev->config.r600.max_pipes = tmp;
1596 }
1597 tmp = R6XX_MAX_SIMDS -
1598 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1599 if (tmp < rdev->config.r600.max_simds) {
1600 rdev->config.r600.max_simds = tmp;
1601 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001602
Alex Deucher416a2bd2012-05-31 19:00:25 -04001603 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1604 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1605 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1606 R6XX_MAX_BACKENDS, disabled_rb_mask);
1607 tiling_config |= tmp << 16;
1608 rdev->config.r600.backend_map = tmp;
1609
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001610 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001611 WREG32(GB_TILING_CONFIG, tiling_config);
1612 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1613 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001614 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001615
Alex Deucherd03f5d52010-02-19 16:22:31 -05001616 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001617 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1618 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1619
1620 /* Setup some CP states */
1621 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1622 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1623
1624 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1625 SYNC_WALKER | SYNC_ALIGNER));
1626 /* Setup various GPU states */
1627 if (rdev->family == CHIP_RV670)
1628 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1629
1630 tmp = RREG32(SX_DEBUG_1);
1631 tmp |= SMX_EVENT_RELEASE;
1632 if ((rdev->family > CHIP_R600))
1633 tmp |= ENABLE_NEW_SMX_ADDRESS;
1634 WREG32(SX_DEBUG_1, tmp);
1635
1636 if (((rdev->family) == CHIP_R600) ||
1637 ((rdev->family) == CHIP_RV630) ||
1638 ((rdev->family) == CHIP_RV610) ||
1639 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001640 ((rdev->family) == CHIP_RS780) ||
1641 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001642 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1643 } else {
1644 WREG32(DB_DEBUG, 0);
1645 }
1646 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1647 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1648
1649 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1650 WREG32(VGT_NUM_INSTANCES, 0);
1651
1652 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1653 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1654
1655 tmp = RREG32(SQ_MS_FIFO_SIZES);
1656 if (((rdev->family) == CHIP_RV610) ||
1657 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001658 ((rdev->family) == CHIP_RS780) ||
1659 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001660 tmp = (CACHE_FIFO_SIZE(0xa) |
1661 FETCH_FIFO_HIWATER(0xa) |
1662 DONE_FIFO_HIWATER(0xe0) |
1663 ALU_UPDATE_FIFO_HIWATER(0x8));
1664 } else if (((rdev->family) == CHIP_R600) ||
1665 ((rdev->family) == CHIP_RV630)) {
1666 tmp &= ~DONE_FIFO_HIWATER(0xff);
1667 tmp |= DONE_FIFO_HIWATER(0x4);
1668 }
1669 WREG32(SQ_MS_FIFO_SIZES, tmp);
1670
1671 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1672 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1673 */
1674 sq_config = RREG32(SQ_CONFIG);
1675 sq_config &= ~(PS_PRIO(3) |
1676 VS_PRIO(3) |
1677 GS_PRIO(3) |
1678 ES_PRIO(3));
1679 sq_config |= (DX9_CONSTS |
1680 VC_ENABLE |
1681 PS_PRIO(0) |
1682 VS_PRIO(1) |
1683 GS_PRIO(2) |
1684 ES_PRIO(3));
1685
1686 if ((rdev->family) == CHIP_R600) {
1687 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1688 NUM_VS_GPRS(124) |
1689 NUM_CLAUSE_TEMP_GPRS(4));
1690 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1691 NUM_ES_GPRS(0));
1692 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1693 NUM_VS_THREADS(48) |
1694 NUM_GS_THREADS(4) |
1695 NUM_ES_THREADS(4));
1696 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1697 NUM_VS_STACK_ENTRIES(128));
1698 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1699 NUM_ES_STACK_ENTRIES(0));
1700 } else if (((rdev->family) == CHIP_RV610) ||
1701 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001702 ((rdev->family) == CHIP_RS780) ||
1703 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001704 /* no vertex cache */
1705 sq_config &= ~VC_ENABLE;
1706
1707 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1708 NUM_VS_GPRS(44) |
1709 NUM_CLAUSE_TEMP_GPRS(2));
1710 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1711 NUM_ES_GPRS(17));
1712 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1713 NUM_VS_THREADS(78) |
1714 NUM_GS_THREADS(4) |
1715 NUM_ES_THREADS(31));
1716 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1717 NUM_VS_STACK_ENTRIES(40));
1718 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1719 NUM_ES_STACK_ENTRIES(16));
1720 } else if (((rdev->family) == CHIP_RV630) ||
1721 ((rdev->family) == CHIP_RV635)) {
1722 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1723 NUM_VS_GPRS(44) |
1724 NUM_CLAUSE_TEMP_GPRS(2));
1725 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1726 NUM_ES_GPRS(18));
1727 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1728 NUM_VS_THREADS(78) |
1729 NUM_GS_THREADS(4) |
1730 NUM_ES_THREADS(31));
1731 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1732 NUM_VS_STACK_ENTRIES(40));
1733 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1734 NUM_ES_STACK_ENTRIES(16));
1735 } else if ((rdev->family) == CHIP_RV670) {
1736 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1737 NUM_VS_GPRS(44) |
1738 NUM_CLAUSE_TEMP_GPRS(2));
1739 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1740 NUM_ES_GPRS(17));
1741 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1742 NUM_VS_THREADS(78) |
1743 NUM_GS_THREADS(4) |
1744 NUM_ES_THREADS(31));
1745 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1746 NUM_VS_STACK_ENTRIES(64));
1747 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1748 NUM_ES_STACK_ENTRIES(64));
1749 }
1750
1751 WREG32(SQ_CONFIG, sq_config);
1752 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1753 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1754 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1755 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1756 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1757
1758 if (((rdev->family) == CHIP_RV610) ||
1759 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001760 ((rdev->family) == CHIP_RS780) ||
1761 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001762 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1763 } else {
1764 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1765 }
1766
1767 /* More default values. 2D/3D driver should adjust as needed */
1768 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1769 S1_X(0x4) | S1_Y(0xc)));
1770 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1771 S1_X(0x2) | S1_Y(0x2) |
1772 S2_X(0xa) | S2_Y(0x6) |
1773 S3_X(0x6) | S3_Y(0xa)));
1774 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1775 S1_X(0x4) | S1_Y(0xc) |
1776 S2_X(0x1) | S2_Y(0x6) |
1777 S3_X(0xa) | S3_Y(0xe)));
1778 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1779 S5_X(0x0) | S5_Y(0x0) |
1780 S6_X(0xb) | S6_Y(0x4) |
1781 S7_X(0x7) | S7_Y(0x8)));
1782
1783 WREG32(VGT_STRMOUT_EN, 0);
1784 tmp = rdev->config.r600.max_pipes * 16;
1785 switch (rdev->family) {
1786 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001787 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001788 case CHIP_RS780:
1789 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001790 tmp += 32;
1791 break;
1792 case CHIP_RV670:
1793 tmp += 128;
1794 break;
1795 default:
1796 break;
1797 }
1798 if (tmp > 256) {
1799 tmp = 256;
1800 }
1801 WREG32(VGT_ES_PER_GS, 128);
1802 WREG32(VGT_GS_PER_ES, tmp);
1803 WREG32(VGT_GS_PER_VS, 2);
1804 WREG32(VGT_GS_VERTEX_REUSE, 16);
1805
1806 /* more default values. 2D/3D driver should adjust as needed */
1807 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1808 WREG32(VGT_STRMOUT_EN, 0);
1809 WREG32(SX_MISC, 0);
1810 WREG32(PA_SC_MODE_CNTL, 0);
1811 WREG32(PA_SC_AA_CONFIG, 0);
1812 WREG32(PA_SC_LINE_STIPPLE, 0);
1813 WREG32(SPI_INPUT_Z, 0);
1814 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1815 WREG32(CB_COLOR7_FRAG, 0);
1816
1817 /* Clear render buffer base addresses */
1818 WREG32(CB_COLOR0_BASE, 0);
1819 WREG32(CB_COLOR1_BASE, 0);
1820 WREG32(CB_COLOR2_BASE, 0);
1821 WREG32(CB_COLOR3_BASE, 0);
1822 WREG32(CB_COLOR4_BASE, 0);
1823 WREG32(CB_COLOR5_BASE, 0);
1824 WREG32(CB_COLOR6_BASE, 0);
1825 WREG32(CB_COLOR7_BASE, 0);
1826 WREG32(CB_COLOR7_FRAG, 0);
1827
1828 switch (rdev->family) {
1829 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001830 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001831 case CHIP_RS780:
1832 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001833 tmp = TC_L2_SIZE(8);
1834 break;
1835 case CHIP_RV630:
1836 case CHIP_RV635:
1837 tmp = TC_L2_SIZE(4);
1838 break;
1839 case CHIP_R600:
1840 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1841 break;
1842 default:
1843 tmp = TC_L2_SIZE(0);
1844 break;
1845 }
1846 WREG32(TC_CNTL, tmp);
1847
1848 tmp = RREG32(HDP_HOST_PATH_CNTL);
1849 WREG32(HDP_HOST_PATH_CNTL, tmp);
1850
1851 tmp = RREG32(ARB_POP);
1852 tmp |= ENABLE_TC128;
1853 WREG32(ARB_POP, tmp);
1854
1855 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1856 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1857 NUM_CLIP_SEQ(3)));
1858 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02001859 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001860}
1861
1862
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001863/*
1864 * Indirect registers accessor
1865 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001866u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001867{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001868 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001869
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001870 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1871 (void)RREG32(PCIE_PORT_INDEX);
1872 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001873 return r;
1874}
1875
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001876void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001877{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001878 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1879 (void)RREG32(PCIE_PORT_INDEX);
1880 WREG32(PCIE_PORT_DATA, (v));
1881 (void)RREG32(PCIE_PORT_DATA);
1882}
1883
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001884/*
1885 * CP & Ring
1886 */
1887void r600_cp_stop(struct radeon_device *rdev)
1888{
Dave Airlie53595332011-03-14 09:47:24 +10001889 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001890 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001891 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04001892 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001893}
1894
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001895int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001896{
1897 struct platform_device *pdev;
1898 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001899 const char *rlc_chip_name;
1900 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001901 char fw_name[30];
1902 int err;
1903
1904 DRM_DEBUG("\n");
1905
1906 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1907 err = IS_ERR(pdev);
1908 if (err) {
1909 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1910 return -EINVAL;
1911 }
1912
1913 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001914 case CHIP_R600:
1915 chip_name = "R600";
1916 rlc_chip_name = "R600";
1917 break;
1918 case CHIP_RV610:
1919 chip_name = "RV610";
1920 rlc_chip_name = "R600";
1921 break;
1922 case CHIP_RV630:
1923 chip_name = "RV630";
1924 rlc_chip_name = "R600";
1925 break;
1926 case CHIP_RV620:
1927 chip_name = "RV620";
1928 rlc_chip_name = "R600";
1929 break;
1930 case CHIP_RV635:
1931 chip_name = "RV635";
1932 rlc_chip_name = "R600";
1933 break;
1934 case CHIP_RV670:
1935 chip_name = "RV670";
1936 rlc_chip_name = "R600";
1937 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001938 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001939 case CHIP_RS880:
1940 chip_name = "RS780";
1941 rlc_chip_name = "R600";
1942 break;
1943 case CHIP_RV770:
1944 chip_name = "RV770";
1945 rlc_chip_name = "R700";
1946 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001947 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001948 case CHIP_RV740:
1949 chip_name = "RV730";
1950 rlc_chip_name = "R700";
1951 break;
1952 case CHIP_RV710:
1953 chip_name = "RV710";
1954 rlc_chip_name = "R700";
1955 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001956 case CHIP_CEDAR:
1957 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001958 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001959 break;
1960 case CHIP_REDWOOD:
1961 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001962 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001963 break;
1964 case CHIP_JUNIPER:
1965 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001966 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001967 break;
1968 case CHIP_CYPRESS:
1969 case CHIP_HEMLOCK:
1970 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001971 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001972 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05001973 case CHIP_PALM:
1974 chip_name = "PALM";
1975 rlc_chip_name = "SUMO";
1976 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001977 case CHIP_SUMO:
1978 chip_name = "SUMO";
1979 rlc_chip_name = "SUMO";
1980 break;
1981 case CHIP_SUMO2:
1982 chip_name = "SUMO2";
1983 rlc_chip_name = "SUMO";
1984 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001985 default: BUG();
1986 }
1987
Alex Deucherfe251e22010-03-24 13:36:43 -04001988 if (rdev->family >= CHIP_CEDAR) {
1989 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1990 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04001991 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04001992 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001993 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1994 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001995 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001996 } else {
1997 pfp_req_size = PFP_UCODE_SIZE * 4;
1998 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001999 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002000 }
2001
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002002 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002003
2004 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2005 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2006 if (err)
2007 goto out;
2008 if (rdev->pfp_fw->size != pfp_req_size) {
2009 printk(KERN_ERR
2010 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2011 rdev->pfp_fw->size, fw_name);
2012 err = -EINVAL;
2013 goto out;
2014 }
2015
2016 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2017 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2018 if (err)
2019 goto out;
2020 if (rdev->me_fw->size != me_req_size) {
2021 printk(KERN_ERR
2022 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2023 rdev->me_fw->size, fw_name);
2024 err = -EINVAL;
2025 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002026
2027 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2028 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2029 if (err)
2030 goto out;
2031 if (rdev->rlc_fw->size != rlc_req_size) {
2032 printk(KERN_ERR
2033 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2034 rdev->rlc_fw->size, fw_name);
2035 err = -EINVAL;
2036 }
2037
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002038out:
2039 platform_device_unregister(pdev);
2040
2041 if (err) {
2042 if (err != -EINVAL)
2043 printk(KERN_ERR
2044 "r600_cp: Failed to load firmware \"%s\"\n",
2045 fw_name);
2046 release_firmware(rdev->pfp_fw);
2047 rdev->pfp_fw = NULL;
2048 release_firmware(rdev->me_fw);
2049 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002050 release_firmware(rdev->rlc_fw);
2051 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002052 }
2053 return err;
2054}
2055
2056static int r600_cp_load_microcode(struct radeon_device *rdev)
2057{
2058 const __be32 *fw_data;
2059 int i;
2060
2061 if (!rdev->me_fw || !rdev->pfp_fw)
2062 return -EINVAL;
2063
2064 r600_cp_stop(rdev);
2065
Cédric Cano4eace7f2011-02-11 19:45:38 -05002066 WREG32(CP_RB_CNTL,
2067#ifdef __BIG_ENDIAN
2068 BUF_SWAP_32BIT |
2069#endif
2070 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002071
2072 /* Reset cp */
2073 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2074 RREG32(GRBM_SOFT_RESET);
2075 mdelay(15);
2076 WREG32(GRBM_SOFT_RESET, 0);
2077
2078 WREG32(CP_ME_RAM_WADDR, 0);
2079
2080 fw_data = (const __be32 *)rdev->me_fw->data;
2081 WREG32(CP_ME_RAM_WADDR, 0);
2082 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2083 WREG32(CP_ME_RAM_DATA,
2084 be32_to_cpup(fw_data++));
2085
2086 fw_data = (const __be32 *)rdev->pfp_fw->data;
2087 WREG32(CP_PFP_UCODE_ADDR, 0);
2088 for (i = 0; i < PFP_UCODE_SIZE; i++)
2089 WREG32(CP_PFP_UCODE_DATA,
2090 be32_to_cpup(fw_data++));
2091
2092 WREG32(CP_PFP_UCODE_ADDR, 0);
2093 WREG32(CP_ME_RAM_WADDR, 0);
2094 WREG32(CP_ME_RAM_RADDR, 0);
2095 return 0;
2096}
2097
2098int r600_cp_start(struct radeon_device *rdev)
2099{
Christian Könige32eb502011-10-23 12:56:27 +02002100 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002101 int r;
2102 uint32_t cp_me;
2103
Christian Könige32eb502011-10-23 12:56:27 +02002104 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002105 if (r) {
2106 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2107 return r;
2108 }
Christian Könige32eb502011-10-23 12:56:27 +02002109 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2110 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002111 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002112 radeon_ring_write(ring, 0x0);
2113 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002114 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002115 radeon_ring_write(ring, 0x3);
2116 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002117 }
Christian Könige32eb502011-10-23 12:56:27 +02002118 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2119 radeon_ring_write(ring, 0);
2120 radeon_ring_write(ring, 0);
2121 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002122
2123 cp_me = 0xff;
2124 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2125 return 0;
2126}
2127
2128int r600_cp_resume(struct radeon_device *rdev)
2129{
Christian Könige32eb502011-10-23 12:56:27 +02002130 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002131 u32 tmp;
2132 u32 rb_bufsz;
2133 int r;
2134
2135 /* Reset cp */
2136 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2137 RREG32(GRBM_SOFT_RESET);
2138 mdelay(15);
2139 WREG32(GRBM_SOFT_RESET, 0);
2140
2141 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002142 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002143 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002144#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002145 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002146#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002147 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002148 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002149
2150 /* Set the write pointer delay */
2151 WREG32(CP_RB_WPTR_DELAY, 0);
2152
2153 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002154 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2155 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002156 ring->wptr = 0;
2157 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002158
2159 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002160 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002161 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002162 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2163 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2164
2165 if (rdev->wb.enabled)
2166 WREG32(SCRATCH_UMSK, 0xff);
2167 else {
2168 tmp |= RB_NO_UPDATE;
2169 WREG32(SCRATCH_UMSK, 0);
2170 }
2171
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002172 mdelay(1);
2173 WREG32(CP_RB_CNTL, tmp);
2174
Christian Könige32eb502011-10-23 12:56:27 +02002175 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002176 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2177
Christian Könige32eb502011-10-23 12:56:27 +02002178 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002179
2180 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002181 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002182 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002184 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002185 return r;
2186 }
2187 return 0;
2188}
2189
Christian Könige32eb502011-10-23 12:56:27 +02002190void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002191{
2192 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002193 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002194
2195 /* Align ring size */
2196 rb_bufsz = drm_order(ring_size / 8);
2197 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002198 ring->ring_size = ring_size;
2199 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002200
Alex Deucher89d35802012-07-17 14:02:31 -04002201 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2202 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2203 if (r) {
2204 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2205 ring->rptr_save_reg = 0;
2206 }
Christian König45df6802012-07-06 16:22:55 +02002207 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002208}
2209
Jerome Glisse655efd32010-02-02 11:51:45 +01002210void r600_cp_fini(struct radeon_device *rdev)
2211{
Christian König45df6802012-07-06 16:22:55 +02002212 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002213 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002214 radeon_ring_fini(rdev, ring);
2215 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002216}
2217
Alex Deucher4d756582012-09-27 15:08:35 -04002218/*
2219 * DMA
2220 * Starting with R600, the GPU has an asynchronous
2221 * DMA engine. The programming model is very similar
2222 * to the 3D engine (ring buffer, IBs, etc.), but the
2223 * DMA controller has it's own packet format that is
2224 * different form the PM4 format used by the 3D engine.
2225 * It supports copying data, writing embedded data,
2226 * solid fills, and a number of other things. It also
2227 * has support for tiling/detiling of buffers.
2228 */
2229/**
2230 * r600_dma_stop - stop the async dma engine
2231 *
2232 * @rdev: radeon_device pointer
2233 *
2234 * Stop the async dma engine (r6xx-evergreen).
2235 */
2236void r600_dma_stop(struct radeon_device *rdev)
2237{
2238 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2239
2240 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2241
2242 rb_cntl &= ~DMA_RB_ENABLE;
2243 WREG32(DMA_RB_CNTL, rb_cntl);
2244
2245 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2246}
2247
2248/**
2249 * r600_dma_resume - setup and start the async dma engine
2250 *
2251 * @rdev: radeon_device pointer
2252 *
2253 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2254 * Returns 0 for success, error for failure.
2255 */
2256int r600_dma_resume(struct radeon_device *rdev)
2257{
2258 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2259 u32 rb_cntl, dma_cntl;
2260 u32 rb_bufsz;
2261 int r;
2262
2263 /* Reset dma */
2264 if (rdev->family >= CHIP_RV770)
2265 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2266 else
2267 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2268 RREG32(SRBM_SOFT_RESET);
2269 udelay(50);
2270 WREG32(SRBM_SOFT_RESET, 0);
2271
2272 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2273 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2274
2275 /* Set ring buffer size in dwords */
2276 rb_bufsz = drm_order(ring->ring_size / 4);
2277 rb_cntl = rb_bufsz << 1;
2278#ifdef __BIG_ENDIAN
2279 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2280#endif
2281 WREG32(DMA_RB_CNTL, rb_cntl);
2282
2283 /* Initialize the ring buffer's read and write pointers */
2284 WREG32(DMA_RB_RPTR, 0);
2285 WREG32(DMA_RB_WPTR, 0);
2286
2287 /* set the wb address whether it's enabled or not */
2288 WREG32(DMA_RB_RPTR_ADDR_HI,
2289 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2290 WREG32(DMA_RB_RPTR_ADDR_LO,
2291 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2292
2293 if (rdev->wb.enabled)
2294 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2295
2296 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2297
2298 /* enable DMA IBs */
2299 WREG32(DMA_IB_CNTL, DMA_IB_ENABLE);
2300
2301 dma_cntl = RREG32(DMA_CNTL);
2302 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2303 WREG32(DMA_CNTL, dma_cntl);
2304
2305 if (rdev->family >= CHIP_RV770)
2306 WREG32(DMA_MODE, 1);
2307
2308 ring->wptr = 0;
2309 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2310
2311 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2312
2313 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2314
2315 ring->ready = true;
2316
2317 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2318 if (r) {
2319 ring->ready = false;
2320 return r;
2321 }
2322
2323 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2324
2325 return 0;
2326}
2327
2328/**
2329 * r600_dma_fini - tear down the async dma engine
2330 *
2331 * @rdev: radeon_device pointer
2332 *
2333 * Stop the async dma engine and free the ring (r6xx-evergreen).
2334 */
2335void r600_dma_fini(struct radeon_device *rdev)
2336{
2337 r600_dma_stop(rdev);
2338 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2339}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002340
2341/*
2342 * GPU scratch registers helpers function.
2343 */
2344void r600_scratch_init(struct radeon_device *rdev)
2345{
2346 int i;
2347
2348 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002349 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002350 for (i = 0; i < rdev->scratch.num_reg; i++) {
2351 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002352 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353 }
2354}
2355
Christian Könige32eb502011-10-23 12:56:27 +02002356int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002357{
2358 uint32_t scratch;
2359 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002360 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002361 int r;
2362
2363 r = radeon_scratch_get(rdev, &scratch);
2364 if (r) {
2365 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2366 return r;
2367 }
2368 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002369 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002370 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002371 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002372 radeon_scratch_free(rdev, scratch);
2373 return r;
2374 }
Christian Könige32eb502011-10-23 12:56:27 +02002375 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2376 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2377 radeon_ring_write(ring, 0xDEADBEEF);
2378 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002379 for (i = 0; i < rdev->usec_timeout; i++) {
2380 tmp = RREG32(scratch);
2381 if (tmp == 0xDEADBEEF)
2382 break;
2383 DRM_UDELAY(1);
2384 }
2385 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002386 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002387 } else {
Christian Königbf852792011-10-13 13:19:22 +02002388 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002389 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002390 r = -EINVAL;
2391 }
2392 radeon_scratch_free(rdev, scratch);
2393 return r;
2394}
2395
Alex Deucher4d756582012-09-27 15:08:35 -04002396/**
2397 * r600_dma_ring_test - simple async dma engine test
2398 *
2399 * @rdev: radeon_device pointer
2400 * @ring: radeon_ring structure holding ring information
2401 *
2402 * Test the DMA engine by writing using it to write an
2403 * value to memory. (r6xx-SI).
2404 * Returns 0 for success, error for failure.
2405 */
2406int r600_dma_ring_test(struct radeon_device *rdev,
2407 struct radeon_ring *ring)
2408{
2409 unsigned i;
2410 int r;
2411 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2412 u32 tmp;
2413
2414 if (!ptr) {
2415 DRM_ERROR("invalid vram scratch pointer\n");
2416 return -EINVAL;
2417 }
2418
2419 tmp = 0xCAFEDEAD;
2420 writel(tmp, ptr);
2421
2422 r = radeon_ring_lock(rdev, ring, 4);
2423 if (r) {
2424 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2425 return r;
2426 }
2427 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2428 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2429 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2430 radeon_ring_write(ring, 0xDEADBEEF);
2431 radeon_ring_unlock_commit(rdev, ring);
2432
2433 for (i = 0; i < rdev->usec_timeout; i++) {
2434 tmp = readl(ptr);
2435 if (tmp == 0xDEADBEEF)
2436 break;
2437 DRM_UDELAY(1);
2438 }
2439
2440 if (i < rdev->usec_timeout) {
2441 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2442 } else {
2443 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2444 ring->idx, tmp);
2445 r = -EINVAL;
2446 }
2447 return r;
2448}
2449
2450/*
2451 * CP fences/semaphores
2452 */
2453
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002454void r600_fence_ring_emit(struct radeon_device *rdev,
2455 struct radeon_fence *fence)
2456{
Christian Könige32eb502011-10-23 12:56:27 +02002457 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002458
Alex Deucherd0f8a852010-09-04 05:04:34 -04002459 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002460 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002461 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002462 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2463 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2464 PACKET3_VC_ACTION_ENA |
2465 PACKET3_SH_ACTION_ENA);
2466 radeon_ring_write(ring, 0xFFFFFFFF);
2467 radeon_ring_write(ring, 0);
2468 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002469 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002470 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2471 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2472 radeon_ring_write(ring, addr & 0xffffffff);
2473 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2474 radeon_ring_write(ring, fence->seq);
2475 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002476 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002477 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002478 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2479 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2480 PACKET3_VC_ACTION_ENA |
2481 PACKET3_SH_ACTION_ENA);
2482 radeon_ring_write(ring, 0xFFFFFFFF);
2483 radeon_ring_write(ring, 0);
2484 radeon_ring_write(ring, 10); /* poll interval */
2485 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2486 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002487 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002488 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2489 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2490 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002491 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002492 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2493 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2494 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002495 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002496 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2497 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002498 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002499}
2500
Christian König15d33322011-09-15 19:02:22 +02002501void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002502 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002503 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002504 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002505{
2506 uint64_t addr = semaphore->gpu_addr;
2507 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2508
Christian König0be70432012-03-07 11:28:57 +01002509 if (rdev->family < CHIP_CAYMAN)
2510 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2511
Christian Könige32eb502011-10-23 12:56:27 +02002512 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2513 radeon_ring_write(ring, addr & 0xffffffff);
2514 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002515}
2516
Alex Deucher4d756582012-09-27 15:08:35 -04002517/*
2518 * DMA fences/semaphores
2519 */
2520
2521/**
2522 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2523 *
2524 * @rdev: radeon_device pointer
2525 * @fence: radeon fence object
2526 *
2527 * Add a DMA fence packet to the ring to write
2528 * the fence seq number and DMA trap packet to generate
2529 * an interrupt if needed (r6xx-r7xx).
2530 */
2531void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2532 struct radeon_fence *fence)
2533{
2534 struct radeon_ring *ring = &rdev->ring[fence->ring];
2535 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2536 /* write the fence */
2537 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2538 radeon_ring_write(ring, addr & 0xfffffffc);
2539 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
2540 radeon_ring_write(ring, fence->seq);
2541 /* generate an interrupt */
2542 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2543}
2544
2545/**
2546 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2547 *
2548 * @rdev: radeon_device pointer
2549 * @ring: radeon_ring structure holding ring information
2550 * @semaphore: radeon semaphore object
2551 * @emit_wait: wait or signal semaphore
2552 *
2553 * Add a DMA semaphore packet to the ring wait on or signal
2554 * other rings (r6xx-SI).
2555 */
2556void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2557 struct radeon_ring *ring,
2558 struct radeon_semaphore *semaphore,
2559 bool emit_wait)
2560{
2561 u64 addr = semaphore->gpu_addr;
2562 u32 s = emit_wait ? 0 : 1;
2563
2564 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2565 radeon_ring_write(ring, addr & 0xfffffffc);
2566 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2567}
2568
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002569int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002570 uint64_t src_offset,
2571 uint64_t dst_offset,
2572 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002573 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002574{
Christian König220907d2012-05-10 16:46:43 +02002575 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002576 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002577 int r;
2578
Christian König220907d2012-05-10 16:46:43 +02002579 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002580 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002581 return r;
2582 }
Christian Königf2377502012-05-09 15:35:01 +02002583 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002584 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002585 return 0;
2586}
2587
Alex Deucher4d756582012-09-27 15:08:35 -04002588/**
2589 * r600_copy_dma - copy pages using the DMA engine
2590 *
2591 * @rdev: radeon_device pointer
2592 * @src_offset: src GPU address
2593 * @dst_offset: dst GPU address
2594 * @num_gpu_pages: number of GPU pages to xfer
2595 * @fence: radeon fence object
2596 *
2597 * Copy GPU paging using the DMA engine (r6xx-r7xx).
2598 * Used by the radeon ttm implementation to move pages if
2599 * registered as the asic copy callback.
2600 */
2601int r600_copy_dma(struct radeon_device *rdev,
2602 uint64_t src_offset, uint64_t dst_offset,
2603 unsigned num_gpu_pages,
2604 struct radeon_fence **fence)
2605{
2606 struct radeon_semaphore *sem = NULL;
2607 int ring_index = rdev->asic->copy.dma_ring_index;
2608 struct radeon_ring *ring = &rdev->ring[ring_index];
2609 u32 size_in_dw, cur_size_in_dw;
2610 int i, num_loops;
2611 int r = 0;
2612
2613 r = radeon_semaphore_create(rdev, &sem);
2614 if (r) {
2615 DRM_ERROR("radeon: moving bo (%d).\n", r);
2616 return r;
2617 }
2618
2619 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
2620 num_loops = DIV_ROUND_UP(size_in_dw, 0xffff);
2621 r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
2622 if (r) {
2623 DRM_ERROR("radeon: moving bo (%d).\n", r);
2624 radeon_semaphore_free(rdev, &sem, NULL);
2625 return r;
2626 }
2627
2628 if (radeon_fence_need_sync(*fence, ring->idx)) {
2629 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2630 ring->idx);
2631 radeon_fence_note_sync(*fence, ring->idx);
2632 } else {
2633 radeon_semaphore_free(rdev, &sem, NULL);
2634 }
2635
2636 for (i = 0; i < num_loops; i++) {
2637 cur_size_in_dw = size_in_dw;
2638 if (cur_size_in_dw > 0xFFFF)
2639 cur_size_in_dw = 0xFFFF;
2640 size_in_dw -= cur_size_in_dw;
2641 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2642 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2643 radeon_ring_write(ring, src_offset & 0xfffffffc);
2644 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2645 radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
2646 src_offset += cur_size_in_dw * 4;
2647 dst_offset += cur_size_in_dw * 4;
2648 }
2649
2650 r = radeon_fence_emit(rdev, fence, ring->idx);
2651 if (r) {
2652 radeon_ring_unlock_undo(rdev, ring);
2653 return r;
2654 }
2655
2656 radeon_ring_unlock_commit(rdev, ring);
2657 radeon_semaphore_free(rdev, &sem, *fence);
2658
2659 return r;
2660}
2661
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002662int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2663 uint32_t tiling_flags, uint32_t pitch,
2664 uint32_t offset, uint32_t obj_size)
2665{
2666 /* FIXME: implement */
2667 return 0;
2668}
2669
2670void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2671{
2672 /* FIXME: implement */
2673}
2674
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002675static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002676{
Alex Deucher4d756582012-09-27 15:08:35 -04002677 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002678 int r;
2679
Alex Deucher9e46a482011-01-06 18:49:35 -05002680 /* enable pcie gen2 link */
2681 r600_pcie_gen2_enable(rdev);
2682
Alex Deucher779720a2009-12-09 19:31:44 -05002683 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2684 r = r600_init_microcode(rdev);
2685 if (r) {
2686 DRM_ERROR("Failed to load firmware!\n");
2687 return r;
2688 }
2689 }
2690
Alex Deucher16cdf042011-10-28 10:30:02 -04002691 r = r600_vram_scratch_init(rdev);
2692 if (r)
2693 return r;
2694
Jerome Glissea3c19452009-10-01 18:02:13 +02002695 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002696 if (rdev->flags & RADEON_IS_AGP) {
2697 r600_agp_enable(rdev);
2698 } else {
2699 r = r600_pcie_gart_enable(rdev);
2700 if (r)
2701 return r;
2702 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002703 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002704 r = r600_blit_init(rdev);
2705 if (r) {
2706 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002707 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002708 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2709 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002710
Alex Deucher724c80e2010-08-27 18:25:25 -04002711 /* allocate wb buffer */
2712 r = radeon_wb_init(rdev);
2713 if (r)
2714 return r;
2715
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002716 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2717 if (r) {
2718 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2719 return r;
2720 }
2721
Alex Deucher4d756582012-09-27 15:08:35 -04002722 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2723 if (r) {
2724 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2725 return r;
2726 }
2727
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002728 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002729 r = r600_irq_init(rdev);
2730 if (r) {
2731 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2732 radeon_irq_kms_fini(rdev);
2733 return r;
2734 }
2735 r600_irq_set(rdev);
2736
Alex Deucher4d756582012-09-27 15:08:35 -04002737 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002738 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002739 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2740 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002741 if (r)
2742 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002743
2744 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2745 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2746 DMA_RB_RPTR, DMA_RB_WPTR,
2747 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2748 if (r)
2749 return r;
2750
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002751 r = r600_cp_load_microcode(rdev);
2752 if (r)
2753 return r;
2754 r = r600_cp_resume(rdev);
2755 if (r)
2756 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002757
Alex Deucher4d756582012-09-27 15:08:35 -04002758 r = r600_dma_resume(rdev);
2759 if (r)
2760 return r;
2761
Christian König2898c342012-07-05 11:55:34 +02002762 r = radeon_ib_pool_init(rdev);
2763 if (r) {
2764 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002765 return r;
Christian König2898c342012-07-05 11:55:34 +02002766 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002767
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002768 r = r600_audio_init(rdev);
2769 if (r) {
2770 DRM_ERROR("radeon: audio init failed\n");
2771 return r;
2772 }
2773
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002774 return 0;
2775}
2776
Dave Airlie28d52042009-09-21 14:33:58 +10002777void r600_vga_set_state(struct radeon_device *rdev, bool state)
2778{
2779 uint32_t temp;
2780
2781 temp = RREG32(CONFIG_CNTL);
2782 if (state == false) {
2783 temp &= ~(1<<0);
2784 temp |= (1<<1);
2785 } else {
2786 temp &= ~(1<<1);
2787 }
2788 WREG32(CONFIG_CNTL, temp);
2789}
2790
Dave Airliefc30b8e2009-09-18 15:19:37 +10002791int r600_resume(struct radeon_device *rdev)
2792{
2793 int r;
2794
Jerome Glisse1a029b72009-10-06 19:04:30 +02002795 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2796 * posting will perform necessary task to bring back GPU into good
2797 * shape.
2798 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002799 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002800 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002801
Jerome Glisseb15ba512011-11-15 11:48:34 -05002802 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002803 r = r600_startup(rdev);
2804 if (r) {
2805 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002806 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002807 return r;
2808 }
2809
Dave Airliefc30b8e2009-09-18 15:19:37 +10002810 return r;
2811}
2812
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002813int r600_suspend(struct radeon_device *rdev)
2814{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002815 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002816 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002817 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002818 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002819 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002820 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002821
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002822 return 0;
2823}
2824
2825/* Plan is to move initialization in that function and use
2826 * helper function so that radeon_device_init pretty much
2827 * do nothing more than calling asic specific function. This
2828 * should also allow to remove a bunch of callback function
2829 * like vram_info.
2830 */
2831int r600_init(struct radeon_device *rdev)
2832{
2833 int r;
2834
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002835 if (r600_debugfs_mc_info_init(rdev)) {
2836 DRM_ERROR("Failed to register debugfs file for mc !\n");
2837 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002838 /* Read BIOS */
2839 if (!radeon_get_bios(rdev)) {
2840 if (ASIC_IS_AVIVO(rdev))
2841 return -EINVAL;
2842 }
2843 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002844 if (!rdev->is_atom_bios) {
2845 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002846 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002847 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002848 r = radeon_atombios_init(rdev);
2849 if (r)
2850 return r;
2851 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002852 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002853 if (!rdev->bios) {
2854 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2855 return -EINVAL;
2856 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002857 DRM_INFO("GPU not posted. posting now...\n");
2858 atom_asic_init(rdev->mode_info.atom_context);
2859 }
2860 /* Initialize scratch registers */
2861 r600_scratch_init(rdev);
2862 /* Initialize surface registers */
2863 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002864 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002865 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002866 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002867 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002868 if (r)
2869 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002870 if (rdev->flags & RADEON_IS_AGP) {
2871 r = radeon_agp_init(rdev);
2872 if (r)
2873 radeon_agp_disable(rdev);
2874 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002875 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002876 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002877 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002878 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002879 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002880 if (r)
2881 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002882
2883 r = radeon_irq_kms_init(rdev);
2884 if (r)
2885 return r;
2886
Christian Könige32eb502011-10-23 12:56:27 +02002887 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2888 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002889
Alex Deucher4d756582012-09-27 15:08:35 -04002890 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2891 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2892
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002893 rdev->ih.ring_obj = NULL;
2894 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002895
Jerome Glisse4aac0472009-09-14 18:29:49 +02002896 r = r600_pcie_gart_init(rdev);
2897 if (r)
2898 return r;
2899
Alex Deucher779720a2009-12-09 19:31:44 -05002900 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002901 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002902 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002903 dev_err(rdev->dev, "disabling GPU acceleration\n");
2904 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002905 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002906 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002907 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002908 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002909 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002910 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002911 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002912 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002913
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002914 return 0;
2915}
2916
2917void r600_fini(struct radeon_device *rdev)
2918{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002919 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002920 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002921 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002922 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002923 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002924 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002925 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002926 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002927 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002928 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002929 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002930 radeon_gem_fini(rdev);
2931 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002932 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002933 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002934 kfree(rdev->bios);
2935 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002936}
2937
2938
2939/*
2940 * CS stuff
2941 */
2942void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2943{
Christian König876dc9f2012-05-08 14:24:01 +02002944 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002945 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002946
Christian König45df6802012-07-06 16:22:55 +02002947 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002948 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002949 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2950 radeon_ring_write(ring, ((ring->rptr_save_reg -
2951 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2952 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002953 } else if (rdev->wb.enabled) {
2954 next_rptr = ring->wptr + 5 + 4;
2955 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2956 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2957 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2958 radeon_ring_write(ring, next_rptr);
2959 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002960 }
2961
Christian Könige32eb502011-10-23 12:56:27 +02002962 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2963 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002964#ifdef __BIG_ENDIAN
2965 (2 << 0) |
2966#endif
2967 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002968 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2969 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002970}
2971
Alex Deucherf7128122012-02-23 17:53:45 -05002972int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002973{
Jerome Glissef2e39222012-05-09 15:35:02 +02002974 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002975 uint32_t scratch;
2976 uint32_t tmp = 0;
2977 unsigned i;
2978 int r;
2979
2980 r = radeon_scratch_get(rdev, &scratch);
2981 if (r) {
2982 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2983 return r;
2984 }
2985 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02002986 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002987 if (r) {
2988 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02002989 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002990 }
Jerome Glissef2e39222012-05-09 15:35:02 +02002991 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2992 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2993 ib.ptr[2] = 0xDEADBEEF;
2994 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02002995 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002996 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002997 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02002998 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002999 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003000 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003001 if (r) {
3002 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003003 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003004 }
3005 for (i = 0; i < rdev->usec_timeout; i++) {
3006 tmp = RREG32(scratch);
3007 if (tmp == 0xDEADBEEF)
3008 break;
3009 DRM_UDELAY(1);
3010 }
3011 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003012 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003013 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003014 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003015 scratch, tmp);
3016 r = -EINVAL;
3017 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003018free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003019 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003020free_scratch:
3021 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003022 return r;
3023}
3024
Alex Deucher4d756582012-09-27 15:08:35 -04003025/**
3026 * r600_dma_ib_test - test an IB on the DMA engine
3027 *
3028 * @rdev: radeon_device pointer
3029 * @ring: radeon_ring structure holding ring information
3030 *
3031 * Test a simple IB in the DMA ring (r6xx-SI).
3032 * Returns 0 on success, error on failure.
3033 */
3034int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3035{
3036 struct radeon_ib ib;
3037 unsigned i;
3038 int r;
3039 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3040 u32 tmp = 0;
3041
3042 if (!ptr) {
3043 DRM_ERROR("invalid vram scratch pointer\n");
3044 return -EINVAL;
3045 }
3046
3047 tmp = 0xCAFEDEAD;
3048 writel(tmp, ptr);
3049
3050 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3051 if (r) {
3052 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3053 return r;
3054 }
3055
3056 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3057 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3058 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3059 ib.ptr[3] = 0xDEADBEEF;
3060 ib.length_dw = 4;
3061
3062 r = radeon_ib_schedule(rdev, &ib, NULL);
3063 if (r) {
3064 radeon_ib_free(rdev, &ib);
3065 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3066 return r;
3067 }
3068 r = radeon_fence_wait(ib.fence, false);
3069 if (r) {
3070 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3071 return r;
3072 }
3073 for (i = 0; i < rdev->usec_timeout; i++) {
3074 tmp = readl(ptr);
3075 if (tmp == 0xDEADBEEF)
3076 break;
3077 DRM_UDELAY(1);
3078 }
3079 if (i < rdev->usec_timeout) {
3080 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3081 } else {
3082 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3083 r = -EINVAL;
3084 }
3085 radeon_ib_free(rdev, &ib);
3086 return r;
3087}
3088
3089/**
3090 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3091 *
3092 * @rdev: radeon_device pointer
3093 * @ib: IB object to schedule
3094 *
3095 * Schedule an IB in the DMA ring (r6xx-r7xx).
3096 */
3097void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3098{
3099 struct radeon_ring *ring = &rdev->ring[ib->ring];
3100
3101 if (rdev->wb.enabled) {
3102 u32 next_rptr = ring->wptr + 4;
3103 while ((next_rptr & 7) != 5)
3104 next_rptr++;
3105 next_rptr += 3;
3106 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3107 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3108 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3109 radeon_ring_write(ring, next_rptr);
3110 }
3111
3112 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3113 * Pad as necessary with NOPs.
3114 */
3115 while ((ring->wptr & 7) != 5)
3116 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3117 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3118 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3119 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3120
3121}
3122
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003123/*
3124 * Interrupts
3125 *
3126 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3127 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3128 * writing to the ring and the GPU consuming, the GPU writes to the ring
3129 * and host consumes. As the host irq handler processes interrupts, it
3130 * increments the rptr. When the rptr catches up with the wptr, all the
3131 * current interrupts have been processed.
3132 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003133
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003134void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3135{
3136 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003137
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003138 /* Align ring size */
3139 rb_bufsz = drm_order(ring_size / 4);
3140 ring_size = (1 << rb_bufsz) * 4;
3141 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003142 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3143 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003144}
3145
Alex Deucher25a857f2012-03-20 17:18:22 -04003146int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003147{
3148 int r;
3149
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003150 /* Allocate ring buffer */
3151 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003152 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003153 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003154 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003155 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003156 if (r) {
3157 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3158 return r;
3159 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003160 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3161 if (unlikely(r != 0))
3162 return r;
3163 r = radeon_bo_pin(rdev->ih.ring_obj,
3164 RADEON_GEM_DOMAIN_GTT,
3165 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003166 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003167 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003168 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3169 return r;
3170 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003171 r = radeon_bo_kmap(rdev->ih.ring_obj,
3172 (void **)&rdev->ih.ring);
3173 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003174 if (r) {
3175 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3176 return r;
3177 }
3178 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003179 return 0;
3180}
3181
Alex Deucher25a857f2012-03-20 17:18:22 -04003182void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003183{
Jerome Glisse4c788672009-11-20 14:29:23 +01003184 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003185 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003186 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3187 if (likely(r == 0)) {
3188 radeon_bo_kunmap(rdev->ih.ring_obj);
3189 radeon_bo_unpin(rdev->ih.ring_obj);
3190 radeon_bo_unreserve(rdev->ih.ring_obj);
3191 }
3192 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003193 rdev->ih.ring = NULL;
3194 rdev->ih.ring_obj = NULL;
3195 }
3196}
3197
Alex Deucher45f9a392010-03-24 13:55:51 -04003198void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003199{
3200
Alex Deucher45f9a392010-03-24 13:55:51 -04003201 if ((rdev->family >= CHIP_RV770) &&
3202 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003203 /* r7xx asics need to soft reset RLC before halting */
3204 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3205 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003206 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003207 WREG32(SRBM_SOFT_RESET, 0);
3208 RREG32(SRBM_SOFT_RESET);
3209 }
3210
3211 WREG32(RLC_CNTL, 0);
3212}
3213
3214static void r600_rlc_start(struct radeon_device *rdev)
3215{
3216 WREG32(RLC_CNTL, RLC_ENABLE);
3217}
3218
3219static int r600_rlc_init(struct radeon_device *rdev)
3220{
3221 u32 i;
3222 const __be32 *fw_data;
3223
3224 if (!rdev->rlc_fw)
3225 return -EINVAL;
3226
3227 r600_rlc_stop(rdev);
3228
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003229 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003230
3231 if (rdev->family == CHIP_ARUBA) {
3232 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3233 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3234 }
3235 if (rdev->family <= CHIP_CAYMAN) {
3236 WREG32(RLC_HB_BASE, 0);
3237 WREG32(RLC_HB_RPTR, 0);
3238 WREG32(RLC_HB_WPTR, 0);
3239 }
Alex Deucher12727802011-03-02 20:07:32 -05003240 if (rdev->family <= CHIP_CAICOS) {
3241 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3242 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3243 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003244 WREG32(RLC_MC_CNTL, 0);
3245 WREG32(RLC_UCODE_CNTL, 0);
3246
3247 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003248 if (rdev->family >= CHIP_ARUBA) {
3249 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3250 WREG32(RLC_UCODE_ADDR, i);
3251 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3252 }
3253 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003254 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3255 WREG32(RLC_UCODE_ADDR, i);
3256 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3257 }
3258 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003259 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3260 WREG32(RLC_UCODE_ADDR, i);
3261 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3262 }
3263 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003264 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3265 WREG32(RLC_UCODE_ADDR, i);
3266 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3267 }
3268 } else {
3269 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3270 WREG32(RLC_UCODE_ADDR, i);
3271 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3272 }
3273 }
3274 WREG32(RLC_UCODE_ADDR, 0);
3275
3276 r600_rlc_start(rdev);
3277
3278 return 0;
3279}
3280
3281static void r600_enable_interrupts(struct radeon_device *rdev)
3282{
3283 u32 ih_cntl = RREG32(IH_CNTL);
3284 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3285
3286 ih_cntl |= ENABLE_INTR;
3287 ih_rb_cntl |= IH_RB_ENABLE;
3288 WREG32(IH_CNTL, ih_cntl);
3289 WREG32(IH_RB_CNTL, ih_rb_cntl);
3290 rdev->ih.enabled = true;
3291}
3292
Alex Deucher45f9a392010-03-24 13:55:51 -04003293void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003294{
3295 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3296 u32 ih_cntl = RREG32(IH_CNTL);
3297
3298 ih_rb_cntl &= ~IH_RB_ENABLE;
3299 ih_cntl &= ~ENABLE_INTR;
3300 WREG32(IH_RB_CNTL, ih_rb_cntl);
3301 WREG32(IH_CNTL, ih_cntl);
3302 /* set rptr, wptr to 0 */
3303 WREG32(IH_RB_RPTR, 0);
3304 WREG32(IH_RB_WPTR, 0);
3305 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003306 rdev->ih.rptr = 0;
3307}
3308
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003309static void r600_disable_interrupt_state(struct radeon_device *rdev)
3310{
3311 u32 tmp;
3312
Alex Deucher3555e532010-10-08 12:09:12 -04003313 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003314 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3315 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003316 WREG32(GRBM_INT_CNTL, 0);
3317 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003318 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3319 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003320 if (ASIC_IS_DCE3(rdev)) {
3321 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3322 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3323 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3324 WREG32(DC_HPD1_INT_CONTROL, tmp);
3325 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3326 WREG32(DC_HPD2_INT_CONTROL, tmp);
3327 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3328 WREG32(DC_HPD3_INT_CONTROL, tmp);
3329 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3330 WREG32(DC_HPD4_INT_CONTROL, tmp);
3331 if (ASIC_IS_DCE32(rdev)) {
3332 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003333 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003334 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003335 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003336 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3337 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3338 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3339 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003340 } else {
3341 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3342 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3343 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3344 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003345 }
3346 } else {
3347 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3348 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3349 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003350 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003351 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003352 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003353 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003354 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003355 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3356 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3357 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3358 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003359 }
3360}
3361
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003362int r600_irq_init(struct radeon_device *rdev)
3363{
3364 int ret = 0;
3365 int rb_bufsz;
3366 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3367
3368 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003369 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003370 if (ret)
3371 return ret;
3372
3373 /* disable irqs */
3374 r600_disable_interrupts(rdev);
3375
3376 /* init rlc */
3377 ret = r600_rlc_init(rdev);
3378 if (ret) {
3379 r600_ih_ring_fini(rdev);
3380 return ret;
3381 }
3382
3383 /* setup interrupt control */
3384 /* set dummy read address to ring address */
3385 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3386 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3387 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3388 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3389 */
3390 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3391 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3392 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3393 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3394
3395 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3396 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3397
3398 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3399 IH_WPTR_OVERFLOW_CLEAR |
3400 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003401
3402 if (rdev->wb.enabled)
3403 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3404
3405 /* set the writeback address whether it's enabled or not */
3406 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3407 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003408
3409 WREG32(IH_RB_CNTL, ih_rb_cntl);
3410
3411 /* set rptr, wptr to 0 */
3412 WREG32(IH_RB_RPTR, 0);
3413 WREG32(IH_RB_WPTR, 0);
3414
3415 /* Default settings for IH_CNTL (disabled at first) */
3416 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3417 /* RPTR_REARM only works if msi's are enabled */
3418 if (rdev->msi_enabled)
3419 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003420 WREG32(IH_CNTL, ih_cntl);
3421
3422 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003423 if (rdev->family >= CHIP_CEDAR)
3424 evergreen_disable_interrupt_state(rdev);
3425 else
3426 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003427
Dave Airlie20998102012-04-03 11:53:05 +01003428 /* at this point everything should be setup correctly to enable master */
3429 pci_set_master(rdev->pdev);
3430
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003431 /* enable irqs */
3432 r600_enable_interrupts(rdev);
3433
3434 return ret;
3435}
3436
Jerome Glisse0c452492010-01-15 14:44:37 +01003437void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003438{
Alex Deucher45f9a392010-03-24 13:55:51 -04003439 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003440 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003441}
3442
3443void r600_irq_fini(struct radeon_device *rdev)
3444{
3445 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003446 r600_ih_ring_fini(rdev);
3447}
3448
3449int r600_irq_set(struct radeon_device *rdev)
3450{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003451 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3452 u32 mode_int = 0;
3453 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003454 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003455 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003456 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003457 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003458
Jerome Glisse003e69f2010-01-07 15:39:14 +01003459 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003460 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003461 return -EINVAL;
3462 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003463 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003464 if (!rdev->ih.enabled) {
3465 r600_disable_interrupts(rdev);
3466 /* force the active interrupt state to all disabled */
3467 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003468 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003469 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003470
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003471 if (ASIC_IS_DCE3(rdev)) {
3472 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3473 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3474 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3475 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3476 if (ASIC_IS_DCE32(rdev)) {
3477 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3478 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003479 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3480 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003481 } else {
3482 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3483 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003484 }
3485 } else {
3486 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3487 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3488 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003489 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3490 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003491 }
Alex Deucher4d756582012-09-27 15:08:35 -04003492 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003493
Christian Koenig736fc372012-05-17 19:52:00 +02003494 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003495 DRM_DEBUG("r600_irq_set: sw int\n");
3496 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003497 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003498 }
Alex Deucher4d756582012-09-27 15:08:35 -04003499
3500 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3501 DRM_DEBUG("r600_irq_set: sw int dma\n");
3502 dma_cntl |= TRAP_ENABLE;
3503 }
3504
Alex Deucher6f34be52010-11-21 10:59:01 -05003505 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003506 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003507 DRM_DEBUG("r600_irq_set: vblank 0\n");
3508 mode_int |= D1MODE_VBLANK_INT_MASK;
3509 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003510 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003511 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003512 DRM_DEBUG("r600_irq_set: vblank 1\n");
3513 mode_int |= D2MODE_VBLANK_INT_MASK;
3514 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003515 if (rdev->irq.hpd[0]) {
3516 DRM_DEBUG("r600_irq_set: hpd 1\n");
3517 hpd1 |= DC_HPDx_INT_EN;
3518 }
3519 if (rdev->irq.hpd[1]) {
3520 DRM_DEBUG("r600_irq_set: hpd 2\n");
3521 hpd2 |= DC_HPDx_INT_EN;
3522 }
3523 if (rdev->irq.hpd[2]) {
3524 DRM_DEBUG("r600_irq_set: hpd 3\n");
3525 hpd3 |= DC_HPDx_INT_EN;
3526 }
3527 if (rdev->irq.hpd[3]) {
3528 DRM_DEBUG("r600_irq_set: hpd 4\n");
3529 hpd4 |= DC_HPDx_INT_EN;
3530 }
3531 if (rdev->irq.hpd[4]) {
3532 DRM_DEBUG("r600_irq_set: hpd 5\n");
3533 hpd5 |= DC_HPDx_INT_EN;
3534 }
3535 if (rdev->irq.hpd[5]) {
3536 DRM_DEBUG("r600_irq_set: hpd 6\n");
3537 hpd6 |= DC_HPDx_INT_EN;
3538 }
Alex Deucherf122c612012-03-30 08:59:57 -04003539 if (rdev->irq.afmt[0]) {
3540 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3541 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003542 }
Alex Deucherf122c612012-03-30 08:59:57 -04003543 if (rdev->irq.afmt[1]) {
3544 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3545 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003546 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003547
3548 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003549 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003550 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003551 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3552 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003553 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003554 if (ASIC_IS_DCE3(rdev)) {
3555 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3556 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3557 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3558 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3559 if (ASIC_IS_DCE32(rdev)) {
3560 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3561 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003562 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3563 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003564 } else {
3565 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3566 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003567 }
3568 } else {
3569 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3570 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3571 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003572 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3573 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003574 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003575
3576 return 0;
3577}
3578
Andi Kleence580fa2011-10-13 16:08:47 -07003579static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003580{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003581 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003582
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003583 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003584 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3585 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3586 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003587 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003588 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3589 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003590 } else {
3591 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3592 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3593 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003594 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003595 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3596 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3597 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003598 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3599 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003600 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003601 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3602 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003603
Alex Deucher6f34be52010-11-21 10:59:01 -05003604 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3605 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3606 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3607 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3608 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003609 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003610 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003611 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003612 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003613 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003614 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003615 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003616 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003617 if (ASIC_IS_DCE3(rdev)) {
3618 tmp = RREG32(DC_HPD1_INT_CONTROL);
3619 tmp |= DC_HPDx_INT_ACK;
3620 WREG32(DC_HPD1_INT_CONTROL, tmp);
3621 } else {
3622 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3623 tmp |= DC_HPDx_INT_ACK;
3624 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3625 }
3626 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003627 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003628 if (ASIC_IS_DCE3(rdev)) {
3629 tmp = RREG32(DC_HPD2_INT_CONTROL);
3630 tmp |= DC_HPDx_INT_ACK;
3631 WREG32(DC_HPD2_INT_CONTROL, tmp);
3632 } else {
3633 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3634 tmp |= DC_HPDx_INT_ACK;
3635 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3636 }
3637 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003638 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003639 if (ASIC_IS_DCE3(rdev)) {
3640 tmp = RREG32(DC_HPD3_INT_CONTROL);
3641 tmp |= DC_HPDx_INT_ACK;
3642 WREG32(DC_HPD3_INT_CONTROL, tmp);
3643 } else {
3644 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3645 tmp |= DC_HPDx_INT_ACK;
3646 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3647 }
3648 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003649 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003650 tmp = RREG32(DC_HPD4_INT_CONTROL);
3651 tmp |= DC_HPDx_INT_ACK;
3652 WREG32(DC_HPD4_INT_CONTROL, tmp);
3653 }
3654 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003655 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003656 tmp = RREG32(DC_HPD5_INT_CONTROL);
3657 tmp |= DC_HPDx_INT_ACK;
3658 WREG32(DC_HPD5_INT_CONTROL, tmp);
3659 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003660 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003661 tmp = RREG32(DC_HPD5_INT_CONTROL);
3662 tmp |= DC_HPDx_INT_ACK;
3663 WREG32(DC_HPD6_INT_CONTROL, tmp);
3664 }
Alex Deucherf122c612012-03-30 08:59:57 -04003665 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003666 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003667 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003668 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003669 }
3670 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003671 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003672 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003673 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003674 }
3675 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003676 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3677 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3678 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3679 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3680 }
3681 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3682 if (ASIC_IS_DCE3(rdev)) {
3683 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3684 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3685 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3686 } else {
3687 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3688 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3689 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3690 }
Christian Koenigf2594932010-04-10 03:13:16 +02003691 }
3692 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003693}
3694
3695void r600_irq_disable(struct radeon_device *rdev)
3696{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003697 r600_disable_interrupts(rdev);
3698 /* Wait and acknowledge irq */
3699 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003700 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003701 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003702}
3703
Andi Kleence580fa2011-10-13 16:08:47 -07003704static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003705{
3706 u32 wptr, tmp;
3707
Alex Deucher724c80e2010-08-27 18:25:25 -04003708 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003709 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003710 else
3711 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003712
3713 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003714 /* When a ring buffer overflow happen start parsing interrupt
3715 * from the last not overwritten vector (wptr + 16). Hopefully
3716 * this should allow us to catchup.
3717 */
3718 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3719 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3720 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003721 tmp = RREG32(IH_RB_CNTL);
3722 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3723 WREG32(IH_RB_CNTL, tmp);
3724 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003725 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003726}
3727
3728/* r600 IV Ring
3729 * Each IV ring entry is 128 bits:
3730 * [7:0] - interrupt source id
3731 * [31:8] - reserved
3732 * [59:32] - interrupt source data
3733 * [127:60] - reserved
3734 *
3735 * The basic interrupt vector entries
3736 * are decoded as follows:
3737 * src_id src_data description
3738 * 1 0 D1 Vblank
3739 * 1 1 D1 Vline
3740 * 5 0 D2 Vblank
3741 * 5 1 D2 Vline
3742 * 19 0 FP Hot plug detection A
3743 * 19 1 FP Hot plug detection B
3744 * 19 2 DAC A auto-detection
3745 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003746 * 21 4 HDMI block A
3747 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003748 * 176 - CP_INT RB
3749 * 177 - CP_INT IB1
3750 * 178 - CP_INT IB2
3751 * 181 - EOP Interrupt
3752 * 233 - GUI Idle
3753 *
3754 * Note, these are based on r600 and may need to be
3755 * adjusted or added to on newer asics
3756 */
3757
3758int r600_irq_process(struct radeon_device *rdev)
3759{
Dave Airlie682f1a52011-06-18 03:59:51 +00003760 u32 wptr;
3761 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003762 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003763 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003764 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003765 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003766
Dave Airlie682f1a52011-06-18 03:59:51 +00003767 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003768 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003769
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003770 /* No MSIs, need a dummy read to flush PCI DMAs */
3771 if (!rdev->msi_enabled)
3772 RREG32(IH_RB_WPTR);
3773
Dave Airlie682f1a52011-06-18 03:59:51 +00003774 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003775
3776restart_ih:
3777 /* is somebody else already processing irqs? */
3778 if (atomic_xchg(&rdev->ih.lock, 1))
3779 return IRQ_NONE;
3780
Dave Airlie682f1a52011-06-18 03:59:51 +00003781 rptr = rdev->ih.rptr;
3782 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3783
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003784 /* Order reading of wptr vs. reading of IH ring data */
3785 rmb();
3786
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003787 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003788 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003789
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003790 while (rptr != wptr) {
3791 /* wptr/rptr are in bytes! */
3792 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003793 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3794 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003795
3796 switch (src_id) {
3797 case 1: /* D1 vblank/vline */
3798 switch (src_data) {
3799 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003800 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003801 if (rdev->irq.crtc_vblank_int[0]) {
3802 drm_handle_vblank(rdev->ddev, 0);
3803 rdev->pm.vblank_sync = true;
3804 wake_up(&rdev->irq.vblank_queue);
3805 }
Christian Koenig736fc372012-05-17 19:52:00 +02003806 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003807 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003808 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003809 DRM_DEBUG("IH: D1 vblank\n");
3810 }
3811 break;
3812 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003813 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3814 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003815 DRM_DEBUG("IH: D1 vline\n");
3816 }
3817 break;
3818 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003819 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003820 break;
3821 }
3822 break;
3823 case 5: /* D2 vblank/vline */
3824 switch (src_data) {
3825 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003826 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003827 if (rdev->irq.crtc_vblank_int[1]) {
3828 drm_handle_vblank(rdev->ddev, 1);
3829 rdev->pm.vblank_sync = true;
3830 wake_up(&rdev->irq.vblank_queue);
3831 }
Christian Koenig736fc372012-05-17 19:52:00 +02003832 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003833 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003834 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003835 DRM_DEBUG("IH: D2 vblank\n");
3836 }
3837 break;
3838 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003839 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3840 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003841 DRM_DEBUG("IH: D2 vline\n");
3842 }
3843 break;
3844 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003845 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003846 break;
3847 }
3848 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003849 case 19: /* HPD/DAC hotplug */
3850 switch (src_data) {
3851 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003852 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3853 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003854 queue_hotplug = true;
3855 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003856 }
3857 break;
3858 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003859 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3860 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003861 queue_hotplug = true;
3862 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003863 }
3864 break;
3865 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003866 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3867 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003868 queue_hotplug = true;
3869 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003870 }
3871 break;
3872 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003873 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3874 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003875 queue_hotplug = true;
3876 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003877 }
3878 break;
3879 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003880 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3881 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003882 queue_hotplug = true;
3883 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003884 }
3885 break;
3886 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003887 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3888 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003889 queue_hotplug = true;
3890 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003891 }
3892 break;
3893 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003894 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003895 break;
3896 }
3897 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003898 case 21: /* hdmi */
3899 switch (src_data) {
3900 case 4:
3901 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3902 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3903 queue_hdmi = true;
3904 DRM_DEBUG("IH: HDMI0\n");
3905 }
3906 break;
3907 case 5:
3908 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3909 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3910 queue_hdmi = true;
3911 DRM_DEBUG("IH: HDMI1\n");
3912 }
3913 break;
3914 default:
3915 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3916 break;
3917 }
Christian Koenigf2594932010-04-10 03:13:16 +02003918 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003919 case 176: /* CP_INT in ring buffer */
3920 case 177: /* CP_INT in IB1 */
3921 case 178: /* CP_INT in IB2 */
3922 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003923 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003924 break;
3925 case 181: /* CP EOP event */
3926 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003927 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003928 break;
Alex Deucher4d756582012-09-27 15:08:35 -04003929 case 224: /* DMA trap event */
3930 DRM_DEBUG("IH: DMA trap\n");
3931 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
3932 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003933 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003934 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003935 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003936 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003937 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003938 break;
3939 }
3940
3941 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003942 rptr += 16;
3943 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003944 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05003945 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003946 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003947 if (queue_hdmi)
3948 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003949 rdev->ih.rptr = rptr;
3950 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02003951 atomic_set(&rdev->ih.lock, 0);
3952
3953 /* make sure wptr hasn't changed while processing */
3954 wptr = r600_get_ih_wptr(rdev);
3955 if (wptr != rptr)
3956 goto restart_ih;
3957
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003958 return IRQ_HANDLED;
3959}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003960
3961/*
3962 * Debugfs info
3963 */
3964#if defined(CONFIG_DEBUG_FS)
3965
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003966static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3967{
3968 struct drm_info_node *node = (struct drm_info_node *) m->private;
3969 struct drm_device *dev = node->minor->dev;
3970 struct radeon_device *rdev = dev->dev_private;
3971
3972 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3973 DREG32_SYS(m, rdev, VM_L2_STATUS);
3974 return 0;
3975}
3976
3977static struct drm_info_list r600_mc_info_list[] = {
3978 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003979};
3980#endif
3981
3982int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3983{
3984#if defined(CONFIG_DEBUG_FS)
3985 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3986#else
3987 return 0;
3988#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003989}
Jerome Glisse062b3892010-02-04 20:36:39 +01003990
3991/**
3992 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3993 * rdev: radeon device structure
3994 * bo: buffer object struct which userspace is waiting for idle
3995 *
3996 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3997 * through ring buffer, this leads to corruption in rendering, see
3998 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3999 * directly perform HDP flush by writing register through MMIO.
4000 */
4001void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4002{
Alex Deucher812d0462010-07-26 18:51:53 -04004003 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004004 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4005 * This seems to cause problems on some AGP cards. Just use the old
4006 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004007 */
Alex Deuchere4884592010-09-27 10:57:10 -04004008 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004009 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004010 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004011 u32 tmp;
4012
4013 WREG32(HDP_DEBUG1, 0);
4014 tmp = readl((void __iomem *)ptr);
4015 } else
4016 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004017}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004018
4019void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4020{
4021 u32 link_width_cntl, mask, target_reg;
4022
4023 if (rdev->flags & RADEON_IS_IGP)
4024 return;
4025
4026 if (!(rdev->flags & RADEON_IS_PCIE))
4027 return;
4028
4029 /* x2 cards have a special sequence */
4030 if (ASIC_IS_X2(rdev))
4031 return;
4032
4033 /* FIXME wait for idle */
4034
4035 switch (lanes) {
4036 case 0:
4037 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4038 break;
4039 case 1:
4040 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4041 break;
4042 case 2:
4043 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4044 break;
4045 case 4:
4046 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4047 break;
4048 case 8:
4049 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4050 break;
4051 case 12:
4052 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4053 break;
4054 case 16:
4055 default:
4056 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4057 break;
4058 }
4059
4060 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4061
4062 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4063 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4064 return;
4065
4066 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4067 return;
4068
4069 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4070 RADEON_PCIE_LC_RECONFIG_NOW |
4071 R600_PCIE_LC_RENEGOTIATE_EN |
4072 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4073 link_width_cntl |= mask;
4074
4075 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4076
4077 /* some northbridges can renegotiate the link rather than requiring
4078 * a complete re-config.
4079 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4080 */
4081 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4082 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4083 else
4084 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4085
4086 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4087 RADEON_PCIE_LC_RECONFIG_NOW));
4088
4089 if (rdev->family >= CHIP_RV770)
4090 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4091 else
4092 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4093
4094 /* wait for lane set to complete */
4095 link_width_cntl = RREG32(target_reg);
4096 while (link_width_cntl == 0xffffffff)
4097 link_width_cntl = RREG32(target_reg);
4098
4099}
4100
4101int r600_get_pcie_lanes(struct radeon_device *rdev)
4102{
4103 u32 link_width_cntl;
4104
4105 if (rdev->flags & RADEON_IS_IGP)
4106 return 0;
4107
4108 if (!(rdev->flags & RADEON_IS_PCIE))
4109 return 0;
4110
4111 /* x2 cards have a special sequence */
4112 if (ASIC_IS_X2(rdev))
4113 return 0;
4114
4115 /* FIXME wait for idle */
4116
4117 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4118
4119 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4120 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4121 return 0;
4122 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4123 return 1;
4124 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4125 return 2;
4126 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4127 return 4;
4128 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4129 return 8;
4130 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4131 default:
4132 return 16;
4133 }
4134}
4135
Alex Deucher9e46a482011-01-06 18:49:35 -05004136static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4137{
4138 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4139 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004140 u32 mask;
4141 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004142
Alex Deucherd42dd572011-01-12 20:05:11 -05004143 if (radeon_pcie_gen2 == 0)
4144 return;
4145
Alex Deucher9e46a482011-01-06 18:49:35 -05004146 if (rdev->flags & RADEON_IS_IGP)
4147 return;
4148
4149 if (!(rdev->flags & RADEON_IS_PCIE))
4150 return;
4151
4152 /* x2 cards have a special sequence */
4153 if (ASIC_IS_X2(rdev))
4154 return;
4155
4156 /* only RV6xx+ chips are supported */
4157 if (rdev->family <= CHIP_R600)
4158 return;
4159
Dave Airlie197bbb32012-06-27 08:35:54 +01004160 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4161 if (ret != 0)
4162 return;
4163
4164 if (!(mask & DRM_PCIE_SPEED_50))
4165 return;
4166
Alex Deucher3691fee2012-10-08 17:46:27 -04004167 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4168 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4169 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4170 return;
4171 }
4172
Dave Airlie197bbb32012-06-27 08:35:54 +01004173 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4174
Alex Deucher9e46a482011-01-06 18:49:35 -05004175 /* 55 nm r6xx asics */
4176 if ((rdev->family == CHIP_RV670) ||
4177 (rdev->family == CHIP_RV620) ||
4178 (rdev->family == CHIP_RV635)) {
4179 /* advertise upconfig capability */
4180 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4181 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4182 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4183 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4184 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4185 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4186 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4187 LC_RECONFIG_ARC_MISSING_ESCAPE);
4188 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4189 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4190 } else {
4191 link_width_cntl |= LC_UPCONFIGURE_DIS;
4192 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4193 }
4194 }
4195
4196 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4197 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4198 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4199
4200 /* 55 nm r6xx asics */
4201 if ((rdev->family == CHIP_RV670) ||
4202 (rdev->family == CHIP_RV620) ||
4203 (rdev->family == CHIP_RV635)) {
4204 WREG32(MM_CFGREGS_CNTL, 0x8);
4205 link_cntl2 = RREG32(0x4088);
4206 WREG32(MM_CFGREGS_CNTL, 0);
4207 /* not supported yet */
4208 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4209 return;
4210 }
4211
4212 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4213 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4214 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4215 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4216 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4217 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4218
4219 tmp = RREG32(0x541c);
4220 WREG32(0x541c, tmp | 0x8);
4221 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4222 link_cntl2 = RREG16(0x4088);
4223 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4224 link_cntl2 |= 0x2;
4225 WREG16(0x4088, link_cntl2);
4226 WREG32(MM_CFGREGS_CNTL, 0);
4227
4228 if ((rdev->family == CHIP_RV670) ||
4229 (rdev->family == CHIP_RV620) ||
4230 (rdev->family == CHIP_RV635)) {
4231 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4232 training_cntl &= ~LC_POINT_7_PLUS_EN;
4233 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4234 } else {
4235 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4236 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4237 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4238 }
4239
4240 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4241 speed_cntl |= LC_GEN2_EN_STRAP;
4242 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4243
4244 } else {
4245 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4246 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4247 if (1)
4248 link_width_cntl |= LC_UPCONFIGURE_DIS;
4249 else
4250 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4251 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4252 }
4253}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004254
4255/**
4256 * r600_get_gpu_clock - return GPU clock counter snapshot
4257 *
4258 * @rdev: radeon_device pointer
4259 *
4260 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4261 * Returns the 64 bit clock counter snapshot.
4262 */
4263uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4264{
4265 uint64_t clock;
4266
4267 mutex_lock(&rdev->gpu_clock_mutex);
4268 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4269 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4270 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4271 mutex_unlock(&rdev->gpu_clock_mutex);
4272 return clock;
4273}