blob: f60e545e02f1d533271f6bee55feb1cddf612eff [file] [log] [blame]
John Crispin656e7052016-03-08 11:29:55 +01001/* This program is free software; you can redistribute it and/or modify
2 * it under the terms of the GNU General Public License as published by
3 * the Free Software Foundation; version 2 of the License
4 *
5 * This program is distributed in the hope that it will be useful,
6 * but WITHOUT ANY WARRANTY; without even the implied warranty of
7 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
8 * GNU General Public License for more details.
9 *
10 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
11 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
12 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
13 */
14
15#include <linux/of_device.h>
16#include <linux/of_mdio.h>
17#include <linux/of_net.h>
18#include <linux/mfd/syscon.h>
19#include <linux/regmap.h>
20#include <linux/clk.h>
Sean Wang26a2ad82016-09-14 23:13:18 +080021#include <linux/pm_runtime.h>
John Crispin656e7052016-03-08 11:29:55 +010022#include <linux/if_vlan.h>
23#include <linux/reset.h>
24#include <linux/tcp.h>
25
26#include "mtk_eth_soc.h"
27
28static int mtk_msg_level = -1;
29module_param_named(msg_level, mtk_msg_level, int, 0);
30MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
31
32#define MTK_ETHTOOL_STAT(x) { #x, \
33 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
34
35/* strings used by ethtool */
36static const struct mtk_ethtool_stats {
37 char str[ETH_GSTRING_LEN];
38 u32 offset;
39} mtk_ethtool_stats[] = {
40 MTK_ETHTOOL_STAT(tx_bytes),
41 MTK_ETHTOOL_STAT(tx_packets),
42 MTK_ETHTOOL_STAT(tx_skip),
43 MTK_ETHTOOL_STAT(tx_collisions),
44 MTK_ETHTOOL_STAT(rx_bytes),
45 MTK_ETHTOOL_STAT(rx_packets),
46 MTK_ETHTOOL_STAT(rx_overflow),
47 MTK_ETHTOOL_STAT(rx_fcs_errors),
48 MTK_ETHTOOL_STAT(rx_short_errors),
49 MTK_ETHTOOL_STAT(rx_long_errors),
50 MTK_ETHTOOL_STAT(rx_checksum_errors),
51 MTK_ETHTOOL_STAT(rx_flow_control_packets),
52};
53
Sean Wang549e5492016-09-01 10:47:28 +080054static const char * const mtk_clks_source_name[] = {
Sean Wangf430dea2016-09-22 10:33:55 +080055 "ethif", "esw", "gp1", "gp2", "trgpll"
Sean Wang549e5492016-09-01 10:47:28 +080056};
57
John Crispin656e7052016-03-08 11:29:55 +010058void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
59{
60 __raw_writel(val, eth->base + reg);
61}
62
63u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
64{
65 return __raw_readl(eth->base + reg);
66}
67
68static int mtk_mdio_busy_wait(struct mtk_eth *eth)
69{
70 unsigned long t_start = jiffies;
71
72 while (1) {
73 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
74 return 0;
75 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
76 break;
77 usleep_range(10, 20);
78 }
79
80 dev_err(eth->dev, "mdio: MDIO timeout\n");
81 return -1;
82}
83
Wei Yongjun379672d2016-07-12 11:36:44 +000084static u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
85 u32 phy_register, u32 write_data)
John Crispin656e7052016-03-08 11:29:55 +010086{
87 if (mtk_mdio_busy_wait(eth))
88 return -1;
89
90 write_data &= 0xffff;
91
92 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
93 (phy_register << PHY_IAC_REG_SHIFT) |
94 (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
95 MTK_PHY_IAC);
96
97 if (mtk_mdio_busy_wait(eth))
98 return -1;
99
100 return 0;
101}
102
Wei Yongjun379672d2016-07-12 11:36:44 +0000103static u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
John Crispin656e7052016-03-08 11:29:55 +0100104{
105 u32 d;
106
107 if (mtk_mdio_busy_wait(eth))
108 return 0xffff;
109
110 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
111 (phy_reg << PHY_IAC_REG_SHIFT) |
112 (phy_addr << PHY_IAC_ADDR_SHIFT),
113 MTK_PHY_IAC);
114
115 if (mtk_mdio_busy_wait(eth))
116 return 0xffff;
117
118 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
119
120 return d;
121}
122
123static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
124 int phy_reg, u16 val)
125{
126 struct mtk_eth *eth = bus->priv;
127
128 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
129}
130
131static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
132{
133 struct mtk_eth *eth = bus->priv;
134
135 return _mtk_mdio_read(eth, phy_addr, phy_reg);
136}
137
Sean Wangf430dea2016-09-22 10:33:55 +0800138static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, int speed)
139{
140 u32 val;
141 int ret;
142
143 val = (speed == SPEED_1000) ?
144 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
145 mtk_w32(eth, val, INTF_MODE);
146
147 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
148 ETHSYS_TRGMII_CLK_SEL362_5,
149 ETHSYS_TRGMII_CLK_SEL362_5);
150
151 val = (speed == SPEED_1000) ? 250000000 : 500000000;
152 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
153 if (ret)
154 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
155
156 val = (speed == SPEED_1000) ?
157 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
158 mtk_w32(eth, val, TRGMII_RCK_CTRL);
159
160 val = (speed == SPEED_1000) ?
161 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
162 mtk_w32(eth, val, TRGMII_TCK_CTRL);
163}
164
John Crispin656e7052016-03-08 11:29:55 +0100165static void mtk_phy_link_adjust(struct net_device *dev)
166{
167 struct mtk_mac *mac = netdev_priv(dev);
John Crispin08ef55c2016-06-03 10:17:07 +0200168 u16 lcl_adv = 0, rmt_adv = 0;
169 u8 flowctrl;
John Crispin656e7052016-03-08 11:29:55 +0100170 u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
171 MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
172 MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN |
173 MAC_MCR_BACKPR_EN;
174
Sean Wangdce6fa42016-09-14 23:13:21 +0800175 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
176 return;
177
Sean Wang2364c5c2016-09-22 16:33:35 +0800178 switch (dev->phydev->speed) {
John Crispin656e7052016-03-08 11:29:55 +0100179 case SPEED_1000:
180 mcr |= MAC_MCR_SPEED_1000;
181 break;
182 case SPEED_100:
183 mcr |= MAC_MCR_SPEED_100;
184 break;
185 };
186
Sean Wangf430dea2016-09-22 10:33:55 +0800187 if (mac->id == 0 && !mac->trgmii)
Sean Wang2364c5c2016-09-22 16:33:35 +0800188 mtk_gmac0_rgmii_adjust(mac->hw, dev->phydev->speed);
Sean Wangf430dea2016-09-22 10:33:55 +0800189
Sean Wang2364c5c2016-09-22 16:33:35 +0800190 if (dev->phydev->link)
John Crispin656e7052016-03-08 11:29:55 +0100191 mcr |= MAC_MCR_FORCE_LINK;
192
Sean Wang2364c5c2016-09-22 16:33:35 +0800193 if (dev->phydev->duplex) {
John Crispin656e7052016-03-08 11:29:55 +0100194 mcr |= MAC_MCR_FORCE_DPX;
195
Sean Wang2364c5c2016-09-22 16:33:35 +0800196 if (dev->phydev->pause)
John Crispin08ef55c2016-06-03 10:17:07 +0200197 rmt_adv = LPA_PAUSE_CAP;
Sean Wang2364c5c2016-09-22 16:33:35 +0800198 if (dev->phydev->asym_pause)
John Crispin08ef55c2016-06-03 10:17:07 +0200199 rmt_adv |= LPA_PAUSE_ASYM;
200
Sean Wang2364c5c2016-09-22 16:33:35 +0800201 if (dev->phydev->advertising & ADVERTISED_Pause)
John Crispin08ef55c2016-06-03 10:17:07 +0200202 lcl_adv |= ADVERTISE_PAUSE_CAP;
Sean Wang2364c5c2016-09-22 16:33:35 +0800203 if (dev->phydev->advertising & ADVERTISED_Asym_Pause)
John Crispin08ef55c2016-06-03 10:17:07 +0200204 lcl_adv |= ADVERTISE_PAUSE_ASYM;
205
206 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
207
208 if (flowctrl & FLOW_CTRL_TX)
209 mcr |= MAC_MCR_FORCE_TX_FC;
210 if (flowctrl & FLOW_CTRL_RX)
211 mcr |= MAC_MCR_FORCE_RX_FC;
212
213 netif_dbg(mac->hw, link, dev, "rx pause %s, tx pause %s\n",
214 flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
215 flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
216 }
John Crispin656e7052016-03-08 11:29:55 +0100217
218 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
219
Sean Wang2364c5c2016-09-22 16:33:35 +0800220 if (dev->phydev->link)
John Crispin656e7052016-03-08 11:29:55 +0100221 netif_carrier_on(dev);
222 else
223 netif_carrier_off(dev);
224}
225
226static int mtk_phy_connect_node(struct mtk_eth *eth, struct mtk_mac *mac,
227 struct device_node *phy_node)
228{
John Crispin656e7052016-03-08 11:29:55 +0100229 struct phy_device *phydev;
Sean Wanga2b2a192016-09-22 16:36:15 +0800230 int phy_mode;
John Crispin656e7052016-03-08 11:29:55 +0100231
John Crispin656e7052016-03-08 11:29:55 +0100232 phy_mode = of_get_phy_mode(phy_node);
233 if (phy_mode < 0) {
234 dev_err(eth->dev, "incorrect phy-mode %d\n", phy_mode);
235 return -EINVAL;
236 }
237
238 phydev = of_phy_connect(eth->netdev[mac->id], phy_node,
239 mtk_phy_link_adjust, 0, phy_mode);
Dan Carpenter977bc202016-03-15 10:18:49 +0300240 if (!phydev) {
John Crispin656e7052016-03-08 11:29:55 +0100241 dev_err(eth->dev, "could not connect to PHY\n");
Dan Carpenter977bc202016-03-15 10:18:49 +0300242 return -ENODEV;
John Crispin656e7052016-03-08 11:29:55 +0100243 }
244
245 dev_info(eth->dev,
246 "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
247 mac->id, phydev_name(phydev), phydev->phy_id,
248 phydev->drv->name);
249
John Crispin656e7052016-03-08 11:29:55 +0100250 return 0;
251}
252
Sean Wang2364c5c2016-09-22 16:33:35 +0800253static int mtk_phy_connect(struct net_device *dev)
John Crispin656e7052016-03-08 11:29:55 +0100254{
Sean Wang2364c5c2016-09-22 16:33:35 +0800255 struct mtk_mac *mac = netdev_priv(dev);
256 struct mtk_eth *eth;
John Crispin656e7052016-03-08 11:29:55 +0100257 struct device_node *np;
Sean Wang9ea4d312016-09-14 23:13:19 +0800258 u32 val;
John Crispin656e7052016-03-08 11:29:55 +0100259
Sean Wang2364c5c2016-09-22 16:33:35 +0800260 eth = mac->hw;
John Crispin656e7052016-03-08 11:29:55 +0100261 np = of_parse_phandle(mac->of_node, "phy-handle", 0);
John Crispin0c72c502016-06-03 10:17:08 +0200262 if (!np && of_phy_is_fixed_link(mac->of_node))
263 if (!of_phy_register_fixed_link(mac->of_node))
264 np = of_node_get(mac->of_node);
John Crispin656e7052016-03-08 11:29:55 +0100265 if (!np)
266 return -ENODEV;
267
268 switch (of_get_phy_mode(np)) {
Sean Wang572de602016-09-22 10:33:54 +0800269 case PHY_INTERFACE_MODE_TRGMII:
270 mac->trgmii = true;
John Crispin37920fc2016-06-03 10:17:09 +0200271 case PHY_INTERFACE_MODE_RGMII_TXID:
272 case PHY_INTERFACE_MODE_RGMII_RXID:
273 case PHY_INTERFACE_MODE_RGMII_ID:
John Crispin656e7052016-03-08 11:29:55 +0100274 case PHY_INTERFACE_MODE_RGMII:
Sean Wang9ea4d312016-09-14 23:13:19 +0800275 mac->ge_mode = 0;
John Crispin656e7052016-03-08 11:29:55 +0100276 break;
277 case PHY_INTERFACE_MODE_MII:
Sean Wang9ea4d312016-09-14 23:13:19 +0800278 mac->ge_mode = 1;
John Crispin656e7052016-03-08 11:29:55 +0100279 break;
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800280 case PHY_INTERFACE_MODE_REVMII:
Sean Wang9ea4d312016-09-14 23:13:19 +0800281 mac->ge_mode = 2;
John Crispin656e7052016-03-08 11:29:55 +0100282 break;
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800283 case PHY_INTERFACE_MODE_RMII:
284 if (!mac->id)
285 goto err_phy;
Sean Wang9ea4d312016-09-14 23:13:19 +0800286 mac->ge_mode = 3;
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800287 break;
John Crispin656e7052016-03-08 11:29:55 +0100288 default:
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800289 goto err_phy;
John Crispin656e7052016-03-08 11:29:55 +0100290 }
291
292 /* put the gmac into the right mode */
293 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
294 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
Sean Wang9ea4d312016-09-14 23:13:19 +0800295 val |= SYSCFG0_GE_MODE(mac->ge_mode, mac->id);
John Crispin656e7052016-03-08 11:29:55 +0100296 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
297
Sean Wang2364c5c2016-09-22 16:33:35 +0800298 /* couple phydev to net_device */
Sean Wangf6f7d9c2016-09-22 16:44:16 +0800299 if (mtk_phy_connect_node(eth, mac, np))
300 goto err_phy;
301
Sean Wang2364c5c2016-09-22 16:33:35 +0800302 dev->phydev->autoneg = AUTONEG_ENABLE;
303 dev->phydev->speed = 0;
304 dev->phydev->duplex = 0;
sean.wang@mediatek.comb2025c72016-08-16 13:55:14 +0800305
306 if (of_phy_is_fixed_link(mac->of_node))
Sean Wang2364c5c2016-09-22 16:33:35 +0800307 dev->phydev->supported |=
sean.wang@mediatek.comb2025c72016-08-16 13:55:14 +0800308 SUPPORTED_Pause | SUPPORTED_Asym_Pause;
309
Sean Wang2364c5c2016-09-22 16:33:35 +0800310 dev->phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
John Crispin08ef55c2016-06-03 10:17:07 +0200311 SUPPORTED_Asym_Pause;
Sean Wang2364c5c2016-09-22 16:33:35 +0800312 dev->phydev->advertising = dev->phydev->supported |
John Crispin656e7052016-03-08 11:29:55 +0100313 ADVERTISED_Autoneg;
Sean Wang2364c5c2016-09-22 16:33:35 +0800314 phy_start_aneg(dev->phydev);
John Crispin656e7052016-03-08 11:29:55 +0100315
sean.wang@mediatek.come8c29932016-08-13 19:16:19 +0800316 of_node_put(np);
317
John Crispin656e7052016-03-08 11:29:55 +0100318 return 0;
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800319
320err_phy:
Johan Hovold16a67eb2016-11-28 19:25:05 +0100321 if (of_phy_is_fixed_link(mac->of_node))
322 of_phy_deregister_fixed_link(mac->of_node);
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800323 of_node_put(np);
Sean Wangf6f7d9c2016-09-22 16:44:16 +0800324 dev_err(eth->dev, "%s: invalid phy\n", __func__);
sean.wang@mediatek.com8ca7f4f2016-08-16 13:55:13 +0800325 return -EINVAL;
John Crispin656e7052016-03-08 11:29:55 +0100326}
327
328static int mtk_mdio_init(struct mtk_eth *eth)
329{
330 struct device_node *mii_np;
Sean Wang1e515b72016-09-01 10:47:34 +0800331 int ret;
John Crispin656e7052016-03-08 11:29:55 +0100332
333 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
334 if (!mii_np) {
335 dev_err(eth->dev, "no %s child node found", "mdio-bus");
336 return -ENODEV;
337 }
338
339 if (!of_device_is_available(mii_np)) {
Sean Wangaa6e8a52016-09-01 10:47:35 +0800340 ret = -ENODEV;
John Crispin656e7052016-03-08 11:29:55 +0100341 goto err_put_node;
342 }
343
Sean Wang1e515b72016-09-01 10:47:34 +0800344 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
John Crispin656e7052016-03-08 11:29:55 +0100345 if (!eth->mii_bus) {
Sean Wang1e515b72016-09-01 10:47:34 +0800346 ret = -ENOMEM;
John Crispin656e7052016-03-08 11:29:55 +0100347 goto err_put_node;
348 }
349
350 eth->mii_bus->name = "mdio";
351 eth->mii_bus->read = mtk_mdio_read;
352 eth->mii_bus->write = mtk_mdio_write;
353 eth->mii_bus->priv = eth;
354 eth->mii_bus->parent = eth->dev;
355
356 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%s", mii_np->name);
Sean Wang1e515b72016-09-01 10:47:34 +0800357 ret = of_mdiobus_register(eth->mii_bus, mii_np);
John Crispin656e7052016-03-08 11:29:55 +0100358
359err_put_node:
360 of_node_put(mii_np);
Sean Wang1e515b72016-09-01 10:47:34 +0800361 return ret;
John Crispin656e7052016-03-08 11:29:55 +0100362}
363
364static void mtk_mdio_cleanup(struct mtk_eth *eth)
365{
366 if (!eth->mii_bus)
367 return;
368
369 mdiobus_unregister(eth->mii_bus);
John Crispin656e7052016-03-08 11:29:55 +0100370}
371
Nelson Changbacfd112016-08-26 01:09:42 +0800372static inline void mtk_irq_disable(struct mtk_eth *eth,
373 unsigned reg, u32 mask)
John Crispin656e7052016-03-08 11:29:55 +0100374{
John Crispin7bc9cce2016-06-29 13:38:10 +0200375 unsigned long flags;
John Crispin656e7052016-03-08 11:29:55 +0100376 u32 val;
377
John Crispin7bc9cce2016-06-29 13:38:10 +0200378 spin_lock_irqsave(&eth->irq_lock, flags);
Nelson Changbacfd112016-08-26 01:09:42 +0800379 val = mtk_r32(eth, reg);
380 mtk_w32(eth, val & ~mask, reg);
John Crispin7bc9cce2016-06-29 13:38:10 +0200381 spin_unlock_irqrestore(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100382}
383
Nelson Changbacfd112016-08-26 01:09:42 +0800384static inline void mtk_irq_enable(struct mtk_eth *eth,
385 unsigned reg, u32 mask)
John Crispin656e7052016-03-08 11:29:55 +0100386{
John Crispin7bc9cce2016-06-29 13:38:10 +0200387 unsigned long flags;
John Crispin656e7052016-03-08 11:29:55 +0100388 u32 val;
389
John Crispin7bc9cce2016-06-29 13:38:10 +0200390 spin_lock_irqsave(&eth->irq_lock, flags);
Nelson Changbacfd112016-08-26 01:09:42 +0800391 val = mtk_r32(eth, reg);
392 mtk_w32(eth, val | mask, reg);
John Crispin7bc9cce2016-06-29 13:38:10 +0200393 spin_unlock_irqrestore(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100394}
395
396static int mtk_set_mac_address(struct net_device *dev, void *p)
397{
398 int ret = eth_mac_addr(dev, p);
399 struct mtk_mac *mac = netdev_priv(dev);
400 const char *macaddr = dev->dev_addr;
John Crispin656e7052016-03-08 11:29:55 +0100401
402 if (ret)
403 return ret;
404
Sean Wangdce6fa42016-09-14 23:13:21 +0800405 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
406 return -EBUSY;
407
Sean Wange3e96522016-08-11 17:51:00 +0800408 spin_lock_bh(&mac->hw->page_lock);
John Crispin656e7052016-03-08 11:29:55 +0100409 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
410 MTK_GDMA_MAC_ADRH(mac->id));
411 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
412 (macaddr[4] << 8) | macaddr[5],
413 MTK_GDMA_MAC_ADRL(mac->id));
Sean Wange3e96522016-08-11 17:51:00 +0800414 spin_unlock_bh(&mac->hw->page_lock);
John Crispin656e7052016-03-08 11:29:55 +0100415
416 return 0;
417}
418
419void mtk_stats_update_mac(struct mtk_mac *mac)
420{
421 struct mtk_hw_stats *hw_stats = mac->hw_stats;
422 unsigned int base = MTK_GDM1_TX_GBCNT;
423 u64 stats;
424
425 base += hw_stats->reg_offset;
426
427 u64_stats_update_begin(&hw_stats->syncp);
428
429 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
430 stats = mtk_r32(mac->hw, base + 0x04);
431 if (stats)
432 hw_stats->rx_bytes += (stats << 32);
433 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
434 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
435 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
436 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
437 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
438 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
439 hw_stats->rx_flow_control_packets +=
440 mtk_r32(mac->hw, base + 0x24);
441 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
442 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
443 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
444 stats = mtk_r32(mac->hw, base + 0x34);
445 if (stats)
446 hw_stats->tx_bytes += (stats << 32);
447 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
448 u64_stats_update_end(&hw_stats->syncp);
449}
450
451static void mtk_stats_update(struct mtk_eth *eth)
452{
453 int i;
454
455 for (i = 0; i < MTK_MAC_COUNT; i++) {
456 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
457 continue;
458 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
459 mtk_stats_update_mac(eth->mac[i]);
460 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
461 }
462 }
463}
464
stephen hemmingerbc1f4472017-01-06 19:12:52 -0800465static void mtk_get_stats64(struct net_device *dev,
466 struct rtnl_link_stats64 *storage)
John Crispin656e7052016-03-08 11:29:55 +0100467{
468 struct mtk_mac *mac = netdev_priv(dev);
469 struct mtk_hw_stats *hw_stats = mac->hw_stats;
470 unsigned int start;
471
472 if (netif_running(dev) && netif_device_present(dev)) {
473 if (spin_trylock(&hw_stats->stats_lock)) {
474 mtk_stats_update_mac(mac);
475 spin_unlock(&hw_stats->stats_lock);
476 }
477 }
478
479 do {
480 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
481 storage->rx_packets = hw_stats->rx_packets;
482 storage->tx_packets = hw_stats->tx_packets;
483 storage->rx_bytes = hw_stats->rx_bytes;
484 storage->tx_bytes = hw_stats->tx_bytes;
485 storage->collisions = hw_stats->tx_collisions;
486 storage->rx_length_errors = hw_stats->rx_short_errors +
487 hw_stats->rx_long_errors;
488 storage->rx_over_errors = hw_stats->rx_overflow;
489 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
490 storage->rx_errors = hw_stats->rx_checksum_errors;
491 storage->tx_aborted_errors = hw_stats->tx_skip;
492 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
493
494 storage->tx_errors = dev->stats.tx_errors;
495 storage->rx_dropped = dev->stats.rx_dropped;
496 storage->tx_dropped = dev->stats.tx_dropped;
John Crispin656e7052016-03-08 11:29:55 +0100497}
498
499static inline int mtk_max_frag_size(int mtu)
500{
501 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
502 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
503 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
504
505 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
506 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
507}
508
509static inline int mtk_max_buf_size(int frag_size)
510{
511 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
512 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
513
514 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
515
516 return buf_size;
517}
518
519static inline void mtk_rx_get_desc(struct mtk_rx_dma *rxd,
520 struct mtk_rx_dma *dma_rxd)
521{
522 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
523 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
524 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
525 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
526}
527
528/* the qdma core needs scratch memory to be setup */
529static int mtk_init_fq_dma(struct mtk_eth *eth)
530{
John Crispin605e4fe2016-06-10 13:27:59 +0200531 dma_addr_t phy_ring_tail;
John Crispin656e7052016-03-08 11:29:55 +0100532 int cnt = MTK_DMA_SIZE;
533 dma_addr_t dma_addr;
534 int i;
535
536 eth->scratch_ring = dma_alloc_coherent(eth->dev,
537 cnt * sizeof(struct mtk_tx_dma),
John Crispin605e4fe2016-06-10 13:27:59 +0200538 &eth->phy_scratch_ring,
John Crispin656e7052016-03-08 11:29:55 +0100539 GFP_ATOMIC | __GFP_ZERO);
540 if (unlikely(!eth->scratch_ring))
541 return -ENOMEM;
542
543 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
544 GFP_KERNEL);
John Crispin562c5a72016-06-10 13:27:58 +0200545 if (unlikely(!eth->scratch_head))
546 return -ENOMEM;
547
John Crispin656e7052016-03-08 11:29:55 +0100548 dma_addr = dma_map_single(eth->dev,
549 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
550 DMA_FROM_DEVICE);
551 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
552 return -ENOMEM;
553
554 memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
John Crispin605e4fe2016-06-10 13:27:59 +0200555 phy_ring_tail = eth->phy_scratch_ring +
John Crispin656e7052016-03-08 11:29:55 +0100556 (sizeof(struct mtk_tx_dma) * (cnt - 1));
557
558 for (i = 0; i < cnt; i++) {
559 eth->scratch_ring[i].txd1 =
560 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
561 if (i < cnt - 1)
John Crispin605e4fe2016-06-10 13:27:59 +0200562 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
John Crispin656e7052016-03-08 11:29:55 +0100563 ((i + 1) * sizeof(struct mtk_tx_dma)));
564 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
565 }
566
John Crispin605e4fe2016-06-10 13:27:59 +0200567 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
John Crispin656e7052016-03-08 11:29:55 +0100568 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
569 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
570 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
571
572 return 0;
573}
574
575static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
576{
577 void *ret = ring->dma;
578
579 return ret + (desc - ring->phys);
580}
581
582static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
583 struct mtk_tx_dma *txd)
584{
585 int idx = txd - ring->dma;
586
587 return &ring->buf[idx];
588}
589
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800590static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf)
John Crispin656e7052016-03-08 11:29:55 +0100591{
592 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800593 dma_unmap_single(eth->dev,
John Crispin656e7052016-03-08 11:29:55 +0100594 dma_unmap_addr(tx_buf, dma_addr0),
595 dma_unmap_len(tx_buf, dma_len0),
596 DMA_TO_DEVICE);
597 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800598 dma_unmap_page(eth->dev,
John Crispin656e7052016-03-08 11:29:55 +0100599 dma_unmap_addr(tx_buf, dma_addr0),
600 dma_unmap_len(tx_buf, dma_len0),
601 DMA_TO_DEVICE);
602 }
603 tx_buf->flags = 0;
604 if (tx_buf->skb &&
605 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
606 dev_kfree_skb_any(tx_buf->skb);
607 tx_buf->skb = NULL;
608}
609
610static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
611 int tx_num, struct mtk_tx_ring *ring, bool gso)
612{
613 struct mtk_mac *mac = netdev_priv(dev);
614 struct mtk_eth *eth = mac->hw;
615 struct mtk_tx_dma *itxd, *txd;
616 struct mtk_tx_buf *tx_buf;
John Crispin656e7052016-03-08 11:29:55 +0100617 dma_addr_t mapped_addr;
618 unsigned int nr_frags;
619 int i, n_desc = 1;
Sean Wangc6f1dc42016-09-01 10:47:27 +0800620 u32 txd4 = 0, fport;
John Crispin656e7052016-03-08 11:29:55 +0100621
622 itxd = ring->next_free;
623 if (itxd == ring->last_free)
624 return -ENOMEM;
625
626 /* set the forward port */
Sean Wangc6f1dc42016-09-01 10:47:27 +0800627 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
628 txd4 |= fport;
John Crispin656e7052016-03-08 11:29:55 +0100629
630 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
631 memset(tx_buf, 0, sizeof(*tx_buf));
632
633 if (gso)
634 txd4 |= TX_DMA_TSO;
635
636 /* TX Checksum offload */
637 if (skb->ip_summed == CHECKSUM_PARTIAL)
638 txd4 |= TX_DMA_CHKSUM;
639
640 /* VLAN header offload */
641 if (skb_vlan_tag_present(skb))
642 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
643
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800644 mapped_addr = dma_map_single(eth->dev, skb->data,
John Crispin656e7052016-03-08 11:29:55 +0100645 skb_headlen(skb), DMA_TO_DEVICE);
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800646 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
John Crispin656e7052016-03-08 11:29:55 +0100647 return -ENOMEM;
648
John Crispin656e7052016-03-08 11:29:55 +0100649 WRITE_ONCE(itxd->txd1, mapped_addr);
650 tx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
651 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
652 dma_unmap_len_set(tx_buf, dma_len0, skb_headlen(skb));
653
654 /* TX SG offload */
655 txd = itxd;
656 nr_frags = skb_shinfo(skb)->nr_frags;
657 for (i = 0; i < nr_frags; i++) {
658 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
659 unsigned int offset = 0;
660 int frag_size = skb_frag_size(frag);
661
662 while (frag_size) {
663 bool last_frag = false;
664 unsigned int frag_map_size;
665
666 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
667 if (txd == ring->last_free)
668 goto err_dma;
669
670 n_desc++;
671 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800672 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
John Crispin656e7052016-03-08 11:29:55 +0100673 frag_map_size,
674 DMA_TO_DEVICE);
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800675 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
John Crispin656e7052016-03-08 11:29:55 +0100676 goto err_dma;
677
678 if (i == nr_frags - 1 &&
679 (frag_size - frag_map_size) == 0)
680 last_frag = true;
681
682 WRITE_ONCE(txd->txd1, mapped_addr);
683 WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
684 TX_DMA_PLEN0(frag_map_size) |
John Crispin369f0452016-04-08 00:54:11 +0200685 last_frag * TX_DMA_LS0));
Sean Wangc6f1dc42016-09-01 10:47:27 +0800686 WRITE_ONCE(txd->txd4, fport);
John Crispin656e7052016-03-08 11:29:55 +0100687
688 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
689 tx_buf = mtk_desc_to_tx_buf(ring, txd);
690 memset(tx_buf, 0, sizeof(*tx_buf));
691
692 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
693 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
694 dma_unmap_len_set(tx_buf, dma_len0, frag_map_size);
695 frag_size -= frag_map_size;
696 offset += frag_map_size;
697 }
698 }
699
700 /* store skb to cleanup */
701 tx_buf->skb = skb;
702
703 WRITE_ONCE(itxd->txd4, txd4);
704 WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
705 (!nr_frags * TX_DMA_LS0)));
706
John Crispin656e7052016-03-08 11:29:55 +0100707 netdev_sent_queue(dev, skb->len);
708 skb_tx_timestamp(skb);
709
710 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
711 atomic_sub(n_desc, &ring->free_count);
712
713 /* make sure that all changes to the dma ring are flushed before we
714 * continue
715 */
716 wmb();
717
718 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || !skb->xmit_more)
719 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
720
721 return 0;
722
723err_dma:
724 do {
John Crispin2fae7232016-06-10 13:28:00 +0200725 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
John Crispin656e7052016-03-08 11:29:55 +0100726
727 /* unmap dma */
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800728 mtk_tx_unmap(eth, tx_buf);
John Crispin656e7052016-03-08 11:29:55 +0100729
730 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
731 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
732 } while (itxd != txd);
733
734 return -ENOMEM;
735}
736
737static inline int mtk_cal_txd_req(struct sk_buff *skb)
738{
739 int i, nfrags;
740 struct skb_frag_struct *frag;
741
742 nfrags = 1;
743 if (skb_is_gso(skb)) {
744 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
745 frag = &skb_shinfo(skb)->frags[i];
746 nfrags += DIV_ROUND_UP(frag->size, MTK_TX_DMA_BUF_LEN);
747 }
748 } else {
749 nfrags += skb_shinfo(skb)->nr_frags;
750 }
751
John Crispinbeeb4ca2016-04-08 00:54:05 +0200752 return nfrags;
John Crispin656e7052016-03-08 11:29:55 +0100753}
754
John Crispinad3cba92016-06-10 13:28:07 +0200755static int mtk_queue_stopped(struct mtk_eth *eth)
756{
757 int i;
758
759 for (i = 0; i < MTK_MAC_COUNT; i++) {
760 if (!eth->netdev[i])
761 continue;
762 if (netif_queue_stopped(eth->netdev[i]))
763 return 1;
764 }
765
766 return 0;
767}
768
John Crispin13c822f2016-04-08 00:54:07 +0200769static void mtk_wake_queue(struct mtk_eth *eth)
770{
771 int i;
772
773 for (i = 0; i < MTK_MAC_COUNT; i++) {
774 if (!eth->netdev[i])
775 continue;
776 netif_wake_queue(eth->netdev[i]);
777 }
778}
779
780static void mtk_stop_queue(struct mtk_eth *eth)
781{
782 int i;
783
784 for (i = 0; i < MTK_MAC_COUNT; i++) {
785 if (!eth->netdev[i])
786 continue;
787 netif_stop_queue(eth->netdev[i]);
788 }
789}
790
John Crispin656e7052016-03-08 11:29:55 +0100791static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
792{
793 struct mtk_mac *mac = netdev_priv(dev);
794 struct mtk_eth *eth = mac->hw;
795 struct mtk_tx_ring *ring = &eth->tx_ring;
796 struct net_device_stats *stats = &dev->stats;
797 bool gso = false;
798 int tx_num;
799
John Crispin34c2e4c2016-04-08 00:54:08 +0200800 /* normally we can rely on the stack not calling this more than once,
801 * however we have 2 queues running on the same ring so we need to lock
802 * the ring access
803 */
Sean Wange3e96522016-08-11 17:51:00 +0800804 spin_lock(&eth->page_lock);
John Crispin34c2e4c2016-04-08 00:54:08 +0200805
Sean Wangdce6fa42016-09-14 23:13:21 +0800806 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
807 goto drop;
808
John Crispin656e7052016-03-08 11:29:55 +0100809 tx_num = mtk_cal_txd_req(skb);
810 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
John Crispin13c822f2016-04-08 00:54:07 +0200811 mtk_stop_queue(eth);
John Crispin656e7052016-03-08 11:29:55 +0100812 netif_err(eth, tx_queued, dev,
813 "Tx Ring full when queue awake!\n");
Sean Wange3e96522016-08-11 17:51:00 +0800814 spin_unlock(&eth->page_lock);
John Crispin656e7052016-03-08 11:29:55 +0100815 return NETDEV_TX_BUSY;
816 }
817
818 /* TSO: fill MSS info in tcp checksum field */
819 if (skb_is_gso(skb)) {
820 if (skb_cow_head(skb, 0)) {
821 netif_warn(eth, tx_err, dev,
822 "GSO expand head fail.\n");
823 goto drop;
824 }
825
826 if (skb_shinfo(skb)->gso_type &
827 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
828 gso = true;
829 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
830 }
831 }
832
833 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
834 goto drop;
835
John Crispin82c65442016-06-10 13:28:08 +0200836 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
John Crispin13c822f2016-04-08 00:54:07 +0200837 mtk_stop_queue(eth);
John Crispin82c65442016-06-10 13:28:08 +0200838
Sean Wange3e96522016-08-11 17:51:00 +0800839 spin_unlock(&eth->page_lock);
John Crispin656e7052016-03-08 11:29:55 +0100840
841 return NETDEV_TX_OK;
842
843drop:
Sean Wange3e96522016-08-11 17:51:00 +0800844 spin_unlock(&eth->page_lock);
John Crispin656e7052016-03-08 11:29:55 +0100845 stats->tx_dropped++;
Wei Yongjun81ad2b72016-10-20 17:00:32 +0000846 dev_kfree_skb_any(skb);
John Crispin656e7052016-03-08 11:29:55 +0100847 return NETDEV_TX_OK;
848}
849
Nelson Changee406812016-09-17 23:50:55 +0800850static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
851{
852 int i;
853 struct mtk_rx_ring *ring;
854 int idx;
855
856 if (!eth->hwlro)
857 return &eth->rx_ring[0];
858
859 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
860 ring = &eth->rx_ring[i];
861 idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
862 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
863 ring->calc_idx_update = true;
864 return ring;
865 }
866 }
867
868 return NULL;
869}
870
871static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
872{
873 struct mtk_rx_ring *ring;
874 int i;
875
876 if (!eth->hwlro) {
877 ring = &eth->rx_ring[0];
878 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
879 } else {
880 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
881 ring = &eth->rx_ring[i];
882 if (ring->calc_idx_update) {
883 ring->calc_idx_update = false;
884 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
885 }
886 }
887 }
888}
889
John Crispin656e7052016-03-08 11:29:55 +0100890static int mtk_poll_rx(struct napi_struct *napi, int budget,
John Crispineece71e2016-06-29 13:38:09 +0200891 struct mtk_eth *eth)
John Crispin656e7052016-03-08 11:29:55 +0100892{
Nelson Changee406812016-09-17 23:50:55 +0800893 struct mtk_rx_ring *ring;
894 int idx;
John Crispin656e7052016-03-08 11:29:55 +0100895 struct sk_buff *skb;
896 u8 *data, *new_data;
897 struct mtk_rx_dma *rxd, trxd;
898 int done = 0;
899
900 while (done < budget) {
901 struct net_device *netdev;
902 unsigned int pktlen;
903 dma_addr_t dma_addr;
904 int mac = 0;
905
Nelson Changee406812016-09-17 23:50:55 +0800906 ring = mtk_get_rx_ring(eth);
907 if (unlikely(!ring))
908 goto rx_done;
909
910 idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
John Crispin656e7052016-03-08 11:29:55 +0100911 rxd = &ring->dma[idx];
912 data = ring->data[idx];
913
914 mtk_rx_get_desc(&trxd, rxd);
915 if (!(trxd.rxd2 & RX_DMA_DONE))
916 break;
917
918 /* find out which mac the packet come from. values start at 1 */
919 mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
920 RX_DMA_FPORT_MASK;
921 mac--;
922
923 netdev = eth->netdev[mac];
924
Sean Wangdce6fa42016-09-14 23:13:21 +0800925 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
926 goto release_desc;
927
John Crispin656e7052016-03-08 11:29:55 +0100928 /* alloc new buffer */
929 new_data = napi_alloc_frag(ring->frag_size);
930 if (unlikely(!new_data)) {
931 netdev->stats.rx_dropped++;
932 goto release_desc;
933 }
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800934 dma_addr = dma_map_single(eth->dev,
John Crispin656e7052016-03-08 11:29:55 +0100935 new_data + NET_SKB_PAD,
936 ring->buf_size,
937 DMA_FROM_DEVICE);
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800938 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
John Crispin656e7052016-03-08 11:29:55 +0100939 skb_free_frag(new_data);
John Crispin94321a92016-06-10 13:28:01 +0200940 netdev->stats.rx_dropped++;
John Crispin656e7052016-03-08 11:29:55 +0100941 goto release_desc;
942 }
943
944 /* receive data */
945 skb = build_skb(data, ring->frag_size);
946 if (unlikely(!skb)) {
Sean Wang1b430792016-09-01 10:47:29 +0800947 skb_free_frag(new_data);
John Crispin94321a92016-06-10 13:28:01 +0200948 netdev->stats.rx_dropped++;
John Crispin656e7052016-03-08 11:29:55 +0100949 goto release_desc;
950 }
951 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
952
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +0800953 dma_unmap_single(eth->dev, trxd.rxd1,
John Crispin656e7052016-03-08 11:29:55 +0100954 ring->buf_size, DMA_FROM_DEVICE);
955 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
956 skb->dev = netdev;
957 skb_put(skb, pktlen);
958 if (trxd.rxd4 & RX_DMA_L4_VALID)
959 skb->ip_summed = CHECKSUM_UNNECESSARY;
960 else
961 skb_checksum_none_assert(skb);
962 skb->protocol = eth_type_trans(skb, netdev);
963
964 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX &&
965 RX_DMA_VID(trxd.rxd3))
966 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
967 RX_DMA_VID(trxd.rxd3));
968 napi_gro_receive(napi, skb);
969
970 ring->data[idx] = new_data;
971 rxd->rxd1 = (unsigned int)dma_addr;
972
973release_desc:
974 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
975
976 ring->calc_idx = idx;
Sean Wang635372a2016-09-03 17:59:26 +0800977
John Crispin656e7052016-03-08 11:29:55 +0100978 done++;
979 }
980
Nelson Changee406812016-09-17 23:50:55 +0800981rx_done:
Sean Wang41156ce2016-09-03 17:59:27 +0800982 if (done) {
983 /* make sure that all changes to the dma ring are flushed before
984 * we continue
985 */
986 wmb();
Nelson Changee406812016-09-17 23:50:55 +0800987 mtk_update_rx_cpu_idx(eth);
Sean Wang41156ce2016-09-03 17:59:27 +0800988 }
John Crispin656e7052016-03-08 11:29:55 +0100989
990 return done;
991}
992
John Crispin80673022016-06-29 13:38:11 +0200993static int mtk_poll_tx(struct mtk_eth *eth, int budget)
John Crispin656e7052016-03-08 11:29:55 +0100994{
995 struct mtk_tx_ring *ring = &eth->tx_ring;
996 struct mtk_tx_dma *desc;
997 struct sk_buff *skb;
998 struct mtk_tx_buf *tx_buf;
John Crispin80673022016-06-29 13:38:11 +0200999 unsigned int done[MTK_MAX_DEVS];
John Crispin656e7052016-03-08 11:29:55 +01001000 unsigned int bytes[MTK_MAX_DEVS];
1001 u32 cpu, dma;
1002 static int condition;
John Crispin80673022016-06-29 13:38:11 +02001003 int total = 0, i;
John Crispin656e7052016-03-08 11:29:55 +01001004
1005 memset(done, 0, sizeof(done));
1006 memset(bytes, 0, sizeof(bytes));
1007
1008 cpu = mtk_r32(eth, MTK_QTX_CRX_PTR);
1009 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1010
1011 desc = mtk_qdma_phys_to_virt(ring, cpu);
1012
1013 while ((cpu != dma) && budget) {
1014 u32 next_cpu = desc->txd2;
1015 int mac;
1016
1017 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1018 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1019 break;
1020
1021 mac = (desc->txd4 >> TX_DMA_FPORT_SHIFT) &
1022 TX_DMA_FPORT_MASK;
1023 mac--;
1024
1025 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1026 skb = tx_buf->skb;
1027 if (!skb) {
1028 condition = 1;
1029 break;
1030 }
1031
1032 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1033 bytes[mac] += skb->len;
1034 done[mac]++;
1035 budget--;
1036 }
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +08001037 mtk_tx_unmap(eth, tx_buf);
John Crispin656e7052016-03-08 11:29:55 +01001038
John Crispin656e7052016-03-08 11:29:55 +01001039 ring->last_free = desc;
1040 atomic_inc(&ring->free_count);
1041
1042 cpu = next_cpu;
1043 }
1044
1045 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
1046
1047 for (i = 0; i < MTK_MAC_COUNT; i++) {
1048 if (!eth->netdev[i] || !done[i])
1049 continue;
1050 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1051 total += done[i];
1052 }
1053
John Crispinad3cba92016-06-10 13:28:07 +02001054 if (mtk_queue_stopped(eth) &&
1055 (atomic_read(&ring->free_count) > ring->thresh))
John Crispin13c822f2016-04-08 00:54:07 +02001056 mtk_wake_queue(eth);
John Crispin656e7052016-03-08 11:29:55 +01001057
1058 return total;
1059}
1060
John Crispin80673022016-06-29 13:38:11 +02001061static void mtk_handle_status_irq(struct mtk_eth *eth)
John Crispin656e7052016-03-08 11:29:55 +01001062{
John Crispin80673022016-06-29 13:38:11 +02001063 u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
John Crispin656e7052016-03-08 11:29:55 +01001064
John Crispineece71e2016-06-29 13:38:09 +02001065 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
John Crispin656e7052016-03-08 11:29:55 +01001066 mtk_stats_update(eth);
John Crispineece71e2016-06-29 13:38:09 +02001067 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
1068 MTK_INT_STATUS2);
John Crispin656e7052016-03-08 11:29:55 +01001069 }
John Crispin80673022016-06-29 13:38:11 +02001070}
1071
1072static int mtk_napi_tx(struct napi_struct *napi, int budget)
1073{
1074 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1075 u32 status, mask;
1076 int tx_done = 0;
1077
1078 mtk_handle_status_irq(eth);
1079 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QMTK_INT_STATUS);
1080 tx_done = mtk_poll_tx(eth, budget);
John Crispin656e7052016-03-08 11:29:55 +01001081
1082 if (unlikely(netif_msg_intr(eth))) {
John Crispin80673022016-06-29 13:38:11 +02001083 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
John Crispin656e7052016-03-08 11:29:55 +01001084 mask = mtk_r32(eth, MTK_QDMA_INT_MASK);
John Crispin80673022016-06-29 13:38:11 +02001085 dev_info(eth->dev,
1086 "done tx %d, intr 0x%08x/0x%x\n",
1087 tx_done, status, mask);
John Crispin656e7052016-03-08 11:29:55 +01001088 }
1089
John Crispin80673022016-06-29 13:38:11 +02001090 if (tx_done == budget)
John Crispin656e7052016-03-08 11:29:55 +01001091 return budget;
1092
1093 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
John Crispin80673022016-06-29 13:38:11 +02001094 if (status & MTK_TX_DONE_INT)
John Crispin656e7052016-03-08 11:29:55 +01001095 return budget;
1096
1097 napi_complete(napi);
Nelson Changbacfd112016-08-26 01:09:42 +08001098 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
John Crispin80673022016-06-29 13:38:11 +02001099
1100 return tx_done;
1101}
1102
1103static int mtk_napi_rx(struct napi_struct *napi, int budget)
1104{
1105 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
1106 u32 status, mask;
1107 int rx_done = 0;
Sean Wang41156ce2016-09-03 17:59:27 +08001108 int remain_budget = budget;
John Crispin80673022016-06-29 13:38:11 +02001109
1110 mtk_handle_status_irq(eth);
Sean Wang41156ce2016-09-03 17:59:27 +08001111
1112poll_again:
Nelson Changbacfd112016-08-26 01:09:42 +08001113 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
Sean Wang41156ce2016-09-03 17:59:27 +08001114 rx_done = mtk_poll_rx(napi, remain_budget, eth);
John Crispin80673022016-06-29 13:38:11 +02001115
1116 if (unlikely(netif_msg_intr(eth))) {
Nelson Changbacfd112016-08-26 01:09:42 +08001117 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1118 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
John Crispin80673022016-06-29 13:38:11 +02001119 dev_info(eth->dev,
1120 "done rx %d, intr 0x%08x/0x%x\n",
1121 rx_done, status, mask);
1122 }
Sean Wang41156ce2016-09-03 17:59:27 +08001123 if (rx_done == remain_budget)
John Crispin80673022016-06-29 13:38:11 +02001124 return budget;
1125
Nelson Changbacfd112016-08-26 01:09:42 +08001126 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
Sean Wang41156ce2016-09-03 17:59:27 +08001127 if (status & MTK_RX_DONE_INT) {
1128 remain_budget -= rx_done;
1129 goto poll_again;
1130 }
John Crispin80673022016-06-29 13:38:11 +02001131 napi_complete(napi);
Nelson Changbacfd112016-08-26 01:09:42 +08001132 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin656e7052016-03-08 11:29:55 +01001133
Sean Wang41156ce2016-09-03 17:59:27 +08001134 return rx_done + budget - remain_budget;
John Crispin656e7052016-03-08 11:29:55 +01001135}
1136
1137static int mtk_tx_alloc(struct mtk_eth *eth)
1138{
1139 struct mtk_tx_ring *ring = &eth->tx_ring;
1140 int i, sz = sizeof(*ring->dma);
1141
1142 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1143 GFP_KERNEL);
1144 if (!ring->buf)
1145 goto no_tx_mem;
1146
1147 ring->dma = dma_alloc_coherent(eth->dev,
1148 MTK_DMA_SIZE * sz,
1149 &ring->phys,
1150 GFP_ATOMIC | __GFP_ZERO);
1151 if (!ring->dma)
1152 goto no_tx_mem;
1153
1154 memset(ring->dma, 0, MTK_DMA_SIZE * sz);
1155 for (i = 0; i < MTK_DMA_SIZE; i++) {
1156 int next = (i + 1) % MTK_DMA_SIZE;
1157 u32 next_ptr = ring->phys + next * sz;
1158
1159 ring->dma[i].txd2 = next_ptr;
1160 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1161 }
1162
1163 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1164 ring->next_free = &ring->dma[0];
John Crispin12c97c12016-06-10 13:28:06 +02001165 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
John Crispin04698cc2016-06-10 13:28:04 +02001166 ring->thresh = MAX_SKB_FRAGS;
John Crispin656e7052016-03-08 11:29:55 +01001167
1168 /* make sure that all changes to the dma ring are flushed before we
1169 * continue
1170 */
1171 wmb();
1172
1173 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1174 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1175 mtk_w32(eth,
1176 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1177 MTK_QTX_CRX_PTR);
1178 mtk_w32(eth,
1179 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1180 MTK_QTX_DRX_PTR);
Nelson Changbacfd112016-08-26 01:09:42 +08001181 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, MTK_QTX_CFG(0));
John Crispin656e7052016-03-08 11:29:55 +01001182
1183 return 0;
1184
1185no_tx_mem:
1186 return -ENOMEM;
1187}
1188
1189static void mtk_tx_clean(struct mtk_eth *eth)
1190{
1191 struct mtk_tx_ring *ring = &eth->tx_ring;
1192 int i;
1193
1194 if (ring->buf) {
1195 for (i = 0; i < MTK_DMA_SIZE; i++)
sean.wang@mediatek.com55a4e772016-08-16 13:55:15 +08001196 mtk_tx_unmap(eth, &ring->buf[i]);
John Crispin656e7052016-03-08 11:29:55 +01001197 kfree(ring->buf);
1198 ring->buf = NULL;
1199 }
1200
1201 if (ring->dma) {
1202 dma_free_coherent(eth->dev,
1203 MTK_DMA_SIZE * sizeof(*ring->dma),
1204 ring->dma,
1205 ring->phys);
1206 ring->dma = NULL;
1207 }
1208}
1209
Nelson Changee406812016-09-17 23:50:55 +08001210static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
John Crispin656e7052016-03-08 11:29:55 +01001211{
Nelson Changee406812016-09-17 23:50:55 +08001212 struct mtk_rx_ring *ring = &eth->rx_ring[ring_no];
1213 int rx_data_len, rx_dma_size;
John Crispin656e7052016-03-08 11:29:55 +01001214 int i;
1215
Nelson Changee406812016-09-17 23:50:55 +08001216 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1217 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1218 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1219 } else {
1220 rx_data_len = ETH_DATA_LEN;
1221 rx_dma_size = MTK_DMA_SIZE;
1222 }
1223
1224 ring->frag_size = mtk_max_frag_size(rx_data_len);
John Crispin656e7052016-03-08 11:29:55 +01001225 ring->buf_size = mtk_max_buf_size(ring->frag_size);
Nelson Changee406812016-09-17 23:50:55 +08001226 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
John Crispin656e7052016-03-08 11:29:55 +01001227 GFP_KERNEL);
1228 if (!ring->data)
1229 return -ENOMEM;
1230
Nelson Changee406812016-09-17 23:50:55 +08001231 for (i = 0; i < rx_dma_size; i++) {
John Crispin656e7052016-03-08 11:29:55 +01001232 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1233 if (!ring->data[i])
1234 return -ENOMEM;
1235 }
1236
1237 ring->dma = dma_alloc_coherent(eth->dev,
Nelson Changee406812016-09-17 23:50:55 +08001238 rx_dma_size * sizeof(*ring->dma),
John Crispin656e7052016-03-08 11:29:55 +01001239 &ring->phys,
1240 GFP_ATOMIC | __GFP_ZERO);
1241 if (!ring->dma)
1242 return -ENOMEM;
1243
Nelson Changee406812016-09-17 23:50:55 +08001244 for (i = 0; i < rx_dma_size; i++) {
John Crispin656e7052016-03-08 11:29:55 +01001245 dma_addr_t dma_addr = dma_map_single(eth->dev,
1246 ring->data[i] + NET_SKB_PAD,
1247 ring->buf_size,
1248 DMA_FROM_DEVICE);
1249 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1250 return -ENOMEM;
1251 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1252
1253 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1254 }
Nelson Changee406812016-09-17 23:50:55 +08001255 ring->dma_size = rx_dma_size;
1256 ring->calc_idx_update = false;
1257 ring->calc_idx = rx_dma_size - 1;
1258 ring->crx_idx_reg = MTK_PRX_CRX_IDX_CFG(ring_no);
John Crispin656e7052016-03-08 11:29:55 +01001259 /* make sure that all changes to the dma ring are flushed before we
1260 * continue
1261 */
1262 wmb();
1263
Nelson Changee406812016-09-17 23:50:55 +08001264 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1265 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1266 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1267 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
John Crispin656e7052016-03-08 11:29:55 +01001268
1269 return 0;
1270}
1271
Nelson Changee406812016-09-17 23:50:55 +08001272static void mtk_rx_clean(struct mtk_eth *eth, int ring_no)
John Crispin656e7052016-03-08 11:29:55 +01001273{
Nelson Changee406812016-09-17 23:50:55 +08001274 struct mtk_rx_ring *ring = &eth->rx_ring[ring_no];
John Crispin656e7052016-03-08 11:29:55 +01001275 int i;
1276
1277 if (ring->data && ring->dma) {
Nelson Changee406812016-09-17 23:50:55 +08001278 for (i = 0; i < ring->dma_size; i++) {
John Crispin656e7052016-03-08 11:29:55 +01001279 if (!ring->data[i])
1280 continue;
1281 if (!ring->dma[i].rxd1)
1282 continue;
1283 dma_unmap_single(eth->dev,
1284 ring->dma[i].rxd1,
1285 ring->buf_size,
1286 DMA_FROM_DEVICE);
1287 skb_free_frag(ring->data[i]);
1288 }
1289 kfree(ring->data);
1290 ring->data = NULL;
1291 }
1292
1293 if (ring->dma) {
1294 dma_free_coherent(eth->dev,
Nelson Changee406812016-09-17 23:50:55 +08001295 ring->dma_size * sizeof(*ring->dma),
John Crispin656e7052016-03-08 11:29:55 +01001296 ring->dma,
1297 ring->phys);
1298 ring->dma = NULL;
1299 }
1300}
1301
Nelson Changee406812016-09-17 23:50:55 +08001302static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1303{
1304 int i;
1305 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1306 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1307
1308 /* set LRO rings to auto-learn modes */
1309 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1310
1311 /* validate LRO ring */
1312 ring_ctrl_dw2 |= MTK_RING_VLD;
1313
1314 /* set AGE timer (unit: 20us) */
1315 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1316 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1317
1318 /* set max AGG timer (unit: 20us) */
1319 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1320
1321 /* set max LRO AGG count */
1322 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
1323 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
1324
1325 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
1326 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
1327 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
1328 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
1329 }
1330
1331 /* IPv4 checksum update enable */
1332 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
1333
1334 /* switch priority comparison to packet count mode */
1335 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
1336
1337 /* bandwidth threshold setting */
1338 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
1339
1340 /* auto-learn score delta setting */
1341 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
1342
1343 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
1344 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
1345 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
1346
1347 /* set HW LRO mode & the max aggregation count for rx packets */
1348 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
1349
1350 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
1351 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
1352
1353 /* enable HW LRO */
1354 lro_ctrl_dw0 |= MTK_LRO_EN;
1355
1356 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
1357 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
1358
1359 return 0;
1360}
1361
1362static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
1363{
1364 int i;
1365 u32 val;
1366
1367 /* relinquish lro rings, flush aggregated packets */
1368 mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
1369
1370 /* wait for relinquishments done */
1371 for (i = 0; i < 10; i++) {
1372 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
1373 if (val & MTK_LRO_RING_RELINQUISH_DONE) {
1374 msleep(20);
1375 continue;
1376 }
Nelson Changca3ba102016-09-26 14:33:50 +08001377 break;
Nelson Changee406812016-09-17 23:50:55 +08001378 }
1379
1380 /* invalidate lro rings */
1381 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
1382 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
1383
1384 /* disable HW LRO */
1385 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
1386}
1387
Nelson Chang7aab7472016-09-17 23:50:56 +08001388static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
1389{
1390 u32 reg_val;
1391
1392 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
1393
1394 /* invalidate the IP setting */
1395 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1396
1397 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
1398
1399 /* validate the IP setting */
1400 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1401}
1402
1403static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
1404{
1405 u32 reg_val;
1406
1407 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
1408
1409 /* invalidate the IP setting */
1410 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1411
1412 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
1413}
1414
1415static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
1416{
1417 int cnt = 0;
1418 int i;
1419
1420 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1421 if (mac->hwlro_ip[i])
1422 cnt++;
1423 }
1424
1425 return cnt;
1426}
1427
1428static int mtk_hwlro_add_ipaddr(struct net_device *dev,
1429 struct ethtool_rxnfc *cmd)
1430{
1431 struct ethtool_rx_flow_spec *fsp =
1432 (struct ethtool_rx_flow_spec *)&cmd->fs;
1433 struct mtk_mac *mac = netdev_priv(dev);
1434 struct mtk_eth *eth = mac->hw;
1435 int hwlro_idx;
1436
1437 if ((fsp->flow_type != TCP_V4_FLOW) ||
1438 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
1439 (fsp->location > 1))
1440 return -EINVAL;
1441
1442 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
1443 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
1444
1445 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1446
1447 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
1448
1449 return 0;
1450}
1451
1452static int mtk_hwlro_del_ipaddr(struct net_device *dev,
1453 struct ethtool_rxnfc *cmd)
1454{
1455 struct ethtool_rx_flow_spec *fsp =
1456 (struct ethtool_rx_flow_spec *)&cmd->fs;
1457 struct mtk_mac *mac = netdev_priv(dev);
1458 struct mtk_eth *eth = mac->hw;
1459 int hwlro_idx;
1460
1461 if (fsp->location > 1)
1462 return -EINVAL;
1463
1464 mac->hwlro_ip[fsp->location] = 0;
1465 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
1466
1467 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1468
1469 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
1470
1471 return 0;
1472}
1473
1474static void mtk_hwlro_netdev_disable(struct net_device *dev)
1475{
1476 struct mtk_mac *mac = netdev_priv(dev);
1477 struct mtk_eth *eth = mac->hw;
1478 int i, hwlro_idx;
1479
1480 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1481 mac->hwlro_ip[i] = 0;
1482 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
1483
1484 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
1485 }
1486
1487 mac->hwlro_ip_cnt = 0;
1488}
1489
1490static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
1491 struct ethtool_rxnfc *cmd)
1492{
1493 struct mtk_mac *mac = netdev_priv(dev);
1494 struct ethtool_rx_flow_spec *fsp =
1495 (struct ethtool_rx_flow_spec *)&cmd->fs;
1496
1497 /* only tcp dst ipv4 is meaningful, others are meaningless */
1498 fsp->flow_type = TCP_V4_FLOW;
1499 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
1500 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
1501
1502 fsp->h_u.tcp_ip4_spec.ip4src = 0;
1503 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
1504 fsp->h_u.tcp_ip4_spec.psrc = 0;
1505 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
1506 fsp->h_u.tcp_ip4_spec.pdst = 0;
1507 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
1508 fsp->h_u.tcp_ip4_spec.tos = 0;
1509 fsp->m_u.tcp_ip4_spec.tos = 0xff;
1510
1511 return 0;
1512}
1513
1514static int mtk_hwlro_get_fdir_all(struct net_device *dev,
1515 struct ethtool_rxnfc *cmd,
1516 u32 *rule_locs)
1517{
1518 struct mtk_mac *mac = netdev_priv(dev);
1519 int cnt = 0;
1520 int i;
1521
1522 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1523 if (mac->hwlro_ip[i]) {
1524 rule_locs[cnt] = i;
1525 cnt++;
1526 }
1527 }
1528
1529 cmd->rule_cnt = cnt;
1530
1531 return 0;
1532}
1533
1534static netdev_features_t mtk_fix_features(struct net_device *dev,
1535 netdev_features_t features)
1536{
1537 if (!(features & NETIF_F_LRO)) {
1538 struct mtk_mac *mac = netdev_priv(dev);
1539 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1540
1541 if (ip_cnt) {
1542 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
1543
1544 features |= NETIF_F_LRO;
1545 }
1546 }
1547
1548 return features;
1549}
1550
1551static int mtk_set_features(struct net_device *dev, netdev_features_t features)
1552{
1553 int err = 0;
1554
1555 if (!((dev->features ^ features) & NETIF_F_LRO))
1556 return 0;
1557
1558 if (!(features & NETIF_F_LRO))
1559 mtk_hwlro_netdev_disable(dev);
1560
1561 return err;
1562}
1563
John Crispin656e7052016-03-08 11:29:55 +01001564/* wait for DMA to finish whatever it is doing before we start using it again */
1565static int mtk_dma_busy_wait(struct mtk_eth *eth)
1566{
1567 unsigned long t_start = jiffies;
1568
1569 while (1) {
1570 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
1571 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
1572 return 0;
1573 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
1574 break;
1575 }
1576
1577 dev_err(eth->dev, "DMA init timeout\n");
1578 return -1;
1579}
1580
1581static int mtk_dma_init(struct mtk_eth *eth)
1582{
1583 int err;
Nelson Changee406812016-09-17 23:50:55 +08001584 u32 i;
John Crispin656e7052016-03-08 11:29:55 +01001585
1586 if (mtk_dma_busy_wait(eth))
1587 return -EBUSY;
1588
1589 /* QDMA needs scratch memory for internal reordering of the
1590 * descriptors
1591 */
1592 err = mtk_init_fq_dma(eth);
1593 if (err)
1594 return err;
1595
1596 err = mtk_tx_alloc(eth);
1597 if (err)
1598 return err;
1599
Nelson Changee406812016-09-17 23:50:55 +08001600 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
John Crispin656e7052016-03-08 11:29:55 +01001601 if (err)
1602 return err;
1603
Nelson Changee406812016-09-17 23:50:55 +08001604 if (eth->hwlro) {
1605 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
1606 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
1607 if (err)
1608 return err;
1609 }
1610 err = mtk_hwlro_rx_init(eth);
1611 if (err)
1612 return err;
1613 }
1614
John Crispin656e7052016-03-08 11:29:55 +01001615 /* Enable random early drop and set drop threshold automatically */
1616 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | FC_THRES_MIN,
1617 MTK_QDMA_FC_THRES);
1618 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
1619
1620 return 0;
1621}
1622
1623static void mtk_dma_free(struct mtk_eth *eth)
1624{
1625 int i;
1626
1627 for (i = 0; i < MTK_MAC_COUNT; i++)
1628 if (eth->netdev[i])
1629 netdev_reset_queue(eth->netdev[i]);
John Crispin605e4fe2016-06-10 13:27:59 +02001630 if (eth->scratch_ring) {
1631 dma_free_coherent(eth->dev,
1632 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
1633 eth->scratch_ring,
1634 eth->phy_scratch_ring);
1635 eth->scratch_ring = NULL;
1636 eth->phy_scratch_ring = 0;
1637 }
John Crispin656e7052016-03-08 11:29:55 +01001638 mtk_tx_clean(eth);
Nelson Changee406812016-09-17 23:50:55 +08001639 mtk_rx_clean(eth, 0);
1640
1641 if (eth->hwlro) {
1642 mtk_hwlro_rx_uninit(eth);
1643 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
1644 mtk_rx_clean(eth, i);
1645 }
1646
John Crispin656e7052016-03-08 11:29:55 +01001647 kfree(eth->scratch_head);
1648}
1649
1650static void mtk_tx_timeout(struct net_device *dev)
1651{
1652 struct mtk_mac *mac = netdev_priv(dev);
1653 struct mtk_eth *eth = mac->hw;
1654
1655 eth->netdev[mac->id]->stats.tx_errors++;
1656 netif_err(eth, tx_err, dev,
1657 "transmit timed out\n");
John Crispin7c78b4a2016-04-08 00:54:10 +02001658 schedule_work(&eth->pending_work);
John Crispin656e7052016-03-08 11:29:55 +01001659}
1660
John Crispin80673022016-06-29 13:38:11 +02001661static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
John Crispin656e7052016-03-08 11:29:55 +01001662{
1663 struct mtk_eth *eth = _eth;
John Crispin656e7052016-03-08 11:29:55 +01001664
John Crispin80673022016-06-29 13:38:11 +02001665 if (likely(napi_schedule_prep(&eth->rx_napi))) {
1666 __napi_schedule(&eth->rx_napi);
Nelson Changbacfd112016-08-26 01:09:42 +08001667 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin656e7052016-03-08 11:29:55 +01001668 }
John Crispin80673022016-06-29 13:38:11 +02001669
1670 return IRQ_HANDLED;
1671}
1672
1673static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
1674{
1675 struct mtk_eth *eth = _eth;
1676
1677 if (likely(napi_schedule_prep(&eth->tx_napi))) {
1678 __napi_schedule(&eth->tx_napi);
Nelson Changbacfd112016-08-26 01:09:42 +08001679 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
John Crispin80673022016-06-29 13:38:11 +02001680 }
John Crispin656e7052016-03-08 11:29:55 +01001681
1682 return IRQ_HANDLED;
1683}
1684
1685#ifdef CONFIG_NET_POLL_CONTROLLER
1686static void mtk_poll_controller(struct net_device *dev)
1687{
1688 struct mtk_mac *mac = netdev_priv(dev);
1689 struct mtk_eth *eth = mac->hw;
John Crispin656e7052016-03-08 11:29:55 +01001690
Nelson Changbacfd112016-08-26 01:09:42 +08001691 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1692 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin8186f6e2016-07-02 08:00:50 +02001693 mtk_handle_irq_rx(eth->irq[2], dev);
Nelson Changbacfd112016-08-26 01:09:42 +08001694 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1695 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin656e7052016-03-08 11:29:55 +01001696}
1697#endif
1698
1699static int mtk_start_dma(struct mtk_eth *eth)
1700{
1701 int err;
1702
1703 err = mtk_dma_init(eth);
1704 if (err) {
1705 mtk_dma_free(eth);
1706 return err;
1707 }
1708
1709 mtk_w32(eth,
Nelson Changbacfd112016-08-26 01:09:42 +08001710 MTK_TX_WB_DDONE | MTK_TX_DMA_EN |
1711 MTK_DMA_SIZE_16DWORDS | MTK_NDP_CO_PRO,
John Crispin656e7052016-03-08 11:29:55 +01001712 MTK_QDMA_GLO_CFG);
1713
Nelson Changbacfd112016-08-26 01:09:42 +08001714 mtk_w32(eth,
1715 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
1716 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
1717 MTK_PDMA_GLO_CFG);
1718
John Crispin656e7052016-03-08 11:29:55 +01001719 return 0;
1720}
1721
1722static int mtk_open(struct net_device *dev)
1723{
1724 struct mtk_mac *mac = netdev_priv(dev);
1725 struct mtk_eth *eth = mac->hw;
1726
1727 /* we run 2 netdevs on the same dma ring so we only bring it up once */
1728 if (!atomic_read(&eth->dma_refcnt)) {
1729 int err = mtk_start_dma(eth);
1730
1731 if (err)
1732 return err;
1733
John Crispin80673022016-06-29 13:38:11 +02001734 napi_enable(&eth->tx_napi);
John Crispin656e7052016-03-08 11:29:55 +01001735 napi_enable(&eth->rx_napi);
Nelson Changbacfd112016-08-26 01:09:42 +08001736 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1737 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin656e7052016-03-08 11:29:55 +01001738 }
1739 atomic_inc(&eth->dma_refcnt);
1740
Sean Wang2364c5c2016-09-22 16:33:35 +08001741 phy_start(dev->phydev);
John Crispin656e7052016-03-08 11:29:55 +01001742 netif_start_queue(dev);
1743
1744 return 0;
1745}
1746
1747static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
1748{
John Crispin656e7052016-03-08 11:29:55 +01001749 u32 val;
1750 int i;
1751
1752 /* stop the dma engine */
Sean Wange3e96522016-08-11 17:51:00 +08001753 spin_lock_bh(&eth->page_lock);
John Crispin656e7052016-03-08 11:29:55 +01001754 val = mtk_r32(eth, glo_cfg);
1755 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
1756 glo_cfg);
Sean Wange3e96522016-08-11 17:51:00 +08001757 spin_unlock_bh(&eth->page_lock);
John Crispin656e7052016-03-08 11:29:55 +01001758
1759 /* wait for dma stop */
1760 for (i = 0; i < 10; i++) {
1761 val = mtk_r32(eth, glo_cfg);
1762 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
1763 msleep(20);
1764 continue;
1765 }
1766 break;
1767 }
1768}
1769
1770static int mtk_stop(struct net_device *dev)
1771{
1772 struct mtk_mac *mac = netdev_priv(dev);
1773 struct mtk_eth *eth = mac->hw;
1774
1775 netif_tx_disable(dev);
Sean Wang2364c5c2016-09-22 16:33:35 +08001776 phy_stop(dev->phydev);
John Crispin656e7052016-03-08 11:29:55 +01001777
1778 /* only shutdown DMA if this is the last user */
1779 if (!atomic_dec_and_test(&eth->dma_refcnt))
1780 return 0;
1781
Nelson Changbacfd112016-08-26 01:09:42 +08001782 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1783 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
John Crispin80673022016-06-29 13:38:11 +02001784 napi_disable(&eth->tx_napi);
John Crispin656e7052016-03-08 11:29:55 +01001785 napi_disable(&eth->rx_napi);
1786
1787 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
Nelson Chang6bf563d2016-09-26 14:33:49 +08001788 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
John Crispin656e7052016-03-08 11:29:55 +01001789
1790 mtk_dma_free(eth);
1791
1792 return 0;
1793}
1794
Sean Wang2a8307a2016-09-14 23:13:20 +08001795static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
1796{
1797 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
1798 reset_bits,
1799 reset_bits);
1800
1801 usleep_range(1000, 1100);
1802 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
1803 reset_bits,
1804 ~reset_bits);
1805 mdelay(10);
1806}
1807
Sean Wang9ea4d312016-09-14 23:13:19 +08001808static int mtk_hw_init(struct mtk_eth *eth)
John Crispin656e7052016-03-08 11:29:55 +01001809{
Sean Wang9ea4d312016-09-14 23:13:19 +08001810 int i, val;
1811
1812 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
1813 return 0;
Sean Wang85574db2016-09-14 23:13:15 +08001814
Sean Wang26a2ad82016-09-14 23:13:18 +08001815 pm_runtime_enable(eth->dev);
1816 pm_runtime_get_sync(eth->dev);
1817
Sean Wang85574db2016-09-14 23:13:15 +08001818 clk_prepare_enable(eth->clks[MTK_CLK_ETHIF]);
1819 clk_prepare_enable(eth->clks[MTK_CLK_ESW]);
1820 clk_prepare_enable(eth->clks[MTK_CLK_GP1]);
1821 clk_prepare_enable(eth->clks[MTK_CLK_GP2]);
Sean Wang2a8307a2016-09-14 23:13:20 +08001822 ethsys_reset(eth, RSTCTRL_FE);
1823 ethsys_reset(eth, RSTCTRL_PPE);
John Crispin656e7052016-03-08 11:29:55 +01001824
Sean Wang9ea4d312016-09-14 23:13:19 +08001825 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
1826 for (i = 0; i < MTK_MAC_COUNT; i++) {
1827 if (!eth->mac[i])
1828 continue;
1829 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, eth->mac[i]->id);
1830 val |= SYSCFG0_GE_MODE(eth->mac[i]->ge_mode, eth->mac[i]->id);
1831 }
1832 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
1833
John Crispin656e7052016-03-08 11:29:55 +01001834 /* Set GE2 driving and slew rate */
1835 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
1836
1837 /* set GE2 TDSEL */
1838 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
1839
1840 /* set GE2 TUNE */
1841 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
1842
1843 /* GE1, Force 1000M/FD, FC ON */
1844 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(0));
1845
1846 /* GE2, Force 1000M/FD, FC ON */
1847 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(1));
1848
Sean Wang87e3df42017-04-07 16:45:07 +08001849 /* Indicates CDM to parse the MTK special tag from CPU
1850 * which also is working out for untag packets.
1851 */
1852 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
1853 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
1854
John Crispin656e7052016-03-08 11:29:55 +01001855 /* Enable RX VLan Offloading */
1856 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
1857
John Crispin656e7052016-03-08 11:29:55 +01001858 /* disable delay and normal interrupt */
1859 mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
Nelson Changbacfd112016-08-26 01:09:42 +08001860 mtk_w32(eth, 0, MTK_PDMA_DELAY_INT);
1861 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, ~0);
1862 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, ~0);
John Crispin656e7052016-03-08 11:29:55 +01001863 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
1864 mtk_w32(eth, 0, MTK_RST_GL);
1865
1866 /* FE int grouping */
John Crispin80673022016-06-29 13:38:11 +02001867 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
1868 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
1869 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
1870 mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
1871 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
John Crispin656e7052016-03-08 11:29:55 +01001872
1873 for (i = 0; i < 2; i++) {
1874 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
1875
Nelson Chang9c084352016-08-26 01:09:43 +08001876 /* setup the forward port to send frame to PDMA */
John Crispin656e7052016-03-08 11:29:55 +01001877 val &= ~0xffff;
John Crispin656e7052016-03-08 11:29:55 +01001878
1879 /* Enable RX checksum */
1880 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
1881
1882 /* setup the mac dma */
1883 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
1884 }
1885
1886 return 0;
1887}
1888
Sean Wangbf253fb2016-09-14 23:13:16 +08001889static int mtk_hw_deinit(struct mtk_eth *eth)
1890{
Sean Wang9ea4d312016-09-14 23:13:19 +08001891 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
1892 return 0;
1893
Sean Wangbf253fb2016-09-14 23:13:16 +08001894 clk_disable_unprepare(eth->clks[MTK_CLK_GP2]);
1895 clk_disable_unprepare(eth->clks[MTK_CLK_GP1]);
1896 clk_disable_unprepare(eth->clks[MTK_CLK_ESW]);
1897 clk_disable_unprepare(eth->clks[MTK_CLK_ETHIF]);
1898
Sean Wang26a2ad82016-09-14 23:13:18 +08001899 pm_runtime_put_sync(eth->dev);
1900 pm_runtime_disable(eth->dev);
1901
Sean Wangbf253fb2016-09-14 23:13:16 +08001902 return 0;
1903}
1904
John Crispin656e7052016-03-08 11:29:55 +01001905static int __init mtk_init(struct net_device *dev)
1906{
1907 struct mtk_mac *mac = netdev_priv(dev);
1908 struct mtk_eth *eth = mac->hw;
1909 const char *mac_addr;
1910
1911 mac_addr = of_get_mac_address(mac->of_node);
1912 if (mac_addr)
1913 ether_addr_copy(dev->dev_addr, mac_addr);
1914
1915 /* If the mac address is invalid, use random mac address */
1916 if (!is_valid_ether_addr(dev->dev_addr)) {
Tobias Klausere3c36e42017-03-07 16:27:10 +01001917 eth_hw_addr_random(dev);
John Crispin656e7052016-03-08 11:29:55 +01001918 dev_err(eth->dev, "generated random MAC address %pM\n",
1919 dev->dev_addr);
John Crispin656e7052016-03-08 11:29:55 +01001920 }
1921
Sean Wang2364c5c2016-09-22 16:33:35 +08001922 return mtk_phy_connect(dev);
John Crispin656e7052016-03-08 11:29:55 +01001923}
1924
1925static void mtk_uninit(struct net_device *dev)
1926{
1927 struct mtk_mac *mac = netdev_priv(dev);
1928 struct mtk_eth *eth = mac->hw;
1929
Sean Wang2364c5c2016-09-22 16:33:35 +08001930 phy_disconnect(dev->phydev);
Johan Hovold16a67eb2016-11-28 19:25:05 +01001931 if (of_phy_is_fixed_link(mac->of_node))
1932 of_phy_deregister_fixed_link(mac->of_node);
Nelson Changbacfd112016-08-26 01:09:42 +08001933 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, ~0);
1934 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, ~0);
John Crispin656e7052016-03-08 11:29:55 +01001935}
1936
1937static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1938{
John Crispin656e7052016-03-08 11:29:55 +01001939 switch (cmd) {
1940 case SIOCGMIIPHY:
1941 case SIOCGMIIREG:
1942 case SIOCSMIIREG:
Sean Wang2364c5c2016-09-22 16:33:35 +08001943 return phy_mii_ioctl(dev->phydev, ifr, cmd);
John Crispin656e7052016-03-08 11:29:55 +01001944 default:
1945 break;
1946 }
1947
1948 return -EOPNOTSUPP;
1949}
1950
1951static void mtk_pending_work(struct work_struct *work)
1952{
John Crispin7c78b4a2016-04-08 00:54:10 +02001953 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
John Crispine7d425d2016-04-08 00:54:09 +02001954 int err, i;
1955 unsigned long restart = 0;
John Crispin656e7052016-03-08 11:29:55 +01001956
1957 rtnl_lock();
John Crispin656e7052016-03-08 11:29:55 +01001958
Sean Wangdce6fa42016-09-14 23:13:21 +08001959 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
1960
1961 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
1962 cpu_relax();
1963
1964 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
John Crispine7d425d2016-04-08 00:54:09 +02001965 /* stop all devices to make sure that dma is properly shut down */
1966 for (i = 0; i < MTK_MAC_COUNT; i++) {
John Crispin7c78b4a2016-04-08 00:54:10 +02001967 if (!eth->netdev[i])
John Crispine7d425d2016-04-08 00:54:09 +02001968 continue;
1969 mtk_stop(eth->netdev[i]);
1970 __set_bit(i, &restart);
1971 }
Sean Wangdce6fa42016-09-14 23:13:21 +08001972 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
John Crispine7d425d2016-04-08 00:54:09 +02001973
Sean Wang9ea4d312016-09-14 23:13:19 +08001974 /* restart underlying hardware such as power, clock, pin mux
1975 * and the connected phy
1976 */
1977 mtk_hw_deinit(eth);
1978
1979 if (eth->dev->pins)
1980 pinctrl_select_state(eth->dev->pins->p,
1981 eth->dev->pins->default_state);
1982 mtk_hw_init(eth);
1983
1984 for (i = 0; i < MTK_MAC_COUNT; i++) {
1985 if (!eth->mac[i] ||
1986 of_phy_is_fixed_link(eth->mac[i]->of_node))
1987 continue;
Sean Wang2364c5c2016-09-22 16:33:35 +08001988 err = phy_init_hw(eth->netdev[i]->phydev);
Sean Wang9ea4d312016-09-14 23:13:19 +08001989 if (err)
1990 dev_err(eth->dev, "%s: PHY init failed.\n",
1991 eth->netdev[i]->name);
1992 }
1993
John Crispine7d425d2016-04-08 00:54:09 +02001994 /* restart DMA and enable IRQs */
1995 for (i = 0; i < MTK_MAC_COUNT; i++) {
1996 if (!test_bit(i, &restart))
1997 continue;
1998 err = mtk_open(eth->netdev[i]);
1999 if (err) {
2000 netif_alert(eth, ifup, eth->netdev[i],
2001 "Driver up/down cycle failed, closing device.\n");
2002 dev_close(eth->netdev[i]);
2003 }
John Crispin656e7052016-03-08 11:29:55 +01002004 }
Sean Wangdce6fa42016-09-14 23:13:21 +08002005
2006 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
2007
2008 clear_bit_unlock(MTK_RESETTING, &eth->state);
2009
John Crispin656e7052016-03-08 11:29:55 +01002010 rtnl_unlock();
2011}
2012
Sean Wang8a8a9e82016-09-14 23:13:17 +08002013static int mtk_free_dev(struct mtk_eth *eth)
John Crispin656e7052016-03-08 11:29:55 +01002014{
2015 int i;
2016
2017 for (i = 0; i < MTK_MAC_COUNT; i++) {
John Crispin656e7052016-03-08 11:29:55 +01002018 if (!eth->netdev[i])
2019 continue;
John Crispin656e7052016-03-08 11:29:55 +01002020 free_netdev(eth->netdev[i]);
John Crispin656e7052016-03-08 11:29:55 +01002021 }
Sean Wang8a8a9e82016-09-14 23:13:17 +08002022
2023 return 0;
2024}
2025
2026static int mtk_unreg_dev(struct mtk_eth *eth)
2027{
2028 int i;
2029
2030 for (i = 0; i < MTK_MAC_COUNT; i++) {
2031 if (!eth->netdev[i])
2032 continue;
2033 unregister_netdev(eth->netdev[i]);
2034 }
2035
2036 return 0;
2037}
2038
2039static int mtk_cleanup(struct mtk_eth *eth)
2040{
2041 mtk_unreg_dev(eth);
2042 mtk_free_dev(eth);
John Crispin7c78b4a2016-04-08 00:54:10 +02002043 cancel_work_sync(&eth->pending_work);
John Crispin656e7052016-03-08 11:29:55 +01002044
2045 return 0;
2046}
2047
Baoyou Xie3a82e782016-09-30 15:48:50 +08002048static int mtk_get_link_ksettings(struct net_device *ndev,
2049 struct ethtool_link_ksettings *cmd)
John Crispin656e7052016-03-08 11:29:55 +01002050{
Sean Wang3e60b742016-09-22 16:42:03 +08002051 struct mtk_mac *mac = netdev_priv(ndev);
John Crispin656e7052016-03-08 11:29:55 +01002052
Sean Wangdce6fa42016-09-14 23:13:21 +08002053 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2054 return -EBUSY;
2055
Sean Wang3e60b742016-09-22 16:42:03 +08002056 return phy_ethtool_ksettings_get(ndev->phydev, cmd);
John Crispin656e7052016-03-08 11:29:55 +01002057}
2058
Baoyou Xie3a82e782016-09-30 15:48:50 +08002059static int mtk_set_link_ksettings(struct net_device *ndev,
2060 const struct ethtool_link_ksettings *cmd)
John Crispin656e7052016-03-08 11:29:55 +01002061{
Sean Wang3e60b742016-09-22 16:42:03 +08002062 struct mtk_mac *mac = netdev_priv(ndev);
John Crispin656e7052016-03-08 11:29:55 +01002063
Sean Wang3e60b742016-09-22 16:42:03 +08002064 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2065 return -EBUSY;
John Crispin656e7052016-03-08 11:29:55 +01002066
Sean Wang3e60b742016-09-22 16:42:03 +08002067 return phy_ethtool_ksettings_set(ndev->phydev, cmd);
John Crispin656e7052016-03-08 11:29:55 +01002068}
2069
2070static void mtk_get_drvinfo(struct net_device *dev,
2071 struct ethtool_drvinfo *info)
2072{
2073 struct mtk_mac *mac = netdev_priv(dev);
2074
2075 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
2076 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
2077 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
2078}
2079
2080static u32 mtk_get_msglevel(struct net_device *dev)
2081{
2082 struct mtk_mac *mac = netdev_priv(dev);
2083
2084 return mac->hw->msg_enable;
2085}
2086
2087static void mtk_set_msglevel(struct net_device *dev, u32 value)
2088{
2089 struct mtk_mac *mac = netdev_priv(dev);
2090
2091 mac->hw->msg_enable = value;
2092}
2093
2094static int mtk_nway_reset(struct net_device *dev)
2095{
2096 struct mtk_mac *mac = netdev_priv(dev);
2097
Sean Wangdce6fa42016-09-14 23:13:21 +08002098 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2099 return -EBUSY;
2100
Sean Wang2364c5c2016-09-22 16:33:35 +08002101 return genphy_restart_aneg(dev->phydev);
John Crispin656e7052016-03-08 11:29:55 +01002102}
2103
2104static u32 mtk_get_link(struct net_device *dev)
2105{
2106 struct mtk_mac *mac = netdev_priv(dev);
2107 int err;
2108
Sean Wangdce6fa42016-09-14 23:13:21 +08002109 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2110 return -EBUSY;
2111
Sean Wang2364c5c2016-09-22 16:33:35 +08002112 err = genphy_update_link(dev->phydev);
John Crispin656e7052016-03-08 11:29:55 +01002113 if (err)
2114 return ethtool_op_get_link(dev);
2115
Sean Wang2364c5c2016-09-22 16:33:35 +08002116 return dev->phydev->link;
John Crispin656e7052016-03-08 11:29:55 +01002117}
2118
2119static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2120{
2121 int i;
2122
2123 switch (stringset) {
2124 case ETH_SS_STATS:
2125 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
2126 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
2127 data += ETH_GSTRING_LEN;
2128 }
2129 break;
2130 }
2131}
2132
2133static int mtk_get_sset_count(struct net_device *dev, int sset)
2134{
2135 switch (sset) {
2136 case ETH_SS_STATS:
2137 return ARRAY_SIZE(mtk_ethtool_stats);
2138 default:
2139 return -EOPNOTSUPP;
2140 }
2141}
2142
2143static void mtk_get_ethtool_stats(struct net_device *dev,
2144 struct ethtool_stats *stats, u64 *data)
2145{
2146 struct mtk_mac *mac = netdev_priv(dev);
2147 struct mtk_hw_stats *hwstats = mac->hw_stats;
2148 u64 *data_src, *data_dst;
2149 unsigned int start;
2150 int i;
2151
Sean Wangdce6fa42016-09-14 23:13:21 +08002152 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2153 return;
2154
John Crispin656e7052016-03-08 11:29:55 +01002155 if (netif_running(dev) && netif_device_present(dev)) {
2156 if (spin_trylock(&hwstats->stats_lock)) {
2157 mtk_stats_update_mac(mac);
2158 spin_unlock(&hwstats->stats_lock);
2159 }
2160 }
2161
Sean Wang94d308d2016-09-20 11:26:48 +08002162 data_src = (u64 *)hwstats;
2163
John Crispin656e7052016-03-08 11:29:55 +01002164 do {
John Crispin656e7052016-03-08 11:29:55 +01002165 data_dst = data;
2166 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
2167
2168 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
2169 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
2170 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
2171}
2172
Nelson Chang7aab7472016-09-17 23:50:56 +08002173static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2174 u32 *rule_locs)
2175{
2176 int ret = -EOPNOTSUPP;
2177
2178 switch (cmd->cmd) {
2179 case ETHTOOL_GRXRINGS:
2180 if (dev->features & NETIF_F_LRO) {
2181 cmd->data = MTK_MAX_RX_RING_NUM;
2182 ret = 0;
2183 }
2184 break;
2185 case ETHTOOL_GRXCLSRLCNT:
2186 if (dev->features & NETIF_F_LRO) {
2187 struct mtk_mac *mac = netdev_priv(dev);
2188
2189 cmd->rule_cnt = mac->hwlro_ip_cnt;
2190 ret = 0;
2191 }
2192 break;
2193 case ETHTOOL_GRXCLSRULE:
2194 if (dev->features & NETIF_F_LRO)
2195 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
2196 break;
2197 case ETHTOOL_GRXCLSRLALL:
2198 if (dev->features & NETIF_F_LRO)
2199 ret = mtk_hwlro_get_fdir_all(dev, cmd,
2200 rule_locs);
2201 break;
2202 default:
2203 break;
2204 }
2205
2206 return ret;
2207}
2208
2209static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2210{
2211 int ret = -EOPNOTSUPP;
2212
2213 switch (cmd->cmd) {
2214 case ETHTOOL_SRXCLSRLINS:
2215 if (dev->features & NETIF_F_LRO)
2216 ret = mtk_hwlro_add_ipaddr(dev, cmd);
2217 break;
2218 case ETHTOOL_SRXCLSRLDEL:
2219 if (dev->features & NETIF_F_LRO)
2220 ret = mtk_hwlro_del_ipaddr(dev, cmd);
2221 break;
2222 default:
2223 break;
2224 }
2225
2226 return ret;
2227}
2228
Julia Lawall6a38cb12016-09-01 00:21:19 +02002229static const struct ethtool_ops mtk_ethtool_ops = {
Sean Wang3e60b742016-09-22 16:42:03 +08002230 .get_link_ksettings = mtk_get_link_ksettings,
2231 .set_link_ksettings = mtk_set_link_ksettings,
John Crispin656e7052016-03-08 11:29:55 +01002232 .get_drvinfo = mtk_get_drvinfo,
2233 .get_msglevel = mtk_get_msglevel,
2234 .set_msglevel = mtk_set_msglevel,
2235 .nway_reset = mtk_nway_reset,
2236 .get_link = mtk_get_link,
2237 .get_strings = mtk_get_strings,
2238 .get_sset_count = mtk_get_sset_count,
2239 .get_ethtool_stats = mtk_get_ethtool_stats,
Nelson Chang7aab7472016-09-17 23:50:56 +08002240 .get_rxnfc = mtk_get_rxnfc,
2241 .set_rxnfc = mtk_set_rxnfc,
John Crispin656e7052016-03-08 11:29:55 +01002242};
2243
2244static const struct net_device_ops mtk_netdev_ops = {
2245 .ndo_init = mtk_init,
2246 .ndo_uninit = mtk_uninit,
2247 .ndo_open = mtk_open,
2248 .ndo_stop = mtk_stop,
2249 .ndo_start_xmit = mtk_start_xmit,
2250 .ndo_set_mac_address = mtk_set_mac_address,
2251 .ndo_validate_addr = eth_validate_addr,
2252 .ndo_do_ioctl = mtk_do_ioctl,
John Crispin656e7052016-03-08 11:29:55 +01002253 .ndo_tx_timeout = mtk_tx_timeout,
2254 .ndo_get_stats64 = mtk_get_stats64,
Nelson Chang7aab7472016-09-17 23:50:56 +08002255 .ndo_fix_features = mtk_fix_features,
2256 .ndo_set_features = mtk_set_features,
John Crispin656e7052016-03-08 11:29:55 +01002257#ifdef CONFIG_NET_POLL_CONTROLLER
2258 .ndo_poll_controller = mtk_poll_controller,
2259#endif
2260};
2261
2262static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
2263{
2264 struct mtk_mac *mac;
2265 const __be32 *_id = of_get_property(np, "reg", NULL);
2266 int id, err;
2267
2268 if (!_id) {
2269 dev_err(eth->dev, "missing mac id\n");
2270 return -EINVAL;
2271 }
2272
2273 id = be32_to_cpup(_id);
2274 if (id >= MTK_MAC_COUNT) {
2275 dev_err(eth->dev, "%d is not a valid mac id\n", id);
2276 return -EINVAL;
2277 }
2278
2279 if (eth->netdev[id]) {
2280 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
2281 return -EINVAL;
2282 }
2283
2284 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
2285 if (!eth->netdev[id]) {
2286 dev_err(eth->dev, "alloc_etherdev failed\n");
2287 return -ENOMEM;
2288 }
2289 mac = netdev_priv(eth->netdev[id]);
2290 eth->mac[id] = mac;
2291 mac->id = id;
2292 mac->hw = eth;
2293 mac->of_node = np;
John Crispin656e7052016-03-08 11:29:55 +01002294
Nelson Changee406812016-09-17 23:50:55 +08002295 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
2296 mac->hwlro_ip_cnt = 0;
2297
John Crispin656e7052016-03-08 11:29:55 +01002298 mac->hw_stats = devm_kzalloc(eth->dev,
2299 sizeof(*mac->hw_stats),
2300 GFP_KERNEL);
2301 if (!mac->hw_stats) {
2302 dev_err(eth->dev, "failed to allocate counter memory\n");
2303 err = -ENOMEM;
2304 goto free_netdev;
2305 }
2306 spin_lock_init(&mac->hw_stats->stats_lock);
sean.wang@mediatek.comd70056522016-08-13 19:16:18 +08002307 u64_stats_init(&mac->hw_stats->syncp);
John Crispin656e7052016-03-08 11:29:55 +01002308 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
2309
2310 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
John Crispineaadf9f2016-06-10 13:28:05 +02002311 eth->netdev[id]->watchdog_timeo = 5 * HZ;
John Crispin656e7052016-03-08 11:29:55 +01002312 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
2313 eth->netdev[id]->base_addr = (unsigned long)eth->base;
Nelson Changee406812016-09-17 23:50:55 +08002314
2315 eth->netdev[id]->hw_features = MTK_HW_FEATURES;
2316 if (eth->hwlro)
2317 eth->netdev[id]->hw_features |= NETIF_F_LRO;
2318
John Crispin656e7052016-03-08 11:29:55 +01002319 eth->netdev[id]->vlan_features = MTK_HW_FEATURES &
2320 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
2321 eth->netdev[id]->features |= MTK_HW_FEATURES;
2322 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
2323
John Crispin80673022016-06-29 13:38:11 +02002324 eth->netdev[id]->irq = eth->irq[0];
John Crispin656e7052016-03-08 11:29:55 +01002325 return 0;
2326
2327free_netdev:
2328 free_netdev(eth->netdev[id]);
2329 return err;
2330}
2331
Nelson Changb95b6d92016-10-06 19:44:01 +08002332static int mtk_get_chip_id(struct mtk_eth *eth, u32 *chip_id)
2333{
2334 u32 val[2], id[4];
2335
2336 regmap_read(eth->ethsys, ETHSYS_CHIPID0_3, &val[0]);
2337 regmap_read(eth->ethsys, ETHSYS_CHIPID4_7, &val[1]);
2338
2339 id[3] = ((val[0] >> 16) & 0xff) - '0';
2340 id[2] = ((val[0] >> 24) & 0xff) - '0';
2341 id[1] = (val[1] & 0xff) - '0';
2342 id[0] = ((val[1] >> 8) & 0xff) - '0';
2343
2344 *chip_id = (id[3] * 1000) + (id[2] * 100) +
2345 (id[1] * 10) + id[0];
2346
2347 if (!(*chip_id)) {
2348 dev_err(eth->dev, "failed to get chip id\n");
2349 return -ENODEV;
2350 }
2351
2352 dev_info(eth->dev, "chip id = %d\n", *chip_id);
2353
2354 return 0;
2355}
2356
Nelson Chang983e1a62016-10-06 19:44:02 +08002357static bool mtk_is_hwlro_supported(struct mtk_eth *eth)
2358{
2359 switch (eth->chip_id) {
2360 case MT7623_ETH:
2361 return true;
2362 }
2363
2364 return false;
2365}
2366
John Crispin656e7052016-03-08 11:29:55 +01002367static int mtk_probe(struct platform_device *pdev)
2368{
2369 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2370 struct device_node *mac_np;
2371 const struct of_device_id *match;
2372 struct mtk_soc_data *soc;
2373 struct mtk_eth *eth;
2374 int err;
John Crispin80673022016-06-29 13:38:11 +02002375 int i;
John Crispin656e7052016-03-08 11:29:55 +01002376
John Crispin656e7052016-03-08 11:29:55 +01002377 match = of_match_device(of_mtk_match, &pdev->dev);
2378 soc = (struct mtk_soc_data *)match->data;
2379
2380 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
2381 if (!eth)
2382 return -ENOMEM;
2383
Sean Wang549e5492016-09-01 10:47:28 +08002384 eth->dev = &pdev->dev;
John Crispin656e7052016-03-08 11:29:55 +01002385 eth->base = devm_ioremap_resource(&pdev->dev, res);
Vladimir Zapolskiy621e49f2016-03-23 01:06:04 +02002386 if (IS_ERR(eth->base))
2387 return PTR_ERR(eth->base);
John Crispin656e7052016-03-08 11:29:55 +01002388
2389 spin_lock_init(&eth->page_lock);
John Crispin7bc9cce2016-06-29 13:38:10 +02002390 spin_lock_init(&eth->irq_lock);
John Crispin656e7052016-03-08 11:29:55 +01002391
2392 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
2393 "mediatek,ethsys");
2394 if (IS_ERR(eth->ethsys)) {
2395 dev_err(&pdev->dev, "no ethsys regmap found\n");
2396 return PTR_ERR(eth->ethsys);
2397 }
2398
2399 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
2400 "mediatek,pctl");
2401 if (IS_ERR(eth->pctl)) {
2402 dev_err(&pdev->dev, "no pctl regmap found\n");
2403 return PTR_ERR(eth->pctl);
2404 }
2405
John Crispin80673022016-06-29 13:38:11 +02002406 for (i = 0; i < 3; i++) {
2407 eth->irq[i] = platform_get_irq(pdev, i);
2408 if (eth->irq[i] < 0) {
2409 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
2410 return -ENXIO;
2411 }
John Crispin656e7052016-03-08 11:29:55 +01002412 }
Sean Wang549e5492016-09-01 10:47:28 +08002413 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
2414 eth->clks[i] = devm_clk_get(eth->dev,
2415 mtk_clks_source_name[i]);
2416 if (IS_ERR(eth->clks[i])) {
2417 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
2418 return -EPROBE_DEFER;
2419 return -ENODEV;
2420 }
2421 }
John Crispin656e7052016-03-08 11:29:55 +01002422
John Crispin656e7052016-03-08 11:29:55 +01002423 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
John Crispin7c78b4a2016-04-08 00:54:10 +02002424 INIT_WORK(&eth->pending_work, mtk_pending_work);
John Crispin656e7052016-03-08 11:29:55 +01002425
2426 err = mtk_hw_init(eth);
2427 if (err)
2428 return err;
2429
Nelson Changb95b6d92016-10-06 19:44:01 +08002430 err = mtk_get_chip_id(eth, &eth->chip_id);
2431 if (err)
2432 return err;
2433
Nelson Chang983e1a62016-10-06 19:44:02 +08002434 eth->hwlro = mtk_is_hwlro_supported(eth);
2435
John Crispin656e7052016-03-08 11:29:55 +01002436 for_each_child_of_node(pdev->dev.of_node, mac_np) {
2437 if (!of_device_is_compatible(mac_np,
2438 "mediatek,eth-mac"))
2439 continue;
2440
2441 if (!of_device_is_available(mac_np))
2442 continue;
2443
2444 err = mtk_add_mac(eth, mac_np);
2445 if (err)
Sean Wang8a8a9e82016-09-14 23:13:17 +08002446 goto err_deinit_hw;
John Crispin656e7052016-03-08 11:29:55 +01002447 }
2448
Sean Wang85574db2016-09-14 23:13:15 +08002449 err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
2450 dev_name(eth->dev), eth);
2451 if (err)
2452 goto err_free_dev;
2453
2454 err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
2455 dev_name(eth->dev), eth);
2456 if (err)
2457 goto err_free_dev;
2458
2459 err = mtk_mdio_init(eth);
2460 if (err)
2461 goto err_free_dev;
2462
2463 for (i = 0; i < MTK_MAX_DEVS; i++) {
2464 if (!eth->netdev[i])
2465 continue;
2466
2467 err = register_netdev(eth->netdev[i]);
2468 if (err) {
2469 dev_err(eth->dev, "error bringing up device\n");
Sean Wang8a8a9e82016-09-14 23:13:17 +08002470 goto err_deinit_mdio;
Sean Wang85574db2016-09-14 23:13:15 +08002471 } else
2472 netif_info(eth, probe, eth->netdev[i],
2473 "mediatek frame engine at 0x%08lx, irq %d\n",
2474 eth->netdev[i]->base_addr, eth->irq[0]);
2475 }
2476
John Crispin656e7052016-03-08 11:29:55 +01002477 /* we run 2 devices on the same DMA ring so we need a dummy device
2478 * for NAPI to work
2479 */
2480 init_dummy_netdev(&eth->dummy_dev);
John Crispin80673022016-06-29 13:38:11 +02002481 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
2482 MTK_NAPI_WEIGHT);
2483 netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_napi_rx,
John Crispin656e7052016-03-08 11:29:55 +01002484 MTK_NAPI_WEIGHT);
2485
2486 platform_set_drvdata(pdev, eth);
2487
2488 return 0;
2489
Sean Wang8a8a9e82016-09-14 23:13:17 +08002490err_deinit_mdio:
2491 mtk_mdio_cleanup(eth);
John Crispin656e7052016-03-08 11:29:55 +01002492err_free_dev:
Sean Wang8a8a9e82016-09-14 23:13:17 +08002493 mtk_free_dev(eth);
2494err_deinit_hw:
2495 mtk_hw_deinit(eth);
2496
John Crispin656e7052016-03-08 11:29:55 +01002497 return err;
2498}
2499
2500static int mtk_remove(struct platform_device *pdev)
2501{
2502 struct mtk_eth *eth = platform_get_drvdata(pdev);
Sean Wang79e9a412016-09-01 10:47:32 +08002503 int i;
John Crispin656e7052016-03-08 11:29:55 +01002504
Sean Wang79e9a412016-09-01 10:47:32 +08002505 /* stop all devices to make sure that dma is properly shut down */
2506 for (i = 0; i < MTK_MAC_COUNT; i++) {
2507 if (!eth->netdev[i])
2508 continue;
2509 mtk_stop(eth->netdev[i]);
2510 }
John Crispin656e7052016-03-08 11:29:55 +01002511
Sean Wangbf253fb2016-09-14 23:13:16 +08002512 mtk_hw_deinit(eth);
John Crispin656e7052016-03-08 11:29:55 +01002513
John Crispin80673022016-06-29 13:38:11 +02002514 netif_napi_del(&eth->tx_napi);
John Crispin656e7052016-03-08 11:29:55 +01002515 netif_napi_del(&eth->rx_napi);
2516 mtk_cleanup(eth);
Sean Wange82f7142016-09-20 23:53:24 +08002517 mtk_mdio_cleanup(eth);
John Crispin656e7052016-03-08 11:29:55 +01002518
2519 return 0;
2520}
2521
2522const struct of_device_id of_mtk_match[] = {
John Crispin8b901f62017-01-25 09:20:55 +01002523 { .compatible = "mediatek,mt2701-eth" },
John Crispin656e7052016-03-08 11:29:55 +01002524 {},
2525};
Sean Wang7077dc42016-09-14 21:29:34 +08002526MODULE_DEVICE_TABLE(of, of_mtk_match);
John Crispin656e7052016-03-08 11:29:55 +01002527
2528static struct platform_driver mtk_driver = {
2529 .probe = mtk_probe,
2530 .remove = mtk_remove,
2531 .driver = {
2532 .name = "mtk_soc_eth",
John Crispin656e7052016-03-08 11:29:55 +01002533 .of_match_table = of_mtk_match,
2534 },
2535};
2536
2537module_platform_driver(mtk_driver);
2538
2539MODULE_LICENSE("GPL");
2540MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
2541MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");