blob: eb92aef46e3cfcf99a07d26272fac7725d0cfaa8 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Lukas Wunnerb8751942016-06-08 18:47:27 +020033#include <linux/pm_runtime.h>
Dave Airlie28d52042009-09-21 14:33:58 +100034#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100035#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000036#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include "radeon_reg.h"
38#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "atom.h"
40
Jerome Glisse1b5331d2010-04-12 20:21:53 +000041static const char radeon_family_name[][16] = {
42 "R100",
43 "RV100",
44 "RS100",
45 "RV200",
46 "RS200",
47 "R200",
48 "RV250",
49 "RS300",
50 "RV280",
51 "R300",
52 "R350",
53 "RV350",
54 "RV380",
55 "R420",
56 "R423",
57 "RV410",
58 "RS400",
59 "RS480",
60 "RS600",
61 "RS690",
62 "RS740",
63 "RV515",
64 "R520",
65 "RV530",
66 "RV560",
67 "RV570",
68 "R580",
69 "R600",
70 "RV610",
71 "RV630",
72 "RV670",
73 "RV620",
74 "RV635",
75 "RS780",
76 "RS880",
77 "RV770",
78 "RV730",
79 "RV710",
80 "RV740",
81 "CEDAR",
82 "REDWOOD",
83 "JUNIPER",
84 "CYPRESS",
85 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050086 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040087 "SUMO",
88 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050089 "BARTS",
90 "TURKS",
91 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050092 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040093 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040094 "TAHITI",
95 "PITCAIRN",
96 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050097 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040098 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040099 "BONAIRE",
100 "KAVERI",
101 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400102 "HAWAII",
Samuel Lib0a9f222014-04-30 18:40:48 -0400103 "MULLINS",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000104 "LAST",
105};
106
Alex Deucher4807c5a2014-07-18 11:54:20 -0400107#define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
108#define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
109
110struct radeon_px_quirk {
111 u32 chip_vendor;
112 u32 chip_device;
113 u32 subsys_vendor;
114 u32 subsys_device;
115 u32 px_quirk_flags;
116};
117
118static struct radeon_px_quirk radeon_px_quirk_list[] = {
119 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
120 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
121 */
122 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
123 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
124 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
125 */
126 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucherff1b1292014-09-22 17:28:29 -0400127 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
128 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
129 */
130 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucher4807c5a2014-07-18 11:54:20 -0400131 /* macbook pro 8.2 */
132 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
133 { 0, 0, 0, 0, 0 },
134};
135
Alex Deucher90c4cde2014-04-10 22:29:01 -0400136bool radeon_is_px(struct drm_device *dev)
137{
138 struct radeon_device *rdev = dev->dev_private;
139
140 if (rdev->flags & RADEON_IS_PX)
141 return true;
142 return false;
143}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000144
Alex Deucher4807c5a2014-07-18 11:54:20 -0400145static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
146{
147 struct radeon_px_quirk *p = radeon_px_quirk_list;
148
149 /* Apply PX quirks */
150 while (p && p->chip_device != 0) {
151 if (rdev->pdev->vendor == p->chip_vendor &&
152 rdev->pdev->device == p->chip_device &&
153 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
154 rdev->pdev->subsystem_device == p->subsys_device) {
155 rdev->px_quirk_flags = p->px_quirk_flags;
156 break;
157 }
158 ++p;
159 }
160
161 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
162 rdev->flags &= ~RADEON_IS_PX;
163}
164
Alex Deucher0c195112012-07-17 14:02:33 -0400165/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500166 * radeon_program_register_sequence - program an array of registers.
167 *
168 * @rdev: radeon_device pointer
169 * @registers: pointer to the register array
170 * @array_size: size of the register array
171 *
172 * Programs an array or registers with and and or masks.
173 * This is a helper for setting golden registers.
174 */
175void radeon_program_register_sequence(struct radeon_device *rdev,
176 const u32 *registers,
177 const u32 array_size)
178{
179 u32 tmp, reg, and_mask, or_mask;
180 int i;
181
182 if (array_size % 3)
183 return;
184
185 for (i = 0; i < array_size; i +=3) {
186 reg = registers[i + 0];
187 and_mask = registers[i + 1];
188 or_mask = registers[i + 2];
189
190 if (and_mask == 0xffffffff) {
191 tmp = or_mask;
192 } else {
193 tmp = RREG32(reg);
194 tmp &= ~and_mask;
195 tmp |= or_mask;
196 }
197 WREG32(reg, tmp);
198 }
199}
200
Alex Deucher1a0041b2013-10-02 13:01:36 -0400201void radeon_pci_config_reset(struct radeon_device *rdev)
202{
203 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
204}
205
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500206/**
Alex Deucher0c195112012-07-17 14:02:33 -0400207 * radeon_surface_init - Clear GPU surface registers.
208 *
209 * @rdev: radeon_device pointer
210 *
211 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200212 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000213void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200214{
215 /* FIXME: check this out */
216 if (rdev->family < CHIP_R600) {
217 int i;
218
Dave Airlie550e2d92009-12-09 14:15:38 +1000219 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
220 if (rdev->surface_regs[i].bo)
221 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
222 else
223 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200224 }
Dave Airliee024e112009-06-24 09:48:08 +1000225 /* enable surfaces */
226 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200227 }
228}
229
230/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 * GPU scratch registers helpers function.
232 */
Alex Deucher0c195112012-07-17 14:02:33 -0400233/**
234 * radeon_scratch_init - Init scratch register driver information.
235 *
236 * @rdev: radeon_device pointer
237 *
238 * Init CP scratch register driver information (r1xx-r5xx)
239 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000240void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241{
242 int i;
243
244 /* FIXME: check this out */
245 if (rdev->family < CHIP_R300) {
246 rdev->scratch.num_reg = 5;
247 } else {
248 rdev->scratch.num_reg = 7;
249 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400250 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 for (i = 0; i < rdev->scratch.num_reg; i++) {
252 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400253 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 }
255}
256
Alex Deucher0c195112012-07-17 14:02:33 -0400257/**
258 * radeon_scratch_get - Allocate a scratch register
259 *
260 * @rdev: radeon_device pointer
261 * @reg: scratch register mmio offset
262 *
263 * Allocate a CP scratch register for use by the driver (all asics).
264 * Returns 0 on success or -EINVAL on failure.
265 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
267{
268 int i;
269
270 for (i = 0; i < rdev->scratch.num_reg; i++) {
271 if (rdev->scratch.free[i]) {
272 rdev->scratch.free[i] = false;
273 *reg = rdev->scratch.reg[i];
274 return 0;
275 }
276 }
277 return -EINVAL;
278}
279
Alex Deucher0c195112012-07-17 14:02:33 -0400280/**
281 * radeon_scratch_free - Free a scratch register
282 *
283 * @rdev: radeon_device pointer
284 * @reg: scratch register mmio offset
285 *
286 * Free a CP scratch register allocated for use by the driver (all asics)
287 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
289{
290 int i;
291
292 for (i = 0; i < rdev->scratch.num_reg; i++) {
293 if (rdev->scratch.reg[i] == reg) {
294 rdev->scratch.free[i] = true;
295 return;
296 }
297 }
298}
299
Alex Deucher0c195112012-07-17 14:02:33 -0400300/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500301 * GPU doorbell aperture helpers function.
302 */
303/**
304 * radeon_doorbell_init - Init doorbell driver information.
305 *
306 * @rdev: radeon_device pointer
307 *
308 * Init doorbell driver information (CIK)
309 * Returns 0 on success, error on failure.
310 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530311static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500312{
Alex Deucher75efdee2013-03-04 12:47:46 -0500313 /* doorbell bar mapping */
314 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
315 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
316
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500317 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
318 if (rdev->doorbell.num_doorbells == 0)
319 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500320
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500321 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500322 if (rdev->doorbell.ptr == NULL) {
323 return -ENOMEM;
324 }
325 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
326 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
327
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500328 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500329
Alex Deucher75efdee2013-03-04 12:47:46 -0500330 return 0;
331}
332
333/**
334 * radeon_doorbell_fini - Tear down doorbell driver information.
335 *
336 * @rdev: radeon_device pointer
337 *
338 * Tear down doorbell driver information (CIK)
339 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530340static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500341{
342 iounmap(rdev->doorbell.ptr);
343 rdev->doorbell.ptr = NULL;
344}
345
346/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500347 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500348 *
349 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500350 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500351 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500352 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500353 * Returns 0 on success or -EINVAL on failure.
354 */
355int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
356{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500357 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
358 if (offset < rdev->doorbell.num_doorbells) {
359 __set_bit(offset, rdev->doorbell.used);
360 *doorbell = offset;
361 return 0;
362 } else {
363 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500364 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500365}
366
367/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500368 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500369 *
370 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500371 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500372 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500373 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500374 */
375void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
376{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500377 if (doorbell < rdev->doorbell.num_doorbells)
378 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500379}
380
Oded Gabbayebff8452014-01-28 14:43:19 +0200381/**
382 * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
383 * setup KFD
384 *
385 * @rdev: radeon_device pointer
386 * @aperture_base: output returning doorbell aperture base physical address
387 * @aperture_size: output returning doorbell aperture size in bytes
388 * @start_offset: output returning # of doorbell bytes reserved for radeon.
389 *
390 * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
391 * takes doorbells required for its own rings and reports the setup to KFD.
392 * Radeon reserved doorbells are at the start of the doorbell aperture.
393 */
394void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
395 phys_addr_t *aperture_base,
396 size_t *aperture_size,
397 size_t *start_offset)
398{
399 /* The first num_doorbells are used by radeon.
400 * KFD takes whatever's left in the aperture. */
401 if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
402 *aperture_base = rdev->doorbell.base;
403 *aperture_size = rdev->doorbell.size;
404 *start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
405 } else {
406 *aperture_base = 0;
407 *aperture_size = 0;
408 *start_offset = 0;
409 }
410}
411
Alex Deucher75efdee2013-03-04 12:47:46 -0500412/*
Alex Deucher0c195112012-07-17 14:02:33 -0400413 * radeon_wb_*()
414 * Writeback is the the method by which the the GPU updates special pages
415 * in memory with the status of certain GPU events (fences, ring pointers,
416 * etc.).
417 */
418
419/**
420 * radeon_wb_disable - Disable Writeback
421 *
422 * @rdev: radeon_device pointer
423 *
424 * Disables Writeback (all asics). Used for suspend.
425 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400426void radeon_wb_disable(struct radeon_device *rdev)
427{
Alex Deucher724c80e2010-08-27 18:25:25 -0400428 rdev->wb.enabled = false;
429}
430
Alex Deucher0c195112012-07-17 14:02:33 -0400431/**
432 * radeon_wb_fini - Disable Writeback and free memory
433 *
434 * @rdev: radeon_device pointer
435 *
436 * Disables Writeback and frees the Writeback memory (all asics).
437 * Used at driver shutdown.
438 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400439void radeon_wb_fini(struct radeon_device *rdev)
440{
441 radeon_wb_disable(rdev);
442 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400443 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
444 radeon_bo_kunmap(rdev->wb.wb_obj);
445 radeon_bo_unpin(rdev->wb.wb_obj);
446 radeon_bo_unreserve(rdev->wb.wb_obj);
447 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400448 radeon_bo_unref(&rdev->wb.wb_obj);
449 rdev->wb.wb = NULL;
450 rdev->wb.wb_obj = NULL;
451 }
452}
453
Alex Deucher0c195112012-07-17 14:02:33 -0400454/**
455 * radeon_wb_init- Init Writeback driver info and allocate memory
456 *
457 * @rdev: radeon_device pointer
458 *
459 * Disables Writeback and frees the Writeback memory (all asics).
460 * Used at driver startup.
461 * Returns 0 on success or an -error on failure.
462 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400463int radeon_wb_init(struct radeon_device *rdev)
464{
465 int r;
466
467 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100468 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200469 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
Michel Dänzer02376d82014-07-17 19:01:08 +0900470 &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400471 if (r) {
472 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
473 return r;
474 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400475 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
476 if (unlikely(r != 0)) {
477 radeon_wb_fini(rdev);
478 return r;
479 }
480 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
481 &rdev->wb.gpu_addr);
482 if (r) {
483 radeon_bo_unreserve(rdev->wb.wb_obj);
484 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
485 radeon_wb_fini(rdev);
486 return r;
487 }
488 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400489 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400490 if (r) {
491 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
492 radeon_wb_fini(rdev);
493 return r;
494 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400495 }
496
Alex Deuchere6ba7592011-06-13 22:02:51 +0000497 /* clear wb memory */
498 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400499 /* disable event_write fences */
500 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400501 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200502 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400503 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200504 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400505 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500506 /* often unreliable on AGP */
507 rdev->wb.enabled = false;
508 } else if (rdev->family < CHIP_R300) {
509 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400510 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400511 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400512 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400513 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200514 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400515 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200516 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400517 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400518 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400519 /* always use writeback/events on NI, APUs */
520 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500521 rdev->wb.enabled = true;
522 rdev->wb.use_event = true;
523 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400524
525 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
526
527 return 0;
528}
529
Jerome Glissed594e462010-02-17 21:54:29 +0000530/**
531 * radeon_vram_location - try to find VRAM location
532 * @rdev: radeon device structure holding all necessary informations
533 * @mc: memory controller structure holding memory informations
534 * @base: base address at which to put VRAM
535 *
536 * Function will place try to place VRAM at base address provided
537 * as parameter (which is so far either PCI aperture address or
538 * for IGP TOM base address).
539 *
540 * If there is not enough space to fit the unvisible VRAM in the 32bits
541 * address space then we limit the VRAM size to the aperture.
542 *
543 * If we are using AGP and if the AGP aperture doesn't allow us to have
544 * room for all the VRAM than we restrict the VRAM to the PCI aperture
545 * size and print a warning.
546 *
547 * This function will never fails, worst case are limiting VRAM.
548 *
549 * Note: GTT start, end, size should be initialized before calling this
550 * function on AGP platform.
551 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300552 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000553 * this shouldn't be a problem as we are using the PCI aperture as a reference.
554 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
555 * not IGP.
556 *
557 * Note: we use mc_vram_size as on some board we need to program the mc to
558 * cover the whole aperture even if VRAM size is inferior to aperture size
559 * Novell bug 204882 + along with lots of ubuntu ones
560 *
561 * Note: when limiting vram it's safe to overwritte real_vram_size because
562 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
563 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
564 * ones)
565 *
566 * Note: IGP TOM addr should be the same as the aperture addr, we don't
567 * explicitly check for that thought.
568 *
569 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 */
Jerome Glissed594e462010-02-17 21:54:29 +0000571void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200572{
Christian König1bcb04f2012-10-23 15:53:16 +0200573 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
574
Jerome Glissed594e462010-02-17 21:54:29 +0000575 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400576 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000577 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
578 mc->real_vram_size = mc->aper_size;
579 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 }
Jerome Glissed594e462010-02-17 21:54:29 +0000581 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400582 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000583 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
584 mc->real_vram_size = mc->aper_size;
585 mc->mc_vram_size = mc->aper_size;
586 }
587 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200588 if (limit && limit < mc->real_vram_size)
589 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500590 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000591 mc->mc_vram_size >> 20, mc->vram_start,
592 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593}
594
Jerome Glissed594e462010-02-17 21:54:29 +0000595/**
596 * radeon_gtt_location - try to find GTT location
597 * @rdev: radeon device structure holding all necessary informations
598 * @mc: memory controller structure holding memory informations
599 *
600 * Function will place try to place GTT before or after VRAM.
601 *
602 * If GTT size is bigger than space left then we ajust GTT size.
603 * Thus function will never fails.
604 *
605 * FIXME: when reducing GTT size align new size on power of 2.
606 */
607void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
608{
609 u64 size_af, size_bf;
610
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400611 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400612 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000613 if (size_bf > size_af) {
614 if (mc->gtt_size > size_bf) {
615 dev_warn(rdev->dev, "limiting GTT\n");
616 mc->gtt_size = size_bf;
617 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400618 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000619 } else {
620 if (mc->gtt_size > size_af) {
621 dev_warn(rdev->dev, "limiting GTT\n");
622 mc->gtt_size = size_af;
623 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400624 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000625 }
626 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500627 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000628 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
629}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630
631/*
632 * GPU helpers function.
633 */
Alex Deucher05082b82016-06-13 15:37:34 -0400634
635/**
636 * radeon_device_is_virtual - check if we are running is a virtual environment
637 *
638 * Check if the asic has been passed through to a VM (all asics).
639 * Used at driver startup.
640 * Returns true if virtual or false if not.
641 */
Alex Deuchera801abe2016-08-22 14:29:44 -0400642bool radeon_device_is_virtual(void)
Alex Deucher05082b82016-06-13 15:37:34 -0400643{
644#ifdef CONFIG_X86
645 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
646#else
647 return false;
648#endif
649}
650
Alex Deucher0c195112012-07-17 14:02:33 -0400651/**
652 * radeon_card_posted - check if the hw has already been initialized
653 *
654 * @rdev: radeon_device pointer
655 *
656 * Check if the asic has been initialized (all asics).
657 * Used at driver startup.
658 * Returns true if initialized or false if not.
659 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200660bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661{
662 uint32_t reg;
663
Alex Deucher884031f2016-09-19 12:35:22 -0400664 /* for pass through, always force asic_init for CI */
665 if (rdev->family >= CHIP_BONAIRE &&
666 radeon_device_is_virtual())
Alex Deucher05082b82016-06-13 15:37:34 -0400667 return false;
668
Alex Deucher50a583f2013-05-22 13:29:33 -0400669 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000670 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400671 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
672 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000673 return false;
674
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400675 if (ASIC_IS_NODCE(rdev))
676 goto check_memsize;
677
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200678 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400679 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500680 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
681 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400682 if (rdev->num_crtc >= 4) {
683 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
684 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
685 }
686 if (rdev->num_crtc >= 6) {
687 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
688 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
689 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500690 if (reg & EVERGREEN_CRTC_MASTER_EN)
691 return true;
692 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
694 RREG32(AVIVO_D2CRTC_CONTROL);
695 if (reg & AVIVO_CRTC_EN) {
696 return true;
697 }
698 } else {
699 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
700 RREG32(RADEON_CRTC2_GEN_CNTL);
701 if (reg & RADEON_CRTC_EN) {
702 return true;
703 }
704 }
705
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400706check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707 /* then check MEM_SIZE, in case the crtcs are off */
708 if (rdev->family >= CHIP_R600)
709 reg = RREG32(R600_CONFIG_MEMSIZE);
710 else
711 reg = RREG32(RADEON_CONFIG_MEMSIZE);
712
713 if (reg)
714 return true;
715
716 return false;
717
718}
719
Alex Deucher0c195112012-07-17 14:02:33 -0400720/**
721 * radeon_update_bandwidth_info - update display bandwidth params
722 *
723 * @rdev: radeon_device pointer
724 *
725 * Used when sclk/mclk are switched or display modes are set.
726 * params are used to calculate display watermarks (all asics)
727 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400728void radeon_update_bandwidth_info(struct radeon_device *rdev)
729{
730 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400731 u32 sclk = rdev->pm.current_sclk;
732 u32 mclk = rdev->pm.current_mclk;
733
734 /* sclk/mclk in Mhz */
735 a.full = dfixed_const(100);
736 rdev->pm.sclk.full = dfixed_const(sclk);
737 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
738 rdev->pm.mclk.full = dfixed_const(mclk);
739 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400740
741 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000742 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400743 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000744 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400745 }
746}
747
Alex Deucher0c195112012-07-17 14:02:33 -0400748/**
749 * radeon_boot_test_post_card - check and possibly initialize the hw
750 *
751 * @rdev: radeon_device pointer
752 *
753 * Check if the asic is initialized and if not, attempt to initialize
754 * it (all asics).
755 * Returns true if initialized or false if not.
756 */
Dave Airlie72542d72009-12-01 14:06:31 +1000757bool radeon_boot_test_post_card(struct radeon_device *rdev)
758{
759 if (radeon_card_posted(rdev))
760 return true;
761
762 if (rdev->bios) {
763 DRM_INFO("GPU not posted. posting now...\n");
764 if (rdev->is_atom_bios)
765 atom_asic_init(rdev->mode_info.atom_context);
766 else
767 radeon_combios_asic_init(rdev->ddev);
768 return true;
769 } else {
770 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
771 return false;
772 }
773}
774
Alex Deucher0c195112012-07-17 14:02:33 -0400775/**
776 * radeon_dummy_page_init - init dummy page used by the driver
777 *
778 * @rdev: radeon_device pointer
779 *
780 * Allocate the dummy page used by the driver (all asics).
781 * This dummy page is used by the driver as a filler for gart entries
782 * when pages are taken out of the GART
783 * Returns 0 on sucess, -ENOMEM on failure.
784 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000785int radeon_dummy_page_init(struct radeon_device *rdev)
786{
Dave Airlie82568562010-02-05 16:00:07 +1000787 if (rdev->dummy_page.page)
788 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000789 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
790 if (rdev->dummy_page.page == NULL)
791 return -ENOMEM;
792 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
793 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000794 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
795 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000796 __free_page(rdev->dummy_page.page);
797 rdev->dummy_page.page = NULL;
798 return -ENOMEM;
799 }
Michel Dänzercb658902015-01-21 17:36:35 +0900800 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
801 RADEON_GART_PAGE_DUMMY);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000802 return 0;
803}
804
Alex Deucher0c195112012-07-17 14:02:33 -0400805/**
806 * radeon_dummy_page_fini - free dummy page used by the driver
807 *
808 * @rdev: radeon_device pointer
809 *
810 * Frees the dummy page used by the driver (all asics).
811 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000812void radeon_dummy_page_fini(struct radeon_device *rdev)
813{
814 if (rdev->dummy_page.page == NULL)
815 return;
816 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
817 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
818 __free_page(rdev->dummy_page.page);
819 rdev->dummy_page.page = NULL;
820}
821
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400824/*
825 * ATOM is an interpreted byte code stored in tables in the vbios. The
826 * driver registers callbacks to access registers and the interpreter
827 * in the driver parses the tables and executes then to program specific
828 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
829 * atombios.h, and atom.c
830 */
831
832/**
833 * cail_pll_read - read PLL register
834 *
835 * @info: atom card_info pointer
836 * @reg: PLL register offset
837 *
838 * Provides a PLL register accessor for the atom interpreter (r4xx+).
839 * Returns the value of the PLL register.
840 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
842{
843 struct radeon_device *rdev = info->dev->dev_private;
844 uint32_t r;
845
846 r = rdev->pll_rreg(rdev, reg);
847 return r;
848}
849
Alex Deucher0c195112012-07-17 14:02:33 -0400850/**
851 * cail_pll_write - write PLL register
852 *
853 * @info: atom card_info pointer
854 * @reg: PLL register offset
855 * @val: value to write to the pll register
856 *
857 * Provides a PLL register accessor for the atom interpreter (r4xx+).
858 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
860{
861 struct radeon_device *rdev = info->dev->dev_private;
862
863 rdev->pll_wreg(rdev, reg, val);
864}
865
Alex Deucher0c195112012-07-17 14:02:33 -0400866/**
867 * cail_mc_read - read MC (Memory Controller) register
868 *
869 * @info: atom card_info pointer
870 * @reg: MC register offset
871 *
872 * Provides an MC register accessor for the atom interpreter (r4xx+).
873 * Returns the value of the MC register.
874 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200875static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
876{
877 struct radeon_device *rdev = info->dev->dev_private;
878 uint32_t r;
879
880 r = rdev->mc_rreg(rdev, reg);
881 return r;
882}
883
Alex Deucher0c195112012-07-17 14:02:33 -0400884/**
885 * cail_mc_write - write MC (Memory Controller) register
886 *
887 * @info: atom card_info pointer
888 * @reg: MC register offset
889 * @val: value to write to the pll register
890 *
891 * Provides a MC register accessor for the atom interpreter (r4xx+).
892 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
894{
895 struct radeon_device *rdev = info->dev->dev_private;
896
897 rdev->mc_wreg(rdev, reg, val);
898}
899
Alex Deucher0c195112012-07-17 14:02:33 -0400900/**
901 * cail_reg_write - write MMIO register
902 *
903 * @info: atom card_info pointer
904 * @reg: MMIO register offset
905 * @val: value to write to the pll register
906 *
907 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
908 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
910{
911 struct radeon_device *rdev = info->dev->dev_private;
912
913 WREG32(reg*4, val);
914}
915
Alex Deucher0c195112012-07-17 14:02:33 -0400916/**
917 * cail_reg_read - read MMIO register
918 *
919 * @info: atom card_info pointer
920 * @reg: MMIO register offset
921 *
922 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
923 * Returns the value of the MMIO register.
924 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
926{
927 struct radeon_device *rdev = info->dev->dev_private;
928 uint32_t r;
929
930 r = RREG32(reg*4);
931 return r;
932}
933
Alex Deucher0c195112012-07-17 14:02:33 -0400934/**
935 * cail_ioreg_write - write IO register
936 *
937 * @info: atom card_info pointer
938 * @reg: IO register offset
939 * @val: value to write to the pll register
940 *
941 * Provides a IO register accessor for the atom interpreter (r4xx+).
942 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400943static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
944{
945 struct radeon_device *rdev = info->dev->dev_private;
946
947 WREG32_IO(reg*4, val);
948}
949
Alex Deucher0c195112012-07-17 14:02:33 -0400950/**
951 * cail_ioreg_read - read IO register
952 *
953 * @info: atom card_info pointer
954 * @reg: IO register offset
955 *
956 * Provides an IO register accessor for the atom interpreter (r4xx+).
957 * Returns the value of the IO register.
958 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400959static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
960{
961 struct radeon_device *rdev = info->dev->dev_private;
962 uint32_t r;
963
964 r = RREG32_IO(reg*4);
965 return r;
966}
967
Alex Deucher0c195112012-07-17 14:02:33 -0400968/**
969 * radeon_atombios_init - init the driver info and callbacks for atombios
970 *
971 * @rdev: radeon_device pointer
972 *
973 * Initializes the driver info and register access callbacks for the
974 * ATOM interpreter (r4xx+).
975 * Returns 0 on sucess, -ENOMEM on failure.
976 * Called at driver startup.
977 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978int radeon_atombios_init(struct radeon_device *rdev)
979{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400980 struct card_info *atom_card_info =
981 kzalloc(sizeof(struct card_info), GFP_KERNEL);
982
983 if (!atom_card_info)
984 return -ENOMEM;
985
986 rdev->mode_info.atom_card_info = atom_card_info;
987 atom_card_info->dev = rdev->ddev;
988 atom_card_info->reg_read = cail_reg_read;
989 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400990 /* needed for iio ops */
991 if (rdev->rio_mem) {
992 atom_card_info->ioreg_read = cail_ioreg_read;
993 atom_card_info->ioreg_write = cail_ioreg_write;
994 } else {
995 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
996 atom_card_info->ioreg_read = cail_reg_read;
997 atom_card_info->ioreg_write = cail_reg_write;
998 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400999 atom_card_info->mc_read = cail_mc_read;
1000 atom_card_info->mc_write = cail_mc_write;
1001 atom_card_info->pll_read = cail_pll_read;
1002 atom_card_info->pll_write = cail_pll_write;
1003
1004 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -07001005 if (!rdev->mode_info.atom_context) {
1006 radeon_atombios_fini(rdev);
1007 return -ENOMEM;
1008 }
1009
Rafał Miłeckic31ad972009-12-17 00:00:46 +01001010 mutex_init(&rdev->mode_info.atom_context->mutex);
Dave Airlie1c9498422014-11-11 09:16:15 +10001011 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +10001013 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001014 return 0;
1015}
1016
Alex Deucher0c195112012-07-17 14:02:33 -04001017/**
1018 * radeon_atombios_fini - free the driver info and callbacks for atombios
1019 *
1020 * @rdev: radeon_device pointer
1021 *
1022 * Frees the driver info and register access callbacks for the ATOM
1023 * interpreter (r4xx+).
1024 * Called at driver shutdown.
1025 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026void radeon_atombios_fini(struct radeon_device *rdev)
1027{
Jerome Glisse4a04a842009-12-09 17:39:16 +01001028 if (rdev->mode_info.atom_context) {
1029 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +01001030 }
Tim Gardner0e34d092013-02-11 14:34:32 -07001031 kfree(rdev->mode_info.atom_context);
1032 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -04001033 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -07001034 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001035}
1036
Alex Deucher0c195112012-07-17 14:02:33 -04001037/* COMBIOS */
1038/*
1039 * COMBIOS is the bios format prior to ATOM. It provides
1040 * command tables similar to ATOM, but doesn't have a unified
1041 * parser. See radeon_combios.c
1042 */
1043
1044/**
1045 * radeon_combios_init - init the driver info for combios
1046 *
1047 * @rdev: radeon_device pointer
1048 *
1049 * Initializes the driver info for combios (r1xx-r3xx).
1050 * Returns 0 on sucess.
1051 * Called at driver startup.
1052 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053int radeon_combios_init(struct radeon_device *rdev)
1054{
1055 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1056 return 0;
1057}
1058
Alex Deucher0c195112012-07-17 14:02:33 -04001059/**
1060 * radeon_combios_fini - free the driver info for combios
1061 *
1062 * @rdev: radeon_device pointer
1063 *
1064 * Frees the driver info for combios (r1xx-r3xx).
1065 * Called at driver shutdown.
1066 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067void radeon_combios_fini(struct radeon_device *rdev)
1068{
1069}
1070
Alex Deucher0c195112012-07-17 14:02:33 -04001071/* if we get transitioned to only one device, take VGA back */
1072/**
1073 * radeon_vga_set_decode - enable/disable vga decode
1074 *
1075 * @cookie: radeon_device pointer
1076 * @state: enable/disable vga decode
1077 *
1078 * Enable/disable vga decode (all asics).
1079 * Returns VGA resource flags.
1080 */
Dave Airlie28d52042009-09-21 14:33:58 +10001081static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1082{
1083 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +10001084 radeon_vga_set_state(rdev, state);
1085 if (state)
1086 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1087 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1088 else
1089 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1090}
Dave Airliec1176d62009-10-08 14:03:05 +10001091
Alex Deucher0c195112012-07-17 14:02:33 -04001092/**
Christian König1bcb04f2012-10-23 15:53:16 +02001093 * radeon_check_pot_argument - check that argument is a power of two
1094 *
1095 * @arg: value to check
1096 *
1097 * Validates that a certain argument is a power of two (all asics).
1098 * Returns true if argument is valid.
1099 */
1100static bool radeon_check_pot_argument(int arg)
1101{
1102 return (arg & (arg - 1)) == 0;
1103}
1104
1105/**
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001106 * Determine a sensible default GART size according to ASIC family.
1107 *
1108 * @family ASIC family name
1109 */
1110static int radeon_gart_size_auto(enum radeon_family family)
1111{
1112 /* default to a larger gart size on newer asics */
1113 if (family >= CHIP_TAHITI)
1114 return 2048;
1115 else if (family >= CHIP_RV770)
1116 return 1024;
1117 else
1118 return 512;
1119}
1120
1121/**
Alex Deucher0c195112012-07-17 14:02:33 -04001122 * radeon_check_arguments - validate module params
1123 *
1124 * @rdev: radeon_device pointer
1125 *
1126 * Validates certain module parameters and updates
1127 * the associated values used by the driver (all asics).
1128 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001129static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001130{
1131 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001132 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001133 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1134 radeon_vram_limit);
1135 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001136 }
Christian König1bcb04f2012-10-23 15:53:16 +02001137
Alex Deucheredcd26e2013-07-05 17:16:51 -04001138 if (radeon_gart_size == -1) {
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001139 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001140 }
Jerome Glisse36421332009-12-11 21:18:34 +01001141 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001142 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001143 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001144 radeon_gart_size);
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001145 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Christian König1bcb04f2012-10-23 15:53:16 +02001146 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001147 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1148 radeon_gart_size);
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001149 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Jerome Glisse36421332009-12-11 21:18:34 +01001150 }
Christian König1bcb04f2012-10-23 15:53:16 +02001151 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1152
Jerome Glisse36421332009-12-11 21:18:34 +01001153 /* AGP mode can only be -1, 1, 2, 4, 8 */
1154 switch (radeon_agpmode) {
1155 case -1:
1156 case 0:
1157 case 1:
1158 case 2:
1159 case 4:
1160 case 8:
1161 break;
1162 default:
1163 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1164 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1165 radeon_agpmode = 0;
1166 break;
1167 }
Christian Königc1c44132014-06-05 23:47:32 -04001168
1169 if (!radeon_check_pot_argument(radeon_vm_size)) {
1170 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1171 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001172 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001173 }
1174
Christian König20b26562014-07-18 13:56:56 +02001175 if (radeon_vm_size < 1) {
Alexandre Demers13c240e2016-01-07 19:22:44 -05001176 dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001177 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001178 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001179 }
1180
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001181 /*
1182 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1183 */
Christian König20b26562014-07-18 13:56:56 +02001184 if (radeon_vm_size > 1024) {
1185 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001186 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001187 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001188 }
Christian König4510fb92014-06-05 23:56:50 -04001189
1190 /* defines number of bits in page table versus page directory,
1191 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1192 * page table and the remaining bits are in the page directory */
Christian Königdfc230f2014-07-19 13:55:58 +02001193 if (radeon_vm_block_size == -1) {
1194
1195 /* Total bits covered by PD + PTs */
Alex Deucher8e66e132014-10-15 17:20:55 -04001196 unsigned bits = ilog2(radeon_vm_size) + 18;
Christian Königdfc230f2014-07-19 13:55:58 +02001197
1198 /* Make sure the PD is 4K in size up to 8GB address space.
1199 Above that split equal between PD and PTs */
1200 if (radeon_vm_size <= 8)
1201 radeon_vm_block_size = bits - 9;
1202 else
1203 radeon_vm_block_size = (bits + 3) / 2;
1204
1205 } else if (radeon_vm_block_size < 9) {
Christian König20b26562014-07-18 13:56:56 +02001206 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
Christian König4510fb92014-06-05 23:56:50 -04001207 radeon_vm_block_size);
1208 radeon_vm_block_size = 9;
1209 }
1210
1211 if (radeon_vm_block_size > 24 ||
Christian König20b26562014-07-18 13:56:56 +02001212 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1213 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
Christian König4510fb92014-06-05 23:56:50 -04001214 radeon_vm_block_size);
1215 radeon_vm_block_size = 9;
1216 }
Jerome Glisse36421332009-12-11 21:18:34 +01001217}
1218
Alex Deucher0c195112012-07-17 14:02:33 -04001219/**
1220 * radeon_switcheroo_set_state - set switcheroo state
1221 *
1222 * @pdev: pci dev pointer
Lukas Wunner8e5de1d2015-09-05 11:14:43 +02001223 * @state: vga_switcheroo state
Alex Deucher0c195112012-07-17 14:02:33 -04001224 *
1225 * Callback for the switcheroo driver. Suspends or resumes the
1226 * the asics before or after it is powered up using ACPI methods.
1227 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001228static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1229{
1230 struct drm_device *dev = pci_get_drvdata(pdev);
Alex Deucher4807c5a2014-07-18 11:54:20 -04001231 struct radeon_device *rdev = dev->dev_private;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001232
Alex Deucher90c4cde2014-04-10 22:29:01 -04001233 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001234 return;
1235
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001236 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001237 unsigned d3_delay = dev->pdev->d3_delay;
1238
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001239 printk(KERN_INFO "radeon: switched on\n");
1240 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001241 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001242
Alex Deucher4807c5a2014-07-18 11:54:20 -04001243 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001244 dev->pdev->d3_delay = 20;
1245
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001246 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001247
1248 dev->pdev->d3_delay = d3_delay;
1249
Dave Airlie5bcf7192010-12-07 09:20:40 +10001250 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001251 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001252 } else {
1253 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001254 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001255 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Jérome Glisse274ad652016-03-18 16:58:39 +01001256 radeon_suspend_kms(dev, true, true, false);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001257 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001258 }
1259}
1260
Alex Deucher0c195112012-07-17 14:02:33 -04001261/**
1262 * radeon_switcheroo_can_switch - see if switcheroo state can change
1263 *
1264 * @pdev: pci dev pointer
1265 *
1266 * Callback for the switcheroo driver. Check of the switcheroo
1267 * state can be changed.
1268 * Returns true if the state can be changed, false if not.
1269 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001270static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1271{
1272 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001273
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001274 /*
1275 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1276 * locking inversion with the driver load path. And the access here is
1277 * completely racy anyway. So don't bother with locking for now.
1278 */
1279 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001280}
1281
Takashi Iwai26ec6852012-05-11 07:51:17 +02001282static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1283 .set_gpu_state = radeon_switcheroo_set_state,
1284 .reprobe = NULL,
1285 .can_switch = radeon_switcheroo_can_switch,
1286};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001287
Alex Deucher0c195112012-07-17 14:02:33 -04001288/**
1289 * radeon_device_init - initialize the driver
1290 *
1291 * @rdev: radeon_device pointer
1292 * @pdev: drm dev pointer
1293 * @pdev: pci dev pointer
1294 * @flags: driver flags
1295 *
1296 * Initializes the driver info and hw (all asics).
1297 * Returns 0 for success or an error on failure.
1298 * Called at driver startup.
1299 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001300int radeon_device_init(struct radeon_device *rdev,
1301 struct drm_device *ddev,
1302 struct pci_dev *pdev,
1303 uint32_t flags)
1304{
Alex Deucher351a52a2010-06-30 11:52:50 -04001305 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001306 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001307 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001308
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001309 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001310 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001311 rdev->ddev = ddev;
1312 rdev->pdev = pdev;
1313 rdev->flags = flags;
1314 rdev->family = flags & RADEON_FAMILY_MASK;
1315 rdev->is_atom_bios = false;
1316 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001317 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001318 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001319 /* set up ring ids */
1320 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1321 rdev->ring[i].idx = i;
1322 }
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001323 rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001324
Alex Deucherfe0d36e2016-04-14 13:16:35 -04001325 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1326 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1327 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001328
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001329 /* mutex initialization are all done here so we
1330 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001331 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001332 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001333 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001334 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001335 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001336 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001337 mutex_init(&rdev->srbm_mutex);
Oded Gabbay1c0a4622014-07-14 15:36:08 +03001338 mutex_init(&rdev->grbm_idx_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001339 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001340 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001341 init_waitqueue_head(&rdev->irq.vblank_queue);
Christian König341cb9e2014-08-07 09:36:03 +02001342 mutex_init(&rdev->mn_lock);
1343 hash_init(rdev->mn_hash);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001344 r = radeon_gem_init(rdev);
1345 if (r)
1346 return r;
Christian König529364e2014-02-20 19:33:15 +01001347
Christian Königc1c44132014-06-05 23:47:32 -04001348 radeon_check_arguments(rdev);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001349 /* Adjust VM size here.
Christian Königc1c44132014-06-05 23:47:32 -04001350 * Max GPUVM size for cayman+ is 40 bits.
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001351 */
Christian König20b26562014-07-18 13:56:56 +02001352 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353
Jerome Glisse4aac0472009-09-14 18:29:49 +02001354 /* Set asic functions */
1355 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001356 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001357 return r;
Jerome Glisse4aac0472009-09-14 18:29:49 +02001358
Alex Deucherf95df9c2010-03-21 14:02:25 -04001359 /* all of the newer IGP chips have an internal gart
1360 * However some rs4xx report as AGP, so remove that here.
1361 */
1362 if ((rdev->family >= CHIP_RS400) &&
1363 (rdev->flags & RADEON_IS_IGP)) {
1364 rdev->flags &= ~RADEON_IS_AGP;
1365 }
1366
Jerome Glisse30256a32009-11-30 17:47:59 +01001367 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001368 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001369 }
1370
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001371 /* Set the internal MC address mask
1372 * This is the max address of the GPU's
1373 * internal address space.
1374 */
1375 if (rdev->family >= CHIP_CAYMAN)
1376 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1377 else if (rdev->family >= CHIP_CEDAR)
1378 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1379 else
1380 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1381
Dave Airliead49f502009-07-10 22:36:26 +10001382 /* set DMA mask + need_dma32 flags.
1383 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001384 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001385 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001386 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001387 */
1388 rdev->need_dma32 = false;
1389 if (rdev->flags & RADEON_IS_AGP)
1390 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001391 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001392 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001393 rdev->need_dma32 = true;
1394
1395 dma_bits = rdev->need_dma32 ? 32 : 40;
1396 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001397 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001398 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001399 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001400 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1401 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001402 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1403 if (r) {
1404 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1405 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1406 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407
1408 /* Registers mapping */
1409 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001410 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001411 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001412 spin_lock_init(&rdev->pll_idx_lock);
1413 spin_lock_init(&rdev->mc_idx_lock);
1414 spin_lock_init(&rdev->pcie_idx_lock);
1415 spin_lock_init(&rdev->pciep_idx_lock);
1416 spin_lock_init(&rdev->pif_idx_lock);
1417 spin_lock_init(&rdev->cg_idx_lock);
1418 spin_lock_init(&rdev->uvd_idx_lock);
1419 spin_lock_init(&rdev->rcu_idx_lock);
1420 spin_lock_init(&rdev->didt_idx_lock);
1421 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001422 if (rdev->family >= CHIP_BONAIRE) {
1423 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1424 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1425 } else {
1426 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1427 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1428 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1430 if (rdev->rmmio == NULL) {
1431 return -ENOMEM;
1432 }
1433 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1434 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1435
Alex Deucher75efdee2013-03-04 12:47:46 -05001436 /* doorbell bar mapping */
1437 if (rdev->family >= CHIP_BONAIRE)
1438 radeon_doorbell_init(rdev);
1439
Alex Deucher351a52a2010-06-30 11:52:50 -04001440 /* io port mapping */
1441 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1442 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1443 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1444 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1445 break;
1446 }
1447 }
1448 if (rdev->rio_mem == NULL)
1449 DRM_ERROR("Unable to find PCI I/O BAR\n");
1450
Alex Deucher4807c5a2014-07-18 11:54:20 -04001451 if (rdev->flags & RADEON_IS_PX)
1452 radeon_device_handle_px_quirks(rdev);
1453
Dave Airlie28d52042009-09-21 14:33:58 +10001454 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001455 /* this will fail for cards that aren't VGA class devices, just
1456 * ignore it */
1457 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001458
Alex Deucherbfaddd92016-04-18 11:19:19 -04001459 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001460 runtime = true;
1461 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1462 if (runtime)
1463 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001464
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001465 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001466 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001467 goto failed;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001468
Jerome Glisse409851f2013-04-25 22:29:27 -04001469 r = radeon_gem_debugfs_init(rdev);
1470 if (r) {
1471 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1472 }
1473
Dave Airlie9843ead2015-02-24 09:24:04 +10001474 r = radeon_mst_debugfs_init(rdev);
1475 if (r) {
1476 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1477 }
1478
Jerome Glisseb574f252009-10-06 19:04:29 +02001479 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1480 /* Acceleration not working on AGP card try again
1481 * with fallback to PCI or PCIE GART
1482 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001483 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001484 radeon_fini(rdev);
1485 radeon_agp_disable(rdev);
1486 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001487 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001488 goto failed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001489 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001490
Christian König13a7d292014-08-24 14:52:46 +02001491 r = radeon_ib_ring_tests(rdev);
1492 if (r)
1493 DRM_ERROR("ib ring test failed (%d).\n", r);
1494
Jérôme Glisse6dfd1972015-06-05 13:33:57 -04001495 /*
1496 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1497 * after the CP ring have chew one packet at least. Hence here we stop
1498 * and restart DPM after the radeon_ib_ring_tests().
1499 */
1500 if (rdev->pm.dpm_enabled &&
1501 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1502 (rdev->family == CHIP_TURKS) &&
1503 (rdev->flags & RADEON_IS_MOBILITY)) {
1504 mutex_lock(&rdev->pm.mutex);
1505 radeon_dpm_disable(rdev);
1506 radeon_dpm_enable(rdev);
1507 mutex_unlock(&rdev->pm.mutex);
1508 }
1509
Christian König60a7e392011-09-27 12:31:00 +02001510 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001511 if (rdev->accel_working)
1512 radeon_test_moves(rdev);
1513 else
1514 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001515 }
Christian König60a7e392011-09-27 12:31:00 +02001516 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001517 if (rdev->accel_working)
1518 radeon_test_syncing(rdev);
1519 else
1520 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001521 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001522 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001523 if (rdev->accel_working)
1524 radeon_benchmark(rdev, radeon_benchmarking);
1525 else
1526 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001528 return 0;
Alex Deucher2e971402014-09-12 18:00:53 -04001529
1530failed:
Lukas Wunnerb8751942016-06-08 18:47:27 +02001531 /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1532 if (radeon_is_px(ddev))
1533 pm_runtime_put_noidle(ddev->dev);
Alex Deucher2e971402014-09-12 18:00:53 -04001534 if (runtime)
1535 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1536 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001537}
1538
Christian König4d8bf9a2011-10-24 14:54:54 +02001539static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1540
Alex Deucher0c195112012-07-17 14:02:33 -04001541/**
1542 * radeon_device_fini - tear down the driver
1543 *
1544 * @rdev: radeon_device pointer
1545 *
1546 * Tear down the driver info (all asics).
1547 * Called at driver shutdown.
1548 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549void radeon_device_fini(struct radeon_device *rdev)
1550{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551 DRM_INFO("radeon: finishing device.\n");
1552 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001553 /* evict vram memory */
1554 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001555 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001556 vga_switcheroo_unregister_client(rdev->pdev);
Alex Deucher2e971402014-09-12 18:00:53 -04001557 if (rdev->flags & RADEON_IS_PX)
1558 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
Dave Airliec1176d62009-10-08 14:03:05 +10001559 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001560 if (rdev->rio_mem)
1561 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001562 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001563 iounmap(rdev->rmmio);
1564 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001565 if (rdev->family >= CHIP_BONAIRE)
1566 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001567 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001568}
1569
1570
1571/*
1572 * Suspend & resume.
1573 */
Alex Deucher0c195112012-07-17 14:02:33 -04001574/**
1575 * radeon_suspend_kms - initiate device suspend
1576 *
1577 * @pdev: drm dev pointer
1578 * @state: suspend state
1579 *
1580 * Puts the hw in the suspend state (all asics).
1581 * Returns 0 for success or an error on failure.
1582 * Called at driver suspend.
1583 */
Jérome Glisse274ad652016-03-18 16:58:39 +01001584int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1585 bool fbcon, bool freeze)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001586{
Darren Jenkins875c1862009-12-30 12:18:30 +11001587 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001588 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001589 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001590 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001591
Darren Jenkins875c1862009-12-30 12:18:30 +11001592 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001593 return -ENODEV;
1594 }
Dave Airlie7473e832012-09-13 12:02:30 +10001595
Darren Jenkins875c1862009-12-30 12:18:30 +11001596 rdev = dev->dev_private;
1597
Alex Deucherf2aba352016-09-19 12:20:18 -04001598 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001599 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001600
Seth Forshee86698c22012-01-31 19:06:25 -06001601 drm_kms_helper_poll_disable(dev);
1602
Daniel Vetter6adaed52015-09-23 20:26:45 +02001603 drm_modeset_lock_all(dev);
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001604 /* turn off display hw */
1605 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1606 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1607 }
Daniel Vetter6adaed52015-09-23 20:26:45 +02001608 drm_modeset_unlock_all(dev);
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001609
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001610 /* unpin the front buffers and cursors */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001612 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001613 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001614 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001615
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001616 if (radeon_crtc->cursor_bo) {
1617 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1618 r = radeon_bo_reserve(robj, false);
1619 if (r == 0) {
1620 radeon_bo_unpin(robj);
1621 radeon_bo_unreserve(robj);
1622 }
1623 }
1624
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 if (rfb == NULL || rfb->obj == NULL) {
1626 continue;
1627 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001628 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001629 /* don't unpin kernel fb objects */
1630 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001631 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001632 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001633 radeon_bo_unpin(robj);
1634 radeon_bo_unreserve(robj);
1635 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 }
1637 }
1638 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001639 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001640
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001641 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001642 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001643 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001644 if (r) {
1645 /* delay GPU reset to resume */
Christian Königeb98c702014-08-27 15:21:56 +02001646 radeon_fence_driver_force_completion(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001647 }
1648 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001649
Yang Zhaof657c2a2009-09-15 12:21:01 +10001650 radeon_save_bios_scratch_regs(rdev);
1651
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001652 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001653 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001654 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001655 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001656
Jerome Glisse10b06122010-05-21 18:48:54 +02001657 radeon_agp_suspend(rdev);
1658
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001659 pci_save_state(dev->pdev);
Jérôme Glisseccaa2c12016-06-07 17:43:04 -04001660 if (freeze && rdev->family >= CHIP_CEDAR) {
Jérome Glisse274ad652016-03-18 16:58:39 +01001661 rdev->asic->asic_reset(rdev, true);
1662 pci_restore_state(dev->pdev);
1663 } else if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001664 /* Shut down the device */
1665 pci_disable_device(dev->pdev);
1666 pci_set_power_state(dev->pdev, PCI_D3hot);
1667 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001668
1669 if (fbcon) {
1670 console_lock();
1671 radeon_fbdev_set_suspend(rdev, 1);
1672 console_unlock();
1673 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001674 return 0;
1675}
1676
Alex Deucher0c195112012-07-17 14:02:33 -04001677/**
1678 * radeon_resume_kms - initiate device resume
1679 *
1680 * @pdev: drm dev pointer
1681 *
1682 * Bring the hw back to operating state (all asics).
1683 * Returns 0 for success or an error on failure.
1684 * Called at driver resume.
1685 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001686int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001687{
Cedric Godin09bdf592010-06-11 14:40:56 -04001688 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001689 struct radeon_device *rdev = dev->dev_private;
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001690 struct drm_crtc *crtc;
Christian König04eb2202012-07-07 12:47:58 +02001691 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001692
Alex Deucherf2aba352016-09-19 12:20:18 -04001693 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001694 return 0;
1695
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001696 if (fbcon) {
1697 console_lock();
1698 }
Dave Airlie7473e832012-09-13 12:02:30 +10001699 if (resume) {
1700 pci_set_power_state(dev->pdev, PCI_D0);
1701 pci_restore_state(dev->pdev);
1702 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001703 if (fbcon)
1704 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001705 return -1;
1706 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001708 /* resume AGP if in use */
1709 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001710 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001711
1712 r = radeon_ib_ring_tests(rdev);
1713 if (r)
1714 DRM_ERROR("ib ring test failed (%d).\n", r);
1715
Alex Deucherbc6a6292014-02-25 12:01:28 -05001716 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001717 /* do dpm late init */
1718 r = radeon_pm_late_init(rdev);
1719 if (r) {
1720 rdev->pm.dpm_enabled = false;
1721 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1722 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001723 } else {
1724 /* resume old pm late */
1725 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001726 }
1727
Yang Zhaof657c2a2009-09-15 12:21:01 +10001728 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001729
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001730 /* pin cursors */
1731 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1732 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1733
1734 if (radeon_crtc->cursor_bo) {
1735 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1736 r = radeon_bo_reserve(robj, false);
1737 if (r == 0) {
1738 /* Only 27 bit offset for legacy cursor */
1739 r = radeon_bo_pin_restricted(robj,
1740 RADEON_GEM_DOMAIN_VRAM,
1741 ASIC_IS_AVIVO(rdev) ?
1742 0 : 1 << 27,
1743 &radeon_crtc->cursor_addr);
1744 if (r != 0)
1745 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1746 radeon_bo_unreserve(robj);
1747 }
1748 }
1749 }
1750
Alex Deucher3fa47d92012-01-20 14:56:39 -05001751 /* init dig PHYs, disp eng pll */
1752 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001753 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001754 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001755 /* turn on the BL */
1756 if (rdev->mode_info.bl_encoder) {
1757 u8 bl_level = radeon_get_backlight_level(rdev,
1758 rdev->mode_info.bl_encoder);
1759 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1760 bl_level);
1761 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001762 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001763 /* reset hpd state */
1764 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001766 if (fbcon) {
1767 drm_helper_resume_force_mode(dev);
1768 /* turn on display hw */
Daniel Vetter6adaed52015-09-23 20:26:45 +02001769 drm_modeset_lock_all(dev);
Dave Airlieec9954f2014-03-27 14:09:19 +10001770 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1771 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1772 }
Daniel Vetter6adaed52015-09-23 20:26:45 +02001773 drm_modeset_unlock_all(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -05001774 }
Seth Forshee86698c22012-01-31 19:06:25 -06001775
1776 drm_kms_helper_poll_enable(dev);
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001777
Alex Deucher3640da22014-05-30 12:40:15 -04001778 /* set the power state here in case we are a PX system or headless */
1779 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1780 radeon_pm_compute_clocks(rdev);
1781
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001782 if (fbcon) {
1783 radeon_fbdev_set_suspend(rdev, 0);
1784 console_unlock();
1785 }
1786
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001787 return 0;
1788}
1789
Alex Deucher0c195112012-07-17 14:02:33 -04001790/**
1791 * radeon_gpu_reset - reset the asic
1792 *
1793 * @rdev: radeon device pointer
1794 *
1795 * Attempt the reset the GPU if it has hung (all asics).
1796 * Returns 0 for success or an error on failure.
1797 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001798int radeon_gpu_reset(struct radeon_device *rdev)
1799{
Christian König55d7c222012-07-09 11:52:44 +02001800 unsigned ring_sizes[RADEON_NUM_RINGS];
1801 uint32_t *ring_data[RADEON_NUM_RINGS];
1802
1803 bool saved = false;
1804
1805 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001806 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001807
Jerome Glissedee53e72012-07-02 12:45:19 -04001808 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001809
1810 if (!rdev->needs_reset) {
1811 up_write(&rdev->exclusive_lock);
1812 return 0;
1813 }
1814
Marek Olšák72b90762015-04-29 19:40:33 +02001815 atomic_inc(&rdev->gpu_reset_counter);
1816
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001817 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001818 /* block TTM */
1819 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001820 radeon_suspend(rdev);
Alex Deucher73ef0e02014-08-18 16:51:46 -04001821 radeon_hpd_fini(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001822
Christian König55d7c222012-07-09 11:52:44 +02001823 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1824 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1825 &ring_data[i]);
1826 if (ring_sizes[i]) {
1827 saved = true;
1828 dev_info(rdev->dev, "Saved %d dwords of commands "
1829 "on ring %d.\n", ring_sizes[i], i);
1830 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001831 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001832
Christian König55d7c222012-07-09 11:52:44 +02001833 r = radeon_asic_reset(rdev);
1834 if (!r) {
1835 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1836 radeon_resume(rdev);
1837 }
1838
1839 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001840
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001841 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1842 if (!r && ring_data[i]) {
Christian König55d7c222012-07-09 11:52:44 +02001843 radeon_ring_restore(rdev, &rdev->ring[i],
1844 ring_sizes[i], ring_data[i]);
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001845 } else {
Christian Königeb98c702014-08-27 15:21:56 +02001846 radeon_fence_driver_force_completion(rdev, i);
Christian König55d7c222012-07-09 11:52:44 +02001847 kfree(ring_data[i]);
1848 }
1849 }
1850
Alex Deucherc940b442014-08-18 11:57:28 -04001851 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1852 /* do dpm late init */
1853 r = radeon_pm_late_init(rdev);
1854 if (r) {
1855 rdev->pm.dpm_enabled = false;
1856 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1857 }
1858 } else {
1859 /* resume old pm late */
1860 radeon_pm_resume(rdev);
1861 }
1862
Alex Deucher73ef0e02014-08-18 16:51:46 -04001863 /* init dig PHYs, disp eng pll */
1864 if (rdev->is_atom_bios) {
1865 radeon_atom_encoder_init(rdev);
1866 radeon_atom_disp_eng_pll_init(rdev);
1867 /* turn on the BL */
1868 if (rdev->mode_info.bl_encoder) {
1869 u8 bl_level = radeon_get_backlight_level(rdev,
1870 rdev->mode_info.bl_encoder);
1871 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1872 bl_level);
1873 }
1874 }
1875 /* reset hpd state */
1876 radeon_hpd_init(rdev);
1877
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001878 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Christian König3c036382014-08-27 15:22:01 +02001879
1880 rdev->in_reset = true;
1881 rdev->needs_reset = false;
1882
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001883 downgrade_write(&rdev->exclusive_lock);
1884
Jerome Glissed3493572012-12-14 16:20:46 -05001885 drm_helper_resume_force_mode(rdev->ddev);
1886
Alex Deucherc940b442014-08-18 11:57:28 -04001887 /* set the power state here in case we are a PX system or headless */
1888 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1889 radeon_pm_compute_clocks(rdev);
1890
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001891 if (!r) {
1892 r = radeon_ib_ring_tests(rdev);
1893 if (r && saved)
1894 r = -EAGAIN;
1895 } else {
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001896 /* bad news, how to tell it to userspace ? */
1897 dev_info(rdev->dev, "GPU reset failed\n");
1898 }
1899
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001900 rdev->needs_reset = r == -EAGAIN;
1901 rdev->in_reset = false;
1902
1903 up_read(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001904 return r;
1905}
1906
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001907
1908/*
1909 * Debugfs
1910 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001911int radeon_debugfs_add_files(struct radeon_device *rdev,
1912 struct drm_info_list *files,
1913 unsigned nfiles)
1914{
1915 unsigned i;
1916
Christian König4d8bf9a2011-10-24 14:54:54 +02001917 for (i = 0; i < rdev->debugfs_count; i++) {
1918 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919 /* Already registered */
1920 return 0;
1921 }
1922 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001923
Christian König4d8bf9a2011-10-24 14:54:54 +02001924 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001925 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1926 DRM_ERROR("Reached maximum number of debugfs components.\n");
1927 DRM_ERROR("Report so we increase "
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001928 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001929 return -EINVAL;
1930 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001931 rdev->debugfs[rdev->debugfs_count].files = files;
1932 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1933 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001934#if defined(CONFIG_DEBUG_FS)
1935 drm_debugfs_create_files(files, nfiles,
1936 rdev->ddev->control->debugfs_root,
1937 rdev->ddev->control);
1938 drm_debugfs_create_files(files, nfiles,
1939 rdev->ddev->primary->debugfs_root,
1940 rdev->ddev->primary);
1941#endif
1942 return 0;
1943}
1944
Christian König4d8bf9a2011-10-24 14:54:54 +02001945static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1946{
1947#if defined(CONFIG_DEBUG_FS)
1948 unsigned i;
1949
1950 for (i = 0; i < rdev->debugfs_count; i++) {
1951 drm_debugfs_remove_files(rdev->debugfs[i].files,
1952 rdev->debugfs[i].num_files,
1953 rdev->ddev->control);
1954 drm_debugfs_remove_files(rdev->debugfs[i].files,
1955 rdev->debugfs[i].num_files,
1956 rdev->ddev->primary);
1957 }
1958#endif
1959}