blob: 7e21192da8e100e68e4553ec59525ecf2cf743f2 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Don Hiattd98bb7f2017-08-04 13:54:16 -070073#include <rdma/opa_addr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040074
75#include "chip_registers.h"
76#include "common.h"
77#include "verbs.h"
78#include "pio.h"
79#include "chip.h"
80#include "mad.h"
81#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080082#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080083#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040084
85/* bumped 1 from s/w major version of TrueScale */
86#define HFI1_CHIP_VERS_MAJ 3U
87
88/* don't care about this except printing */
89#define HFI1_CHIP_VERS_MIN 0U
90
91/* The Organization Unique Identifier (Mfg code), and its position in GUID */
92#define HFI1_OUI 0x001175
93#define HFI1_OUI_LSB 40
94
95#define DROP_PACKET_OFF 0
96#define DROP_PACKET_ON 1
97
98extern unsigned long hfi1_cap_mask;
99#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
100#define HFI1_CAP_UGET_MASK(mask, cap) \
101 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
102#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
103#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
104#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
105#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
106#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
107 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800108/* Offline Disabled Reason is 4-bits */
109#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400110
111/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500112 * Control context is always 0 and handles the error packets.
113 * It also handles the VL15 and multicast packets.
114 */
115#define HFI1_CTRL_CTXT 0
116
117/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500118 * Driver context will store software counters for each of the events
119 * associated with these status registers
120 */
121#define NUM_CCE_ERR_STATUS_COUNTERS 41
122#define NUM_RCV_ERR_STATUS_COUNTERS 64
123#define NUM_MISC_ERR_STATUS_COUNTERS 13
124#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
125#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
126#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
127#define NUM_SEND_ERR_STATUS_COUNTERS 3
128#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
129#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
130
131/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400132 * per driver stats, either not device nor port-specific, or
133 * summed over all of the devices and ports.
134 * They are described by name via ipathfs filesystem, so layout
135 * and number of elements can change without breaking compatibility.
136 * If members are added or deleted hfi1_statnames[] in debugfs.c must
137 * change to match.
138 */
139struct hfi1_ib_stats {
140 __u64 sps_ints; /* number of interrupts handled */
141 __u64 sps_errints; /* number of error interrupts */
142 __u64 sps_txerrs; /* tx-related packet errors */
143 __u64 sps_rcverrs; /* non-crc rcv packet errors */
144 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
145 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
146 __u64 sps_ctxts; /* number of contexts currently open */
147 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
148 __u64 sps_buffull;
149 __u64 sps_hdrfull;
150};
151
152extern struct hfi1_ib_stats hfi1_stats;
153extern const struct pci_error_handlers hfi1_pci_err_handler;
154
155/*
156 * First-cut criterion for "device is active" is
157 * two thousand dwords combined Tx, Rx traffic per
158 * 5-second interval. SMA packets are 64 dwords,
159 * and occur "a few per second", presumably each way.
160 */
161#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
162
163/*
164 * Below contains all data related to a single context (formerly called port).
165 */
166
167#ifdef CONFIG_DEBUG_FS
168struct hfi1_opcode_stats_perctx;
169#endif
170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
172 ssize_t size; /* total size of eager buffers */
173 u32 count; /* size of buffers array */
174 u32 numbufs; /* number of buffers allocated */
175 u32 alloced; /* number of rcvarray entries used */
176 u32 rcvtid_size; /* size of each eager rcv tid */
177 u32 threshold; /* head update threshold */
178 struct eager_buffer {
179 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700180 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400181 ssize_t len;
182 } *buffers;
183 struct {
184 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700185 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400186 } *rcvtids;
187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszyn77241052015-07-30 15:17:43 -0400194struct hfi1_ctxtdata {
195 /* shadow the ctxt's RcvCtrl register */
196 u64 rcvctrl;
197 /* rcvhdrq base, needs mmap before useful */
198 void *rcvhdrq;
199 /* kernel virtual address where hdrqtail is updated */
200 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201 /* when waiting for rcv or pioavail */
202 wait_queue_head_t wait;
203 /* rcvhdrq size (for freeing) */
204 size_t rcvhdrq_size;
205 /* number of rcvhdrq entries */
206 u16 rcvhdrq_cnt;
207 /* size of each of the rcvhdrq entries */
208 u16 rcvhdrqentsize;
209 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700210 dma_addr_t rcvhdrq_dma;
211 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400212 struct ctxt_eager_bufs egrbufs;
213 /* this receive context's assigned PIO ACK send context */
214 struct send_context *sc;
215
216 /* dynamic receive available interrupt timeout */
217 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700218 /* Reference count the base context usage */
219 struct kref kref;
220
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700221 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700222 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700223 /*
224 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700225 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700226 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400227 u16 subctxt_cnt;
228 /* non-zero if ctxt is being shared. */
229 u16 subctxt_id;
230 u8 uuid[16];
231 /* job key */
232 u16 jkey;
233 /* number of RcvArray groups for this context. */
234 u32 rcv_array_groups;
235 /* index of first eager TID entry. */
236 u32 eager_base;
237 /* number of expected TID entries */
238 u32 expected_count;
239 /* index of first expected TID entry. */
240 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500241
242 struct exp_tid_set tid_group_list;
243 struct exp_tid_set tid_used_list;
244 struct exp_tid_set tid_full_list;
245
Mike Marciniszyn77241052015-07-30 15:17:43 -0400246 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500247 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400248 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400249 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400250 /* per-context event flags for fileops/intr communication */
251 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* total number of polled urgent packets */
253 u32 urgent;
254 /* saved total number of polled urgent packets for poll edge trigger */
255 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400256 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700257 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400258 /* so file ops can get at unit */
259 struct hfi1_devdata *dd;
260 /* so functions that need physical port can get it easily */
261 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700262 /* associated msix interrupt */
263 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400264 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
265 void *subctxt_uregbase;
266 /* An array of pages for the eager receive buffers * N */
267 void *subctxt_rcvegrbuf;
268 /* An array of pages for the eager header queue entries * N */
269 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700270 /* Bitmask of in use context(s) */
271 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400272 /* The version of the library which opened this ctxt */
273 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400274 /* Type of packets or conditions we want to poll for */
275 u16 poll_type;
276 /* receive packet sequence counter */
277 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400278 /* ctxt rcvhdrq head offset */
279 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400280 /* QPs waiting for context processing */
281 struct list_head qp_wait_list;
282 /* interrupt handling */
283 u64 imask; /* clear interrupt mask */
284 int ireg; /* clear interrupt register */
285 unsigned numa_id; /* numa node of this context */
286 /* verbs stats per CTX */
287 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400288
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800289 /* Is ASPM interrupt supported for this context */
290 bool aspm_intr_supported;
291 /* ASPM state (enabled/disabled) for this context */
292 bool aspm_enabled;
293 /* Timer for re-enabling ASPM if interrupt activity quietens down */
294 struct timer_list aspm_timer;
295 /* Lock to serialize between intr, timer intr and user threads */
296 spinlock_t aspm_lock;
297 /* Is ASPM processing enabled for this context (in intr context) */
298 bool aspm_intr_enable;
299 /* Last interrupt timestamp */
300 ktime_t aspm_ts_last_intr;
301 /* Last timestamp at which we scheduled a timer for this context */
302 ktime_t aspm_ts_timer_sched;
303
Mike Marciniszyn77241052015-07-30 15:17:43 -0400304 /*
305 * The interrupt handler for a particular receive context can vary
306 * throughout it's lifetime. This is not a lock protected data member so
307 * it must be updated atomically and the prev and new value must always
308 * be valid. Worst case is we process an extra interrupt and up to 64
309 * packets with the wrong interrupt handler.
310 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400311 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700312
313 /* Indicates that this is vnic context */
314 bool is_vnic;
315
316 /* vnic queue index this context is mapped to */
317 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400318};
319
320/*
321 * Represents a single packet at a high level. Put commonly computed things in
322 * here so we do not have to keep doing them over and over. The rule of thumb is
323 * if something is used one time to derive some value, store that something in
324 * here. If it is used multiple times, then store the result of that derivation
325 * in here.
326 */
327struct hfi1_packet {
328 void *ebuf;
329 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700330 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400331 struct hfi1_ctxtdata *rcd;
332 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800333 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700334 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700335 struct ib_grh *grh;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336 u64 rhf;
337 u32 maxcnt;
338 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700339 u32 dlid;
340 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400341 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800343 u8 hlen;
344 u8 numpkt;
345 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400346 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700348 u8 extra_byte;
349 u8 pad;
350 u8 sc;
351 u8 sl;
352 u8 opcode;
353 bool becn;
354 bool fecn;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400355};
356
Don Hiattd98bb7f2017-08-04 13:54:16 -0700357/* Packet types */
358#define HFI1_PKT_TYPE_9B 0
359#define HFI1_PKT_TYPE_16B 1
360
Don Hiatt72c07e22017-08-04 13:53:58 -0700361/*
362 * OPA 16B Header
363 */
364#define OPA_16B_L4_MASK 0xFFull
365#define OPA_16B_SC_MASK 0x1F00000ull
366#define OPA_16B_SC_SHIFT 20
367#define OPA_16B_LID_MASK 0xFFFFFull
368#define OPA_16B_DLID_MASK 0xF000ull
369#define OPA_16B_DLID_SHIFT 20
370#define OPA_16B_DLID_HIGH_SHIFT 12
371#define OPA_16B_SLID_MASK 0xF00ull
372#define OPA_16B_SLID_SHIFT 20
373#define OPA_16B_SLID_HIGH_SHIFT 8
374#define OPA_16B_BECN_MASK 0x80000000ull
375#define OPA_16B_BECN_SHIFT 31
376#define OPA_16B_FECN_MASK 0x10000000ull
377#define OPA_16B_FECN_SHIFT 28
378#define OPA_16B_L2_MASK 0x60000000ull
379#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700380#define OPA_16B_PKEY_MASK 0xFFFF0000ull
381#define OPA_16B_PKEY_SHIFT 16
382#define OPA_16B_LEN_MASK 0x7FF00000ull
383#define OPA_16B_LEN_SHIFT 20
Don Hiatt72c07e22017-08-04 13:53:58 -0700384
385/*
386 * OPA 16B L2/L4 Encodings
387 */
388#define OPA_16B_L2_TYPE 0x02
389#define OPA_16B_L4_IB_LOCAL 0x09
390#define OPA_16B_L4_IB_GLOBAL 0x0A
391#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
392
393static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
394{
395 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
396}
397
398static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
399{
400 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
401}
402
403static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
404{
405 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
406 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
407 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
408}
409
410static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
411{
412 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
413 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
414 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
415}
416
417static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
418{
419 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
420}
421
422static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
423{
424 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
425}
426
427static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
428{
429 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
430}
431
Don Hiatt5786adf32017-08-04 13:54:10 -0700432static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
433{
434 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
435}
436
Don Hiatt72c07e22017-08-04 13:53:58 -0700437/*
438 * BTH
439 */
440#define OPA_16B_BTH_PAD_MASK 7
441static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
442{
443 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
444 OPA_16B_BTH_PAD_MASK);
445}
446
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800447struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400448
449/*
450 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
451 * Mostly for MADs that set or query link parameters, also ipath
452 * config interfaces
453 */
454#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
455#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
456#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
457#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
458#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
459#define HFI1_IB_CFG_SPD 5 /* current Link spd */
460#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
461#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
462#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
463#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
464#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
465#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
466#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
467#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
468#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
469#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
470#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
471#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
472#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
473#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
474#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
475
476/*
477 * HFI or Host Link States
478 *
479 * These describe the states the driver thinks the logical and physical
480 * states are in. Used as an argument to set_link_state(). Implemented
481 * as bits for easy multi-state checking. The actual state can only be
482 * one.
483 */
484#define __HLS_UP_INIT_BP 0
485#define __HLS_UP_ARMED_BP 1
486#define __HLS_UP_ACTIVE_BP 2
487#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
488#define __HLS_DN_POLL_BP 4
489#define __HLS_DN_DISABLE_BP 5
490#define __HLS_DN_OFFLINE_BP 6
491#define __HLS_VERIFY_CAP_BP 7
492#define __HLS_GOING_UP_BP 8
493#define __HLS_GOING_OFFLINE_BP 9
494#define __HLS_LINK_COOLDOWN_BP 10
495
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500496#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
497#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
498#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
499#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
500#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
501#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
502#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
503#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
504#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
505#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
506#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400507
508#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700509#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400510
511/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700512#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400513/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700514#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400515/* default partition key */
516#define DEFAULT_PKEY 0xffff
517
518/*
519 * Possible fabric manager config parameters for fm_{get,set}_table()
520 */
521#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
522#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
523#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
524#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
525#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
526#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
527
528/*
529 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
530 * these are bits so they can be combined, e.g.
531 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
532 */
533#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
534#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
535#define HFI1_RCVCTRL_CTXT_ENB 0x04
536#define HFI1_RCVCTRL_CTXT_DIS 0x08
537#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
538#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
539#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
540#define HFI1_RCVCTRL_PKEY_DIS 0x80
541#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
542#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
543#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
544#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
545#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
546#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
547#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
548#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
549
550/* partition enforcement flags */
551#define HFI1_PART_ENFORCE_IN 0x1
552#define HFI1_PART_ENFORCE_OUT 0x2
553
554/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700555#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400556
557/* Counter flags */
558#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
559#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
560#define CNTR_DISABLED 0x2 /* Disable this counter */
561#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
562#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500563#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400564#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
565#define CNTR_MODE_W 0x0
566#define CNTR_MODE_R 0x1
567
568/* VLs Supported/Operational */
569#define HFI1_MIN_VLS_SUPPORTED 1
570#define HFI1_MAX_VLS_SUPPORTED 8
571
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700572#define HFI1_GUIDS_PER_PORT 5
573#define HFI1_PORT_GUID_INDEX 0
574
Mike Marciniszyn77241052015-07-30 15:17:43 -0400575static inline void incr_cntr64(u64 *cntr)
576{
577 if (*cntr < (u64)-1LL)
578 (*cntr)++;
579}
580
581static inline void incr_cntr32(u32 *cntr)
582{
583 if (*cntr < (u32)-1LL)
584 (*cntr)++;
585}
586
587#define MAX_NAME_SIZE 64
588struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800589 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700590 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400591 void *arg;
592 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800593 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700594 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400595};
596
597/* per-SL CCA information */
598struct cca_timer {
599 struct hrtimer hrtimer;
600 struct hfi1_pportdata *ppd; /* read-only */
601 int sl; /* read-only */
602 u16 ccti; /* read/write - current value of CCTI */
603};
604
605struct link_down_reason {
606 /*
607 * SMA-facing value. Should be set from .latest when
608 * HLS_UP_* -> HLS_DN_* transition actually occurs.
609 */
610 u8 sma;
611 u8 latest;
612};
613
614enum {
615 LO_PRIO_TABLE,
616 HI_PRIO_TABLE,
617 MAX_PRIO_TABLE
618};
619
620struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800621 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400622 spinlock_t lock;
623 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
624};
625
626/*
627 * The structure below encapsulates data relevant to a physical IB Port.
628 * Current chips support only one such port, but the separation
629 * clarifies things a bit. Note that to conform to IB conventions,
630 * port-numbers are one-based. The first or only port is port1.
631 */
632struct hfi1_pportdata {
633 struct hfi1_ibport ibport_data;
634
635 struct hfi1_devdata *dd;
636 struct kobject pport_cc_kobj;
637 struct kobject sc2vl_kobj;
638 struct kobject sl2sc_kobj;
639 struct kobject vl2mtu_kobj;
640
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800641 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400642 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700643 /* Values for SI tuning of SerDes */
644 u32 port_type;
645 u32 tx_preset_eq;
646 u32 tx_preset_noeq;
647 u32 rx_preset;
648 u8 local_atten;
649 u8 remote_atten;
650 u8 default_atten;
651 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400652
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700653 /* GUIDs for this interface, in host order, guids[0] is a port guid */
654 u64 guids[HFI1_GUIDS_PER_PORT];
655
Mike Marciniszyn77241052015-07-30 15:17:43 -0400656 /* GUID for peer interface, in host order */
657 u64 neighbor_guid;
658
659 /* up or down physical link state */
660 u32 linkup;
661
662 /*
663 * this address is mapped read-only into user processes so they can
664 * get status cheaply, whenever they want. One qword of status per port
665 */
666 u64 *statusp;
667
668 /* SendDMA related entries */
669
670 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700671 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400672
673 /* move out of interrupt context */
674 struct work_struct link_vc_work;
675 struct work_struct link_up_work;
676 struct work_struct link_down_work;
677 struct work_struct sma_message_work;
678 struct work_struct freeze_work;
679 struct work_struct link_downgrade_work;
680 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700681 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400682 /* host link state variables */
683 struct mutex hls_lock;
684 u32 host_link_state;
685
Mike Marciniszyn77241052015-07-30 15:17:43 -0400686 /* these are the "32 bit" regs */
687
688 u32 ibmtu; /* The MTU programmed for this unit */
689 /*
690 * Current max size IB packet (in bytes) including IB headers, that
691 * we can send. Changes when ibmtu changes.
692 */
693 u32 ibmaxlen;
694 u32 current_egress_rate; /* units [10^6 bits/sec] */
695 /* LID programmed for this instance */
696 u16 lid;
697 /* list of pkeys programmed; 0 if not set */
698 u16 pkeys[MAX_PKEY_VALUES];
699 u16 link_width_supported;
700 u16 link_width_downgrade_supported;
701 u16 link_speed_supported;
702 u16 link_width_enabled;
703 u16 link_width_downgrade_enabled;
704 u16 link_speed_enabled;
705 u16 link_width_active;
706 u16 link_width_downgrade_tx_active;
707 u16 link_width_downgrade_rx_active;
708 u16 link_speed_active;
709 u8 vls_supported;
710 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800711 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400712 /* LID mask control */
713 u8 lmc;
714 /* Rx Polarity inversion (compensate for ~tx on partner) */
715 u8 rx_pol_inv;
716
717 u8 hw_pidx; /* physical port index */
718 u8 port; /* IB port number and index into dd->pports - 1 */
719 /* type of neighbor node */
720 u8 neighbor_type;
721 u8 neighbor_normal;
722 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
723 u8 neighbor_port_number;
724 u8 is_sm_config_started;
725 u8 offline_disabled_reason;
726 u8 is_active_optimize_enabled;
727 u8 driver_link_ready; /* driver ready for active link */
728 u8 link_enabled; /* link enabled? */
729 u8 linkinit_reason;
730 u8 local_tx_rate; /* rate given to 8051 firmware */
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -0700731 u8 pstate; /* info only */
Dean Luick673b9752016-08-31 07:24:33 -0700732 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400733
734 /* placeholders for IB MAD packet settings */
735 u8 overrun_threshold;
736 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700737 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400738
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800739 /* Used to override LED behavior for things like maintenance beaconing*/
740 /*
741 * Alternates per phase of blink
742 * [0] holds LED off duration, [1] holds LED on duration
743 */
744 unsigned long led_override_vals[2];
745 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400746 atomic_t led_override_timer_active;
747 /* Used to flash LEDs in override mode */
748 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800749
Mike Marciniszyn77241052015-07-30 15:17:43 -0400750 u32 sm_trap_qp;
751 u32 sa_qp;
752
753 /*
754 * cca_timer_lock protects access to the per-SL cca_timer
755 * structures (specifically the ccti member).
756 */
757 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
758 struct cca_timer cca_timer[OPA_MAX_SLS];
759
760 /* List of congestion control table entries */
761 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
762
763 /* congestion entries, each entry corresponding to a SL */
764 struct opa_congestion_setting_entry_shadow
765 congestion_entries[OPA_MAX_SLS];
766
767 /*
768 * cc_state_lock protects (write) access to the per-port
769 * struct cc_state.
770 */
771 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
772
773 struct cc_state __rcu *cc_state;
774
775 /* Total number of congestion control table entries */
776 u16 total_cct_entry;
777
778 /* Bit map identifying service level */
779 u32 cc_sl_control_map;
780
781 /* CA's max number of 64 entry units in the congestion control table */
782 u8 cc_max_table_entries;
783
Jubin John4d114fd2016-02-14 20:21:43 -0800784 /*
785 * begin congestion log related entries
786 * cc_log_lock protects all congestion log related data
787 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400788 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800789 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400790 u16 threshold_event_counter;
791 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
792 int cc_log_idx; /* index for logging events */
793 int cc_mad_idx; /* index for reporting events */
794 /* end congestion log related entries */
795
796 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
797
798 /* port relative counter buffer */
799 u64 *cntrs;
800 /* port relative synthetic counter buffer */
801 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800802 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400803 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800804 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400805 u64 port_xmit_constraint_errors;
806 u64 port_rcv_constraint_errors;
807 /* count of 'link_err' interrupts from DC */
808 u64 link_downed;
809 /* number of times link retrained successfully */
810 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500811 /* number of times a link unknown frame was reported */
812 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400813 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
814 u16 port_ltp_crc_mode;
815 /* port_crc_mode_enabled is the crc we support */
816 u8 port_crc_mode_enabled;
817 /* mgmt_allowed is also returned in 'portinfo' MADs */
818 u8 mgmt_allowed;
819 u8 part_enforce; /* partition enforcement flags */
820 struct link_down_reason local_link_down_reason;
821 struct link_down_reason neigh_link_down_reason;
822 /* Value to be sent to link peer on LinkDown .*/
823 u8 remote_link_down_reason;
824 /* Error events that will cause a port bounce. */
825 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500826 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800827 /* Does this port need to prescan for FECNs */
828 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400829};
830
831typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
832
833typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700834typedef void (*hfi1_make_req)(struct rvt_qp *qp,
835 struct hfi1_pkt_state *ps,
836 struct rvt_swqe *wqe);
837
Mike Marciniszyn77241052015-07-30 15:17:43 -0400838
839/* return values for the RHF receive functions */
840#define RHF_RCV_CONTINUE 0 /* keep going */
841#define RHF_RCV_DONE 1 /* stop, this packet processed */
842#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
843
844struct rcv_array_data {
845 u8 group_size;
846 u16 ngroups;
847 u16 nctxt_extra;
848};
849
850struct per_vl_data {
851 u16 mtu;
852 struct send_context *sc;
853};
854
855/* 16 to directly index */
856#define PER_VL_SEND_CONTEXTS 16
857
858struct err_info_rcvport {
859 u8 status_and_code;
860 u64 packet_flit1;
861 u64 packet_flit2;
862};
863
864struct err_info_constraint {
865 u8 status;
866 u16 pkey;
867 u32 slid;
868};
869
870struct hfi1_temp {
871 unsigned int curr; /* current temperature */
872 unsigned int lo_lim; /* low temperature limit */
873 unsigned int hi_lim; /* high temperature limit */
874 unsigned int crit_lim; /* critical temperature limit */
875 u8 triggers; /* temperature triggers */
876};
877
Dean Luickdba715f2016-07-06 17:28:52 -0400878struct hfi1_i2c_bus {
879 struct hfi1_devdata *controlling_dd; /* current controlling device */
880 struct i2c_adapter adapter; /* bus details */
881 struct i2c_algo_bit_data algo; /* bus algorithm details */
882 int num; /* bus number, 0 or 1 */
883};
884
Dean Luick78eb1292016-03-05 08:49:45 -0800885/* common data between shared ASIC HFIs */
886struct hfi1_asic_data {
887 struct hfi1_devdata *dds[2]; /* back pointers */
888 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400889 struct hfi1_i2c_bus *i2c_bus0;
890 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800891};
892
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700893/* sizes for both the QP and RSM map tables */
894#define NUM_MAP_ENTRIES 256
895#define NUM_MAP_REGS 32
896
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700897/*
898 * Number of VNIC contexts used. Ensure it is less than or equal to
899 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
900 */
901#define HFI1_NUM_VNIC_CTXT 8
902
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700903/* Number of VNIC RSM entries */
904#define NUM_VNIC_MAP_ENTRIES 8
905
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700906/* Virtual NIC information */
907struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700908 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700909 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700910 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700911 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700912 u8 rmt_start;
913 u8 num_ctxt;
914 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700915};
916
917struct hfi1_vnic_vport_info;
918
Mike Marciniszyn77241052015-07-30 15:17:43 -0400919/* device data struct now contains only "general per-device" info.
920 * fields related to a physical IB port are in a hfi1_pportdata struct.
921 */
922struct sdma_engine;
923struct sdma_vl_map;
924
925#define BOARD_VERS_MAX 96 /* how long the version string can be */
926#define SERIAL_MAX 16 /* length of the serial number */
927
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800928typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400929struct hfi1_devdata {
930 struct hfi1_ibdev verbs_dev; /* must be first */
931 struct list_head list;
932 /* pointers to related structs for this device */
933 /* pci access data structure */
934 struct pci_dev *pcidev;
935 struct cdev user_cdev;
936 struct cdev diag_cdev;
937 struct cdev ui_cdev;
938 struct device *user_device;
939 struct device *diag_device;
940 struct device *ui_device;
941
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700942 /* first mapping up to RcvArray */
943 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400944 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700945
946 /* second uncached mapping from RcvArray to pio send buffers */
947 u8 __iomem *kregbase2;
948 /* for detecting offset above kregbase2 address */
949 u32 base2_start;
950
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700951 /* Per VL data. Enough for all VLs but not all elements are set/used. */
952 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400953 /* send context data */
954 struct send_context_info *send_contexts;
955 /* map hardware send contexts to software index */
956 u8 *hw_to_sw;
957 /* spinlock for allocating and releasing send context resources */
958 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800959 /* lock for pio_map */
960 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700961 /* Send Context initialization lock. */
962 spinlock_t sc_init_lock;
963 /* lock for sdma_map */
964 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800965 /* array of kernel send contexts */
966 struct send_context **kernel_send_context;
967 /* array of vl maps */
968 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700969 /* default flags to last descriptor */
970 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400971
972 /* fields common to all SDMA engines */
973
Mike Marciniszyn77241052015-07-30 15:17:43 -0400974 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
975 dma_addr_t sdma_heads_phys;
976 void *sdma_pad_dma; /* DMA'ed by chip */
977 dma_addr_t sdma_pad_phys;
978 /* for deallocation */
979 size_t sdma_heads_size;
980 /* number from the chip */
981 u32 chip_sdma_engines;
982 /* num used */
983 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400984 /* array of engines sized by num_sdma */
985 struct sdma_engine *per_sdma;
986 /* array of vl maps */
987 struct sdma_vl_map __rcu *sdma_map;
988 /* SPC freeze waitqueue and variable */
989 wait_queue_head_t sdma_unfreeze_wq;
990 atomic_t sdma_unfreeze_count;
991
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700992 u32 lcb_access_count; /* count of LCB users */
993
Dean Luick78eb1292016-03-05 08:49:45 -0800994 /* common data between shared ASIC HFIs in this OS */
995 struct hfi1_asic_data *asic_data;
996
Mike Marciniszyn77241052015-07-30 15:17:43 -0400997 /* mem-mapped pointer to base of PIO buffers */
998 void __iomem *piobase;
999 /*
1000 * write-combining mem-mapped pointer to base of RcvArray
1001 * memory.
1002 */
1003 void __iomem *rcvarray_wc;
1004 /*
1005 * credit return base - a per-NUMA range of DMA address that
1006 * the chip will use to update the per-context free counter
1007 */
1008 struct credit_return_base *cr_base;
1009
1010 /* send context numbers and sizes for each type */
1011 struct sc_config_sizes sc_sizes[SC_MAX];
1012
Mike Marciniszyn77241052015-07-30 15:17:43 -04001013 char *boardname; /* human readable board info */
1014
Mike Marciniszyn77241052015-07-30 15:17:43 -04001015 /* reset value */
1016 u64 z_int_counter;
1017 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001018 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001019
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001020 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001021 /* number of receive contexts in use by the driver */
1022 u32 num_rcv_contexts;
1023 /* number of pio send contexts in use by the driver */
1024 u32 num_send_contexts;
1025 /*
1026 * number of ctxts available for PSM open
1027 */
1028 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001029 /* total number of available user/PSM contexts */
1030 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001031 /* base receive interrupt timeout, in CSR units */
1032 u32 rcv_intr_timeout_csr;
1033
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001034 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001035 u64 __iomem *egrtidbase;
1036 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1037 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001038 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001039 struct mutex dc8051_lock; /* exclusive access to 8051 */
1040 struct workqueue_struct *update_cntr_wq;
1041 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001042 /* exclusive access to 8051 memory */
1043 spinlock_t dc8051_memlock;
1044 int dc8051_timed_out; /* remember if the 8051 timed out */
1045 /*
1046 * A page that will hold event notification bitmaps for all
1047 * contexts. This page will be mapped into all processes.
1048 */
1049 unsigned long *events;
1050 /*
1051 * per unit status, see also portdata statusp
1052 * mapped read-only into user processes so they can get unit and
1053 * IB link status cheaply
1054 */
1055 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056
1057 /* revision register shadow */
1058 u64 revision;
1059 /* Base GUID for device (network order) */
1060 u64 base_guid;
1061
1062 /* these are the "32 bit" regs */
1063
1064 /* value we put in kr_rcvhdrsize */
1065 u32 rcvhdrsize;
1066 /* number of receive contexts the chip supports */
1067 u32 chip_rcv_contexts;
1068 /* number of receive array entries */
1069 u32 chip_rcv_array_count;
1070 /* number of PIO send contexts the chip supports */
1071 u32 chip_send_contexts;
1072 /* number of bytes in the PIO memory buffer */
1073 u32 chip_pio_mem_size;
1074 /* number of bytes in the SDMA memory buffer */
1075 u32 chip_sdma_mem_size;
1076
1077 /* size of each rcvegrbuffer */
1078 u32 rcvegrbufsize;
1079 /* log2 of above */
1080 u16 rcvegrbufsize_shift;
1081 /* both sides of the PCIe link are gen3 capable */
1082 u8 link_gen3_capable;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001083 /* default link down value (poll/sleep) */
1084 u8 link_default;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001085 /* localbus width (1, 2,4,8,16,32) from config space */
1086 u32 lbus_width;
1087 /* localbus speed in MHz */
1088 u32 lbus_speed;
1089 int unit; /* unit # of this chip */
1090 int node; /* home node of this chip */
1091
1092 /* save these PCI fields to restore after a reset */
1093 u32 pcibar0;
1094 u32 pcibar1;
1095 u32 pci_rom;
1096 u16 pci_command;
1097 u16 pcie_devctl;
1098 u16 pcie_lnkctl;
1099 u16 pcie_devctl2;
1100 u32 pci_msix0;
1101 u32 pci_lnkctl3;
1102 u32 pci_tph2;
1103
1104 /*
1105 * ASCII serial number, from flash, large enough for original
1106 * all digit strings, and longer serial number format
1107 */
1108 u8 serial[SERIAL_MAX];
1109 /* human readable board version */
1110 u8 boardversion[BOARD_VERS_MAX];
1111 u8 lbus_info[32]; /* human readable localbus info */
1112 /* chip major rev, from CceRevision */
1113 u8 majrev;
1114 /* chip minor rev, from CceRevision */
1115 u8 minrev;
1116 /* hardware ID */
1117 u8 hfi1_id;
1118 /* implementation code */
1119 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001120 /* vAU of this device */
1121 u8 vau;
1122 /* vCU of this device */
1123 u8 vcu;
1124 /* link credits of this device */
1125 u16 link_credits;
1126 /* initial vl15 credits to use */
1127 u16 vl15_init;
1128
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001129 /*
1130 * Cached value for vl15buf, read during verify cap interrupt. VL15
1131 * credits are to be kept at 0 and set when handling the link-up
1132 * interrupt. This removes the possibility of receiving VL15 MAD
1133 * packets before this HFI is ready.
1134 */
1135 u16 vl15buf_cached;
1136
Mike Marciniszyn77241052015-07-30 15:17:43 -04001137 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001138 u8 n_krcv_queues;
1139 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001140
Mike Marciniszyn77241052015-07-30 15:17:43 -04001141 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001142 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001143
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001144 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001145 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001146 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001147
1148 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001149
1150 /* MSI-X information */
1151 struct hfi1_msix_entry *msix_entries;
1152 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001153 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001154
1155 /* INTx information */
1156 u32 requested_intx_irq; /* did we request one? */
1157 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1158
1159 /* general interrupt: mask of handled interrupts */
1160 u64 gi_mask[CCE_NUM_INT_CSRS];
1161
1162 struct rcv_array_data rcv_entries;
1163
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001164 /* cycle length of PS* counters in HW (in picoseconds) */
1165 u16 psxmitwait_check_rate;
1166
Mike Marciniszyn77241052015-07-30 15:17:43 -04001167 /*
1168 * 64 bit synthetic counters
1169 */
1170 struct timer_list synth_stats_timer;
1171
1172 /*
1173 * device counters
1174 */
1175 char *cntrnames;
1176 size_t cntrnameslen;
1177 size_t ndevcntrs;
1178 u64 *cntrs;
1179 u64 *scntrs;
1180
1181 /*
1182 * remembered values for synthetic counters
1183 */
1184 u64 last_tx;
1185 u64 last_rx;
1186
1187 /*
1188 * per-port counters
1189 */
1190 size_t nportcntrs;
1191 char *portcntrnames;
1192 size_t portcntrnameslen;
1193
Mike Marciniszyn77241052015-07-30 15:17:43 -04001194 struct err_info_rcvport err_info_rcvport;
1195 struct err_info_constraint err_info_rcv_constraint;
1196 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001197
1198 atomic_t drop_packet;
1199 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001200 u8 err_info_uncorrectable;
1201 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001202
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001203 /*
1204 * Software counters for the status bits defined by the
1205 * associated error status registers
1206 */
1207 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1208 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1209 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1210 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1211 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1212 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1213 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1214
1215 /* Software counter that spans all contexts */
1216 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1217 /* Software counter that spans all DMA engines */
1218 u64 sw_send_dma_eng_err_status_cnt[
1219 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1220 /* Software counter that aggregates all cce_err_status errors */
1221 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001222 /* Software counter that aggregates all bypass packet rcv errors */
1223 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001224 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1226
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001227 /* Save the enabled LCB error bits */
1228 u64 lcb_err_en;
1229
Mike Marciniszyn77241052015-07-30 15:17:43 -04001230 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001231 * Capability to have different send engines simply by changing a
1232 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001233 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001234 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001235 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001236 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1237 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001238 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1239 struct hfi1_vnic_vport_info *vinfo,
1240 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001241 /* hfi1_pportdata, points to array of (physical) port-specific
1242 * data structs, indexed by pidx (0..n-1)
1243 */
1244 struct hfi1_pportdata *pport;
1245 /* receive context data */
1246 struct hfi1_ctxtdata **rcd;
1247 u64 __percpu *int_counter;
1248 /* device (not port) flags, basically device capabilities */
1249 u16 flags;
1250 /* Number of physical ports available */
1251 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001252 /* Lowest context number which can be used by user processes or VNIC */
1253 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001254 /* adding a new field here would make it part of this cacheline */
1255
1256 /* seqlock for sc2vl */
1257 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1258 u64 sc2vl[4];
1259 /* receive interrupt functions */
1260 rhf_rcv_function_ptr *rhf_rcv_function_map;
1261 u64 __percpu *rcv_limit;
1262 u16 rhf_offset; /* offset of RHF within receive header entry */
1263 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264
1265 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1266 u8 oui1;
1267 u8 oui2;
1268 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001269 u8 dc_shutdown;
1270
Mike Marciniszyn77241052015-07-30 15:17:43 -04001271 /* Timer and counter used to detect RcvBufOvflCnt changes */
1272 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001273
Mike Marciniszyn77241052015-07-30 15:17:43 -04001274 wait_queue_head_t event_queue;
1275
Mark F. Brown46b010d2015-11-09 19:18:20 -05001276 /* receive context tail dummy address */
1277 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001278 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001279
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001280 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001281 /* Serialize ASPM enable/disable between multiple verbs contexts */
1282 spinlock_t aspm_lock;
1283 /* Number of verbs contexts which have disabled ASPM */
1284 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001285 /* Keeps track of user space clients */
1286 atomic_t user_refcount;
1287 /* Used to wait for outstanding user space clients before dev removal */
1288 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001289
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001290 bool eprom_available; /* true if EPROM is available for this device */
1291 bool aspm_supported; /* Does HW support ASPM */
1292 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001293 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001294
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001295 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001296
1297 /* vnic data */
1298 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001299};
1300
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001301static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1302{
1303 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1304}
1305
Mike Marciniszyn77241052015-07-30 15:17:43 -04001306/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001307#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1308#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1309#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1310#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001311
1312/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001313#define PT_EXPECTED 0
1314#define PT_EAGER 1
1315#define PT_INVALID_FLUSH 2
1316#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001317
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001318struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001319struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001320struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001321
Mike Marciniszyn77241052015-07-30 15:17:43 -04001322/* Private data for file operations */
1323struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001324 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001325 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001326 struct hfi1_user_sdma_comp_q *cq;
1327 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001328 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001329 /* for cpu affinity; -1 if none */
1330 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001331 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001332 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001333 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001334 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1335 u32 tid_limit;
1336 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001337 u32 *invalid_tids;
1338 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001339 /* protect invalid_tids array and invalid_tid_idx */
1340 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001341 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001342};
1343
1344extern struct list_head hfi1_dev_list;
1345extern spinlock_t hfi1_devs_lock;
1346struct hfi1_devdata *hfi1_lookup(int unit);
1347extern u32 hfi1_cpulist_count;
1348extern unsigned long *hfi1_cpulist;
1349
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001350int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001351int hfi1_count_active_units(void);
1352
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001353int hfi1_diag_add(struct hfi1_devdata *dd);
1354void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001355void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1356
1357void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1358
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001359int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1360int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001361int hfi1_create_kctxts(struct hfi1_devdata *dd);
1362int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1363 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001364void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001365void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1366 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1367void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001368int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1369void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001370struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001371int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1372int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1373int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001374void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001375void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1376void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1377void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001378
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001379extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001380void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1381 struct hfi1_pkt_state *ps,
1382 struct rvt_swqe *wqe);
1383
1384void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1385 struct hfi1_pkt_state *ps,
1386 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001387
Dean Luickf4f30031c2015-10-26 10:28:44 -04001388/* receive packet handler dispositions */
1389#define RCV_PKT_OK 0x0 /* keep going */
1390#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1391#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1392
1393/* calculate the current RHF address */
1394static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1395{
1396 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1397}
1398
Mike Marciniszyn77241052015-07-30 15:17:43 -04001399int hfi1_reset_device(int);
1400
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001401/* return the driver's idea of the physical OPA port state */
1402static inline u32 driver_pstate(struct hfi1_pportdata *ppd)
1403{
1404 /*
Bartlomiej Dudek64a296f2017-08-04 13:52:32 -07001405 * When DC is shut down and state is changed, its CSRs are not
1406 * impacted, therefore host_link_state should be used to get
1407 * current physical state.
1408 */
1409 if (ppd->dd->dc_shutdown)
1410 return driver_physical_state(ppd);
1411 /*
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001412 * The driver does some processing from the time the physical
1413 * link state is at LINKUP to the time the SM can be notified
1414 * as such. Return IB_PORTPHYSSTATE_TRAINING until the software
1415 * state is ready.
1416 */
1417 if (ppd->pstate == PLS_LINKUP &&
1418 !(ppd->host_link_state & HLS_UP))
1419 return IB_PORTPHYSSTATE_TRAINING;
1420 else
1421 return chip_to_opa_pstate(ppd->dd, ppd->pstate);
1422}
1423
Jim Snowfb9036d2016-01-11 18:32:21 -05001424void receive_interrupt_work(struct work_struct *work);
1425
1426/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001427static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001428{
Don Hiattcb4270572017-04-09 10:16:22 -07001429 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001430}
1431
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001432#define HFI1_JKEY_WIDTH 16
1433#define HFI1_JKEY_MASK (BIT(16) - 1)
1434#define HFI1_ADMIN_JKEY_RANGE 32
1435
1436/*
1437 * J_KEYs are split and allocated in the following groups:
1438 * 0 - 31 - users with administrator privileges
1439 * 32 - 63 - kernel protocols using KDETH packets
1440 * 64 - 65535 - all other users using KDETH packets
1441 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001442static inline u16 generate_jkey(kuid_t uid)
1443{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001444 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1445
1446 if (capable(CAP_SYS_ADMIN))
1447 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1448 else if (jkey < 64)
1449 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1450
1451 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001452}
1453
1454/*
1455 * active_egress_rate
1456 *
1457 * returns the active egress rate in units of [10^6 bits/sec]
1458 */
1459static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1460{
1461 u16 link_speed = ppd->link_speed_active;
1462 u16 link_width = ppd->link_width_active;
1463 u32 egress_rate;
1464
1465 if (link_speed == OPA_LINK_SPEED_25G)
1466 egress_rate = 25000;
1467 else /* assume OPA_LINK_SPEED_12_5G */
1468 egress_rate = 12500;
1469
1470 switch (link_width) {
1471 case OPA_LINK_WIDTH_4X:
1472 egress_rate *= 4;
1473 break;
1474 case OPA_LINK_WIDTH_3X:
1475 egress_rate *= 3;
1476 break;
1477 case OPA_LINK_WIDTH_2X:
1478 egress_rate *= 2;
1479 break;
1480 default:
1481 /* assume IB_WIDTH_1X */
1482 break;
1483 }
1484
1485 return egress_rate;
1486}
1487
1488/*
1489 * egress_cycles
1490 *
1491 * Returns the number of 'fabric clock cycles' to egress a packet
1492 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1493 * rate is (approximately) 805 MHz, the units of the returned value
1494 * are (1/805 MHz).
1495 */
1496static inline u32 egress_cycles(u32 len, u32 rate)
1497{
1498 u32 cycles;
1499
1500 /*
1501 * cycles is:
1502 *
1503 * (length) [bits] / (rate) [bits/sec]
1504 * ---------------------------------------------------
1505 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1506 */
1507
1508 cycles = len * 8; /* bits */
1509 cycles *= 805;
1510 cycles /= rate;
1511
1512 return cycles;
1513}
1514
1515void set_link_ipg(struct hfi1_pportdata *ppd);
1516void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1517 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001518void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001519 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1520 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001521void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1522 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1523 u8 sc5, const struct ib_grh *old_grh);
1524typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1525 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1526 u8 sc5, const struct ib_grh *old_grh);
1527
1528/* We support only two types - 9B and 16B for now */
1529static const hfi1_handle_cnp hfi1_handle_cnp_tbl[2] = {
1530 [HFI1_PKT_TYPE_9B] = &return_cnp,
1531 [HFI1_PKT_TYPE_16B] = &return_cnp_16B
1532};
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001533#define PKEY_CHECK_INVALID -1
1534int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1535 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001536
1537#define PACKET_EGRESS_TIMEOUT 350
1538static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1539{
1540 /* Pause at least 1us, to ensure chip returns all credits */
1541 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1542
1543 udelay(usec ? usec : 1);
1544}
1545
1546/**
1547 * sc_to_vlt() reverse lookup sc to vl
1548 * @dd - devdata
1549 * @sc5 - 5 bit sc
1550 */
1551static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1552{
1553 unsigned seq;
1554 u8 rval;
1555
1556 if (sc5 >= OPA_MAX_SCS)
1557 return (u8)(0xff);
1558
1559 do {
1560 seq = read_seqbegin(&dd->sc2vl_lock);
1561 rval = *(((u8 *)dd->sc2vl) + sc5);
1562 } while (read_seqretry(&dd->sc2vl_lock, seq));
1563
1564 return rval;
1565}
1566
1567#define PKEY_MEMBER_MASK 0x8000
1568#define PKEY_LOW_15_MASK 0x7fff
1569
1570/*
1571 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1572 * being an entry from the ingress partition key table), return 0
1573 * otherwise. Use the matching criteria for ingress partition keys
1574 * specified in the OPAv1 spec., section 9.10.14.
1575 */
1576static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1577{
1578 u16 mkey = pkey & PKEY_LOW_15_MASK;
1579 u16 ment = ent & PKEY_LOW_15_MASK;
1580
1581 if (mkey == ment) {
1582 /*
1583 * If pkey[15] is clear (limited partition member),
1584 * is bit 15 in the corresponding table element
1585 * clear (limited member)?
1586 */
1587 if (!(pkey & PKEY_MEMBER_MASK))
1588 return !!(ent & PKEY_MEMBER_MASK);
1589 return 1;
1590 }
1591 return 0;
1592}
1593
1594/*
1595 * ingress_pkey_table_search - search the entire pkey table for
1596 * an entry which matches 'pkey'. return 0 if a match is found,
1597 * and 1 otherwise.
1598 */
1599static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1600{
1601 int i;
1602
1603 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1604 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1605 return 0;
1606 }
1607 return 1;
1608}
1609
1610/*
1611 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1612 * i.e., increment port_rcv_constraint_errors for the port, and record
1613 * the 'error info' for this failure.
1614 */
1615static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1616 u16 slid)
1617{
1618 struct hfi1_devdata *dd = ppd->dd;
1619
1620 incr_cntr64(&ppd->port_rcv_constraint_errors);
1621 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1622 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1623 dd->err_info_rcv_constraint.slid = slid;
1624 dd->err_info_rcv_constraint.pkey = pkey;
1625 }
1626}
1627
1628/*
1629 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1630 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1631 * is a hint as to the best place in the partition key table to begin
1632 * searching. This function should not be called on the data path because
1633 * of performance reasons. On datapath pkey check is expected to be done
1634 * by HW and rcv_pkey_check function should be called instead.
1635 */
1636static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001637 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001638{
Don Hiatt5786adf32017-08-04 13:54:10 -07001639 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001640 return 0;
1641
1642 /* If SC15, pkey[0:14] must be 0x7fff */
1643 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1644 goto bad;
1645
1646 /* Is the pkey = 0x0, or 0x8000? */
1647 if ((pkey & PKEY_LOW_15_MASK) == 0)
1648 goto bad;
1649
1650 /* The most likely matching pkey has index 'idx' */
1651 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1652 return 0;
1653
1654 /* no match - try the whole table */
1655 if (!ingress_pkey_table_search(ppd, pkey))
1656 return 0;
1657
1658bad:
1659 ingress_pkey_table_fail(ppd, pkey, slid);
1660 return 1;
1661}
1662
1663/*
1664 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1665 * otherwise. It only ensures pkey is vlid for QP0. This function
1666 * should be called on the data path instead of ingress_pkey_check
1667 * as on data path, pkey check is done by HW (except for QP0).
1668 */
1669static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1670 u8 sc5, u16 slid)
1671{
1672 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1673 return 0;
1674
1675 /* If SC15, pkey[0:14] must be 0x7fff */
1676 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1677 goto bad;
1678
1679 return 0;
1680bad:
1681 ingress_pkey_table_fail(ppd, pkey, slid);
1682 return 1;
1683}
1684
1685/* MTU handling */
1686
1687/* MTU enumeration, 256-4k match IB */
1688#define OPA_MTU_0 0
1689#define OPA_MTU_256 1
1690#define OPA_MTU_512 2
1691#define OPA_MTU_1024 3
1692#define OPA_MTU_2048 4
1693#define OPA_MTU_4096 5
1694
1695u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1696int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001697u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001698static inline int valid_ib_mtu(unsigned int mtu)
1699{
1700 return mtu == 256 || mtu == 512 ||
1701 mtu == 1024 || mtu == 2048 ||
1702 mtu == 4096;
1703}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001704
Mike Marciniszyn77241052015-07-30 15:17:43 -04001705static inline int valid_opa_max_mtu(unsigned int mtu)
1706{
1707 return mtu >= 2048 &&
1708 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1709}
1710
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001711int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001712
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001713int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1714void hfi1_disable_after_error(struct hfi1_devdata *dd);
1715int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1716int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001717
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001718int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1719int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001720
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001721void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1722void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001723void reset_link_credits(struct hfi1_devdata *dd);
1724void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1725
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001726int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001727
Mike Marciniszyn77241052015-07-30 15:17:43 -04001728static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1729{
1730 return ppd->dd;
1731}
1732
1733static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1734{
1735 return container_of(dev, struct hfi1_devdata, verbs_dev);
1736}
1737
1738static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1739{
1740 return dd_from_dev(to_idev(ibdev));
1741}
1742
1743static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1744{
1745 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1746}
1747
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001748static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1749{
1750 return container_of(rdi, struct hfi1_ibdev, rdi);
1751}
1752
Mike Marciniszyn77241052015-07-30 15:17:43 -04001753static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1754{
1755 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1756 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1757
1758 WARN_ON(pidx >= dd->num_pports);
1759 return &dd->pport[pidx].ibport_data;
1760}
1761
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001762static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1763{
1764 return &rcd->ppd->ibport_data;
1765}
1766
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001767void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1768 bool do_cnp);
1769static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1770 bool do_cnp)
1771{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001772 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001773
Don Hiatt88733e32017-08-04 13:54:23 -07001774 u32 bth1;
1775 bool becn = false;
1776 bool fecn = false;
1777
1778 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1779 fecn = hfi1_16B_get_fecn(pkt->hdr);
1780 becn = hfi1_16B_get_becn(pkt->hdr);
1781 } else {
1782 bth1 = be32_to_cpu(ohdr->bth[1]);
1783 fecn = bth1 & IB_FECN_SMASK;
1784 becn = bth1 & IB_BECN_SMASK;
1785 }
1786 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001787 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001788 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001789 }
1790 return false;
1791}
1792
Mike Marciniszyn77241052015-07-30 15:17:43 -04001793/*
1794 * Return the indexed PKEY from the port PKEY table.
1795 */
1796static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1797{
1798 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1799 u16 ret;
1800
1801 if (index >= ARRAY_SIZE(ppd->pkeys))
1802 ret = 0;
1803 else
1804 ret = ppd->pkeys[index];
1805
1806 return ret;
1807}
1808
1809/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001810 * Return the indexed GUID from the port GUIDs table.
1811 */
1812static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1813{
1814 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1815
1816 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1817 return cpu_to_be64(ppd->guids[index]);
1818}
1819
1820/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001821 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001822 */
1823static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1824{
1825 return rcu_dereference(ppd->cc_state);
1826}
1827
1828/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001829 * Called by writers of cc_state only, must call under cc_state_lock.
1830 */
1831static inline
1832struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1833{
1834 return rcu_dereference_protected(ppd->cc_state,
1835 lockdep_is_held(&ppd->cc_state_lock));
1836}
1837
1838/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001839 * values for dd->flags (_device_ related flags)
1840 */
1841#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1842#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1843#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1844#define HFI1_HAS_SDMA_TIMEOUT 0x8
1845#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1846#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001847
1848/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1849#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1850
Mike Marciniszyn77241052015-07-30 15:17:43 -04001851/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001852 /* base context has not finished initializing */
1853#define HFI1_CTXT_BASE_UNINIT 1
1854 /* base context initaliation failed */
1855#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001856 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001857#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001858 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001859#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001860
1861/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001862struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1863 const struct pci_device_id *ent);
1864void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001865struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1866
Easwar Hariharan22434722016-03-07 11:35:03 -08001867/* LED beaconing functions */
1868void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1869 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001870void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001871
1872#define HFI1_CREDIT_RETURN_RATE (100)
1873
1874/*
1875 * The number of words for the KDETH protocol field. If this is
1876 * larger then the actual field used, then part of the payload
1877 * will be in the header.
1878 *
1879 * Optimally, we want this sized so that a typical case will
1880 * use full cache lines. The typical local KDETH header would
1881 * be:
1882 *
1883 * Bytes Field
1884 * 8 LRH
1885 * 12 BHT
1886 * ?? KDETH
1887 * 8 RHF
1888 * ---
1889 * 28 + KDETH
1890 *
1891 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1892 */
1893#define DEFAULT_RCVHDRSIZE 9
1894
1895/*
1896 * Maximal header byte count:
1897 *
1898 * Bytes Field
1899 * 8 LRH
1900 * 40 GRH (optional)
1901 * 12 BTH
1902 * ?? KDETH
1903 * 8 RHF
1904 * ---
1905 * 68 + KDETH
1906 *
1907 * We also want to maintain a cache line alignment to assist DMA'ing
1908 * of the header bytes. Round up to a good size.
1909 */
1910#define DEFAULT_RCVHDR_ENTSIZE 32
1911
Ira Weiny3faa3d92016-07-28 15:21:19 -04001912bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1913 u32 nlocked, u32 npages);
1914int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1915 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001916void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1917 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001918
1919static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1920{
Jubin John50e5dcb2016-02-14 20:19:41 -08001921 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001922}
1923
1924static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1925{
1926 /*
1927 * volatile because it's a DMA target from the chip, routine is
1928 * inlined, and don't want register caching or reordering.
1929 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001930 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001931}
1932
1933/*
1934 * sysfs interface.
1935 */
1936
1937extern const char ib_hfi1_version[];
1938
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001939int hfi1_device_create(struct hfi1_devdata *dd);
1940void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001941
1942int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1943 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001944int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1945void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001946/* Hook for sysfs read of QSFP */
1947int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1948
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001949int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
1950void hfi1_pcie_cleanup(struct pci_dev *pdev);
1951int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001952void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001953int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07001954int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07001955int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07001956int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001957int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1958int parse_platform_config(struct hfi1_devdata *dd);
1959int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001960 enum platform_config_table_type_encoding
1961 table_type, int table_index, int field_index,
1962 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001963
Mike Marciniszyn77241052015-07-30 15:17:43 -04001964const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001965const char *get_card_name(struct rvt_dev_info *rdi);
1966struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001967
1968/*
1969 * Flush write combining store buffers (if present) and perform a write
1970 * barrier.
1971 */
1972static inline void flush_wc(void)
1973{
1974 asm volatile("sfence" : : : "memory");
1975}
1976
1977void handle_eflags(struct hfi1_packet *packet);
1978int process_receive_ib(struct hfi1_packet *packet);
1979int process_receive_bypass(struct hfi1_packet *packet);
1980int process_receive_error(struct hfi1_packet *packet);
1981int kdeth_process_expected(struct hfi1_packet *packet);
1982int kdeth_process_eager(struct hfi1_packet *packet);
1983int process_receive_invalid(struct hfi1_packet *packet);
1984
Mike Marciniszyn77241052015-07-30 15:17:43 -04001985/* global module parameter variables */
1986extern unsigned int hfi1_max_mtu;
1987extern unsigned int hfi1_cu;
1988extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001989extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07001990extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001991extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001992extern int krcvqsset;
1993extern uint kdeth_qp;
1994extern uint loopback;
1995extern uint quick_linkup;
1996extern uint rcv_intr_timeout;
1997extern uint rcv_intr_count;
1998extern uint rcv_intr_dynamic;
1999extern ushort link_crc_mask;
2000
2001extern struct mutex hfi1_mutex;
2002
2003/* Number of seconds before our card status check... */
2004#define STATUS_TIMEOUT 60
2005
2006#define DRIVER_NAME "hfi1"
2007#define HFI1_USER_MINOR_BASE 0
2008#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002009#define HFI1_NMINORS 255
2010
2011#define PCI_VENDOR_ID_INTEL 0x8086
2012#define PCI_DEVICE_ID_INTEL0 0x24f0
2013#define PCI_DEVICE_ID_INTEL1 0x24f1
2014
2015#define HFI1_PKT_USER_SC_INTEGRITY \
2016 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002017 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002018 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2019 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2020
2021#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2022 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2023
2024static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2025 u16 ctxt_type)
2026{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002027 u64 base_sc_integrity;
2028
2029 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2030 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2031 return 0;
2032
2033 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002034 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2035 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2036 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2037 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2038 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2039 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
2040 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2041 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2042 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2043 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2044 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2045 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2046 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2047 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002048 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2049 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2050
2051 if (ctxt_type == SC_USER)
2052 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
2053 else
2054 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2055
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002056 /* turn on send-side job key checks if !A0 */
2057 if (!is_ax(dd))
2058 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2059
Mike Marciniszyn77241052015-07-30 15:17:43 -04002060 return base_sc_integrity;
2061}
2062
2063static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2064{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002065 u64 base_sdma_integrity;
2066
2067 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2068 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2069 return 0;
2070
2071 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002072 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002073 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2074 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2075 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2076 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2077 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2078 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2079 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2080 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2081 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2082 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2083 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002084 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2085 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2086
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002087 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2088 base_sdma_integrity |=
2089 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2090
2091 /* turn on send-side job key checks if !A0 */
2092 if (!is_ax(dd))
2093 base_sdma_integrity |=
2094 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2095
Mike Marciniszyn77241052015-07-30 15:17:43 -04002096 return base_sdma_integrity;
2097}
2098
2099/*
2100 * hfi1_early_err is used (only!) to print early errors before devdata is
2101 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2102 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2103 * the same as dd_dev_err, but is used when the message really needs
2104 * the IB port# to be definitive as to what's happening..
2105 */
2106#define hfi1_early_err(dev, fmt, ...) \
2107 dev_err(dev, fmt, ##__VA_ARGS__)
2108
2109#define hfi1_early_info(dev, fmt, ...) \
2110 dev_info(dev, fmt, ##__VA_ARGS__)
2111
2112#define dd_dev_emerg(dd, fmt, ...) \
2113 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
2114 get_unit_name((dd)->unit), ##__VA_ARGS__)
2115#define dd_dev_err(dd, fmt, ...) \
2116 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
2117 get_unit_name((dd)->unit), ##__VA_ARGS__)
2118#define dd_dev_warn(dd, fmt, ...) \
2119 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
2120 get_unit_name((dd)->unit), ##__VA_ARGS__)
2121
2122#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2123 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2124 get_unit_name((dd)->unit), ##__VA_ARGS__)
2125
2126#define dd_dev_info(dd, fmt, ...) \
2127 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
2128 get_unit_name((dd)->unit), ##__VA_ARGS__)
2129
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002130#define dd_dev_info_ratelimited(dd, fmt, ...) \
2131 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2132 get_unit_name((dd)->unit), ##__VA_ARGS__)
2133
Ira Weinya1edc182016-01-11 13:04:32 -05002134#define dd_dev_dbg(dd, fmt, ...) \
2135 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2136 get_unit_name((dd)->unit), ##__VA_ARGS__)
2137
Mike Marciniszyn77241052015-07-30 15:17:43 -04002138#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002139 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2140 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002141
2142/*
2143 * this is used for formatting hw error messages...
2144 */
2145struct hfi1_hwerror_msgs {
2146 u64 mask;
2147 const char *msg;
2148 size_t sz;
2149};
2150
2151/* in intr.c... */
2152void hfi1_format_hwerrors(u64 hwerrs,
2153 const struct hfi1_hwerror_msgs *hwerrmsgs,
2154 size_t nhwerrmsgs, char *msg, size_t lmsg);
2155
2156#define USER_OPCODE_CHECK_VAL 0xC0
2157#define USER_OPCODE_CHECK_MASK 0xC0
2158#define OPCODE_CHECK_VAL_DISABLED 0x0
2159#define OPCODE_CHECK_MASK_DISABLED 0x0
2160
2161static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2162{
2163 struct hfi1_pportdata *ppd;
2164 int i;
2165
2166 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2167 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002168 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002169
2170 ppd = (struct hfi1_pportdata *)(dd + 1);
2171 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002172 ppd->ibport_data.rvp.z_rc_acks =
2173 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2174 ppd->ibport_data.rvp.z_rc_qacks =
2175 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002176 }
2177}
2178
2179/* Control LED state */
2180static inline void setextled(struct hfi1_devdata *dd, u32 on)
2181{
2182 if (on)
2183 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2184 else
2185 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2186}
2187
Dean Luick765a6fa2016-03-05 08:50:06 -08002188/* return the i2c resource given the target */
2189static inline u32 i2c_target(u32 target)
2190{
2191 return target ? CR_I2C2 : CR_I2C1;
2192}
2193
2194/* return the i2c chain chip resource that this HFI uses for QSFP */
2195static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2196{
2197 return i2c_target(dd->hfi1_id);
2198}
2199
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002200/* Is this device integrated or discrete? */
2201static inline bool is_integrated(struct hfi1_devdata *dd)
2202{
2203 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2204}
2205
Mike Marciniszyn77241052015-07-30 15:17:43 -04002206int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2207
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002208#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2209#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002210
Don Hiattd98bb7f2017-08-04 13:54:16 -07002211static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2212 struct rdma_ah_attr *attr)
2213{
2214 struct hfi1_pportdata *ppd;
2215 struct hfi1_ibport *ibp;
2216 u32 dlid = rdma_ah_get_dlid(attr);
2217
2218 /*
2219 * Kernel clients may not have setup GRH information
2220 * Set that here.
2221 */
2222 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2223 ppd = ppd_from_ibp(ibp);
2224 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2225 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2226 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2227 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2228 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2229 (rdma_ah_get_make_grd(attr))) {
2230 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2231 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2232 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2233 }
2234}
2235
Don Hiatt90397462017-05-12 09:20:20 -07002236/*
2237 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002238 * in the OPA multicast range.
2239 *
2240 * The LID might either reside in ah.dlid or might be
2241 * in the GRH of the address handle as DGID if extended
2242 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002243 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002244static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002245{
Don Hiatt72c07e22017-08-04 13:53:58 -07002246 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2247 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2248}
2249
2250#define opa_get_lid(lid, format) \
2251 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2252
2253/* Convert a lid to a specific lid space */
2254static inline u32 __opa_get_lid(u32 lid, u8 format)
2255{
2256 bool is_mcast = hfi1_check_mcast(lid);
2257
2258 switch (format) {
2259 case OPA_PORT_PACKET_FORMAT_8B:
2260 case OPA_PORT_PACKET_FORMAT_10B:
2261 if (is_mcast)
2262 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2263 0xF0000);
2264 return lid & 0xFFFFF;
2265 case OPA_PORT_PACKET_FORMAT_16B:
2266 if (is_mcast)
2267 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2268 0xF00000);
2269 return lid & 0xFFFFFF;
2270 case OPA_PORT_PACKET_FORMAT_9B:
2271 if (is_mcast)
2272 return (lid -
2273 opa_get_mcast_base(OPA_MCAST_NR) +
2274 be16_to_cpu(IB_MULTICAST_LID_BASE));
2275 else
2276 return lid & 0xFFFF;
2277 default:
2278 return lid;
2279 }
2280}
2281
2282/* Return true if the given lid is the OPA 16B multicast range */
2283static inline bool hfi1_is_16B_mcast(u32 lid)
2284{
2285 return ((lid >=
2286 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2287 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002288}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002289
2290static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2291{
2292 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2293 u32 dlid = rdma_ah_get_dlid(attr);
2294
2295 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2296 * This is how the address will be laid out:
2297 * Assuming MCAST_NR to be 4,
2298 * 32 bit permissive LID = 0xFFFFFFFF
2299 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2300 * Unicast LID range = 0xEFFFFFFF to 1
2301 * Invalid LID = 0
2302 */
2303 if (ib_is_opa_gid(&grh->dgid))
2304 dlid = opa_get_lid_from_gid(&grh->dgid);
2305 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2306 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2307 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2308 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2309 opa_get_mcast_base(OPA_MCAST_NR);
2310 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2311 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2312
2313 rdma_ah_set_dlid(attr, dlid);
2314}
2315
2316static inline u8 hfi1_get_packet_type(u32 lid)
2317{
2318 /* 9B if lid > 0xF0000000 */
2319 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2320 return HFI1_PKT_TYPE_9B;
2321
2322 /* 16B if lid > 0xC000 */
2323 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2324 return HFI1_PKT_TYPE_16B;
2325
2326 return HFI1_PKT_TYPE_9B;
2327}
2328
2329static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2330{
2331 /*
2332 * If there was an incoming 16B packet with permissive
2333 * LIDs, OPA GIDs would have been programmed when those
2334 * packets were received. A 16B packet will have to
2335 * be sent in response to that packet. Return a 16B
2336 * header type if that's the case.
2337 */
2338 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2339 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2340 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2341
2342 /*
2343 * Return a 16B header type if either the the destination
2344 * or source lid is extended.
2345 */
2346 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2347 return HFI1_PKT_TYPE_16B;
2348
2349 return hfi1_get_packet_type(lid);
2350}
Don Hiatt88733e32017-08-04 13:54:23 -07002351
2352static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2353 struct ib_grh *grh, u32 slid,
2354 u32 dlid)
2355{
2356 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2357 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2358
2359 if (!ibp)
2360 return;
2361
2362 grh->hop_limit = 1;
2363 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2364 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2365 grh->sgid.global.interface_id =
2366 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2367 else
2368 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2369
2370 /*
2371 * Upper layers (like mad) may compare the dgid in the
2372 * wc that is obtained here with the sgid_index in
2373 * the wr. Since sgid_index in wr is always 0 for
2374 * extended lids, set the dgid here to the default
2375 * IB gid.
2376 */
2377 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2378 grh->dgid.global.interface_id =
2379 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2380}
2381
2382static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2383{
2384 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2385 SIZE_OF_LT) & 0x7;
2386}
2387
2388static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2389 u16 lrh0, u16 len,
2390 u16 dlid, u16 slid)
2391{
2392 hdr->lrh[0] = cpu_to_be16(lrh0);
2393 hdr->lrh[1] = cpu_to_be16(dlid);
2394 hdr->lrh[2] = cpu_to_be16(len);
2395 hdr->lrh[3] = cpu_to_be16(slid);
2396}
2397
2398static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2399 u32 slid, u32 dlid,
2400 u16 len, u16 pkey,
2401 u8 becn, u8 fecn, u8 l4,
2402 u8 sc)
2403{
2404 u32 lrh0 = 0;
2405 u32 lrh1 = 0x40000000;
2406 u32 lrh2 = 0;
2407 u32 lrh3 = 0;
2408
2409 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2410 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2411 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2412 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2413 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2414 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2415 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2416 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2417 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2418 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
2419 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | (pkey << OPA_16B_PKEY_SHIFT);
2420 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2421
2422 hdr->lrh[0] = lrh0;
2423 hdr->lrh[1] = lrh1;
2424 hdr->lrh[2] = lrh2;
2425 hdr->lrh[3] = lrh3;
2426}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002427#endif /* _HFI1_KERNEL_H */