blob: 2def5624e1c192572cd4a0cb62ee3347853120d4 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800331 * Returns 0 if the filters were successfully added or removed
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000518 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000522 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000523 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000524}
525
526/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -0800535 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000536 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000538 dma_unmap_addr(tx_buffer, dma),
539 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000541 } else if (dma_unmap_len(tx_buffer, len)) {
542 dma_unmap_page(ring->dev,
543 dma_unmap_addr(tx_buffer, dma),
544 dma_unmap_len(tx_buffer, len),
545 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000546 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800547
548 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
549 kfree(tx_buffer->raw_buf);
550
Alexander Duycka5e9c572013-09-28 06:00:27 +0000551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000553 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
587 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
588 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000589}
590
591/**
592 * i40e_free_tx_resources - Free Tx resources per queue
593 * @tx_ring: Tx descriptor ring for a specific queue
594 *
595 * Free all transmit software resources
596 **/
597void i40e_free_tx_resources(struct i40e_ring *tx_ring)
598{
599 i40e_clean_tx_ring(tx_ring);
600 kfree(tx_ring->tx_bi);
601 tx_ring->tx_bi = NULL;
602
603 if (tx_ring->desc) {
604 dma_free_coherent(tx_ring->dev, tx_ring->size,
605 tx_ring->desc, tx_ring->dma);
606 tx_ring->desc = NULL;
607 }
608}
609
Jesse Brandeburga68de582015-02-24 05:26:03 +0000610/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611 * i40e_get_tx_pending - how many tx descriptors not processed
612 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800613 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000614 *
615 * Since there is no access to the ring head register
616 * in XL710, we need to use our local copies
617 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800618u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000620 u32 head, tail;
621
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800622 if (!in_sw)
623 head = i40e_get_head(ring);
624 else
625 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000626 tail = readl(ring->tail);
627
628 if (head != tail)
629 return (head < tail) ?
630 tail - head : (tail + ring->count - head);
631
632 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000633}
634
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000635#define WB_STRIDE 0x3
636
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000637/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800639 * @vsi: the VSI we care about
640 * @tx_ring: Tx ring to clean
641 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000642 *
643 * Returns true if there's any budget left (e.g. the clean is finished)
644 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800645static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
646 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647{
648 u16 i = tx_ring->next_to_clean;
649 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000650 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800652 unsigned int total_bytes = 0, total_packets = 0;
653 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000654
655 tx_buf = &tx_ring->tx_bi[i];
656 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000657 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000658
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000659 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
660
Alexander Duycka5e9c572013-09-28 06:00:27 +0000661 do {
662 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000663
664 /* if next_to_watch is not set then there is no work pending */
665 if (!eop_desc)
666 break;
667
Alexander Duycka5e9c572013-09-28 06:00:27 +0000668 /* prevent any other reads prior to eop_desc */
669 read_barrier_depends();
670
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000671 /* we have caught up to head, no work left to do */
672 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000673 break;
674
Alexander Duyckc304fda2013-09-28 06:00:12 +0000675 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000676 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677
Alexander Duycka5e9c572013-09-28 06:00:27 +0000678 /* update the statistics for this packet */
679 total_bytes += tx_buf->bytecount;
680 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000681
Alexander Duycka5e9c572013-09-28 06:00:27 +0000682 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800683 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000684
Alexander Duycka5e9c572013-09-28 06:00:27 +0000685 /* unmap skb header data */
686 dma_unmap_single(tx_ring->dev,
687 dma_unmap_addr(tx_buf, dma),
688 dma_unmap_len(tx_buf, len),
689 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000690
Alexander Duycka5e9c572013-09-28 06:00:27 +0000691 /* clear tx_buffer data */
692 tx_buf->skb = NULL;
693 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 /* unmap remaining buffers */
696 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697
698 tx_buf++;
699 tx_desc++;
700 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000701 if (unlikely(!i)) {
702 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000703 tx_buf = tx_ring->tx_bi;
704 tx_desc = I40E_TX_DESC(tx_ring, 0);
705 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000706
Alexander Duycka5e9c572013-09-28 06:00:27 +0000707 /* unmap any remaining paged data */
708 if (dma_unmap_len(tx_buf, len)) {
709 dma_unmap_page(tx_ring->dev,
710 dma_unmap_addr(tx_buf, dma),
711 dma_unmap_len(tx_buf, len),
712 DMA_TO_DEVICE);
713 dma_unmap_len_set(tx_buf, len, 0);
714 }
715 }
716
717 /* move us one more past the eop_desc for start of next pkt */
718 tx_buf++;
719 tx_desc++;
720 i++;
721 if (unlikely(!i)) {
722 i -= tx_ring->count;
723 tx_buf = tx_ring->tx_bi;
724 tx_desc = I40E_TX_DESC(tx_ring, 0);
725 }
726
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000727 prefetch(tx_desc);
728
Alexander Duycka5e9c572013-09-28 06:00:27 +0000729 /* update budget accounting */
730 budget--;
731 } while (likely(budget));
732
733 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000734 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000735 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000736 tx_ring->stats.bytes += total_bytes;
737 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000738 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000739 tx_ring->q_vector->tx.total_bytes += total_bytes;
740 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000741
Anjali Singhai58044742015-09-25 18:26:13 -0700742 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700743 /* check to see if there are < 4 descriptors
744 * waiting to be written back, then kick the hardware to force
745 * them to be written back in case we stay in NAPI.
746 * In this mode on X722 we do not enable Interrupt.
747 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700748 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700749
750 if (budget &&
751 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800752 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700753 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
754 tx_ring->arm_wb = true;
755 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000756
Alexander Duyck7070ce02013-09-28 06:00:37 +0000757 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
758 tx_ring->queue_index),
759 total_packets, total_bytes);
760
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000761#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
762 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
763 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
764 /* Make sure that anybody stopping the queue after this
765 * sees the new next_to_clean.
766 */
767 smp_mb();
768 if (__netif_subqueue_stopped(tx_ring->netdev,
769 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800770 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000771 netif_wake_subqueue(tx_ring->netdev,
772 tx_ring->queue_index);
773 ++tx_ring->tx_stats.restart_queue;
774 }
775 }
776
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000777 return !!budget;
778}
779
780/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800781 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
782 * @vsi: the VSI we care about
783 * @q_vector: the vector on which to enable writeback
784 *
785 **/
786static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
787 struct i40e_q_vector *q_vector)
788{
789 u16 flags = q_vector->tx.ring[0].flags;
790 u32 val;
791
792 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
793 return;
794
795 if (q_vector->arm_wb_state)
796 return;
797
798 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
799 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
800 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
801
802 wr32(&vsi->back->hw,
803 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
804 val);
805 } else {
806 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
807 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
808
809 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
810 }
811 q_vector->arm_wb_state = true;
812}
813
814/**
815 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000816 * @vsi: the VSI we care about
817 * @q_vector: the vector on which to force writeback
818 *
819 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400820void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000821{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800822 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400823 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
824 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
825 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
826 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
827 /* allow 00 to be written to the index */
828
829 wr32(&vsi->back->hw,
830 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
831 vsi->base_vector - 1), val);
832 } else {
833 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
834 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
835 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
836 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
837 /* allow 00 to be written to the index */
838
839 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
840 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000841}
842
843/**
844 * i40e_set_new_dynamic_itr - Find new ITR level
845 * @rc: structure containing ring performance data
846 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400847 * Returns true if ITR changed, false if not
848 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000849 * Stores a new ITR value based on packets and byte counts during
850 * the last interrupt. The advantage of per interrupt computation
851 * is faster updates and more accurate ITR for the current traffic
852 * pattern. Constants in this function were computed based on
853 * theoretical maximum wire speed and thresholds were set based on
854 * testing data as well as attempting to minimize response time
855 * while increasing bulk throughput.
856 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400857static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000858{
859 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400860 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000861 u32 new_itr = rc->itr;
862 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400863 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864
865 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400866 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000867
868 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400869 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000870 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400871 * 20-1249MB/s bulk (18000 ints/s)
872 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400873 *
874 * The math works out because the divisor is in 10^(-6) which
875 * turns the bytes/us input value into MB/s values, but
876 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400877 * are in 2 usec increments in the ITR registers, and make sure
878 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400880 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400881 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400882
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400883 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000884 case I40E_LOWEST_LATENCY:
885 if (bytes_per_int > 10)
886 new_latency_range = I40E_LOW_LATENCY;
887 break;
888 case I40E_LOW_LATENCY:
889 if (bytes_per_int > 20)
890 new_latency_range = I40E_BULK_LATENCY;
891 else if (bytes_per_int <= 10)
892 new_latency_range = I40E_LOWEST_LATENCY;
893 break;
894 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400895 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400896 default:
897 if (bytes_per_int <= 20)
898 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000899 break;
900 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400901
902 /* this is to adjust RX more aggressively when streaming small
903 * packets. The value of 40000 was picked as it is just beyond
904 * what the hardware can receive per second if in low latency
905 * mode.
906 */
907#define RX_ULTRA_PACKET_RATE 40000
908
909 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
910 (&qv->rx == rc))
911 new_latency_range = I40E_ULTRA_LATENCY;
912
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400913 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000914
915 switch (new_latency_range) {
916 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400917 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000918 break;
919 case I40E_LOW_LATENCY:
920 new_itr = I40E_ITR_20K;
921 break;
922 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400923 new_itr = I40E_ITR_18K;
924 break;
925 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000926 new_itr = I40E_ITR_8K;
927 break;
928 default:
929 break;
930 }
931
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000932 rc->total_bytes = 0;
933 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400934
935 if (new_itr != rc->itr) {
936 rc->itr = new_itr;
937 return true;
938 }
939
940 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000941}
942
943/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000944 * i40e_clean_programming_status - clean the programming status descriptor
945 * @rx_ring: the rx ring that has this descriptor
946 * @rx_desc: the rx descriptor written back by HW
947 *
948 * Flow director should handle FD_FILTER_STATUS to check its filter programming
949 * status being successful or not and take actions accordingly. FCoE should
950 * handle its context/filter programming/invalidation status and take actions.
951 *
952 **/
953static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
954 union i40e_rx_desc *rx_desc)
955{
956 u64 qw;
957 u8 id;
958
959 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
960 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
961 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
962
963 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000964 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700965#ifdef I40E_FCOE
966 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
967 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
968 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
969#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000970}
971
972/**
973 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
974 * @tx_ring: the tx ring to set up
975 *
976 * Return 0 on success, negative on error
977 **/
978int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
979{
980 struct device *dev = tx_ring->dev;
981 int bi_size;
982
983 if (!dev)
984 return -ENOMEM;
985
Jesse Brandeburge908f812015-07-23 16:54:42 -0400986 /* warn if we are about to overwrite the pointer */
987 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000988 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
989 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
990 if (!tx_ring->tx_bi)
991 goto err;
992
993 /* round up to nearest 4K */
994 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000995 /* add u32 for head writeback, align after this takes care of
996 * guaranteeing this is at least one cache line in size
997 */
998 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000999 tx_ring->size = ALIGN(tx_ring->size, 4096);
1000 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1001 &tx_ring->dma, GFP_KERNEL);
1002 if (!tx_ring->desc) {
1003 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1004 tx_ring->size);
1005 goto err;
1006 }
1007
1008 tx_ring->next_to_use = 0;
1009 tx_ring->next_to_clean = 0;
1010 return 0;
1011
1012err:
1013 kfree(tx_ring->tx_bi);
1014 tx_ring->tx_bi = NULL;
1015 return -ENOMEM;
1016}
1017
1018/**
1019 * i40e_clean_rx_ring - Free Rx buffers
1020 * @rx_ring: ring to be cleaned
1021 **/
1022void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1023{
1024 struct device *dev = rx_ring->dev;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001025 unsigned long bi_size;
1026 u16 i;
1027
1028 /* ring already cleared, nothing to do */
1029 if (!rx_ring->rx_bi)
1030 return;
1031
1032 /* Free all the Rx ring sk_buffs */
1033 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001034 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1035
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001036 if (rx_bi->skb) {
1037 dev_kfree_skb(rx_bi->skb);
1038 rx_bi->skb = NULL;
1039 }
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001040 if (!rx_bi->page)
1041 continue;
1042
1043 dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
1044 __free_pages(rx_bi->page, 0);
1045
1046 rx_bi->page = NULL;
1047 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001048 }
1049
1050 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1051 memset(rx_ring->rx_bi, 0, bi_size);
1052
1053 /* Zero out the descriptor ring */
1054 memset(rx_ring->desc, 0, rx_ring->size);
1055
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001056 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001057 rx_ring->next_to_clean = 0;
1058 rx_ring->next_to_use = 0;
1059}
1060
1061/**
1062 * i40e_free_rx_resources - Free Rx resources
1063 * @rx_ring: ring to clean the resources from
1064 *
1065 * Free all receive software resources
1066 **/
1067void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1068{
1069 i40e_clean_rx_ring(rx_ring);
1070 kfree(rx_ring->rx_bi);
1071 rx_ring->rx_bi = NULL;
1072
1073 if (rx_ring->desc) {
1074 dma_free_coherent(rx_ring->dev, rx_ring->size,
1075 rx_ring->desc, rx_ring->dma);
1076 rx_ring->desc = NULL;
1077 }
1078}
1079
1080/**
1081 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1082 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1083 *
1084 * Returns 0 on success, negative on failure
1085 **/
1086int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1087{
1088 struct device *dev = rx_ring->dev;
1089 int bi_size;
1090
Jesse Brandeburge908f812015-07-23 16:54:42 -04001091 /* warn if we are about to overwrite the pointer */
1092 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001093 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1094 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1095 if (!rx_ring->rx_bi)
1096 goto err;
1097
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001098 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001099
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001100 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001101 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001102 rx_ring->size = ALIGN(rx_ring->size, 4096);
1103 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1104 &rx_ring->dma, GFP_KERNEL);
1105
1106 if (!rx_ring->desc) {
1107 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1108 rx_ring->size);
1109 goto err;
1110 }
1111
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001112 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001113 rx_ring->next_to_clean = 0;
1114 rx_ring->next_to_use = 0;
1115
1116 return 0;
1117err:
1118 kfree(rx_ring->rx_bi);
1119 rx_ring->rx_bi = NULL;
1120 return -ENOMEM;
1121}
1122
1123/**
1124 * i40e_release_rx_desc - Store the new tail and head values
1125 * @rx_ring: ring to bump
1126 * @val: new head index
1127 **/
1128static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1129{
1130 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001131
1132 /* update next to alloc since we have filled the ring */
1133 rx_ring->next_to_alloc = val;
1134
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001135 /* Force memory writes to complete before letting h/w
1136 * know there are new descriptors to fetch. (Only
1137 * applicable for weak-ordered memory model archs,
1138 * such as IA-64).
1139 */
1140 wmb();
1141 writel(val, rx_ring->tail);
1142}
1143
1144/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001145 * i40e_alloc_mapped_page - recycle or make a new page
1146 * @rx_ring: ring to use
1147 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001148 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001149 * Returns true if the page was successfully allocated or
1150 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001151 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001152static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1153 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001154{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001155 struct page *page = bi->page;
1156 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001157
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001158 /* since we are recycling buffers we should seldom need to alloc */
1159 if (likely(page)) {
1160 rx_ring->rx_stats.page_reuse_count++;
1161 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001162 }
1163
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001164 /* alloc new page for storage */
1165 page = dev_alloc_page();
1166 if (unlikely(!page)) {
1167 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001168 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001169 }
1170
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001171 /* map page for use */
1172 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001173
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001174 /* if mapping failed free memory back to system since
1175 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001176 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001177 if (dma_mapping_error(rx_ring->dev, dma)) {
1178 __free_pages(page, 0);
1179 rx_ring->rx_stats.alloc_page_failed++;
1180 return false;
1181 }
1182
1183 bi->dma = dma;
1184 bi->page = page;
1185 bi->page_offset = 0;
1186
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001187 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001188}
1189
1190/**
1191 * i40e_receive_skb - Send a completed packet up the stack
1192 * @rx_ring: rx ring in play
1193 * @skb: packet to send up
1194 * @vlan_tag: vlan tag for packet
1195 **/
1196static void i40e_receive_skb(struct i40e_ring *rx_ring,
1197 struct sk_buff *skb, u16 vlan_tag)
1198{
1199 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001201 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1202 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001203 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1204
Alexander Duyck8b650352015-09-24 09:04:32 -07001205 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001206}
1207
1208/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001209 * i40e_alloc_rx_buffers - Replace used receive buffers
1210 * @rx_ring: ring to place buffers on
1211 * @cleaned_count: number of buffers to replace
1212 *
1213 * Returns false if all allocations were successful, true if any fail
1214 **/
1215bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1216{
1217 u16 ntu = rx_ring->next_to_use;
1218 union i40e_rx_desc *rx_desc;
1219 struct i40e_rx_buffer *bi;
1220
1221 /* do nothing if no valid netdev defined */
1222 if (!rx_ring->netdev || !cleaned_count)
1223 return false;
1224
1225 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1226 bi = &rx_ring->rx_bi[ntu];
1227
1228 do {
1229 if (!i40e_alloc_mapped_page(rx_ring, bi))
1230 goto no_buffers;
1231
1232 /* Refresh the desc even if buffer_addrs didn't change
1233 * because each write-back erases this info.
1234 */
1235 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1236 rx_desc->read.hdr_addr = 0;
1237
1238 rx_desc++;
1239 bi++;
1240 ntu++;
1241 if (unlikely(ntu == rx_ring->count)) {
1242 rx_desc = I40E_RX_DESC(rx_ring, 0);
1243 bi = rx_ring->rx_bi;
1244 ntu = 0;
1245 }
1246
1247 /* clear the status bits for the next_to_use descriptor */
1248 rx_desc->wb.qword1.status_error_len = 0;
1249
1250 cleaned_count--;
1251 } while (cleaned_count);
1252
1253 if (rx_ring->next_to_use != ntu)
1254 i40e_release_rx_desc(rx_ring, ntu);
1255
1256 return false;
1257
1258no_buffers:
1259 if (rx_ring->next_to_use != ntu)
1260 i40e_release_rx_desc(rx_ring, ntu);
1261
1262 /* make sure to come back via polling to try again after
1263 * allocation failure
1264 */
1265 return true;
1266}
1267
1268/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001269 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1270 * @vsi: the VSI we care about
1271 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001272 * @rx_desc: the receive descriptor
1273 *
1274 * skb->protocol must be set before this function is called
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001275 **/
1276static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1277 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001278 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001279{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001280 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -07001281 bool ipv4, ipv6, tunnel = false;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001282 u32 rx_error, rx_status;
1283 u8 ptype;
1284 u64 qword;
1285
1286 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1287 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1288 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1289 I40E_RXD_QW1_ERROR_SHIFT;
1290 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1291 I40E_RXD_QW1_STATUS_SHIFT;
1292 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001293
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001294 skb->ip_summed = CHECKSUM_NONE;
1295
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001296 skb_checksum_none_assert(skb);
1297
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001298 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001299 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001300 return;
1301
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001302 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001303 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001304 return;
1305
1306 /* both known and outer_ip must be set for the below code to work */
1307 if (!(decoded.known && decoded.outer_ip))
1308 return;
1309
Alexander Duyckfad57332016-01-24 21:17:22 -08001310 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1311 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1312 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1313 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001314
1315 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001316 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1317 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001318 goto checksum_fail;
1319
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001320 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001321 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001322 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001323 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001324 return;
1325
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001326 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001327 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001328 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001329
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001330 /* handle packets that were not able to be checksummed due
1331 * to arrival speed, in this case the stack can compute
1332 * the csum.
1333 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001334 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001335 return;
1336
Alexander Duycka9c9a812016-01-24 21:16:13 -08001337 /* The hardware supported by this driver does not validate outer
1338 * checksums for tunneled VXLAN or GENEVE frames. I don't agree
1339 * with it but the specification states that you "MAY validate", it
1340 * doesn't make it a hard requirement so if we have validated the
1341 * inner checksum report CHECKSUM_UNNECESSARY.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001342 */
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -07001343 if (decoded.inner_prot & (I40E_RX_PTYPE_INNER_PROT_TCP |
1344 I40E_RX_PTYPE_INNER_PROT_UDP |
1345 I40E_RX_PTYPE_INNER_PROT_SCTP))
1346 tunnel = true;
Alexander Duyckfad57332016-01-24 21:17:22 -08001347
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001348 skb->ip_summed = CHECKSUM_UNNECESSARY;
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -07001349 skb->csum_level = tunnel ? 1 : 0;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001350
1351 return;
1352
1353checksum_fail:
1354 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001355}
1356
1357/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001358 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001359 * @ptype: the ptype value from the descriptor
1360 *
1361 * Returns a hash type to be used by skb_set_hash
1362 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001363static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001364{
1365 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1366
1367 if (!decoded.known)
1368 return PKT_HASH_TYPE_NONE;
1369
1370 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1371 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1372 return PKT_HASH_TYPE_L4;
1373 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1374 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1375 return PKT_HASH_TYPE_L3;
1376 else
1377 return PKT_HASH_TYPE_L2;
1378}
1379
1380/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001381 * i40e_rx_hash - set the hash value in the skb
1382 * @ring: descriptor ring
1383 * @rx_desc: specific descriptor
1384 **/
1385static inline void i40e_rx_hash(struct i40e_ring *ring,
1386 union i40e_rx_desc *rx_desc,
1387 struct sk_buff *skb,
1388 u8 rx_ptype)
1389{
1390 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001391 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001392 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1393 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1394
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001395 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001396 return;
1397
1398 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1399 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1400 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1401 }
1402}
1403
1404/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001405 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1406 * @rx_ring: rx descriptor ring packet is being transacted on
1407 * @rx_desc: pointer to the EOP Rx descriptor
1408 * @skb: pointer to current skb being populated
1409 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001410 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001411 * This function checks the ring, descriptor, and packet information in
1412 * order to populate the hash, checksum, VLAN, protocol, and
1413 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001414 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001415static inline
1416void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1417 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1418 u8 rx_ptype)
1419{
1420 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1421 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1422 I40E_RXD_QW1_STATUS_SHIFT;
1423 u32 rsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1424 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1425
1426 if (unlikely(rsyn)) {
1427 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, rsyn);
1428 rx_ring->last_rx_timestamp = jiffies;
1429 }
1430
1431 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1432
1433 /* modifies the skb - consumes the enet header */
1434 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1435
1436 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1437
1438 skb_record_rx_queue(skb, rx_ring->queue_index);
1439}
1440
1441/**
1442 * i40e_pull_tail - i40e specific version of skb_pull_tail
1443 * @rx_ring: rx descriptor ring packet is being transacted on
1444 * @skb: pointer to current skb being adjusted
1445 *
1446 * This function is an i40e specific version of __pskb_pull_tail. The
1447 * main difference between this version and the original function is that
1448 * this function can make several assumptions about the state of things
1449 * that allow for significant optimizations versus the standard function.
1450 * As a result we can do things like drop a frag and maintain an accurate
1451 * truesize for the skb.
1452 */
1453static void i40e_pull_tail(struct i40e_ring *rx_ring, struct sk_buff *skb)
1454{
1455 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1456 unsigned char *va;
1457 unsigned int pull_len;
1458
1459 /* it is valid to use page_address instead of kmap since we are
1460 * working with pages allocated out of the lomem pool per
1461 * alloc_page(GFP_ATOMIC)
1462 */
1463 va = skb_frag_address(frag);
1464
1465 /* we need the header to contain the greater of either ETH_HLEN or
1466 * 60 bytes if the skb->len is less than 60 for skb_pad.
1467 */
1468 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1469
1470 /* align pull length to size of long to optimize memcpy performance */
1471 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1472
1473 /* update all of the pointers */
1474 skb_frag_size_sub(frag, pull_len);
1475 frag->page_offset += pull_len;
1476 skb->data_len -= pull_len;
1477 skb->tail += pull_len;
1478}
1479
1480/**
1481 * i40e_cleanup_headers - Correct empty headers
1482 * @rx_ring: rx descriptor ring packet is being transacted on
1483 * @skb: pointer to current skb being fixed
1484 *
1485 * Also address the case where we are pulling data in on pages only
1486 * and as such no data is present in the skb header.
1487 *
1488 * In addition if skb is not at least 60 bytes we need to pad it so that
1489 * it is large enough to qualify as a valid Ethernet frame.
1490 *
1491 * Returns true if an error was encountered and skb was freed.
1492 **/
1493static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1494{
1495 /* place header in linear portion of buffer */
1496 if (skb_is_nonlinear(skb))
1497 i40e_pull_tail(rx_ring, skb);
1498
1499 /* if eth_skb_pad returns an error the skb was freed */
1500 if (eth_skb_pad(skb))
1501 return true;
1502
1503 return false;
1504}
1505
1506/**
1507 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1508 * @rx_ring: rx descriptor ring to store buffers on
1509 * @old_buff: donor buffer to have page reused
1510 *
1511 * Synchronizes page for reuse by the adapter
1512 **/
1513static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1514 struct i40e_rx_buffer *old_buff)
1515{
1516 struct i40e_rx_buffer *new_buff;
1517 u16 nta = rx_ring->next_to_alloc;
1518
1519 new_buff = &rx_ring->rx_bi[nta];
1520
1521 /* update, and store next to alloc */
1522 nta++;
1523 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1524
1525 /* transfer page from old buffer to new buffer */
1526 *new_buff = *old_buff;
1527}
1528
1529/**
1530 * i40e_page_is_reserved - check if reuse is possible
1531 * @page: page struct to check
1532 */
1533static inline bool i40e_page_is_reserved(struct page *page)
1534{
1535 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
1536}
1537
1538/**
1539 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1540 * @rx_ring: rx descriptor ring to transact packets on
1541 * @rx_buffer: buffer containing page to add
1542 * @rx_desc: descriptor containing length of buffer written by hardware
1543 * @skb: sk_buff to place the data into
1544 *
1545 * This function will add the data contained in rx_buffer->page to the skb.
1546 * This is done either through a direct copy if the data in the buffer is
1547 * less than the skb header size, otherwise it will just attach the page as
1548 * a frag to the skb.
1549 *
1550 * The function will then update the page offset if necessary and return
1551 * true if the buffer can be reused by the adapter.
1552 **/
1553static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1554 struct i40e_rx_buffer *rx_buffer,
1555 union i40e_rx_desc *rx_desc,
1556 struct sk_buff *skb)
1557{
1558 struct page *page = rx_buffer->page;
1559 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1560 unsigned int size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1561 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1562#if (PAGE_SIZE < 8192)
1563 unsigned int truesize = I40E_RXBUFFER_2048;
1564#else
1565 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1566 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1567#endif
1568
1569 /* will the data fit in the skb we allocated? if so, just
1570 * copy it as it is pretty small anyway
1571 */
1572 if ((size <= I40E_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1573 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1574
1575 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1576
1577 /* page is not reserved, we can reuse buffer as-is */
1578 if (likely(!i40e_page_is_reserved(page)))
1579 return true;
1580
1581 /* this page cannot be reused so discard it */
1582 __free_pages(page, 0);
1583 return false;
1584 }
1585
1586 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1587 rx_buffer->page_offset, size, truesize);
1588
1589 /* avoid re-using remote pages */
1590 if (unlikely(i40e_page_is_reserved(page)))
1591 return false;
1592
1593#if (PAGE_SIZE < 8192)
1594 /* if we are only owner of page we can reuse it */
1595 if (unlikely(page_count(page) != 1))
1596 return false;
1597
1598 /* flip page offset to other buffer */
1599 rx_buffer->page_offset ^= truesize;
1600#else
1601 /* move offset up to the next cache line */
1602 rx_buffer->page_offset += truesize;
1603
1604 if (rx_buffer->page_offset > last_offset)
1605 return false;
1606#endif
1607
1608 /* Even if we own the page, we are not allowed to use atomic_set()
1609 * This would break get_page_unless_zero() users.
1610 */
1611 get_page(rx_buffer->page);
1612
1613 return true;
1614}
1615
1616/**
1617 * i40e_fetch_rx_buffer - Allocate skb and populate it
1618 * @rx_ring: rx descriptor ring to transact packets on
1619 * @rx_desc: descriptor containing info written by hardware
1620 *
1621 * This function allocates an skb on the fly, and populates it with the page
1622 * data from the current receive descriptor, taking care to set up the skb
1623 * correctly, as well as handling calling the page recycle function if
1624 * necessary.
1625 */
1626static inline
1627struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
1628 union i40e_rx_desc *rx_desc)
1629{
1630 struct i40e_rx_buffer *rx_buffer;
1631 struct sk_buff *skb;
1632 struct page *page;
1633
1634 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1635 page = rx_buffer->page;
1636 prefetchw(page);
1637
1638 skb = rx_buffer->skb;
1639
1640 if (likely(!skb)) {
1641 void *page_addr = page_address(page) + rx_buffer->page_offset;
1642
1643 /* prefetch first cache line of first page */
1644 prefetch(page_addr);
1645#if L1_CACHE_BYTES < 128
1646 prefetch(page_addr + L1_CACHE_BYTES);
1647#endif
1648
1649 /* allocate a skb to store the frags */
1650 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1651 I40E_RX_HDR_SIZE,
1652 GFP_ATOMIC | __GFP_NOWARN);
1653 if (unlikely(!skb)) {
1654 rx_ring->rx_stats.alloc_buff_failed++;
1655 return NULL;
1656 }
1657
1658 /* we will be copying header into skb->data in
1659 * pskb_may_pull so it is in our interest to prefetch
1660 * it now to avoid a possible cache miss
1661 */
1662 prefetchw(skb->data);
1663 } else {
1664 rx_buffer->skb = NULL;
1665 }
1666
1667 /* we are reusing so sync this buffer for CPU use */
1668 dma_sync_single_range_for_cpu(rx_ring->dev,
1669 rx_buffer->dma,
1670 rx_buffer->page_offset,
1671 I40E_RXBUFFER_2048,
1672 DMA_FROM_DEVICE);
1673
1674 /* pull page into skb */
1675 if (i40e_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1676 /* hand second half of page back to the ring */
1677 i40e_reuse_rx_page(rx_ring, rx_buffer);
1678 rx_ring->rx_stats.page_reuse_count++;
1679 } else {
1680 /* we are not reusing the buffer so unmap it */
1681 dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1682 DMA_FROM_DEVICE);
1683 }
1684
1685 /* clear contents of buffer_info */
1686 rx_buffer->page = NULL;
1687
1688 return skb;
1689}
1690
1691/**
1692 * i40e_is_non_eop - process handling of non-EOP buffers
1693 * @rx_ring: Rx ring being processed
1694 * @rx_desc: Rx descriptor for current buffer
1695 * @skb: Current socket buffer containing buffer in progress
1696 *
1697 * This function updates next to clean. If the buffer is an EOP buffer
1698 * this function exits returning false, otherwise it will place the
1699 * sk_buff in the next buffer to be chained and return true indicating
1700 * that this is in fact a non-EOP buffer.
1701 **/
1702static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1703 union i40e_rx_desc *rx_desc,
1704 struct sk_buff *skb)
1705{
1706 u32 ntc = rx_ring->next_to_clean + 1;
1707
1708 /* fetch, update, and store next to clean */
1709 ntc = (ntc < rx_ring->count) ? ntc : 0;
1710 rx_ring->next_to_clean = ntc;
1711
1712 prefetch(I40E_RX_DESC(rx_ring, ntc));
1713
1714#define staterrlen rx_desc->wb.qword1.status_error_len
1715 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1716 i40e_clean_programming_status(rx_ring, rx_desc);
1717 rx_ring->rx_bi[ntc].skb = skb;
1718 return true;
1719 }
1720 /* if we are the last buffer then there is nothing else to do */
1721#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1722 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1723 return false;
1724
1725 /* place skb in next buffer to be received */
1726 rx_ring->rx_bi[ntc].skb = skb;
1727 rx_ring->rx_stats.non_eop_descs++;
1728
1729 return true;
1730}
1731
1732/**
1733 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1734 * @rx_ring: rx descriptor ring to transact packets on
1735 * @budget: Total limit on number of packets to process
1736 *
1737 * This function provides a "bounce buffer" approach to Rx interrupt
1738 * processing. The advantage to this is that on systems that have
1739 * expensive overhead for IOMMU access this provides a means of avoiding
1740 * it by maintaining the mapping of the page to the system.
1741 *
1742 * Returns amount of work completed
1743 **/
1744static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001745{
1746 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1747 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001748 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001749
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001750 while (likely(total_rx_packets < budget)) {
1751 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001752 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001753 u32 rx_status;
Mitch Williamsa132af22015-01-24 09:58:35 +00001754 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001755 u8 rx_ptype;
1756 u64 qword;
1757
Mitch Williamsa132af22015-01-24 09:58:35 +00001758 /* return some buffers to hardware, one at a time is too slow */
1759 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001760 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001761 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001762 cleaned_count = 0;
1763 }
1764
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001765 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1766
Mitch Williamsa132af22015-01-24 09:58:35 +00001767 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001768 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1769 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001770 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001771 I40E_RXD_QW1_STATUS_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001772
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001773 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001774 break;
1775
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001776 /* status_error_len will always be zero for unused descriptors
1777 * because it's cleared in cleanup, and overlaps with hdr_addr
1778 * which is always zero because packet split isn't used, if the
1779 * hardware wrote DD then it will be non-zero
1780 */
1781 if (!rx_desc->wb.qword1.status_error_len)
1782 break;
1783
Mitch Williamsa132af22015-01-24 09:58:35 +00001784 /* This memory barrier is needed to keep us from reading
1785 * any other fields out of the rx_desc until we know the
1786 * DD bit is set.
1787 */
Alexander Duyck67317162015-04-08 18:49:43 -07001788 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001789
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001790 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc);
1791 if (!skb)
1792 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001793
Mitch Williamsa132af22015-01-24 09:58:35 +00001794 cleaned_count++;
1795
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001796 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001797 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001798
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001799 /* ERR_MASK will only have valid bits if EOP set, and
1800 * what we are doing here is actually checking
1801 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1802 * the error field
1803 */
1804 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001805 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001806 continue;
1807 }
1808
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001809 if (i40e_cleanup_headers(rx_ring, skb))
1810 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001811
1812 /* probably a little skewed due to removing CRC */
1813 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001814
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001815 /* populate checksum, VLAN, and protocol */
1816 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001817
Mitch Williamsa132af22015-01-24 09:58:35 +00001818#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001819 if (unlikely(
1820 i40e_rx_is_fcoe(rx_ptype) &&
1821 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001822 dev_kfree_skb_any(skb);
1823 continue;
1824 }
1825#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001826
1827 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1828 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1829
Mitch Williamsa132af22015-01-24 09:58:35 +00001830 i40e_receive_skb(rx_ring, skb, vlan_tag);
1831
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001832 /* update budget accounting */
1833 total_rx_packets++;
1834 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001835
1836 u64_stats_update_begin(&rx_ring->syncp);
1837 rx_ring->stats.packets += total_rx_packets;
1838 rx_ring->stats.bytes += total_rx_bytes;
1839 u64_stats_update_end(&rx_ring->syncp);
1840 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1841 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1842
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001843 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001844 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001845}
1846
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001847static u32 i40e_buildreg_itr(const int type, const u16 itr)
1848{
1849 u32 val;
1850
1851 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001852 /* Don't clear PBA because that can cause lost interrupts that
1853 * came in while we were cleaning/polling
1854 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001855 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1856 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1857
1858 return val;
1859}
1860
1861/* a small macro to shorten up some long lines */
1862#define INTREG I40E_PFINT_DYN_CTLN
1863
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001864/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001865 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1866 * @vsi: the VSI we care about
1867 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1868 *
1869 **/
1870static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1871 struct i40e_q_vector *q_vector)
1872{
1873 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001874 bool rx = false, tx = false;
1875 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001876 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05001877 int idx = q_vector->v_idx;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001878
1879 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001880
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001881 /* avoid dynamic calculation if in countdown mode OR if
1882 * all dynamic is disabled
1883 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001884 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1885
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001886 if (q_vector->itr_countdown > 0 ||
Kan Lianga75e8002016-02-19 09:24:04 -05001887 (!ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting) &&
1888 !ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001889 goto enable_int;
1890 }
1891
Kan Lianga75e8002016-02-19 09:24:04 -05001892 if (ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001893 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1894 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001895 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001896
Kan Lianga75e8002016-02-19 09:24:04 -05001897 if (ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001898 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1899 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001900 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001901
1902 if (rx || tx) {
1903 /* get the higher of the two ITR adjustments and
1904 * use the same value for both ITR registers
1905 * when in adaptive mode (Rx and/or Tx)
1906 */
1907 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1908
1909 q_vector->tx.itr = q_vector->rx.itr = itr;
1910 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1911 tx = true;
1912 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1913 rx = true;
1914 }
1915
1916 /* only need to enable the interrupt once, but need
1917 * to possibly update both ITR values
1918 */
1919 if (rx) {
1920 /* set the INTENA_MSK_MASK so that this first write
1921 * won't actually enable the interrupt, instead just
1922 * updating the ITR (it's bit 31 PF and VF)
1923 */
1924 rxval |= BIT(31);
1925 /* don't check _DOWN because interrupt isn't being enabled */
1926 wr32(hw, INTREG(vector - 1), rxval);
1927 }
1928
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001929enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001930 if (!test_bit(__I40E_DOWN, &vsi->state))
1931 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001932
1933 if (q_vector->itr_countdown)
1934 q_vector->itr_countdown--;
1935 else
1936 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001937}
1938
1939/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001940 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1941 * @napi: napi struct with our devices info in it
1942 * @budget: amount of work driver is allowed to do this pass, in packets
1943 *
1944 * This function will clean all queues associated with a q_vector.
1945 *
1946 * Returns the amount of work done
1947 **/
1948int i40e_napi_poll(struct napi_struct *napi, int budget)
1949{
1950 struct i40e_q_vector *q_vector =
1951 container_of(napi, struct i40e_q_vector, napi);
1952 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001953 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001954 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001955 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001956 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001957 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001958
1959 if (test_bit(__I40E_DOWN, &vsi->state)) {
1960 napi_complete(napi);
1961 return 0;
1962 }
1963
Kiran Patil9c6c1252015-11-06 15:26:02 -08001964 /* Clear hung_detected bit */
1965 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001966 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001967 * budget and be more aggressive about cleaning up the Tx descriptors.
1968 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001969 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001970 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001971 clean_complete = false;
1972 continue;
1973 }
1974 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001975 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001976 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001977
Alexander Duyckc67cace2015-09-24 09:04:26 -07001978 /* Handle case where we are called by netpoll with a budget of 0 */
1979 if (budget <= 0)
1980 goto tx_only;
1981
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001982 /* We attempt to distribute budget to each Rx queue fairly, but don't
1983 * allow the budget to go below 1 because that would exit polling early.
1984 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001985 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001986
Mitch Williamsa132af22015-01-24 09:58:35 +00001987 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001988 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001989
1990 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001991 /* if we clean as many as budgeted, we must not be done */
1992 if (cleaned >= budget_per_ring)
1993 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001994 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001995
1996 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001997 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001998tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001999 if (arm_wb) {
2000 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08002001 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002002 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002003 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002004 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002005
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002006 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2007 q_vector->arm_wb_state = false;
2008
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002009 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002010 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002011 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2012 i40e_update_enable_itr(vsi, q_vector);
2013 } else { /* Legacy mode */
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002014 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002015 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002016 return 0;
2017}
2018
2019/**
2020 * i40e_atr - Add a Flow Director ATR filter
2021 * @tx_ring: ring to add programming descriptor to
2022 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002023 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002024 **/
2025static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002026 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027{
2028 struct i40e_filter_program_desc *fdir_desc;
2029 struct i40e_pf *pf = tx_ring->vsi->back;
2030 union {
2031 unsigned char *network;
2032 struct iphdr *ipv4;
2033 struct ipv6hdr *ipv6;
2034 } hdr;
2035 struct tcphdr *th;
2036 unsigned int hlen;
2037 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002038 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002039 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002040
2041 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002042 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002043 return;
2044
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002045 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2046 return;
2047
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002048 /* if sampling is disabled do nothing */
2049 if (!tx_ring->atr_sample_rate)
2050 return;
2051
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002052 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002053 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002054 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002055
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002056 /* snag network header to get L4 type and address */
2057 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2058 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002059
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002060 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002061 * tx_enable_csum function if encap is enabled.
2062 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002063 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2064 /* access ihl as u8 to avoid unaligned access on ia64 */
2065 hlen = (hdr.network[0] & 0x0F) << 2;
2066 l4_proto = hdr.ipv4->protocol;
2067 } else {
2068 hlen = hdr.network - skb->data;
2069 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2070 hlen -= hdr.network - skb->data;
2071 }
2072
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002073 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002074 return;
2075
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002076 th = (struct tcphdr *)(hdr.network + hlen);
2077
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002078 /* Due to lack of space, no more new filters can be programmed */
2079 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2080 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002081 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2082 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002083 /* HW ATR eviction will take care of removing filters on FIN
2084 * and RST packets.
2085 */
2086 if (th->fin || th->rst)
2087 return;
2088 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002089
2090 tx_ring->atr_count++;
2091
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002092 /* sample on all syn/fin/rst packets or once every atr sample rate */
2093 if (!th->fin &&
2094 !th->syn &&
2095 !th->rst &&
2096 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002097 return;
2098
2099 tx_ring->atr_count = 0;
2100
2101 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002102 i = tx_ring->next_to_use;
2103 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2104
2105 i++;
2106 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002107
2108 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2109 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002110 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002111 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2112 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2113 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2114 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2115
2116 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2117
2118 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2119
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002120 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002121 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2122 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2123 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2124 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2125
2126 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2127 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2128
2129 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2130 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2131
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002132 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002133 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002134 dtype_cmd |=
2135 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2136 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2137 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2138 else
2139 dtype_cmd |=
2140 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2141 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2142 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002143
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002144 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2145 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002146 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2147
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002148 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002149 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002150 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002151 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002152}
2153
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002154/**
2155 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2156 * @skb: send buffer
2157 * @tx_ring: ring to send buffer on
2158 * @flags: the tx flags to be set
2159 *
2160 * Checks the skb and set up correspondingly several generic transmit flags
2161 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2162 *
2163 * Returns error code indicate the frame should be dropped upon error and the
2164 * otherwise returns 0 to indicate the flags has been set properly.
2165 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002166#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002167inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002168 struct i40e_ring *tx_ring,
2169 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002170#else
2171static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2172 struct i40e_ring *tx_ring,
2173 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002174#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002175{
2176 __be16 protocol = skb->protocol;
2177 u32 tx_flags = 0;
2178
Greg Rose31eaacc2015-03-31 00:45:03 -07002179 if (protocol == htons(ETH_P_8021Q) &&
2180 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2181 /* When HW VLAN acceleration is turned off by the user the
2182 * stack sets the protocol to 8021q so that the driver
2183 * can take any steps required to support the SW only
2184 * VLAN handling. In our case the driver doesn't need
2185 * to take any further steps so just set the protocol
2186 * to the encapsulated ethertype.
2187 */
2188 skb->protocol = vlan_get_protocol(skb);
2189 goto out;
2190 }
2191
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002192 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002193 if (skb_vlan_tag_present(skb)) {
2194 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002195 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2196 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002197 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002198 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002199
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002200 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2201 if (!vhdr)
2202 return -EINVAL;
2203
2204 protocol = vhdr->h_vlan_encapsulated_proto;
2205 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2206 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2207 }
2208
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002209 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2210 goto out;
2211
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002212 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002213 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2214 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002215 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2216 tx_flags |= (skb->priority & 0x7) <<
2217 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2218 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2219 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002220 int rc;
2221
2222 rc = skb_cow_head(skb, 0);
2223 if (rc < 0)
2224 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002225 vhdr = (struct vlan_ethhdr *)skb->data;
2226 vhdr->h_vlan_TCI = htons(tx_flags >>
2227 I40E_TX_FLAGS_VLAN_SHIFT);
2228 } else {
2229 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2230 }
2231 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002232
2233out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234 *flags = tx_flags;
2235 return 0;
2236}
2237
2238/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002239 * i40e_tso - set up the tso context descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002240 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002241 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002242 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002243 *
2244 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2245 **/
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002246static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002247{
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002248 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002249 union {
2250 struct iphdr *v4;
2251 struct ipv6hdr *v6;
2252 unsigned char *hdr;
2253 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002254 union {
2255 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002256 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002257 unsigned char *hdr;
2258 } l4;
2259 u32 paylen, l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002260 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002261
Shannon Nelsone9f65632016-01-04 10:33:04 -08002262 if (skb->ip_summed != CHECKSUM_PARTIAL)
2263 return 0;
2264
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 if (!skb_is_gso(skb))
2266 return 0;
2267
Francois Romieudd225bc2014-03-30 03:14:48 +00002268 err = skb_cow_head(skb, 0);
2269 if (err < 0)
2270 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002271
Alexander Duyckc7770192016-01-24 21:16:35 -08002272 ip.hdr = skb_network_header(skb);
2273 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002274
Alexander Duyckc7770192016-01-24 21:16:35 -08002275 /* initialize outer IP header fields */
2276 if (ip.v4->version == 4) {
2277 ip.v4->tot_len = 0;
2278 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002279 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002280 ip.v6->payload_len = 0;
2281 }
2282
Alexander Duyck577389a2016-04-02 00:06:56 -07002283 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002284 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002285 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002286 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002287 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002288 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002289 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2290 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2291 l4.udp->len = 0;
2292
Alexander Duyck54532052016-01-24 21:17:29 -08002293 /* determine offset of outer transport header */
2294 l4_offset = l4.hdr - skb->data;
2295
2296 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002297 paylen = skb->len - l4_offset;
2298 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002299 }
2300
Alexander Duyckc7770192016-01-24 21:16:35 -08002301 /* reset pointers to inner headers */
2302 ip.hdr = skb_inner_network_header(skb);
2303 l4.hdr = skb_inner_transport_header(skb);
2304
2305 /* initialize inner IP header fields */
2306 if (ip.v4->version == 4) {
2307 ip.v4->tot_len = 0;
2308 ip.v4->check = 0;
2309 } else {
2310 ip.v6->payload_len = 0;
2311 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002312 }
2313
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002314 /* determine offset of inner transport header */
2315 l4_offset = l4.hdr - skb->data;
2316
2317 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002318 paylen = skb->len - l4_offset;
2319 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002320
2321 /* compute length of segmentation header */
2322 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002323
2324 /* find the field values */
2325 cd_cmd = I40E_TX_CTX_DESC_TSO;
2326 cd_tso_len = skb->len - *hdr_len;
2327 cd_mss = skb_shinfo(skb)->gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002328 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2329 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2330 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002331 return 1;
2332}
2333
2334/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002335 * i40e_tsyn - set up the tsyn context descriptor
2336 * @tx_ring: ptr to the ring to send
2337 * @skb: ptr to the skb we're sending
2338 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002339 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002340 *
2341 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2342 **/
2343static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2344 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2345{
2346 struct i40e_pf *pf;
2347
2348 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2349 return 0;
2350
2351 /* Tx timestamps cannot be sampled when doing TSO */
2352 if (tx_flags & I40E_TX_FLAGS_TSO)
2353 return 0;
2354
2355 /* only timestamp the outbound packet if the user has requested it and
2356 * we are not already transmitting a packet to be timestamped
2357 */
2358 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002359 if (!(pf->flags & I40E_FLAG_PTP))
2360 return 0;
2361
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002362 if (pf->ptp_tx &&
2363 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002364 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2365 pf->ptp_tx_skb = skb_get(skb);
2366 } else {
2367 return 0;
2368 }
2369
2370 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2371 I40E_TXD_CTX_QW1_CMD_SHIFT;
2372
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002373 return 1;
2374}
2375
2376/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002377 * i40e_tx_enable_csum - Enable Tx checksum offloads
2378 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002379 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002380 * @td_cmd: Tx descriptor command bits to set
2381 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002382 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002383 * @cd_tunneling: ptr to context desc bits
2384 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002385static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2386 u32 *td_cmd, u32 *td_offset,
2387 struct i40e_ring *tx_ring,
2388 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002389{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002390 union {
2391 struct iphdr *v4;
2392 struct ipv6hdr *v6;
2393 unsigned char *hdr;
2394 } ip;
2395 union {
2396 struct tcphdr *tcp;
2397 struct udphdr *udp;
2398 unsigned char *hdr;
2399 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002400 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002401 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002402 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002403 u8 l4_proto = 0;
2404
Alexander Duyck529f1f62016-01-24 21:17:10 -08002405 if (skb->ip_summed != CHECKSUM_PARTIAL)
2406 return 0;
2407
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002408 ip.hdr = skb_network_header(skb);
2409 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002410
Alexander Duyck475b4202016-01-24 21:17:01 -08002411 /* compute outer L2 header size */
2412 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2413
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002414 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002415 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002416 /* define outer network header type */
2417 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002418 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2419 I40E_TX_CTX_EXT_IP_IPV4 :
2420 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2421
Alexander Duycka0064722016-01-24 21:16:48 -08002422 l4_proto = ip.v4->protocol;
2423 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002424 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002425
2426 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002427 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002428 if (l4.hdr != exthdr)
2429 ipv6_skip_exthdr(skb, exthdr - skb->data,
2430 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002431 }
2432
2433 /* define outer transport */
2434 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002435 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002436 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002437 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002438 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002439 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002440 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002441 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002442 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002443 case IPPROTO_IPIP:
2444 case IPPROTO_IPV6:
2445 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2446 l4.hdr = skb_inner_network_header(skb);
2447 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002448 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002449 if (*tx_flags & I40E_TX_FLAGS_TSO)
2450 return -1;
2451
2452 skb_checksum_help(skb);
2453 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002454 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002455
Alexander Duyck577389a2016-04-02 00:06:56 -07002456 /* compute outer L3 header size */
2457 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2458 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2459
2460 /* switch IP header pointer from outer to inner header */
2461 ip.hdr = skb_inner_network_header(skb);
2462
Alexander Duyck475b4202016-01-24 21:17:01 -08002463 /* compute tunnel header size */
2464 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2465 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2466
Alexander Duyck54532052016-01-24 21:17:29 -08002467 /* indicate if we need to offload outer UDP header */
2468 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002469 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002470 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2471 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2472
Alexander Duyck475b4202016-01-24 21:17:01 -08002473 /* record tunnel offload values */
2474 *cd_tunneling |= tunnel;
2475
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002476 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002477 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002478 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002479
Alexander Duycka0064722016-01-24 21:16:48 -08002480 /* reset type as we transition from outer to inner headers */
2481 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2482 if (ip.v4->version == 4)
2483 *tx_flags |= I40E_TX_FLAGS_IPV4;
2484 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002485 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002486 }
2487
2488 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002489 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002490 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002491 /* the stack computes the IP header already, the only time we
2492 * need the hardware to recompute it is in the case of TSO.
2493 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002494 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2495 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2496 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002497 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002498 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002499
2500 exthdr = ip.hdr + sizeof(*ip.v6);
2501 l4_proto = ip.v6->nexthdr;
2502 if (l4.hdr != exthdr)
2503 ipv6_skip_exthdr(skb, exthdr - skb->data,
2504 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002505 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002506
Alexander Duyck475b4202016-01-24 21:17:01 -08002507 /* compute inner L3 header size */
2508 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509
2510 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002511 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002512 case IPPROTO_TCP:
2513 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002514 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2515 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002516 break;
2517 case IPPROTO_SCTP:
2518 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002519 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2520 offset |= (sizeof(struct sctphdr) >> 2) <<
2521 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002522 break;
2523 case IPPROTO_UDP:
2524 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002525 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2526 offset |= (sizeof(struct udphdr) >> 2) <<
2527 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002528 break;
2529 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002530 if (*tx_flags & I40E_TX_FLAGS_TSO)
2531 return -1;
2532 skb_checksum_help(skb);
2533 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002534 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002535
2536 *td_cmd |= cmd;
2537 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002538
2539 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002540}
2541
2542/**
2543 * i40e_create_tx_ctx Build the Tx context descriptor
2544 * @tx_ring: ring to create the descriptor on
2545 * @cd_type_cmd_tso_mss: Quad Word 1
2546 * @cd_tunneling: Quad Word 0 - bits 0-31
2547 * @cd_l2tag2: Quad Word 0 - bits 32-63
2548 **/
2549static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2550 const u64 cd_type_cmd_tso_mss,
2551 const u32 cd_tunneling, const u32 cd_l2tag2)
2552{
2553 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002554 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002555
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002556 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2557 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002558 return;
2559
2560 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002561 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2562
2563 i++;
2564 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002565
2566 /* cpu_to_le32 and assign to struct fields */
2567 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2568 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002569 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002570 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2571}
2572
2573/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002574 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2575 * @tx_ring: the ring to be checked
2576 * @size: the size buffer we want to assure is available
2577 *
2578 * Returns -EBUSY if a stop is needed, else 0
2579 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002580int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002581{
2582 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2583 /* Memory barrier before checking head and tail */
2584 smp_mb();
2585
2586 /* Check again in a case another CPU has just made room available. */
2587 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2588 return -EBUSY;
2589
2590 /* A reprieve! - use start_queue because it doesn't call schedule */
2591 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2592 ++tx_ring->tx_stats.restart_queue;
2593 return 0;
2594}
2595
2596/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002597 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002598 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002599 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002600 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2601 * and so we need to figure out the cases where we need to linearize the skb.
2602 *
2603 * For TSO we need to count the TSO header and segment payload separately.
2604 * As such we need to check cases where we have 7 fragments or more as we
2605 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2606 * the segment payload in the first descriptor, and another 7 for the
2607 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002608 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002609bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002610{
Alexander Duyck2d374902016-02-17 11:02:50 -08002611 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002612 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002613
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002614 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002615 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002616 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002617 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002618
Alexander Duyck2d374902016-02-17 11:02:50 -08002619 /* We need to walk through the list and validate that each group
2620 * of 6 fragments totals at least gso_size. However we don't need
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002621 * to perform such validation on the last 6 since the last 6 cannot
2622 * inherit any data from a descriptor after them.
Alexander Duyck2d374902016-02-17 11:02:50 -08002623 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002624 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002625 frag = &skb_shinfo(skb)->frags[0];
2626
2627 /* Initialize size to the negative value of gso_size minus 1. We
2628 * use this as the worst case scenerio in which the frag ahead
2629 * of us only provides one byte which is why we are limited to 6
2630 * descriptors for a single transmit as the header and previous
2631 * fragment are already consuming 2 descriptors.
2632 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002633 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002634
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002635 /* Add size of frags 0 through 4 to create our initial sum */
2636 sum += skb_frag_size(frag++);
2637 sum += skb_frag_size(frag++);
2638 sum += skb_frag_size(frag++);
2639 sum += skb_frag_size(frag++);
2640 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002641
2642 /* Walk through fragments adding latest fragment, testing it, and
2643 * then removing stale fragments from the sum.
2644 */
2645 stale = &skb_shinfo(skb)->frags[0];
2646 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002647 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002648
2649 /* if sum is negative we failed to make sufficient progress */
2650 if (sum < 0)
2651 return true;
2652
2653 /* use pre-decrement to avoid processing last fragment */
2654 if (!--nr_frags)
2655 break;
2656
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002657 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002658 }
2659
Alexander Duyck2d374902016-02-17 11:02:50 -08002660 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002661}
2662
2663/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002664 * i40e_tx_map - Build the Tx descriptor
2665 * @tx_ring: ring to send buffer on
2666 * @skb: send buffer
2667 * @first: first buffer info buffer to use
2668 * @tx_flags: collected send information
2669 * @hdr_len: size of the packet header
2670 * @td_cmd: the command field in the descriptor
2671 * @td_offset: offset for checksum or crc
2672 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002673#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002674inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002675 struct i40e_tx_buffer *first, u32 tx_flags,
2676 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002677#else
2678static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 struct i40e_tx_buffer *first, u32 tx_flags,
2680 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002681#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002682{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002683 unsigned int data_len = skb->data_len;
2684 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002685 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002686 struct i40e_tx_buffer *tx_bi;
2687 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002688 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002689 u32 td_tag = 0;
2690 dma_addr_t dma;
2691 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002692 u16 desc_count = 0;
2693 bool tail_bump = true;
2694 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002695
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002696 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2697 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2698 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2699 I40E_TX_FLAGS_VLAN_SHIFT;
2700 }
2701
Alexander Duycka5e9c572013-09-28 06:00:27 +00002702 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2703 gso_segs = skb_shinfo(skb)->gso_segs;
2704 else
2705 gso_segs = 1;
2706
2707 /* multiply data chunks by size of headers */
2708 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2709 first->gso_segs = gso_segs;
2710 first->skb = skb;
2711 first->tx_flags = tx_flags;
2712
2713 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2714
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002716 tx_bi = first;
2717
2718 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002719 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2720
Alexander Duycka5e9c572013-09-28 06:00:27 +00002721 if (dma_mapping_error(tx_ring->dev, dma))
2722 goto dma_error;
2723
2724 /* record length, and DMA address */
2725 dma_unmap_len_set(tx_bi, len, size);
2726 dma_unmap_addr_set(tx_bi, dma, dma);
2727
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002728 /* align size to end of page */
2729 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002730 tx_desc->buffer_addr = cpu_to_le64(dma);
2731
2732 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002733 tx_desc->cmd_type_offset_bsz =
2734 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002735 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002736
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737 tx_desc++;
2738 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002739 desc_count++;
2740
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002741 if (i == tx_ring->count) {
2742 tx_desc = I40E_TX_DESC(tx_ring, 0);
2743 i = 0;
2744 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002745
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002746 dma += max_data;
2747 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002748
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002749 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002750 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002751 }
2752
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753 if (likely(!data_len))
2754 break;
2755
Alexander Duycka5e9c572013-09-28 06:00:27 +00002756 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2757 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758
2759 tx_desc++;
2760 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002761 desc_count++;
2762
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763 if (i == tx_ring->count) {
2764 tx_desc = I40E_TX_DESC(tx_ring, 0);
2765 i = 0;
2766 }
2767
Alexander Duycka5e9c572013-09-28 06:00:27 +00002768 size = skb_frag_size(frag);
2769 data_len -= size;
2770
2771 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2772 DMA_TO_DEVICE);
2773
2774 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002775 }
2776
Alexander Duycka5e9c572013-09-28 06:00:27 +00002777 /* set next_to_watch value indicating a packet is present */
2778 first->next_to_watch = tx_desc;
2779
2780 i++;
2781 if (i == tx_ring->count)
2782 i = 0;
2783
2784 tx_ring->next_to_use = i;
2785
Anjali Singhai58044742015-09-25 18:26:13 -07002786 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2787 tx_ring->queue_index),
2788 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002789 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002790
2791 /* Algorithm to optimize tail and RS bit setting:
2792 * if xmit_more is supported
2793 * if xmit_more is true
2794 * do not update tail and do not mark RS bit.
2795 * if xmit_more is false and last xmit_more was false
2796 * if every packet spanned less than 4 desc
2797 * then set RS bit on 4th packet and update tail
2798 * on every packet
2799 * else
2800 * update tail and set RS bit on every packet.
2801 * if xmit_more is false and last_xmit_more was true
2802 * update tail and set RS bit.
2803 *
2804 * Optimization: wmb to be issued only in case of tail update.
2805 * Also optimize the Descriptor WB path for RS bit with the same
2806 * algorithm.
2807 *
2808 * Note: If there are less than 4 packets
2809 * pending and interrupts were disabled the service task will
2810 * trigger a force WB.
2811 */
2812 if (skb->xmit_more &&
2813 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2814 tx_ring->queue_index))) {
2815 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2816 tail_bump = false;
2817 } else if (!skb->xmit_more &&
2818 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2819 tx_ring->queue_index)) &&
2820 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2821 (tx_ring->packet_stride < WB_STRIDE) &&
2822 (desc_count < WB_STRIDE)) {
2823 tx_ring->packet_stride++;
2824 } else {
2825 tx_ring->packet_stride = 0;
2826 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2827 do_rs = true;
2828 }
2829 if (do_rs)
2830 tx_ring->packet_stride = 0;
2831
2832 tx_desc->cmd_type_offset_bsz =
2833 build_ctob(td_cmd, td_offset, size, td_tag) |
2834 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2835 I40E_TX_DESC_CMD_EOP) <<
2836 I40E_TXD_QW1_CMD_SHIFT);
2837
Alexander Duycka5e9c572013-09-28 06:00:27 +00002838 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002839 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002840 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002841
Anjali Singhai58044742015-09-25 18:26:13 -07002842 if (tail_bump) {
2843 /* Force memory writes to complete before letting h/w
2844 * know there are new descriptors to fetch. (Only
2845 * applicable for weak-ordered memory model archs,
2846 * such as IA-64).
2847 */
2848 wmb();
2849 writel(i, tx_ring->tail);
2850 }
2851
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002852 return;
2853
2854dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002855 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002856
2857 /* clear dma mappings for failed tx_bi map */
2858 for (;;) {
2859 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002860 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002861 if (tx_bi == first)
2862 break;
2863 if (i == 0)
2864 i = tx_ring->count;
2865 i--;
2866 }
2867
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002868 tx_ring->next_to_use = i;
2869}
2870
2871/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002872 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2873 * @skb: send buffer
2874 * @tx_ring: ring to send buffer on
2875 *
2876 * Returns NETDEV_TX_OK if sent, else an error code
2877 **/
2878static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2879 struct i40e_ring *tx_ring)
2880{
2881 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2882 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2883 struct i40e_tx_buffer *first;
2884 u32 td_offset = 0;
2885 u32 tx_flags = 0;
2886 __be16 protocol;
2887 u32 td_cmd = 0;
2888 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002889 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002890 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002891
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002892 /* prefetch the data, we'll need it later */
2893 prefetch(skb->data);
2894
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002895 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002896 if (i40e_chk_linearize(skb, count)) {
2897 if (__skb_linearize(skb))
2898 goto out_drop;
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002899 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002900 tx_ring->tx_stats.tx_linearize++;
2901 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002902
2903 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2904 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2905 * + 4 desc gap to avoid the cache line where head is,
2906 * + 1 desc for context descriptor,
2907 * otherwise try next time
2908 */
2909 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2910 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002911 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002912 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002913
2914 /* prepare the xmit flags */
2915 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2916 goto out_drop;
2917
2918 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002919 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002920
2921 /* record the location of the first descriptor for this packet */
2922 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2923
2924 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002925 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002926 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002927 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002928 tx_flags |= I40E_TX_FLAGS_IPV6;
2929
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002930 tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002931
2932 if (tso < 0)
2933 goto out_drop;
2934 else if (tso)
2935 tx_flags |= I40E_TX_FLAGS_TSO;
2936
Alexander Duyck3bc67972016-02-17 11:02:56 -08002937 /* Always offload the checksum, since it's in the data descriptor */
2938 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2939 tx_ring, &cd_tunneling);
2940 if (tso < 0)
2941 goto out_drop;
2942
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002943 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2944
2945 if (tsyn)
2946 tx_flags |= I40E_TX_FLAGS_TSYN;
2947
Jakub Kicinski259afec2014-03-15 14:55:37 +00002948 skb_tx_timestamp(skb);
2949
Alexander Duyckb1941302013-09-28 06:00:32 +00002950 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002951 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2952
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002953 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2954 cd_tunneling, cd_l2tag2);
2955
2956 /* Add Flow Director ATR if it's enabled.
2957 *
2958 * NOTE: this must always be directly before the data descriptor.
2959 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002960 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002961
2962 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2963 td_cmd, td_offset);
2964
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002965 return NETDEV_TX_OK;
2966
2967out_drop:
2968 dev_kfree_skb_any(skb);
2969 return NETDEV_TX_OK;
2970}
2971
2972/**
2973 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2974 * @skb: send buffer
2975 * @netdev: network interface device structure
2976 *
2977 * Returns NETDEV_TX_OK if sent, else an error code
2978 **/
2979netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2980{
2981 struct i40e_netdev_priv *np = netdev_priv(netdev);
2982 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002983 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002984
2985 /* hardware can't handle really short frames, hardware padding works
2986 * beyond this point
2987 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002988 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2989 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002990
2991 return i40e_xmit_frame_ring(skb, tx_ring);
2992}