blob: b9dc82b981e1610152a3c20a0c05fbaa3f2f79cd [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#ifndef __iwl_trans_int_pcie_h__
32#define __iwl_trans_int_pcie_h__
33
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070034#include <linux/spinlock.h>
35#include <linux/interrupt.h>
36#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080037#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070038#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070039#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070041#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070043#include "iwl-trans.h"
44#include "iwl-debug.h"
45#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020046#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070047
Johannes Berg206eea72015-04-17 16:38:31 +020048/* We need 2 entries for the TX command and header, and another one might
49 * be needed for potential data in the SKB's head. The remaining ones can
50 * be used for frags.
51 */
Sara Sharon3cd19802016-06-23 16:31:40 +030052#define IWL_PCIE_MAX_FRAGS(x) (x->max_tbs - 3)
Johannes Berg206eea72015-04-17 16:38:31 +020053
Sara Sharon26d535a2015-04-28 12:56:54 +030054/*
55 * RX related structures and functions
56 */
57#define RX_NUM_QUEUES 1
58#define RX_POST_REQ_ALLOC 2
59#define RX_CLAIM_REQ_ALLOC 8
Sara Sharon78485052015-12-14 17:44:11 +020060#define RX_PENDING_WATERMARK 16
Sara Sharon26d535a2015-04-28 12:56:54 +030061
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070062struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070063
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070064/*This file includes the declaration that are internal to the
65 * trans_pcie layer */
66
Sara Sharon96a64972015-12-23 15:10:03 +020067/**
68 * struct iwl_rx_mem_buffer
69 * @page_dma: bus address of rxb page
70 * @page: driver's pointer to the rxb page
Sara Sharonb1753c62016-06-21 12:44:01 +030071 * @invalid: rxb is in driver ownership - not owned by HW
Sara Sharon96a64972015-12-23 15:10:03 +020072 * @vid: index of this rxb in the global table
73 */
Johannes Berg48a2d662012-03-05 11:24:39 -080074struct iwl_rx_mem_buffer {
75 dma_addr_t page_dma;
76 struct page *page;
Sara Sharon96a64972015-12-23 15:10:03 +020077 u16 vid;
Sara Sharonb1753c62016-06-21 12:44:01 +030078 bool invalid;
Johannes Berg48a2d662012-03-05 11:24:39 -080079 struct list_head list;
80};
81
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070082/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070083 * struct isr_statistics - interrupt statistics
84 *
85 */
86struct isr_statistics {
87 u32 hw;
88 u32 sw;
89 u32 err_code;
90 u32 sch;
91 u32 alive;
92 u32 rfkill;
93 u32 ctkill;
94 u32 wakeup;
95 u32 rx;
96 u32 tx;
97 u32 unhandled;
98};
99
100/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * struct iwl_rxq - Rx queue
Sara Sharon96a64972015-12-23 15:10:03 +0200102 * @id: queue index
103 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
104 * Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700105 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Sara Sharon96a64972015-12-23 15:10:03 +0200106 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
107 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700108 * @read: Shared index to newest available Rx buffer
109 * @write: Shared index to oldest written Rx packet
110 * @free_count: Number of pre-allocated buffers in rx_free
Sara Sharon26d535a2015-04-28 12:56:54 +0300111 * @used_count: Number of RBDs handled to allocator to use for allocation
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700112 * @write_actual:
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * @rx_free: list of RBDs with allocated RB ready for use
114 * @rx_used: list of RBDs with no RB attached
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115 * @need_update: flag to indicate we need to update read/write index
116 * @rb_stts: driver's pointer to receive buffer status
117 * @rb_stts_dma: bus address of receive buffer status
118 * @lock:
Sara Sharon96a64972015-12-23 15:10:03 +0200119 * @queue: actual rx queue. Not used for multi-rx queue.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 *
121 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
122 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200123struct iwl_rxq {
Sara Sharon96a64972015-12-23 15:10:03 +0200124 int id;
125 void *bd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700126 dma_addr_t bd_dma;
Sara Sharon96a64972015-12-23 15:10:03 +0200127 __le32 *used_bd;
128 dma_addr_t used_bd_dma;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700129 u32 read;
130 u32 write;
131 u32 free_count;
Sara Sharon26d535a2015-04-28 12:56:54 +0300132 u32 used_count;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700133 u32 write_actual;
Sara Sharon96a64972015-12-23 15:10:03 +0200134 u32 queue_size;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700135 struct list_head rx_free;
136 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100137 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700138 struct iwl_rb_status *rb_stts;
139 dma_addr_t rb_stts_dma;
140 spinlock_t lock;
Sara Sharonbce97732016-01-25 18:14:49 +0200141 struct napi_struct napi;
Sara Sharon26d535a2015-04-28 12:56:54 +0300142 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
143};
144
145/**
146 * struct iwl_rb_allocator - Rx allocator
Sara Sharon26d535a2015-04-28 12:56:54 +0300147 * @req_pending: number of requests the allcator had not processed yet
148 * @req_ready: number of requests honored and ready for claiming
149 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
150 * the queue. This is a list of &struct iwl_rx_mem_buffer
151 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
152 * of &struct iwl_rx_mem_buffer
153 * @lock: protects the rbd_allocated and rbd_empty lists
154 * @alloc_wq: work queue for background calls
155 * @rx_alloc: work struct for background calls
156 */
157struct iwl_rb_allocator {
Sara Sharon26d535a2015-04-28 12:56:54 +0300158 atomic_t req_pending;
159 atomic_t req_ready;
160 struct list_head rbd_allocated;
161 struct list_head rbd_empty;
162 spinlock_t lock;
163 struct workqueue_struct *alloc_wq;
164 struct work_struct rx_alloc;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700165};
166
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700167struct iwl_dma_ptr {
168 dma_addr_t dma;
169 void *addr;
170 size_t size;
171};
172
Johannes Bergbffc66c2012-03-05 11:24:42 -0800173/**
174 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
175 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800176 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200177static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800178{
Johannes Berg83f32a42014-04-24 09:57:40 +0200179 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800180}
181
182/**
183 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
184 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800185 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200186static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800187{
Johannes Berg83f32a42014-04-24 09:57:40 +0200188 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800189}
190
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700191struct iwl_cmd_meta {
192 /* only for SYNC commands, iff the reply skb is wanted */
193 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700194 u32 flags;
Sara Sharon3cd19802016-06-23 16:31:40 +0300195 u32 tbs;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700196};
197
198/*
199 * Generic queue structure
200 *
201 * Contains common data for Rx and Tx queues.
202 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200203 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
204 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700205 * there might be HW changes in the future). For the normal TX
206 * queues, n_window, which is the size of the software queue data
207 * is also 256; however, for the command queue, n_window is only
208 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200209 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700210 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200211 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
212 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700213 * This means that we end up with the following:
214 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
215 * SW entries: | 0 | ... | 31 |
216 * where N is a number between 0 and 7. This means that the SW
217 * data is a window overlayed over the HW queue.
218 */
219struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700220 int write_ptr; /* 1-st empty entry (index) host_w*/
221 int read_ptr; /* last used entry (index) host_r*/
222 /* use for monitoring and recovering the stuck queue */
223 dma_addr_t dma_addr; /* physical addr for BD's */
224 int n_window; /* safe queue window */
225 u32 id;
226 int low_mark; /* low watermark, resume queue if free
227 * space more than this */
228 int high_mark; /* high watermark, stop queue if free
229 * space less than this */
230};
231
Johannes Bergbf8440e2012-03-19 17:12:06 +0100232#define TFD_TX_CMD_SLOTS 256
233#define TFD_CMD_SLOTS 32
234
Johannes Berg8a964f42013-02-25 16:01:34 +0100235/*
Sara Sharon8de437c2016-06-09 17:56:38 +0300236 * The FH will write back to the first TB only, so we need to copy some data
237 * into the buffer regardless of whether it should be mapped or not.
238 * This indicates how big the first TB must be to include the scratch buffer
239 * and the assigned PN.
240 * Since PN location is 16 bytes at offset 24, it's 40 now.
241 * If we make it bigger then allocations will be bigger and copy slower, so
242 * that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100243 */
Sara Sharon8de437c2016-06-09 17:56:38 +0300244#define IWL_FIRST_TB_SIZE 40
245#define IWL_FIRST_TB_SIZE_ALIGN ALIGN(IWL_FIRST_TB_SIZE, 64)
Johannes Berg8a964f42013-02-25 16:01:34 +0100246
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200247struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100248 struct iwl_device_cmd *cmd;
249 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200250 /* buffer to free after command completes */
251 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100252 struct iwl_cmd_meta meta;
253};
254
Sara Sharon8de437c2016-06-09 17:56:38 +0300255struct iwl_pcie_first_tb_buf {
256 u8 buf[IWL_FIRST_TB_SIZE_ALIGN];
Johannes Berg38c0f3342013-02-27 13:18:50 +0100257};
258
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700259/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200260 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700261 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100262 * @tfds: transmit frame descriptors (DMA memory)
Sara Sharon8de437c2016-06-09 17:56:38 +0300263 * @first_tb_bufs: start of command headers, including scratch buffers, for
Johannes Berg38c0f3342013-02-27 13:18:50 +0100264 * the writeback -- this is DMA memory and an array holding one buffer
265 * for each command on the queue
Sara Sharon8de437c2016-06-09 17:56:38 +0300266 * @first_tb_dma: DMA address for the first_tb_bufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100267 * @entries: transmit entries (driver state)
268 * @lock: queue lock
269 * @stuck_timer: timer that fires if queue gets stuck
270 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700271 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100272 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200273 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200274 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200275 * @frozen: tx stuck queue timer is frozen
276 * @frozen_expiry_remainder: remember how long until the timer fires
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700277 *
278 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
279 * descriptors) and required locking structures.
280 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200281struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700282 struct iwl_queue q;
283 struct iwl_tfd *tfds;
Sara Sharon8de437c2016-06-09 17:56:38 +0300284 struct iwl_pcie_first_tb_buf *first_tb_bufs;
285 dma_addr_t first_tb_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200286 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800287 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200288 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700289 struct timer_list stuck_timer;
290 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100291 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200292 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700293 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200294 bool ampdu;
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200295 bool block;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200296 unsigned long wd_timeout;
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200297 struct sk_buff_head overflow_q;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700298};
299
Johannes Berg38c0f3342013-02-27 13:18:50 +0100300static inline dma_addr_t
Sara Sharon8de437c2016-06-09 17:56:38 +0300301iwl_pcie_get_first_tb_dma(struct iwl_txq *txq, int idx)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100302{
Sara Sharon8de437c2016-06-09 17:56:38 +0300303 return txq->first_tb_dma +
304 sizeof(struct iwl_pcie_first_tb_buf) * idx;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100305}
306
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300307struct iwl_tso_hdr_page {
308 struct page *page;
309 u8 *pos;
310};
311
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700312/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700313 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700314 * @rxq: all the RX queue data
Sara Sharon78485052015-12-14 17:44:11 +0200315 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
Sara Sharon96a64972015-12-23 15:10:03 +0200316 * @global_table: table mapping received VID from hw to rxb
Sara Sharon26d535a2015-04-28 12:56:54 +0300317 * @rba: allocator for RX replenishing
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700318 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700319 * @scd_base_addr: scheduler sram base address in SRAM
320 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700321 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800322 * @pci_dev: basic pci-network driver stuff
323 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800324 * @ucode_write_complete: indicates that the ucode has been copied.
325 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800326 * @cmd_queue - command queue number
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200327 * @rx_buf_size: Rx buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200328 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300329 * @scd_set_active: should the transport configure the SCD for HCMD queue
Aviya Erenfeldab021652015-06-09 16:45:52 +0300330 * @wide_cmd_header: true when ucode supports wide command header format
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300331 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
332 * frame.
Johannes Bergb2cf4102012-04-09 17:46:51 -0700333 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200334 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300335 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200336 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300337 * @fw_mon_phys: physical address of the buffer for the firmware monitor
338 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
339 * @fw_mon_size: size of the buffer for the firmware monitor
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200340 * @msix_entries: array of MSI-X entries
341 * @msix_enabled: true if managed to enable MSI-X
342 * @allocated_vector: the number of interrupt vector allocated by the OS
343 * @default_irq_num: default irq for non rx interrupt
344 * @fh_init_mask: initial unmasked fh causes
345 * @hw_init_mask: initial unmasked hw causes
346 * @fh_mask: current unmasked fh causes
347 * @hw_mask: current unmasked hw causes
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700348 */
349struct iwl_trans_pcie {
Sara Sharon78485052015-12-14 17:44:11 +0200350 struct iwl_rxq *rxq;
Sara Sharon7b542432016-02-01 13:46:06 +0200351 struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE];
Sara Sharon43146922016-03-14 13:11:47 +0200352 struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE];
Sara Sharon26d535a2015-04-28 12:56:54 +0300353 struct iwl_rb_allocator rba;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700354 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700355
Johannes Bergf14d6b32014-03-21 13:30:03 +0100356 struct net_device napi_dev;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100357
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300358 struct __percpu iwl_tso_hdr_page *tso_hdr_page;
359
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700360 /* INT ICT Table */
361 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700362 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700363 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700364 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300365 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700366 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700367
Johannes Berg7b114882012-02-05 13:55:11 -0800368 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300369 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700370 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700371 u32 scd_base_addr;
372 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700373 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700374
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200375 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700376 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700377 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800378
379 /* PCI bus related data */
380 struct pci_dev *pci_dev;
381 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800382
383 bool ucode_write_complete;
384 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200385 wait_queue_head_t wait_command_queue;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300386 wait_queue_head_t d0i3_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200387
Johannes Berg21cb3222016-06-21 13:11:48 +0200388 u8 page_offs, dev_cmd_offs;
389
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800390 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300391 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200392 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800393 u8 n_no_reclaim_cmds;
394 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Sara Sharon3cd19802016-06-23 16:31:40 +0300395 u8 max_tbs;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700396
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200397 enum iwl_amsdu_size rx_buf_size;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200398 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300399 bool scd_set_active;
Aviya Erenfeldab021652015-06-09 16:45:52 +0300400 bool wide_cmd_header;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300401 bool sw_csum_tx;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700402 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700403
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200404 /*protect hw register */
405 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300406 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200407 bool ref_cmd_in_flight;
408
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300409 dma_addr_t fw_mon_phys;
410 struct page *fw_mon_page;
411 u32 fw_mon_size;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200412
413 struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES];
414 bool msix_enabled;
415 u32 allocated_vector;
416 u32 default_irq_num;
417 u32 fh_init_mask;
418 u32 hw_init_mask;
419 u32 fh_mask;
420 u32 hw_mask;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700421};
422
Johannes Berg85e5a382015-11-12 16:16:01 +0100423static inline struct iwl_trans_pcie *
424IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
425{
426 return (void *)trans->trans_specific;
427}
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700428
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700429static inline struct iwl_trans *
430iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
431{
432 return container_of((void *)trans_pcie, struct iwl_trans,
433 trans_specific);
434}
435
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200436/*
437 * Convention: trans API functions: iwl_trans_pcie_XXX
438 * Other functions: iwl_pcie_XXX
439 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700440struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
441 const struct pci_device_id *ent,
442 const struct iwl_cfg *cfg);
443void iwl_trans_pcie_free(struct iwl_trans *trans);
444
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700445/*****************************************************
446* RX
447******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200448int iwl_pcie_rx_init(struct iwl_trans *trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200449irqreturn_t iwl_pcie_msix_isr(int irq, void *data);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100450irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200451irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id);
452irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200453int iwl_pcie_rx_stop(struct iwl_trans *trans);
454void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700455
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700456/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200457* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700458******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200459irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200460int iwl_pcie_alloc_ict(struct iwl_trans *trans);
461void iwl_pcie_free_ict(struct iwl_trans *trans);
462void iwl_pcie_reset_ict(struct iwl_trans *trans);
463void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700464
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700465/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700466* TX / HCMD
467******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200468int iwl_pcie_tx_init(struct iwl_trans *trans);
469void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
470int iwl_pcie_tx_stop(struct iwl_trans *trans);
471void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200472void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200473 const struct iwl_trans_txq_scd_cfg *cfg,
474 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200475void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
476 bool configure_scd);
Liad Kaufman42db09c2016-05-02 14:01:14 +0300477void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
478 bool shared_mode);
Sara Sharon8aacf4b2016-07-04 15:40:11 +0300479dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq);
Sara Sharon38398ef2016-06-30 11:48:30 +0300480void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans,
481 struct iwl_txq *txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200482int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
483 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100484void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200485int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200486void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200487 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200488void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
489 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100490void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
491
Johannes Berg4d075002014-04-24 10:41:31 +0200492static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
493{
494 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
495
496 return le16_to_cpu(tb->hi_n_len) >> 4;
497}
498
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700499/*****************************************************
500* Error handling
501******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200502void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700503
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700504/*****************************************************
505* Helpers
506******************************************************/
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300507static inline void _iwl_disable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700508{
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200509 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
510
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200511 clear_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200512 if (!trans_pcie->msix_enabled) {
513 /* disable interrupts from uCode/NIC to host */
514 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700515
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200516 /* acknowledge/clear/reset any interrupts still pending
517 * from uCode or flow handler (Rx/Tx DMA) */
518 iwl_write32(trans, CSR_INT, 0xffffffff);
519 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
520 } else {
521 /* disable all the interrupt we might use */
522 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
523 trans_pcie->fh_init_mask);
524 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
525 trans_pcie->hw_init_mask);
526 }
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700527 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
528}
529
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300530static inline void iwl_disable_interrupts(struct iwl_trans *trans)
531{
532 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
533
534 spin_lock(&trans_pcie->irq_lock);
535 _iwl_disable_interrupts(trans);
536 spin_unlock(&trans_pcie->irq_lock);
537}
538
539static inline void _iwl_enable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700540{
Don Fry83626402012-03-07 09:52:37 -0800541 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700542
543 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200544 set_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200545 if (!trans_pcie->msix_enabled) {
546 trans_pcie->inta_mask = CSR_INI_SET_MASK;
547 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
548 } else {
549 /*
550 * fh/hw_mask keeps all the unmasked causes.
551 * Unlike msi, in msix cause is enabled when it is unset.
552 */
553 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
554 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
555 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
556 ~trans_pcie->fh_mask);
557 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
558 ~trans_pcie->hw_mask);
559 }
560}
561
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300562static inline void iwl_enable_interrupts(struct iwl_trans *trans)
563{
564 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
565
566 spin_lock(&trans_pcie->irq_lock);
567 _iwl_enable_interrupts(trans);
568 spin_unlock(&trans_pcie->irq_lock);
569}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200570static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk)
571{
572 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
573
574 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk);
575 trans_pcie->hw_mask = msk;
576}
577
578static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk)
579{
580 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
581
582 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk);
583 trans_pcie->fh_mask = msk;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700584}
585
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200586static inline void iwl_enable_fw_load_int(struct iwl_trans *trans)
587{
588 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
589
590 IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200591 if (!trans_pcie->msix_enabled) {
592 trans_pcie->inta_mask = CSR_INT_BIT_FH_TX;
593 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
594 } else {
595 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
596 trans_pcie->hw_init_mask);
597 iwl_enable_fh_int_msk_msix(trans,
598 MSIX_FH_INT_CAUSES_D2S_CH0_NUM);
599 }
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200600}
601
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800602static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
603{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200604 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
605
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800606 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200607 if (!trans_pcie->msix_enabled) {
608 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
609 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
610 } else {
611 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
612 trans_pcie->fh_init_mask);
613 iwl_enable_hw_int_msk_msix(trans,
614 MSIX_HW_INT_CAUSES_REG_RF_KILL);
615 }
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800616}
617
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700618static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200619 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700620{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700621 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700622
Johannes Berg9eae88f2012-03-15 13:26:52 -0700623 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
624 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
625 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800626 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700627}
628
629static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200630 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700631{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700632 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700633
Johannes Berg9eae88f2012-03-15 13:26:52 -0700634 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
635 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
636 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
637 } else
638 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
639 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700640}
641
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200642static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700643{
644 return q->write_ptr >= q->read_ptr ?
645 (i >= q->read_ptr && i < q->write_ptr) :
646 !(i < q->read_ptr && i >= q->write_ptr);
647}
648
649static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
650{
651 return index & (q->n_window - 1);
652}
653
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200654static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
655{
656 return !(iwl_read32(trans, CSR_GP_CNTRL) &
657 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
658}
659
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200660static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
661 u32 reg, u32 mask, u32 value)
662{
663 u32 v;
664
665#ifdef CONFIG_IWLWIFI_DEBUG
666 WARN_ON_ONCE(value & ~mask);
667#endif
668
669 v = iwl_read32(trans, reg);
670 v &= ~mask;
671 v |= value;
672 iwl_write32(trans, reg, v);
673}
674
675static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
676 u32 reg, u32 mask)
677{
678 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
679}
680
681static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
682 u32 reg, u32 mask)
683{
684 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
685}
686
Johannes Berg14cfca72014-02-25 20:50:53 +0100687void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
688
Johannes Bergf8a1edb2015-11-11 11:53:32 +0100689#ifdef CONFIG_IWLWIFI_DEBUGFS
690int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
691#else
692static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
693{
694 return 0;
695}
696#endif
697
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300698int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
699int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);
700
Sara Sharon1316d592016-04-17 16:28:18 +0300701void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable);
702
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700703#endif /* __iwl_trans_int_pcie_h__ */