blob: d6484d6e60dd0a47f4e9e9adb468e5f09b4e7929 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033#include "amd_powerplay.h"
34
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
36
37void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
38{
Jammy Zhoue61710c2015-11-10 18:31:08 -050039 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -050040 /* TODO */
41 return;
42
Alex Deucherd38ceaf2015-04-20 16:55:21 -040043 if (adev->pm.dpm_enabled) {
44 mutex_lock(&adev->pm.mutex);
45 if (power_supply_is_system_supplied() > 0)
46 adev->pm.dpm.ac_power = true;
47 else
48 adev->pm.dpm.ac_power = false;
49 if (adev->pm.funcs->enable_bapm)
50 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
51 mutex_unlock(&adev->pm.mutex);
52 }
53}
54
55static ssize_t amdgpu_get_dpm_state(struct device *dev,
56 struct device_attribute *attr,
57 char *buf)
58{
59 struct drm_device *ddev = dev_get_drvdata(dev);
60 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050061 enum amd_pm_state_type pm;
62
Jammy Zhoue61710c2015-11-10 18:31:08 -050063 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050064 pm = amdgpu_dpm_get_current_power_state(adev);
65 } else
66 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067
68 return snprintf(buf, PAGE_SIZE, "%s\n",
69 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
70 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
71}
72
73static ssize_t amdgpu_set_dpm_state(struct device *dev,
74 struct device_attribute *attr,
75 const char *buf,
76 size_t count)
77{
78 struct drm_device *ddev = dev_get_drvdata(dev);
79 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050080 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050083 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050085 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050087 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 count = -EINVAL;
90 goto fail;
91 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
Jammy Zhoue61710c2015-11-10 18:31:08 -050093 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050094 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
95 } else {
96 mutex_lock(&adev->pm.mutex);
97 adev->pm.dpm.user_state = state;
98 mutex_unlock(&adev->pm.mutex);
99
100 /* Can't set dpm state when the card is off */
101 if (!(adev->flags & AMD_IS_PX) ||
102 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
103 amdgpu_pm_compute_clocks(adev);
104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105fail:
106 return count;
107}
108
109static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 struct device_attribute *attr,
111 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112{
113 struct drm_device *ddev = dev_get_drvdata(dev);
114 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115
Alex Deucher0c67df42016-02-19 15:30:15 -0500116 if ((adev->flags & AMD_IS_PX) &&
117 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
118 return snprintf(buf, PAGE_SIZE, "off\n");
119
Jammy Zhoue61710c2015-11-10 18:31:08 -0500120 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500121 enum amd_dpm_forced_level level;
122
123 level = amdgpu_dpm_get_performance_level(adev);
124 return snprintf(buf, PAGE_SIZE, "%s\n",
125 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
Eric Huangf3898ea2015-12-11 16:24:34 -0500126 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
127 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
128 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
Rex Zhu1b5708f2015-11-10 18:25:24 -0500129 } else {
130 enum amdgpu_dpm_forced_level level;
131
132 level = adev->pm.dpm.forced_level;
133 return snprintf(buf, PAGE_SIZE, "%s\n",
134 (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
135 (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
136 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137}
138
139static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
140 struct device_attribute *attr,
141 const char *buf,
142 size_t count)
143{
144 struct drm_device *ddev = dev_get_drvdata(dev);
145 struct amdgpu_device *adev = ddev->dev_private;
146 enum amdgpu_dpm_forced_level level;
147 int ret = 0;
148
Alex Deucher0c67df42016-02-19 15:30:15 -0500149 /* Can't force performance level when the card is off */
150 if ((adev->flags & AMD_IS_PX) &&
151 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
152 return -EINVAL;
153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 if (strncmp("low", buf, strlen("low")) == 0) {
155 level = AMDGPU_DPM_FORCED_LEVEL_LOW;
156 } else if (strncmp("high", buf, strlen("high")) == 0) {
157 level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
158 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
159 level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500160 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
161 level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 } else {
163 count = -EINVAL;
164 goto fail;
165 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500166
Jammy Zhoue61710c2015-11-10 18:31:08 -0500167 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500168 amdgpu_dpm_force_performance_level(adev, level);
169 else {
170 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 if (adev->pm.dpm.thermal_active) {
172 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500173 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 goto fail;
175 }
176 ret = amdgpu_dpm_force_performance_level(adev, level);
177 if (ret)
178 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500179 else
180 adev->pm.dpm.forced_level = level;
181 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 }
183fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 return count;
185}
186
Eric Huangf3898ea2015-12-11 16:24:34 -0500187static ssize_t amdgpu_get_pp_num_states(struct device *dev,
188 struct device_attribute *attr,
189 char *buf)
190{
191 struct drm_device *ddev = dev_get_drvdata(dev);
192 struct amdgpu_device *adev = ddev->dev_private;
193 struct pp_states_info data;
194 int i, buf_len;
195
196 if (adev->pp_enabled)
197 amdgpu_dpm_get_pp_num_states(adev, &data);
198
199 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
200 for (i = 0; i < data.nums; i++)
201 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
202 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
203 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
204 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
205 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
206
207 return buf_len;
208}
209
210static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
211 struct device_attribute *attr,
212 char *buf)
213{
214 struct drm_device *ddev = dev_get_drvdata(dev);
215 struct amdgpu_device *adev = ddev->dev_private;
216 struct pp_states_info data;
217 enum amd_pm_state_type pm = 0;
218 int i = 0;
219
220 if (adev->pp_enabled) {
221
222 pm = amdgpu_dpm_get_current_power_state(adev);
223 amdgpu_dpm_get_pp_num_states(adev, &data);
224
225 for (i = 0; i < data.nums; i++) {
226 if (pm == data.states[i])
227 break;
228 }
229
230 if (i == data.nums)
231 i = -EINVAL;
232 }
233
234 return snprintf(buf, PAGE_SIZE, "%d\n", i);
235}
236
237static ssize_t amdgpu_get_pp_force_state(struct device *dev,
238 struct device_attribute *attr,
239 char *buf)
240{
241 struct drm_device *ddev = dev_get_drvdata(dev);
242 struct amdgpu_device *adev = ddev->dev_private;
243 struct pp_states_info data;
244 enum amd_pm_state_type pm = 0;
245 int i;
246
247 if (adev->pp_force_state_enabled && adev->pp_enabled) {
248 pm = amdgpu_dpm_get_current_power_state(adev);
249 amdgpu_dpm_get_pp_num_states(adev, &data);
250
251 for (i = 0; i < data.nums; i++) {
252 if (pm == data.states[i])
253 break;
254 }
255
256 if (i == data.nums)
257 i = -EINVAL;
258
259 return snprintf(buf, PAGE_SIZE, "%d\n", i);
260
261 } else
262 return snprintf(buf, PAGE_SIZE, "\n");
263}
264
265static ssize_t amdgpu_set_pp_force_state(struct device *dev,
266 struct device_attribute *attr,
267 const char *buf,
268 size_t count)
269{
270 struct drm_device *ddev = dev_get_drvdata(dev);
271 struct amdgpu_device *adev = ddev->dev_private;
272 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300273 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500274 int ret;
275
276 if (strlen(buf) == 1)
277 adev->pp_force_state_enabled = false;
Dan Carpenter041bf022016-06-16 11:30:23 +0300278 else if (adev->pp_enabled) {
279 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500280
Dan Carpenter041bf022016-06-16 11:30:23 +0300281 ret = kstrtoul(buf, 0, &idx);
282 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500283 count = -EINVAL;
284 goto fail;
285 }
286
Dan Carpenter041bf022016-06-16 11:30:23 +0300287 amdgpu_dpm_get_pp_num_states(adev, &data);
288 state = data.states[idx];
289 /* only set user selected power states */
290 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
291 state != POWER_STATE_TYPE_DEFAULT) {
292 amdgpu_dpm_dispatch_task(adev,
293 AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
294 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500295 }
296 }
297fail:
298 return count;
299}
300
301static ssize_t amdgpu_get_pp_table(struct device *dev,
302 struct device_attribute *attr,
303 char *buf)
304{
305 struct drm_device *ddev = dev_get_drvdata(dev);
306 struct amdgpu_device *adev = ddev->dev_private;
307 char *table = NULL;
308 int size, i;
309
310 if (adev->pp_enabled)
311 size = amdgpu_dpm_get_pp_table(adev, &table);
312 else
313 return 0;
314
315 if (size >= PAGE_SIZE)
316 size = PAGE_SIZE - 1;
317
318 for (i = 0; i < size; i++) {
319 sprintf(buf + i, "%02x", table[i]);
320 }
321 sprintf(buf + i, "\n");
322
323 return size;
324}
325
326static ssize_t amdgpu_set_pp_table(struct device *dev,
327 struct device_attribute *attr,
328 const char *buf,
329 size_t count)
330{
331 struct drm_device *ddev = dev_get_drvdata(dev);
332 struct amdgpu_device *adev = ddev->dev_private;
333
334 if (adev->pp_enabled)
335 amdgpu_dpm_set_pp_table(adev, buf, count);
336
337 return count;
338}
339
340static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
341 struct device_attribute *attr,
342 char *buf)
343{
344 struct drm_device *ddev = dev_get_drvdata(dev);
345 struct amdgpu_device *adev = ddev->dev_private;
346 ssize_t size = 0;
347
348 if (adev->pp_enabled)
349 size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400350 else if (adev->pm.funcs->print_clock_levels)
351 size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500352
353 return size;
354}
355
356static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
360{
361 struct drm_device *ddev = dev_get_drvdata(dev);
362 struct amdgpu_device *adev = ddev->dev_private;
363 int ret;
364 long level;
Eric Huang56327082016-04-12 14:57:23 -0400365 uint32_t i, mask = 0;
366 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500367
Eric Huang56327082016-04-12 14:57:23 -0400368 for (i = 0; i < strlen(buf) - 1; i++) {
369 sub_str[0] = *(buf + i);
370 sub_str[1] = '\0';
371 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500372
Eric Huang56327082016-04-12 14:57:23 -0400373 if (ret) {
374 count = -EINVAL;
375 goto fail;
376 }
377 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500378 }
379
380 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400381 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400382 else if (adev->pm.funcs->force_clock_level)
383 adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500384fail:
385 return count;
386}
387
388static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
389 struct device_attribute *attr,
390 char *buf)
391{
392 struct drm_device *ddev = dev_get_drvdata(dev);
393 struct amdgpu_device *adev = ddev->dev_private;
394 ssize_t size = 0;
395
396 if (adev->pp_enabled)
397 size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400398 else if (adev->pm.funcs->print_clock_levels)
399 size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500400
401 return size;
402}
403
404static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
408{
409 struct drm_device *ddev = dev_get_drvdata(dev);
410 struct amdgpu_device *adev = ddev->dev_private;
411 int ret;
412 long level;
Eric Huang56327082016-04-12 14:57:23 -0400413 uint32_t i, mask = 0;
414 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500415
Eric Huang56327082016-04-12 14:57:23 -0400416 for (i = 0; i < strlen(buf) - 1; i++) {
417 sub_str[0] = *(buf + i);
418 sub_str[1] = '\0';
419 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500420
Eric Huang56327082016-04-12 14:57:23 -0400421 if (ret) {
422 count = -EINVAL;
423 goto fail;
424 }
425 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500426 }
427
428 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400429 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400430 else if (adev->pm.funcs->force_clock_level)
431 adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500432fail:
433 return count;
434}
435
436static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
437 struct device_attribute *attr,
438 char *buf)
439{
440 struct drm_device *ddev = dev_get_drvdata(dev);
441 struct amdgpu_device *adev = ddev->dev_private;
442 ssize_t size = 0;
443
444 if (adev->pp_enabled)
445 size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400446 else if (adev->pm.funcs->print_clock_levels)
447 size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500448
449 return size;
450}
451
452static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
453 struct device_attribute *attr,
454 const char *buf,
455 size_t count)
456{
457 struct drm_device *ddev = dev_get_drvdata(dev);
458 struct amdgpu_device *adev = ddev->dev_private;
459 int ret;
460 long level;
Eric Huang56327082016-04-12 14:57:23 -0400461 uint32_t i, mask = 0;
462 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500463
Eric Huang56327082016-04-12 14:57:23 -0400464 for (i = 0; i < strlen(buf) - 1; i++) {
465 sub_str[0] = *(buf + i);
466 sub_str[1] = '\0';
467 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500468
Eric Huang56327082016-04-12 14:57:23 -0400469 if (ret) {
470 count = -EINVAL;
471 goto fail;
472 }
473 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500474 }
475
476 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400477 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400478 else if (adev->pm.funcs->force_clock_level)
479 adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500480fail:
481 return count;
482}
483
Eric Huang428bafa2016-05-12 14:51:21 -0400484static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
485 struct device_attribute *attr,
486 char *buf)
487{
488 struct drm_device *ddev = dev_get_drvdata(dev);
489 struct amdgpu_device *adev = ddev->dev_private;
490 uint32_t value = 0;
491
492 if (adev->pp_enabled)
493 value = amdgpu_dpm_get_sclk_od(adev);
Eric Huang8b2e5742016-05-19 15:46:10 -0400494 else if (adev->pm.funcs->get_sclk_od)
495 value = adev->pm.funcs->get_sclk_od(adev);
Eric Huang428bafa2016-05-12 14:51:21 -0400496
497 return snprintf(buf, PAGE_SIZE, "%d\n", value);
498}
499
500static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
501 struct device_attribute *attr,
502 const char *buf,
503 size_t count)
504{
505 struct drm_device *ddev = dev_get_drvdata(dev);
506 struct amdgpu_device *adev = ddev->dev_private;
507 int ret;
508 long int value;
509
510 ret = kstrtol(buf, 0, &value);
511
512 if (ret) {
513 count = -EINVAL;
514 goto fail;
515 }
516
Eric Huang8b2e5742016-05-19 15:46:10 -0400517 if (adev->pp_enabled) {
Eric Huang428bafa2016-05-12 14:51:21 -0400518 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang8b2e5742016-05-19 15:46:10 -0400519 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
520 } else if (adev->pm.funcs->set_sclk_od) {
521 adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
522 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
523 amdgpu_pm_compute_clocks(adev);
524 }
Eric Huang428bafa2016-05-12 14:51:21 -0400525
526fail:
527 return count;
528}
529
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
531static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
532 amdgpu_get_dpm_forced_performance_level,
533 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500534static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
535static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
536static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
537 amdgpu_get_pp_force_state,
538 amdgpu_set_pp_force_state);
539static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
540 amdgpu_get_pp_table,
541 amdgpu_set_pp_table);
542static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
543 amdgpu_get_pp_dpm_sclk,
544 amdgpu_set_pp_dpm_sclk);
545static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
546 amdgpu_get_pp_dpm_mclk,
547 amdgpu_set_pp_dpm_mclk);
548static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
549 amdgpu_get_pp_dpm_pcie,
550 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400551static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
552 amdgpu_get_pp_sclk_od,
553 amdgpu_set_pp_sclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400554
555static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
556 struct device_attribute *attr,
557 char *buf)
558{
559 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500560 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561 int temp;
562
Alex Deucher0c67df42016-02-19 15:30:15 -0500563 /* Can't get temperature when the card is off */
564 if ((adev->flags & AMD_IS_PX) &&
565 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
566 return -EINVAL;
567
Jammy Zhoue61710c2015-11-10 18:31:08 -0500568 if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400569 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500570 else
571 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572
573 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
574}
575
576static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
577 struct device_attribute *attr,
578 char *buf)
579{
580 struct amdgpu_device *adev = dev_get_drvdata(dev);
581 int hyst = to_sensor_dev_attr(attr)->index;
582 int temp;
583
584 if (hyst)
585 temp = adev->pm.dpm.thermal.min_temp;
586 else
587 temp = adev->pm.dpm.thermal.max_temp;
588
589 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
590}
591
592static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
593 struct device_attribute *attr,
594 char *buf)
595{
596 struct amdgpu_device *adev = dev_get_drvdata(dev);
597 u32 pwm_mode = 0;
598
Jammy Zhoue61710c2015-11-10 18:31:08 -0500599 if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500600 return -EINVAL;
601
602 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603
604 /* never 0 (full-speed), fuse or smc-controlled always */
605 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
606}
607
608static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
609 struct device_attribute *attr,
610 const char *buf,
611 size_t count)
612{
613 struct amdgpu_device *adev = dev_get_drvdata(dev);
614 int err;
615 int value;
616
Jammy Zhoue61710c2015-11-10 18:31:08 -0500617 if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618 return -EINVAL;
619
620 err = kstrtoint(buf, 10, &value);
621 if (err)
622 return err;
623
624 switch (value) {
625 case 1: /* manual, percent-based */
626 amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
627 break;
628 default: /* disable */
629 amdgpu_dpm_set_fan_control_mode(adev, 0);
630 break;
631 }
632
633 return count;
634}
635
636static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
637 struct device_attribute *attr,
638 char *buf)
639{
640 return sprintf(buf, "%i\n", 0);
641}
642
643static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
644 struct device_attribute *attr,
645 char *buf)
646{
647 return sprintf(buf, "%i\n", 255);
648}
649
650static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
651 struct device_attribute *attr,
652 const char *buf, size_t count)
653{
654 struct amdgpu_device *adev = dev_get_drvdata(dev);
655 int err;
656 u32 value;
657
658 err = kstrtou32(buf, 10, &value);
659 if (err)
660 return err;
661
662 value = (value * 100) / 255;
663
664 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
665 if (err)
666 return err;
667
668 return count;
669}
670
671static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
672 struct device_attribute *attr,
673 char *buf)
674{
675 struct amdgpu_device *adev = dev_get_drvdata(dev);
676 int err;
677 u32 speed;
678
679 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
680 if (err)
681 return err;
682
683 speed = (speed * 255) / 100;
684
685 return sprintf(buf, "%i\n", speed);
686}
687
688static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
689static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
690static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
691static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
692static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
693static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
694static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
695
696static struct attribute *hwmon_attributes[] = {
697 &sensor_dev_attr_temp1_input.dev_attr.attr,
698 &sensor_dev_attr_temp1_crit.dev_attr.attr,
699 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
700 &sensor_dev_attr_pwm1.dev_attr.attr,
701 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
702 &sensor_dev_attr_pwm1_min.dev_attr.attr,
703 &sensor_dev_attr_pwm1_max.dev_attr.attr,
704 NULL
705};
706
707static umode_t hwmon_attributes_visible(struct kobject *kobj,
708 struct attribute *attr, int index)
709{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800710 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 struct amdgpu_device *adev = dev_get_drvdata(dev);
712 umode_t effective_mode = attr->mode;
713
Rex Zhu1b5708f2015-11-10 18:25:24 -0500714 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 if (!adev->pm.dpm_enabled &&
716 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400717 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
718 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
719 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
720 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
721 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 return 0;
723
Jammy Zhoue61710c2015-11-10 18:31:08 -0500724 if (adev->pp_enabled)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500725 return effective_mode;
726
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727 /* Skip fan attributes if fan is not present */
728 if (adev->pm.no_fan &&
729 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
730 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
731 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
732 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
733 return 0;
734
735 /* mask fan attributes if we have no bindings for this asic to expose */
736 if ((!adev->pm.funcs->get_fan_speed_percent &&
737 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
738 (!adev->pm.funcs->get_fan_control_mode &&
739 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
740 effective_mode &= ~S_IRUGO;
741
742 if ((!adev->pm.funcs->set_fan_speed_percent &&
743 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
744 (!adev->pm.funcs->set_fan_control_mode &&
745 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
746 effective_mode &= ~S_IWUSR;
747
748 /* hide max/min values if we can't both query and manage the fan */
749 if ((!adev->pm.funcs->set_fan_speed_percent &&
750 !adev->pm.funcs->get_fan_speed_percent) &&
751 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
752 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
753 return 0;
754
755 return effective_mode;
756}
757
758static const struct attribute_group hwmon_attrgroup = {
759 .attrs = hwmon_attributes,
760 .is_visible = hwmon_attributes_visible,
761};
762
763static const struct attribute_group *hwmon_groups[] = {
764 &hwmon_attrgroup,
765 NULL
766};
767
768void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
769{
770 struct amdgpu_device *adev =
771 container_of(work, struct amdgpu_device,
772 pm.dpm.thermal.work);
773 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +0800774 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775
776 if (!adev->pm.dpm_enabled)
777 return;
778
779 if (adev->pm.funcs->get_temperature) {
780 int temp = amdgpu_dpm_get_temperature(adev);
781
782 if (temp < adev->pm.dpm.thermal.min_temp)
783 /* switch back the user state */
784 dpm_state = adev->pm.dpm.user_state;
785 } else {
786 if (adev->pm.dpm.thermal.high_to_low)
787 /* switch back the user state */
788 dpm_state = adev->pm.dpm.user_state;
789 }
790 mutex_lock(&adev->pm.mutex);
791 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
792 adev->pm.dpm.thermal_active = true;
793 else
794 adev->pm.dpm.thermal_active = false;
795 adev->pm.dpm.state = dpm_state;
796 mutex_unlock(&adev->pm.mutex);
797
798 amdgpu_pm_compute_clocks(adev);
799}
800
801static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +0800802 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803{
804 int i;
805 struct amdgpu_ps *ps;
806 u32 ui_class;
807 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
808 true : false;
809
810 /* check if the vblank period is too short to adjust the mclk */
811 if (single_display && adev->pm.funcs->vblank_too_short) {
812 if (amdgpu_dpm_vblank_too_short(adev))
813 single_display = false;
814 }
815
816 /* certain older asics have a separare 3D performance state,
817 * so try that first if the user selected performance
818 */
819 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
820 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
821 /* balanced states don't exist at the moment */
822 if (dpm_state == POWER_STATE_TYPE_BALANCED)
823 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
824
825restart_search:
826 /* Pick the best power state based on current conditions */
827 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
828 ps = &adev->pm.dpm.ps[i];
829 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
830 switch (dpm_state) {
831 /* user states */
832 case POWER_STATE_TYPE_BATTERY:
833 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
834 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
835 if (single_display)
836 return ps;
837 } else
838 return ps;
839 }
840 break;
841 case POWER_STATE_TYPE_BALANCED:
842 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
843 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
844 if (single_display)
845 return ps;
846 } else
847 return ps;
848 }
849 break;
850 case POWER_STATE_TYPE_PERFORMANCE:
851 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
852 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
853 if (single_display)
854 return ps;
855 } else
856 return ps;
857 }
858 break;
859 /* internal states */
860 case POWER_STATE_TYPE_INTERNAL_UVD:
861 if (adev->pm.dpm.uvd_ps)
862 return adev->pm.dpm.uvd_ps;
863 else
864 break;
865 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
866 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
867 return ps;
868 break;
869 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
870 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
871 return ps;
872 break;
873 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
874 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
875 return ps;
876 break;
877 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
878 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
879 return ps;
880 break;
881 case POWER_STATE_TYPE_INTERNAL_BOOT:
882 return adev->pm.dpm.boot_ps;
883 case POWER_STATE_TYPE_INTERNAL_THERMAL:
884 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
885 return ps;
886 break;
887 case POWER_STATE_TYPE_INTERNAL_ACPI:
888 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
889 return ps;
890 break;
891 case POWER_STATE_TYPE_INTERNAL_ULV:
892 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
893 return ps;
894 break;
895 case POWER_STATE_TYPE_INTERNAL_3DPERF:
896 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
897 return ps;
898 break;
899 default:
900 break;
901 }
902 }
903 /* use a fallback state if we didn't match */
904 switch (dpm_state) {
905 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
906 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
907 goto restart_search;
908 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
909 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
910 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
911 if (adev->pm.dpm.uvd_ps) {
912 return adev->pm.dpm.uvd_ps;
913 } else {
914 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
915 goto restart_search;
916 }
917 case POWER_STATE_TYPE_INTERNAL_THERMAL:
918 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
919 goto restart_search;
920 case POWER_STATE_TYPE_INTERNAL_ACPI:
921 dpm_state = POWER_STATE_TYPE_BATTERY;
922 goto restart_search;
923 case POWER_STATE_TYPE_BATTERY:
924 case POWER_STATE_TYPE_BALANCED:
925 case POWER_STATE_TYPE_INTERNAL_3DPERF:
926 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
927 goto restart_search;
928 default:
929 break;
930 }
931
932 return NULL;
933}
934
935static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
936{
937 int i;
938 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +0800939 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 int ret;
941
942 /* if dpm init failed */
943 if (!adev->pm.dpm_enabled)
944 return;
945
946 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
947 /* add other state override checks here */
948 if ((!adev->pm.dpm.thermal_active) &&
949 (!adev->pm.dpm.uvd_active))
950 adev->pm.dpm.state = adev->pm.dpm.user_state;
951 }
952 dpm_state = adev->pm.dpm.state;
953
954 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
955 if (ps)
956 adev->pm.dpm.requested_ps = ps;
957 else
958 return;
959
960 /* no need to reprogram if nothing changed unless we are on BTC+ */
961 if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
962 /* vce just modifies an existing state so force a change */
963 if (ps->vce_active != adev->pm.dpm.vce_active)
964 goto force;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800965 if (adev->flags & AMD_IS_APU) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 /* for APUs if the num crtcs changed but state is the same,
967 * all we need to do is update the display configuration.
968 */
969 if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
970 /* update display watermarks based on new power state */
971 amdgpu_display_bandwidth_update(adev);
972 /* update displays */
973 amdgpu_dpm_display_configuration_changed(adev);
974 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
975 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
976 }
977 return;
978 } else {
979 /* for BTC+ if the num crtcs hasn't changed and state is the same,
980 * nothing to do, if the num crtcs is > 1 and state is the same,
981 * update display configuration.
982 */
983 if (adev->pm.dpm.new_active_crtcs ==
984 adev->pm.dpm.current_active_crtcs) {
985 return;
986 } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
987 (adev->pm.dpm.new_active_crtc_count > 1)) {
988 /* update display watermarks based on new power state */
989 amdgpu_display_bandwidth_update(adev);
990 /* update displays */
991 amdgpu_dpm_display_configuration_changed(adev);
992 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
993 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
994 return;
995 }
996 }
997 }
998
999force:
1000 if (amdgpu_dpm == 1) {
1001 printk("switching from power state:\n");
1002 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1003 printk("switching to power state:\n");
1004 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1005 }
1006
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007 /* update whether vce is active */
1008 ps->vce_active = adev->pm.dpm.vce_active;
1009
1010 ret = amdgpu_dpm_pre_set_power_state(adev);
1011 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001012 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001013
1014 /* update display watermarks based on new power state */
1015 amdgpu_display_bandwidth_update(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016
1017 /* wait for the rings to drain */
1018 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1019 struct amdgpu_ring *ring = adev->rings[i];
1020 if (ring && ring->ready)
1021 amdgpu_fence_wait_empty(ring);
1022 }
1023
1024 /* program the new power state */
1025 amdgpu_dpm_set_power_state(adev);
1026
1027 /* update current power state */
1028 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
1029
1030 amdgpu_dpm_post_set_power_state(adev);
1031
Alex Deucher8e7cedc2016-02-19 17:55:31 -05001032 /* update displays */
1033 amdgpu_dpm_display_configuration_changed(adev);
1034
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001035 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1036 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1037
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001038 if (adev->pm.funcs->force_performance_level) {
1039 if (adev->pm.dpm.thermal_active) {
1040 enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
1041 /* force low perf level for thermal */
1042 amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
1043 /* save the user's level */
1044 adev->pm.dpm.forced_level = level;
1045 } else {
1046 /* otherwise, user selected level */
1047 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1048 }
1049 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001050}
1051
1052void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1053{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001054 if (adev->pp_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 amdgpu_dpm_powergate_uvd(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001056 else {
1057 if (adev->pm.funcs->powergate_uvd) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001058 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001059 /* enable/disable UVD */
1060 amdgpu_dpm_powergate_uvd(adev, !enable);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001061 mutex_unlock(&adev->pm.mutex);
1062 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001063 if (enable) {
1064 mutex_lock(&adev->pm.mutex);
1065 adev->pm.dpm.uvd_active = true;
1066 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
1067 mutex_unlock(&adev->pm.mutex);
1068 } else {
1069 mutex_lock(&adev->pm.mutex);
1070 adev->pm.dpm.uvd_active = false;
1071 mutex_unlock(&adev->pm.mutex);
1072 }
1073 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074 }
1075
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001076 }
1077}
1078
1079void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1080{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001081 if (adev->pp_enabled)
Sonny Jiangb7a077692015-05-28 15:47:53 -04001082 amdgpu_dpm_powergate_vce(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001083 else {
1084 if (adev->pm.funcs->powergate_vce) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001085 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001086 amdgpu_dpm_powergate_vce(adev, !enable);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001087 mutex_unlock(&adev->pm.mutex);
1088 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001089 if (enable) {
1090 mutex_lock(&adev->pm.mutex);
1091 adev->pm.dpm.vce_active = true;
1092 /* XXX select vce level based on ring/task */
1093 adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
1094 mutex_unlock(&adev->pm.mutex);
1095 } else {
1096 mutex_lock(&adev->pm.mutex);
1097 adev->pm.dpm.vce_active = false;
1098 mutex_unlock(&adev->pm.mutex);
1099 }
1100 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001101 }
Sonny Jiangb7a077692015-05-28 15:47:53 -04001102 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103}
1104
1105void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1106{
1107 int i;
1108
Jammy Zhoue61710c2015-11-10 18:31:08 -05001109 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001110 /* TO DO */
1111 return;
1112
1113 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001114 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001115
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001116}
1117
1118int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1119{
1120 int ret;
1121
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001122 if (adev->pm.sysfs_initialized)
1123 return 0;
1124
Jammy Zhoue61710c2015-11-10 18:31:08 -05001125 if (!adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001126 if (adev->pm.funcs->get_temperature == NULL)
1127 return 0;
1128 }
1129
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001130 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1131 DRIVER_NAME, adev,
1132 hwmon_groups);
1133 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1134 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1135 dev_err(adev->dev,
1136 "Unable to register hwmon device: %d\n", ret);
1137 return ret;
1138 }
1139
1140 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1141 if (ret) {
1142 DRM_ERROR("failed to create device file for dpm state\n");
1143 return ret;
1144 }
1145 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1146 if (ret) {
1147 DRM_ERROR("failed to create device file for dpm state\n");
1148 return ret;
1149 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001150
1151 if (adev->pp_enabled) {
1152 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1153 if (ret) {
1154 DRM_ERROR("failed to create device file pp_num_states\n");
1155 return ret;
1156 }
1157 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1158 if (ret) {
1159 DRM_ERROR("failed to create device file pp_cur_state\n");
1160 return ret;
1161 }
1162 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1163 if (ret) {
1164 DRM_ERROR("failed to create device file pp_force_state\n");
1165 return ret;
1166 }
1167 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1168 if (ret) {
1169 DRM_ERROR("failed to create device file pp_table\n");
1170 return ret;
1171 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001172 }
Eric Huangc85e2992016-05-19 15:41:25 -04001173
1174 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1175 if (ret) {
1176 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1177 return ret;
1178 }
1179 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1180 if (ret) {
1181 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1182 return ret;
1183 }
1184 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1185 if (ret) {
1186 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1187 return ret;
1188 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001189 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1190 if (ret) {
1191 DRM_ERROR("failed to create device file pp_sclk_od\n");
1192 return ret;
1193 }
Eric Huangc85e2992016-05-19 15:41:25 -04001194
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001195 ret = amdgpu_debugfs_pm_init(adev);
1196 if (ret) {
1197 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1198 return ret;
1199 }
1200
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001201 adev->pm.sysfs_initialized = true;
1202
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001203 return 0;
1204}
1205
1206void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1207{
1208 if (adev->pm.int_hwmon_dev)
1209 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1210 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1211 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -05001212 if (adev->pp_enabled) {
1213 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1214 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1215 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1216 device_remove_file(adev->dev, &dev_attr_pp_table);
Eric Huangf3898ea2015-12-11 16:24:34 -05001217 }
Eric Huangc85e2992016-05-19 15:41:25 -04001218 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1219 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1220 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001221 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222}
1223
1224void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1225{
1226 struct drm_device *ddev = adev->ddev;
1227 struct drm_crtc *crtc;
1228 struct amdgpu_crtc *amdgpu_crtc;
1229
1230 if (!adev->pm.dpm_enabled)
1231 return;
1232
Jammy Zhoue61710c2015-11-10 18:31:08 -05001233 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001234 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001235
Rex Zhu1b5708f2015-11-10 18:25:24 -05001236 amdgpu_display_bandwidth_update(adev);
Christian Königa27de352016-01-21 11:28:53 +01001237 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1238 struct amdgpu_ring *ring = adev->rings[i];
1239 if (ring && ring->ready)
1240 amdgpu_fence_wait_empty(ring);
1241 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001242
1243 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
1244 } else {
1245 mutex_lock(&adev->pm.mutex);
1246 adev->pm.dpm.new_active_crtcs = 0;
1247 adev->pm.dpm.new_active_crtc_count = 0;
1248 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1249 list_for_each_entry(crtc,
1250 &ddev->mode_config.crtc_list, head) {
1251 amdgpu_crtc = to_amdgpu_crtc(crtc);
1252 if (crtc->enabled) {
1253 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1254 adev->pm.dpm.new_active_crtc_count++;
1255 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256 }
1257 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001258 /* update battery/ac status */
1259 if (power_supply_is_system_supplied() > 0)
1260 adev->pm.dpm.ac_power = true;
1261 else
1262 adev->pm.dpm.ac_power = false;
1263
1264 amdgpu_dpm_change_power_state_locked(adev);
1265
1266 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001268}
1269
1270/*
1271 * Debugfs info
1272 */
1273#if defined(CONFIG_DEBUG_FS)
1274
1275static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1276{
1277 struct drm_info_node *node = (struct drm_info_node *) m->private;
1278 struct drm_device *dev = node->minor->dev;
1279 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001280 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001281
Rex Zhu1b5708f2015-11-10 18:25:24 -05001282 if (!adev->pm.dpm_enabled) {
1283 seq_printf(m, "dpm not enabled\n");
1284 return 0;
1285 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001286 if ((adev->flags & AMD_IS_PX) &&
1287 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1288 seq_printf(m, "PX asic powered off\n");
1289 } else if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001290 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1291 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001292 mutex_lock(&adev->pm.mutex);
1293 if (adev->pm.funcs->debugfs_print_current_performance_level)
1294 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1295 else
1296 seq_printf(m, "Debugfs support not implemented for this asic\n");
1297 mutex_unlock(&adev->pm.mutex);
1298 }
1299
1300 return 0;
1301}
1302
Nils Wallménius06ab6832016-05-02 12:46:15 -04001303static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1305};
1306#endif
1307
1308static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1309{
1310#if defined(CONFIG_DEBUG_FS)
1311 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1312#else
1313 return 0;
1314#endif
1315}