Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 1 | /* |
| 2 | * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC |
| 3 | * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC |
| 4 | * |
| 5 | * Copyright (C) 2013 Atmel, |
| 6 | * 2013 Ludovic Desroches <ludovic.desroches@atmel.com> |
| 7 | * |
| 8 | * Licensed under GPLv2 or later. |
| 9 | */ |
| 10 | |
Jean-Christophe PLAGNIOL-VILLARD | 6db64d2 | 2013-05-15 01:21:50 +0800 | [diff] [blame] | 11 | #include "skeleton.dtsi" |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 12 | #include <dt-bindings/pinctrl/at91.h> |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 13 | #include <dt-bindings/interrupt-controller/irq.h> |
Jean-Christophe PLAGNIOL-VILLARD | 92f8629 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 14 | #include <dt-bindings/gpio/gpio.h> |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 15 | |
| 16 | / { |
| 17 | model = "Atmel SAMA5D3 family SoC"; |
| 18 | compatible = "atmel,sama5d3", "atmel,sama5"; |
| 19 | interrupt-parent = <&aic>; |
| 20 | |
| 21 | aliases { |
| 22 | serial0 = &dbgu; |
| 23 | serial1 = &usart0; |
| 24 | serial2 = &usart1; |
| 25 | serial3 = &usart2; |
| 26 | serial4 = &usart3; |
| 27 | gpio0 = &pioA; |
| 28 | gpio1 = &pioB; |
| 29 | gpio2 = &pioC; |
| 30 | gpio3 = &pioD; |
| 31 | gpio4 = &pioE; |
| 32 | tcb0 = &tcb0; |
| 33 | tcb1 = &tcb1; |
| 34 | i2c0 = &i2c0; |
| 35 | i2c1 = &i2c1; |
| 36 | i2c2 = &i2c2; |
| 37 | ssc0 = &ssc0; |
| 38 | ssc1 = &ssc1; |
| 39 | }; |
| 40 | cpus { |
Arnd Bergmann | 8b2efa89 | 2013-06-10 16:48:36 +0200 | [diff] [blame^] | 41 | #address-cells = <1>; |
| 42 | #size-cells = <0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 43 | cpu@0 { |
Lorenzo Pieralisi | e757a6e | 2013-04-18 18:31:35 +0100 | [diff] [blame] | 44 | device_type = "cpu"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 45 | compatible = "arm,cortex-a5"; |
Lorenzo Pieralisi | e757a6e | 2013-04-18 18:31:35 +0100 | [diff] [blame] | 46 | reg = <0x0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 47 | }; |
| 48 | }; |
| 49 | |
| 50 | memory { |
| 51 | reg = <0x20000000 0x8000000>; |
| 52 | }; |
| 53 | |
| 54 | ahb { |
| 55 | compatible = "simple-bus"; |
| 56 | #address-cells = <1>; |
| 57 | #size-cells = <1>; |
| 58 | ranges; |
| 59 | |
| 60 | apb { |
| 61 | compatible = "simple-bus"; |
| 62 | #address-cells = <1>; |
| 63 | #size-cells = <1>; |
| 64 | ranges; |
| 65 | |
| 66 | mmc0: mmc@f0000000 { |
| 67 | compatible = "atmel,hsmci"; |
| 68 | reg = <0xf0000000 0x600>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 69 | interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 05c1bc9 | 2013-04-16 15:03:10 +0200 | [diff] [blame] | 70 | dmas = <&dma0 2 0>; |
| 71 | dma-names = "rxtx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 72 | pinctrl-names = "default"; |
| 73 | pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>; |
| 74 | status = "disabled"; |
| 75 | #address-cells = <1>; |
| 76 | #size-cells = <0>; |
| 77 | }; |
| 78 | |
| 79 | spi0: spi@f0004000 { |
| 80 | #address-cells = <1>; |
| 81 | #size-cells = <0>; |
| 82 | compatible = "atmel,at91sam9x5-spi"; |
| 83 | reg = <0xf0004000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 84 | interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 85 | pinctrl-names = "default"; |
| 86 | pinctrl-0 = <&pinctrl_spi0>; |
| 87 | status = "disabled"; |
| 88 | }; |
| 89 | |
| 90 | ssc0: ssc@f0008000 { |
| 91 | compatible = "atmel,at91sam9g45-ssc"; |
| 92 | reg = <0xf0008000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 93 | interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 94 | pinctrl-names = "default"; |
| 95 | pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; |
| 96 | status = "disabled"; |
| 97 | }; |
| 98 | |
| 99 | can0: can@f000c000 { |
| 100 | compatible = "atmel,at91sam9x5-can"; |
| 101 | reg = <0xf000c000 0x300>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 102 | interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 103 | pinctrl-names = "default"; |
| 104 | pinctrl-0 = <&pinctrl_can0_rx_tx>; |
| 105 | status = "disabled"; |
| 106 | }; |
| 107 | |
| 108 | tcb0: timer@f0010000 { |
| 109 | compatible = "atmel,at91sam9x5-tcb"; |
| 110 | reg = <0xf0010000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 111 | interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 112 | }; |
| 113 | |
| 114 | i2c0: i2c@f0014000 { |
| 115 | compatible = "atmel,at91sam9x5-i2c"; |
| 116 | reg = <0xf0014000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 117 | interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | d9a63a4 | 2013-04-16 15:03:08 +0200 | [diff] [blame] | 118 | dmas = <&dma0 2 7>, |
| 119 | <&dma0 2 8>; |
| 120 | dma-names = "tx", "rx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 121 | pinctrl-names = "default"; |
| 122 | pinctrl-0 = <&pinctrl_i2c0>; |
| 123 | #address-cells = <1>; |
| 124 | #size-cells = <0>; |
| 125 | status = "disabled"; |
| 126 | }; |
| 127 | |
| 128 | i2c1: i2c@f0018000 { |
| 129 | compatible = "atmel,at91sam9x5-i2c"; |
| 130 | reg = <0xf0018000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 131 | interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | d9a63a4 | 2013-04-16 15:03:08 +0200 | [diff] [blame] | 132 | dmas = <&dma0 2 9>, |
| 133 | <&dma0 2 10>; |
| 134 | dma-names = "tx", "rx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 135 | pinctrl-names = "default"; |
| 136 | pinctrl-0 = <&pinctrl_i2c1>; |
| 137 | #address-cells = <1>; |
| 138 | #size-cells = <0>; |
| 139 | status = "disabled"; |
| 140 | }; |
| 141 | |
| 142 | usart0: serial@f001c000 { |
| 143 | compatible = "atmel,at91sam9260-usart"; |
| 144 | reg = <0xf001c000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 145 | interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 146 | pinctrl-names = "default"; |
| 147 | pinctrl-0 = <&pinctrl_usart0>; |
| 148 | status = "disabled"; |
| 149 | }; |
| 150 | |
| 151 | usart1: serial@f0020000 { |
| 152 | compatible = "atmel,at91sam9260-usart"; |
| 153 | reg = <0xf0020000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 154 | interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 155 | pinctrl-names = "default"; |
| 156 | pinctrl-0 = <&pinctrl_usart1>; |
| 157 | status = "disabled"; |
| 158 | }; |
| 159 | |
| 160 | macb0: ethernet@f0028000 { |
Nicolas Ferre | 5ade7e4 | 2013-05-14 15:14:49 +0200 | [diff] [blame] | 161 | compatible = "cdns,pc302-gem", "cdns,gem"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 162 | reg = <0xf0028000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 163 | interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 164 | pinctrl-names = "default"; |
| 165 | pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>; |
| 166 | status = "disabled"; |
| 167 | }; |
| 168 | |
| 169 | isi: isi@f0034000 { |
| 170 | compatible = "atmel,at91sam9g45-isi"; |
| 171 | reg = <0xf0034000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 172 | interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 173 | status = "disabled"; |
| 174 | }; |
| 175 | |
| 176 | mmc1: mmc@f8000000 { |
| 177 | compatible = "atmel,hsmci"; |
| 178 | reg = <0xf8000000 0x600>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 179 | interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 05c1bc9 | 2013-04-16 15:03:10 +0200 | [diff] [blame] | 180 | dmas = <&dma1 2 0>; |
| 181 | dma-names = "rxtx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 182 | pinctrl-names = "default"; |
| 183 | pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>; |
| 184 | status = "disabled"; |
| 185 | #address-cells = <1>; |
| 186 | #size-cells = <0>; |
| 187 | }; |
| 188 | |
| 189 | mmc2: mmc@f8004000 { |
| 190 | compatible = "atmel,hsmci"; |
| 191 | reg = <0xf8004000 0x600>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 192 | interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 05c1bc9 | 2013-04-16 15:03:10 +0200 | [diff] [blame] | 193 | dmas = <&dma1 2 1>; |
| 194 | dma-names = "rxtx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 195 | pinctrl-names = "default"; |
| 196 | pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>; |
| 197 | status = "disabled"; |
| 198 | #address-cells = <1>; |
| 199 | #size-cells = <0>; |
| 200 | }; |
| 201 | |
| 202 | spi1: spi@f8008000 { |
| 203 | #address-cells = <1>; |
| 204 | #size-cells = <0>; |
| 205 | compatible = "atmel,at91sam9x5-spi"; |
| 206 | reg = <0xf8008000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 207 | interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 208 | pinctrl-names = "default"; |
| 209 | pinctrl-0 = <&pinctrl_spi1>; |
| 210 | status = "disabled"; |
| 211 | }; |
| 212 | |
| 213 | ssc1: ssc@f800c000 { |
| 214 | compatible = "atmel,at91sam9g45-ssc"; |
| 215 | reg = <0xf800c000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 216 | interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 217 | pinctrl-names = "default"; |
| 218 | pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; |
| 219 | status = "disabled"; |
| 220 | }; |
| 221 | |
| 222 | can1: can@f8010000 { |
| 223 | compatible = "atmel,at91sam9x5-can"; |
| 224 | reg = <0xf8010000 0x300>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 225 | interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 226 | pinctrl-names = "default"; |
| 227 | pinctrl-0 = <&pinctrl_can1_rx_tx>; |
| 228 | }; |
| 229 | |
| 230 | tcb1: timer@f8014000 { |
| 231 | compatible = "atmel,at91sam9x5-tcb"; |
| 232 | reg = <0xf8014000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 233 | interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 234 | }; |
| 235 | |
| 236 | adc0: adc@f8018000 { |
| 237 | compatible = "atmel,at91sam9260-adc"; |
| 238 | reg = <0xf8018000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 239 | interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 240 | pinctrl-names = "default"; |
| 241 | pinctrl-0 = < |
| 242 | &pinctrl_adc0_adtrg |
| 243 | &pinctrl_adc0_ad0 |
| 244 | &pinctrl_adc0_ad1 |
| 245 | &pinctrl_adc0_ad2 |
| 246 | &pinctrl_adc0_ad3 |
| 247 | &pinctrl_adc0_ad4 |
| 248 | &pinctrl_adc0_ad5 |
| 249 | &pinctrl_adc0_ad6 |
| 250 | &pinctrl_adc0_ad7 |
| 251 | &pinctrl_adc0_ad8 |
| 252 | &pinctrl_adc0_ad9 |
| 253 | &pinctrl_adc0_ad10 |
| 254 | &pinctrl_adc0_ad11 |
| 255 | >; |
| 256 | atmel,adc-channel-base = <0x50>; |
| 257 | atmel,adc-channels-used = <0xfff>; |
| 258 | atmel,adc-drdy-mask = <0x1000000>; |
| 259 | atmel,adc-num-channels = <12>; |
| 260 | atmel,adc-startup-time = <40>; |
| 261 | atmel,adc-status-register = <0x30>; |
| 262 | atmel,adc-trigger-register = <0xc0>; |
| 263 | atmel,adc-use-external; |
| 264 | atmel,adc-vref = <3000>; |
| 265 | atmel,adc-res = <10 12>; |
| 266 | atmel,adc-res-names = "lowres", "highres"; |
| 267 | status = "disabled"; |
| 268 | |
| 269 | trigger@0 { |
| 270 | trigger-name = "external-rising"; |
| 271 | trigger-value = <0x1>; |
| 272 | trigger-external; |
| 273 | }; |
| 274 | trigger@1 { |
| 275 | trigger-name = "external-falling"; |
| 276 | trigger-value = <0x2>; |
| 277 | trigger-external; |
| 278 | }; |
| 279 | trigger@2 { |
| 280 | trigger-name = "external-any"; |
| 281 | trigger-value = <0x3>; |
| 282 | trigger-external; |
| 283 | }; |
| 284 | trigger@3 { |
| 285 | trigger-name = "continuous"; |
| 286 | trigger-value = <0x6>; |
| 287 | }; |
| 288 | }; |
| 289 | |
| 290 | tsadcc: tsadcc@f8018000 { |
| 291 | compatible = "atmel,at91sam9x5-tsadcc"; |
| 292 | reg = <0xf8018000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 293 | interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 294 | atmel,tsadcc_clock = <300000>; |
| 295 | atmel,filtering_average = <0x03>; |
| 296 | atmel,pendet_debounce = <0x08>; |
| 297 | atmel,pendet_sensitivity = <0x02>; |
| 298 | atmel,ts_sample_hold_time = <0x0a>; |
| 299 | status = "disabled"; |
| 300 | }; |
| 301 | |
| 302 | i2c2: i2c@f801c000 { |
| 303 | compatible = "atmel,at91sam9x5-i2c"; |
| 304 | reg = <0xf801c000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 305 | interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | d9a63a4 | 2013-04-16 15:03:08 +0200 | [diff] [blame] | 306 | dmas = <&dma1 2 11>, |
| 307 | <&dma1 2 12>; |
| 308 | dma-names = "tx", "rx"; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 309 | #address-cells = <1>; |
| 310 | #size-cells = <0>; |
| 311 | status = "disabled"; |
| 312 | }; |
| 313 | |
| 314 | usart2: serial@f8020000 { |
| 315 | compatible = "atmel,at91sam9260-usart"; |
| 316 | reg = <0xf8020000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 317 | interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 318 | pinctrl-names = "default"; |
| 319 | pinctrl-0 = <&pinctrl_usart2>; |
| 320 | status = "disabled"; |
| 321 | }; |
| 322 | |
| 323 | usart3: serial@f8024000 { |
| 324 | compatible = "atmel,at91sam9260-usart"; |
| 325 | reg = <0xf8024000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 326 | interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 327 | pinctrl-names = "default"; |
| 328 | pinctrl-0 = <&pinctrl_usart3>; |
| 329 | status = "disabled"; |
| 330 | }; |
| 331 | |
| 332 | macb1: ethernet@f802c000 { |
| 333 | compatible = "cdns,at32ap7000-macb", "cdns,macb"; |
| 334 | reg = <0xf802c000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 335 | interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 336 | pinctrl-names = "default"; |
| 337 | pinctrl-0 = <&pinctrl_macb1_rmii>; |
| 338 | status = "disabled"; |
| 339 | }; |
| 340 | |
| 341 | sha@f8034000 { |
| 342 | compatible = "atmel,sam9g46-sha"; |
| 343 | reg = <0xf8034000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 344 | interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 345 | }; |
| 346 | |
| 347 | aes@f8038000 { |
| 348 | compatible = "atmel,sam9g46-aes"; |
| 349 | reg = <0xf8038000 0x100>; |
| 350 | interrupts = <43 4 0>; |
| 351 | }; |
| 352 | |
| 353 | tdes@f803c000 { |
| 354 | compatible = "atmel,sam9g46-tdes"; |
| 355 | reg = <0xf803c000 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 356 | interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 357 | }; |
| 358 | |
| 359 | dma0: dma-controller@ffffe600 { |
| 360 | compatible = "atmel,at91sam9g45-dma"; |
| 361 | reg = <0xffffe600 0x200>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 362 | interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 980ce7d | 2013-04-16 15:03:06 +0200 | [diff] [blame] | 363 | #dma-cells = <2>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 364 | }; |
| 365 | |
| 366 | dma1: dma-controller@ffffe800 { |
| 367 | compatible = "atmel,at91sam9g45-dma"; |
| 368 | reg = <0xffffe800 0x200>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 369 | interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | 980ce7d | 2013-04-16 15:03:06 +0200 | [diff] [blame] | 370 | #dma-cells = <2>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 371 | }; |
| 372 | |
| 373 | ramc0: ramc@ffffea00 { |
| 374 | compatible = "atmel,at91sam9g45-ddramc"; |
| 375 | reg = <0xffffea00 0x200>; |
| 376 | }; |
| 377 | |
| 378 | dbgu: serial@ffffee00 { |
| 379 | compatible = "atmel,at91sam9260-usart"; |
| 380 | reg = <0xffffee00 0x200>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 381 | interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 382 | pinctrl-names = "default"; |
| 383 | pinctrl-0 = <&pinctrl_dbgu>; |
| 384 | status = "disabled"; |
| 385 | }; |
| 386 | |
| 387 | aic: interrupt-controller@fffff000 { |
| 388 | #interrupt-cells = <3>; |
| 389 | compatible = "atmel,sama5d3-aic"; |
| 390 | interrupt-controller; |
| 391 | reg = <0xfffff000 0x200>; |
| 392 | atmel,external-irqs = <47>; |
| 393 | }; |
| 394 | |
| 395 | pinctrl@fffff200 { |
| 396 | #address-cells = <1>; |
| 397 | #size-cells = <1>; |
| 398 | compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; |
| 399 | ranges = <0xfffff200 0xfffff200 0xa00>; |
| 400 | atmel,mux-mask = < |
| 401 | /* A B C */ |
| 402 | 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */ |
| 403 | 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */ |
| 404 | 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */ |
| 405 | 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */ |
| 406 | 0xffffffff 0xbf9f8000 0x18000000 /* pioE */ |
| 407 | >; |
| 408 | |
| 409 | /* shared pinctrl settings */ |
| 410 | adc0 { |
| 411 | pinctrl_adc0_adtrg: adc0_adtrg { |
| 412 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 413 | <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 414 | }; |
| 415 | pinctrl_adc0_ad0: adc0_ad0 { |
| 416 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 417 | <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 418 | }; |
| 419 | pinctrl_adc0_ad1: adc0_ad1 { |
| 420 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 421 | <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 422 | }; |
| 423 | pinctrl_adc0_ad2: adc0_ad2 { |
| 424 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 425 | <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 426 | }; |
| 427 | pinctrl_adc0_ad3: adc0_ad3 { |
| 428 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 429 | <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 430 | }; |
| 431 | pinctrl_adc0_ad4: adc0_ad4 { |
| 432 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 433 | <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 434 | }; |
| 435 | pinctrl_adc0_ad5: adc0_ad5 { |
| 436 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 437 | <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 438 | }; |
| 439 | pinctrl_adc0_ad6: adc0_ad6 { |
| 440 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 441 | <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 442 | }; |
| 443 | pinctrl_adc0_ad7: adc0_ad7 { |
| 444 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 445 | <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 446 | }; |
| 447 | pinctrl_adc0_ad8: adc0_ad8 { |
| 448 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 449 | <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 450 | }; |
| 451 | pinctrl_adc0_ad9: adc0_ad9 { |
| 452 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 453 | <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 454 | }; |
| 455 | pinctrl_adc0_ad10: adc0_ad10 { |
| 456 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 457 | <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 458 | }; |
| 459 | pinctrl_adc0_ad11: adc0_ad11 { |
| 460 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 461 | <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 462 | }; |
| 463 | }; |
| 464 | |
| 465 | can0 { |
| 466 | pinctrl_can0_rx_tx: can0_rx_tx { |
| 467 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 468 | <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */ |
| 469 | AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 470 | }; |
| 471 | }; |
| 472 | |
| 473 | can1 { |
| 474 | pinctrl_can1_rx_tx: can1_rx_tx { |
| 475 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 476 | <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */ |
| 477 | AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 478 | }; |
| 479 | }; |
| 480 | |
| 481 | dbgu { |
| 482 | pinctrl_dbgu: dbgu-0 { |
| 483 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 484 | <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */ |
| 485 | AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 486 | }; |
| 487 | }; |
| 488 | |
| 489 | i2c0 { |
| 490 | pinctrl_i2c0: i2c0-0 { |
| 491 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 492 | <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */ |
| 493 | AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 494 | }; |
| 495 | }; |
| 496 | |
| 497 | i2c1 { |
| 498 | pinctrl_i2c1: i2c1-0 { |
| 499 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 500 | <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */ |
| 501 | AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 502 | }; |
| 503 | }; |
| 504 | |
| 505 | isi { |
| 506 | pinctrl_isi: isi-0 { |
| 507 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 508 | <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */ |
| 509 | AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */ |
| 510 | AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */ |
| 511 | AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */ |
| 512 | AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */ |
| 513 | AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */ |
| 514 | AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */ |
| 515 | AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */ |
| 516 | AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */ |
| 517 | AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */ |
| 518 | AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */ |
| 519 | AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */ |
| 520 | AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 521 | }; |
| 522 | pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 { |
| 523 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 524 | <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 525 | }; |
| 526 | }; |
| 527 | |
| 528 | lcd { |
| 529 | pinctrl_lcd: lcd-0 { |
| 530 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 531 | <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */ |
| 532 | AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */ |
| 533 | AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */ |
| 534 | AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */ |
| 535 | AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */ |
| 536 | AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */ |
| 537 | AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */ |
| 538 | AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */ |
| 539 | AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */ |
| 540 | AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */ |
| 541 | AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */ |
| 542 | AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */ |
| 543 | AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */ |
| 544 | AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */ |
| 545 | AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */ |
| 546 | AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */ |
| 547 | AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */ |
| 548 | AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */ |
| 549 | AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */ |
| 550 | AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */ |
| 551 | AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */ |
| 552 | AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */ |
| 553 | AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */ |
| 554 | AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */ |
| 555 | AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */ |
| 556 | AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */ |
| 557 | AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */ |
| 558 | AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */ |
| 559 | AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */ |
| 560 | AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 561 | }; |
| 562 | }; |
| 563 | |
| 564 | macb0 { |
| 565 | pinctrl_macb0_data_rgmii: macb0_data_rgmii { |
| 566 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 567 | <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */ |
| 568 | AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */ |
| 569 | AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */ |
| 570 | AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */ |
| 571 | AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */ |
| 572 | AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */ |
| 573 | AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */ |
| 574 | AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 575 | }; |
| 576 | pinctrl_macb0_data_gmii: macb0_data_gmii { |
| 577 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 578 | <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */ |
| 579 | AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */ |
| 580 | AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */ |
| 581 | AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */ |
| 582 | AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */ |
| 583 | AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */ |
| 584 | AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */ |
| 585 | AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 586 | }; |
| 587 | pinctrl_macb0_signal_rgmii: macb0_signal_rgmii { |
| 588 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 589 | <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */ |
| 590 | AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */ |
| 591 | AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */ |
| 592 | AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */ |
| 593 | AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */ |
| 594 | AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */ |
| 595 | AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 596 | }; |
| 597 | pinctrl_macb0_signal_gmii: macb0_signal_gmii { |
| 598 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 599 | <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */ |
| 600 | AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */ |
| 601 | AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */ |
| 602 | AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */ |
| 603 | AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */ |
| 604 | AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */ |
| 605 | AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */ |
| 606 | AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */ |
| 607 | AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */ |
| 608 | AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 609 | }; |
| 610 | |
| 611 | }; |
| 612 | |
| 613 | macb1 { |
| 614 | pinctrl_macb1_rmii: macb1_rmii-0 { |
| 615 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 616 | <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */ |
| 617 | AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */ |
| 618 | AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */ |
| 619 | AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */ |
| 620 | AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */ |
| 621 | AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */ |
| 622 | AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */ |
| 623 | AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */ |
| 624 | AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */ |
| 625 | AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 626 | }; |
| 627 | }; |
| 628 | |
| 629 | mmc0 { |
| 630 | pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 { |
| 631 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 632 | <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */ |
| 633 | AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */ |
| 634 | AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 635 | }; |
| 636 | pinctrl_mmc0_dat1_3: mmc0_dat1_3 { |
| 637 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 638 | <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */ |
| 639 | AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */ |
| 640 | AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 641 | }; |
| 642 | pinctrl_mmc0_dat4_7: mmc0_dat4_7 { |
| 643 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 644 | <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */ |
| 645 | AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */ |
| 646 | AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */ |
| 647 | AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 648 | }; |
| 649 | }; |
| 650 | |
| 651 | mmc1 { |
| 652 | pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 { |
| 653 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 654 | <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */ |
| 655 | AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */ |
| 656 | AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 657 | }; |
| 658 | pinctrl_mmc1_dat1_3: mmc1_dat1_3 { |
| 659 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 660 | <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */ |
| 661 | AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */ |
| 662 | AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 663 | }; |
| 664 | }; |
| 665 | |
| 666 | mmc2 { |
| 667 | pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 { |
| 668 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 669 | <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */ |
| 670 | AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */ |
| 671 | AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 672 | }; |
| 673 | pinctrl_mmc2_dat1_3: mmc2_dat1_3 { |
| 674 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 675 | <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */ |
| 676 | AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */ |
| 677 | AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 678 | }; |
| 679 | }; |
| 680 | |
| 681 | nand0 { |
| 682 | pinctrl_nand0_ale_cle: nand0_ale_cle-0 { |
| 683 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 684 | <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */ |
| 685 | AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */ |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 686 | }; |
| 687 | }; |
| 688 | |
Jean-Christophe PLAGNIOL-VILLARD | c9d0f31 | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 689 | spi0 { |
| 690 | pinctrl_spi0: spi0-0 { |
| 691 | atmel,pins = |
| 692 | <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */ |
| 693 | AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */ |
| 694 | AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */ |
| 695 | }; |
| 696 | }; |
| 697 | |
| 698 | spi1 { |
| 699 | pinctrl_spi1: spi1-0 { |
| 700 | atmel,pins = |
| 701 | <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */ |
| 702 | AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */ |
| 703 | AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */ |
| 704 | }; |
| 705 | }; |
| 706 | |
| 707 | ssc0 { |
| 708 | pinctrl_ssc0_tx: ssc0_tx { |
| 709 | atmel,pins = |
| 710 | <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */ |
| 711 | AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */ |
| 712 | AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */ |
| 713 | }; |
| 714 | |
| 715 | pinctrl_ssc0_rx: ssc0_rx { |
| 716 | atmel,pins = |
| 717 | <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */ |
| 718 | AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */ |
| 719 | AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */ |
| 720 | }; |
| 721 | }; |
| 722 | |
| 723 | ssc1 { |
| 724 | pinctrl_ssc1_tx: ssc1_tx { |
| 725 | atmel,pins = |
| 726 | <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */ |
| 727 | AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */ |
| 728 | AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */ |
| 729 | }; |
| 730 | |
| 731 | pinctrl_ssc1_rx: ssc1_rx { |
| 732 | atmel,pins = |
| 733 | <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */ |
| 734 | AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */ |
| 735 | AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */ |
| 736 | }; |
| 737 | }; |
| 738 | |
| 739 | uart0 { |
| 740 | pinctrl_uart0: uart0-0 { |
| 741 | atmel,pins = |
| 742 | <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */ |
| 743 | AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */ |
| 744 | }; |
| 745 | }; |
| 746 | |
| 747 | uart1 { |
| 748 | pinctrl_uart1: uart1-0 { |
| 749 | atmel,pins = |
| 750 | <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */ |
| 751 | AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */ |
| 752 | }; |
| 753 | }; |
| 754 | |
| 755 | usart0 { |
| 756 | pinctrl_usart0: usart0-0 { |
| 757 | atmel,pins = |
| 758 | <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */ |
| 759 | AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */ |
| 760 | }; |
| 761 | |
| 762 | pinctrl_usart0_rts_cts: usart0_rts_cts-0 { |
| 763 | atmel,pins = |
| 764 | <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */ |
| 765 | AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */ |
| 766 | }; |
| 767 | }; |
| 768 | |
| 769 | usart1 { |
| 770 | pinctrl_usart1: usart1-0 { |
| 771 | atmel,pins = |
| 772 | <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */ |
| 773 | AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */ |
| 774 | }; |
| 775 | |
| 776 | pinctrl_usart1_rts_cts: usart1_rts_cts-0 { |
| 777 | atmel,pins = |
| 778 | <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */ |
| 779 | AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */ |
| 780 | }; |
| 781 | }; |
| 782 | |
| 783 | usart2 { |
| 784 | pinctrl_usart2: usart2-0 { |
| 785 | atmel,pins = |
| 786 | <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */ |
| 787 | AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */ |
| 788 | }; |
| 789 | |
| 790 | pinctrl_usart2_rts_cts: usart2_rts_cts-0 { |
| 791 | atmel,pins = |
| 792 | <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */ |
| 793 | AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */ |
| 794 | }; |
| 795 | }; |
| 796 | |
| 797 | usart3 { |
| 798 | pinctrl_usart3: usart3-0 { |
| 799 | atmel,pins = |
| 800 | <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */ |
| 801 | AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */ |
| 802 | }; |
| 803 | |
| 804 | pinctrl_usart3_rts_cts: usart3_rts_cts-0 { |
| 805 | atmel,pins = |
| 806 | <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */ |
| 807 | AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */ |
| 808 | }; |
| 809 | }; |
| 810 | |
| 811 | |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 812 | pioA: gpio@fffff200 { |
| 813 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 814 | reg = <0xfffff200 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 815 | interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 816 | #gpio-cells = <2>; |
| 817 | gpio-controller; |
| 818 | interrupt-controller; |
| 819 | #interrupt-cells = <2>; |
| 820 | }; |
| 821 | |
| 822 | pioB: gpio@fffff400 { |
| 823 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 824 | reg = <0xfffff400 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 825 | interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 826 | #gpio-cells = <2>; |
| 827 | gpio-controller; |
| 828 | interrupt-controller; |
| 829 | #interrupt-cells = <2>; |
| 830 | }; |
| 831 | |
| 832 | pioC: gpio@fffff600 { |
| 833 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 834 | reg = <0xfffff600 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 835 | interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 836 | #gpio-cells = <2>; |
| 837 | gpio-controller; |
| 838 | interrupt-controller; |
| 839 | #interrupt-cells = <2>; |
| 840 | }; |
| 841 | |
| 842 | pioD: gpio@fffff800 { |
| 843 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 844 | reg = <0xfffff800 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 845 | interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 846 | #gpio-cells = <2>; |
| 847 | gpio-controller; |
| 848 | interrupt-controller; |
| 849 | #interrupt-cells = <2>; |
| 850 | }; |
| 851 | |
| 852 | pioE: gpio@fffffa00 { |
| 853 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 854 | reg = <0xfffffa00 0x100>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 855 | interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 856 | #gpio-cells = <2>; |
| 857 | gpio-controller; |
| 858 | interrupt-controller; |
| 859 | #interrupt-cells = <2>; |
| 860 | }; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 861 | }; |
| 862 | |
| 863 | pmc: pmc@fffffc00 { |
| 864 | compatible = "atmel,at91rm9200-pmc"; |
| 865 | reg = <0xfffffc00 0x120>; |
| 866 | }; |
| 867 | |
| 868 | rstc@fffffe00 { |
| 869 | compatible = "atmel,at91sam9g45-rstc"; |
| 870 | reg = <0xfffffe00 0x10>; |
| 871 | }; |
| 872 | |
| 873 | pit: timer@fffffe30 { |
| 874 | compatible = "atmel,at91sam9260-pit"; |
| 875 | reg = <0xfffffe30 0xf>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 876 | interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 877 | }; |
| 878 | |
| 879 | watchdog@fffffe40 { |
| 880 | compatible = "atmel,at91sam9260-wdt"; |
| 881 | reg = <0xfffffe40 0x10>; |
| 882 | status = "disabled"; |
| 883 | }; |
| 884 | |
| 885 | rtc@fffffeb0 { |
| 886 | compatible = "atmel,at91rm9200-rtc"; |
| 887 | reg = <0xfffffeb0 0x30>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 888 | interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 889 | }; |
| 890 | }; |
| 891 | |
| 892 | usb0: gadget@00500000 { |
| 893 | #address-cells = <1>; |
| 894 | #size-cells = <0>; |
| 895 | compatible = "atmel,at91sam9rl-udc"; |
| 896 | reg = <0x00500000 0x100000 |
| 897 | 0xf8030000 0x4000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 898 | interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 899 | status = "disabled"; |
| 900 | |
| 901 | ep0 { |
| 902 | reg = <0>; |
| 903 | atmel,fifo-size = <64>; |
| 904 | atmel,nb-banks = <1>; |
| 905 | }; |
| 906 | |
| 907 | ep1 { |
| 908 | reg = <1>; |
| 909 | atmel,fifo-size = <1024>; |
| 910 | atmel,nb-banks = <3>; |
| 911 | atmel,can-dma; |
| 912 | atmel,can-isoc; |
| 913 | }; |
| 914 | |
| 915 | ep2 { |
| 916 | reg = <2>; |
| 917 | atmel,fifo-size = <1024>; |
| 918 | atmel,nb-banks = <3>; |
| 919 | atmel,can-dma; |
| 920 | atmel,can-isoc; |
| 921 | }; |
| 922 | |
| 923 | ep3 { |
| 924 | reg = <3>; |
| 925 | atmel,fifo-size = <1024>; |
| 926 | atmel,nb-banks = <2>; |
| 927 | atmel,can-dma; |
| 928 | }; |
| 929 | |
| 930 | ep4 { |
| 931 | reg = <4>; |
| 932 | atmel,fifo-size = <1024>; |
| 933 | atmel,nb-banks = <2>; |
| 934 | atmel,can-dma; |
| 935 | }; |
| 936 | |
| 937 | ep5 { |
| 938 | reg = <5>; |
| 939 | atmel,fifo-size = <1024>; |
| 940 | atmel,nb-banks = <2>; |
| 941 | atmel,can-dma; |
| 942 | }; |
| 943 | |
| 944 | ep6 { |
| 945 | reg = <6>; |
| 946 | atmel,fifo-size = <1024>; |
| 947 | atmel,nb-banks = <2>; |
| 948 | atmel,can-dma; |
| 949 | }; |
| 950 | |
| 951 | ep7 { |
| 952 | reg = <7>; |
| 953 | atmel,fifo-size = <1024>; |
| 954 | atmel,nb-banks = <2>; |
| 955 | atmel,can-dma; |
| 956 | }; |
| 957 | |
| 958 | ep8 { |
| 959 | reg = <8>; |
| 960 | atmel,fifo-size = <1024>; |
| 961 | atmel,nb-banks = <2>; |
| 962 | }; |
| 963 | |
| 964 | ep9 { |
| 965 | reg = <9>; |
| 966 | atmel,fifo-size = <1024>; |
| 967 | atmel,nb-banks = <2>; |
| 968 | }; |
| 969 | |
| 970 | ep10 { |
| 971 | reg = <10>; |
| 972 | atmel,fifo-size = <1024>; |
| 973 | atmel,nb-banks = <2>; |
| 974 | }; |
| 975 | |
| 976 | ep11 { |
| 977 | reg = <11>; |
| 978 | atmel,fifo-size = <1024>; |
| 979 | atmel,nb-banks = <2>; |
| 980 | }; |
| 981 | |
| 982 | ep12 { |
| 983 | reg = <12>; |
| 984 | atmel,fifo-size = <1024>; |
| 985 | atmel,nb-banks = <2>; |
| 986 | }; |
| 987 | |
| 988 | ep13 { |
| 989 | reg = <13>; |
| 990 | atmel,fifo-size = <1024>; |
| 991 | atmel,nb-banks = <2>; |
| 992 | }; |
| 993 | |
| 994 | ep14 { |
| 995 | reg = <14>; |
| 996 | atmel,fifo-size = <1024>; |
| 997 | atmel,nb-banks = <2>; |
| 998 | }; |
| 999 | |
| 1000 | ep15 { |
| 1001 | reg = <15>; |
| 1002 | atmel,fifo-size = <1024>; |
| 1003 | atmel,nb-banks = <2>; |
| 1004 | }; |
| 1005 | }; |
| 1006 | |
| 1007 | usb1: ohci@00600000 { |
| 1008 | compatible = "atmel,at91rm9200-ohci", "usb-ohci"; |
| 1009 | reg = <0x00600000 0x100000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 1010 | interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 1011 | status = "disabled"; |
| 1012 | }; |
| 1013 | |
| 1014 | usb2: ehci@00700000 { |
| 1015 | compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; |
| 1016 | reg = <0x00700000 0x100000>; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 1017 | interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 1018 | status = "disabled"; |
| 1019 | }; |
| 1020 | |
| 1021 | nand0: nand@60000000 { |
| 1022 | compatible = "atmel,at91rm9200-nand"; |
| 1023 | #address-cells = <1>; |
| 1024 | #size-cells = <1>; |
| 1025 | reg = < 0x60000000 0x01000000 /* EBI CS3 */ |
| 1026 | 0xffffc070 0x00000490 /* SMC PMECC regs */ |
| 1027 | 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */ |
| 1028 | 0x00100000 0x00100000 /* ROM code */ |
| 1029 | 0x70000000 0x10000000 /* NFC Command Registers */ |
| 1030 | 0xffffc000 0x00000070 /* NFC HSMC regs */ |
| 1031 | 0x00200000 0x00100000 /* NFC SRAM banks */ |
| 1032 | >; |
Jean-Christophe PLAGNIOL-VILLARD | 5e8b3bc | 2013-04-24 08:34:25 +0800 | [diff] [blame] | 1033 | interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | 655ff266 | 2013-03-22 13:24:13 +0000 | [diff] [blame] | 1034 | atmel,nand-addr-offset = <21>; |
| 1035 | atmel,nand-cmd-offset = <22>; |
| 1036 | pinctrl-names = "default"; |
| 1037 | pinctrl-0 = <&pinctrl_nand0_ale_cle>; |
| 1038 | atmel,pmecc-lookup-table-offset = <0x10000 0x18000>; |
| 1039 | status = "disabled"; |
| 1040 | }; |
| 1041 | }; |
| 1042 | }; |