Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1 | /* |
Saeed Mahameed | 302bdf6 | 2015-04-02 17:07:29 +0300 | [diff] [blame] | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
| 32 | |
| 33 | #ifndef MLX5_DRIVER_H |
| 34 | #define MLX5_DRIVER_H |
| 35 | |
| 36 | #include <linux/kernel.h> |
| 37 | #include <linux/completion.h> |
| 38 | #include <linux/pci.h> |
| 39 | #include <linux/spinlock_types.h> |
| 40 | #include <linux/semaphore.h> |
Roland Dreier | 6ecde51 | 2014-02-13 20:45:17 -0800 | [diff] [blame] | 41 | #include <linux/slab.h> |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 42 | #include <linux/vmalloc.h> |
| 43 | #include <linux/radix-tree.h> |
Amir Vadai | 43a335e | 2016-05-13 12:55:41 +0000 | [diff] [blame] | 44 | #include <linux/workqueue.h> |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 45 | #include <linux/mempool.h> |
Matan Barak | 94c6825 | 2016-04-17 17:08:40 +0300 | [diff] [blame] | 46 | #include <linux/interrupt.h> |
Ilan Tayari | 52ec462 | 2017-03-26 17:01:57 +0300 | [diff] [blame] | 47 | #include <linux/idr.h> |
Roland Dreier | 6ecde51 | 2014-02-13 20:45:17 -0800 | [diff] [blame] | 48 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 49 | #include <linux/mlx5/device.h> |
| 50 | #include <linux/mlx5/doorbell.h> |
Artemy Kovalyov | af1ba29 | 2016-06-17 15:33:32 +0300 | [diff] [blame] | 51 | #include <linux/mlx5/srq.h> |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 52 | |
| 53 | enum { |
| 54 | MLX5_BOARD_ID_LEN = 64, |
| 55 | MLX5_MAX_NAME_LEN = 16, |
| 56 | }; |
| 57 | |
| 58 | enum { |
| 59 | /* one minute for the sake of bringup. Generally, commands must always |
| 60 | * complete and we may need to increase this timeout value |
| 61 | */ |
Or Gerlitz | 6b6c07b | 2016-03-02 00:13:39 +0200 | [diff] [blame] | 62 | MLX5_CMD_TIMEOUT_MSEC = 60 * 1000, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 63 | MLX5_CMD_WQ_MAX_NAME = 32, |
| 64 | }; |
| 65 | |
| 66 | enum { |
| 67 | CMD_OWNER_SW = 0x0, |
| 68 | CMD_OWNER_HW = 0x1, |
| 69 | CMD_STATUS_SUCCESS = 0, |
| 70 | }; |
| 71 | |
| 72 | enum mlx5_sqp_t { |
| 73 | MLX5_SQP_SMI = 0, |
| 74 | MLX5_SQP_GSI = 1, |
| 75 | MLX5_SQP_IEEE_1588 = 2, |
| 76 | MLX5_SQP_SNIFFER = 3, |
| 77 | MLX5_SQP_SYNC_UMR = 4, |
| 78 | }; |
| 79 | |
| 80 | enum { |
| 81 | MLX5_MAX_PORTS = 2, |
| 82 | }; |
| 83 | |
| 84 | enum { |
| 85 | MLX5_EQ_VEC_PAGES = 0, |
| 86 | MLX5_EQ_VEC_CMD = 1, |
| 87 | MLX5_EQ_VEC_ASYNC = 2, |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 88 | MLX5_EQ_VEC_PFAULT = 3, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 89 | MLX5_EQ_VEC_COMP_BASE, |
| 90 | }; |
| 91 | |
| 92 | enum { |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 93 | MLX5_MAX_IRQ_NAME = 32 |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | enum { |
| 97 | MLX5_ATOMIC_MODE_IB_COMP = 1 << 16, |
| 98 | MLX5_ATOMIC_MODE_CX = 2 << 16, |
| 99 | MLX5_ATOMIC_MODE_8B = 3 << 16, |
| 100 | MLX5_ATOMIC_MODE_16B = 4 << 16, |
| 101 | MLX5_ATOMIC_MODE_32B = 5 << 16, |
| 102 | MLX5_ATOMIC_MODE_64B = 6 << 16, |
| 103 | MLX5_ATOMIC_MODE_128B = 7 << 16, |
| 104 | MLX5_ATOMIC_MODE_256B = 8 << 16, |
| 105 | }; |
| 106 | |
| 107 | enum { |
Saeed Mahameed | 4f3961e | 2016-02-22 18:17:25 +0200 | [diff] [blame] | 108 | MLX5_REG_QETCR = 0x4005, |
| 109 | MLX5_REG_QTCT = 0x400a, |
Huy Nguyen | 341c5ee | 2016-11-27 17:02:06 +0200 | [diff] [blame] | 110 | MLX5_REG_DCBX_PARAM = 0x4020, |
| 111 | MLX5_REG_DCBX_APP = 0x4021, |
Ilan Tayari | e29341f | 2017-03-13 20:05:45 +0200 | [diff] [blame] | 112 | MLX5_REG_FPGA_CAP = 0x4022, |
| 113 | MLX5_REG_FPGA_CTRL = 0x4023, |
Ilan Tayari | a9956d3 | 2017-04-18 13:10:41 +0300 | [diff] [blame] | 114 | MLX5_REG_FPGA_ACCESS_REG = 0x4024, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 115 | MLX5_REG_PCAP = 0x5001, |
| 116 | MLX5_REG_PMTU = 0x5003, |
| 117 | MLX5_REG_PTYS = 0x5004, |
| 118 | MLX5_REG_PAOS = 0x5006, |
Achiad Shochat | 3c2d18e | 2015-08-16 16:04:51 +0300 | [diff] [blame] | 119 | MLX5_REG_PFCC = 0x5007, |
Gal Pressman | efea389 | 2015-08-04 14:05:47 +0300 | [diff] [blame] | 120 | MLX5_REG_PPCNT = 0x5008, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 121 | MLX5_REG_PMAOS = 0x5012, |
| 122 | MLX5_REG_PUDE = 0x5009, |
| 123 | MLX5_REG_PMPE = 0x5010, |
| 124 | MLX5_REG_PELC = 0x500e, |
Majd Dibbiny | a124d13 | 2015-06-04 19:30:45 +0300 | [diff] [blame] | 125 | MLX5_REG_PVLC = 0x500f, |
Eran Ben Elisha | 94cb1eb | 2016-04-24 22:51:52 +0300 | [diff] [blame] | 126 | MLX5_REG_PCMR = 0x5041, |
Gal Pressman | bb64143 | 2016-04-24 22:51:54 +0300 | [diff] [blame] | 127 | MLX5_REG_PMLP = 0x5002, |
Gal Pressman | cfdcbcea | 2016-12-08 15:52:00 +0200 | [diff] [blame] | 128 | MLX5_REG_PCAM = 0x507f, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 129 | MLX5_REG_NODE_DESC = 0x6001, |
| 130 | MLX5_REG_HOST_ENDIANNESS = 0x7004, |
Gal Pressman | bb64143 | 2016-04-24 22:51:54 +0300 | [diff] [blame] | 131 | MLX5_REG_MCIA = 0x9014, |
Gal Pressman | da54d24 | 2016-04-24 22:51:53 +0300 | [diff] [blame] | 132 | MLX5_REG_MLCR = 0x902b, |
Gal Pressman | 8ed1a63 | 2016-11-17 13:46:01 +0200 | [diff] [blame] | 133 | MLX5_REG_MPCNT = 0x9051, |
Eugenia Emantayev | f9a1ef7 | 2016-10-10 16:05:53 +0300 | [diff] [blame] | 134 | MLX5_REG_MTPPS = 0x9053, |
| 135 | MLX5_REG_MTPPSE = 0x9054, |
Or Gerlitz | 4717628 | 2017-04-18 13:35:39 +0300 | [diff] [blame] | 136 | MLX5_REG_MCQI = 0x9061, |
| 137 | MLX5_REG_MCC = 0x9062, |
| 138 | MLX5_REG_MCDA = 0x9063, |
Gal Pressman | cfdcbcea | 2016-12-08 15:52:00 +0200 | [diff] [blame] | 139 | MLX5_REG_MCAM = 0x907f, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 140 | }; |
| 141 | |
Huy Nguyen | 341c5ee | 2016-11-27 17:02:06 +0200 | [diff] [blame] | 142 | enum mlx5_dcbx_oper_mode { |
| 143 | MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0, |
| 144 | MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3, |
| 145 | }; |
| 146 | |
Eran Ben Elisha | da7525d | 2015-12-14 16:34:10 +0200 | [diff] [blame] | 147 | enum { |
| 148 | MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, |
| 149 | MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, |
| 150 | }; |
| 151 | |
Haggai Eran | e420f0c | 2014-12-11 17:04:19 +0200 | [diff] [blame] | 152 | enum mlx5_page_fault_resume_flags { |
| 153 | MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, |
| 154 | MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, |
| 155 | MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, |
| 156 | MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, |
| 157 | }; |
| 158 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 159 | enum dbg_rsc_type { |
| 160 | MLX5_DBG_RSC_QP, |
| 161 | MLX5_DBG_RSC_EQ, |
| 162 | MLX5_DBG_RSC_CQ, |
| 163 | }; |
| 164 | |
Bodong Wang | 7ecf6d8 | 2017-05-30 10:18:24 +0300 | [diff] [blame] | 165 | enum port_state_policy { |
| 166 | MLX5_POLICY_DOWN = 0, |
| 167 | MLX5_POLICY_UP = 1, |
| 168 | MLX5_POLICY_FOLLOW = 2, |
| 169 | MLX5_POLICY_INVALID = 0xffffffff |
| 170 | }; |
| 171 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 172 | struct mlx5_field_desc { |
| 173 | struct dentry *dent; |
| 174 | int i; |
| 175 | }; |
| 176 | |
| 177 | struct mlx5_rsc_debug { |
| 178 | struct mlx5_core_dev *dev; |
| 179 | void *object; |
| 180 | enum dbg_rsc_type type; |
| 181 | struct dentry *root; |
| 182 | struct mlx5_field_desc fields[0]; |
| 183 | }; |
| 184 | |
| 185 | enum mlx5_dev_event { |
| 186 | MLX5_DEV_EVENT_SYS_ERROR, |
| 187 | MLX5_DEV_EVENT_PORT_UP, |
| 188 | MLX5_DEV_EVENT_PORT_DOWN, |
| 189 | MLX5_DEV_EVENT_PORT_INITIALIZED, |
| 190 | MLX5_DEV_EVENT_LID_CHANGE, |
| 191 | MLX5_DEV_EVENT_PKEY_CHANGE, |
| 192 | MLX5_DEV_EVENT_GUID_CHANGE, |
| 193 | MLX5_DEV_EVENT_CLIENT_REREG, |
Eugenia Emantayev | f9a1ef7 | 2016-10-10 16:05:53 +0300 | [diff] [blame] | 194 | MLX5_DEV_EVENT_PPS, |
Maor Gottlieb | 246ac98 | 2017-05-30 10:29:12 +0300 | [diff] [blame] | 195 | MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 196 | }; |
| 197 | |
Rana Shahout | 4c916a7 | 2015-05-28 22:28:43 +0300 | [diff] [blame] | 198 | enum mlx5_port_status { |
Achiad Shochat | 6fa1bca | 2015-08-16 16:04:50 +0300 | [diff] [blame] | 199 | MLX5_PORT_UP = 1, |
| 200 | MLX5_PORT_DOWN = 2, |
Rana Shahout | 4c916a7 | 2015-05-28 22:28:43 +0300 | [diff] [blame] | 201 | }; |
| 202 | |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 203 | enum mlx5_eq_type { |
| 204 | MLX5_EQ_TYPE_COMP, |
| 205 | MLX5_EQ_TYPE_ASYNC, |
| 206 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 207 | MLX5_EQ_TYPE_PF, |
| 208 | #endif |
| 209 | }; |
| 210 | |
Eli Cohen | 2f5ff26 | 2017-01-03 23:55:21 +0200 | [diff] [blame] | 211 | struct mlx5_bfreg_info { |
Eli Cohen | b037c29 | 2017-01-03 23:55:26 +0200 | [diff] [blame] | 212 | u32 *sys_pages; |
Eli Cohen | 2f5ff26 | 2017-01-03 23:55:21 +0200 | [diff] [blame] | 213 | int num_low_latency_bfregs; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 214 | unsigned int *count; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 215 | |
| 216 | /* |
Eli Cohen | 2f5ff26 | 2017-01-03 23:55:21 +0200 | [diff] [blame] | 217 | * protect bfreg allocation data structs |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 218 | */ |
| 219 | struct mutex lock; |
Eli Cohen | 78c0f98 | 2014-01-30 13:49:48 +0200 | [diff] [blame] | 220 | u32 ver; |
Eli Cohen | b037c29 | 2017-01-03 23:55:26 +0200 | [diff] [blame] | 221 | bool lib_uar_4k; |
| 222 | u32 num_sys_pages; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 223 | }; |
| 224 | |
| 225 | struct mlx5_cmd_first { |
| 226 | __be32 data[4]; |
| 227 | }; |
| 228 | |
| 229 | struct mlx5_cmd_msg { |
| 230 | struct list_head list; |
Mohamad Haj Yahia | 0ac3ea7 | 2016-11-17 13:45:55 +0200 | [diff] [blame] | 231 | struct cmd_msg_cache *parent; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 232 | u32 len; |
| 233 | struct mlx5_cmd_first first; |
| 234 | struct mlx5_cmd_mailbox *next; |
| 235 | }; |
| 236 | |
| 237 | struct mlx5_cmd_debug { |
| 238 | struct dentry *dbg_root; |
| 239 | struct dentry *dbg_in; |
| 240 | struct dentry *dbg_out; |
| 241 | struct dentry *dbg_outlen; |
| 242 | struct dentry *dbg_status; |
| 243 | struct dentry *dbg_run; |
| 244 | void *in_msg; |
| 245 | void *out_msg; |
| 246 | u8 status; |
| 247 | u16 inlen; |
| 248 | u16 outlen; |
| 249 | }; |
| 250 | |
Mohamad Haj Yahia | 0ac3ea7 | 2016-11-17 13:45:55 +0200 | [diff] [blame] | 251 | struct cmd_msg_cache { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 252 | /* protect block chain allocations |
| 253 | */ |
| 254 | spinlock_t lock; |
| 255 | struct list_head head; |
Mohamad Haj Yahia | 0ac3ea7 | 2016-11-17 13:45:55 +0200 | [diff] [blame] | 256 | unsigned int max_inbox_size; |
| 257 | unsigned int num_ent; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 258 | }; |
| 259 | |
Mohamad Haj Yahia | 0ac3ea7 | 2016-11-17 13:45:55 +0200 | [diff] [blame] | 260 | enum { |
| 261 | MLX5_NUM_COMMAND_CACHES = 5, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 262 | }; |
| 263 | |
| 264 | struct mlx5_cmd_stats { |
| 265 | u64 sum; |
| 266 | u64 n; |
| 267 | struct dentry *root; |
| 268 | struct dentry *avg; |
| 269 | struct dentry *count; |
| 270 | /* protect command average calculations */ |
| 271 | spinlock_t lock; |
| 272 | }; |
| 273 | |
| 274 | struct mlx5_cmd { |
Eli Cohen | 64599cc | 2015-04-02 17:07:25 +0300 | [diff] [blame] | 275 | void *cmd_alloc_buf; |
| 276 | dma_addr_t alloc_dma; |
| 277 | int alloc_size; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 278 | void *cmd_buf; |
| 279 | dma_addr_t dma; |
| 280 | u16 cmdif_rev; |
| 281 | u8 log_sz; |
| 282 | u8 log_stride; |
| 283 | int max_reg_cmds; |
| 284 | int events; |
| 285 | u32 __iomem *vector; |
| 286 | |
| 287 | /* protect command queue allocations |
| 288 | */ |
| 289 | spinlock_t alloc_lock; |
| 290 | |
| 291 | /* protect token allocations |
| 292 | */ |
| 293 | spinlock_t token_lock; |
| 294 | u8 token; |
| 295 | unsigned long bitmask; |
| 296 | char wq_name[MLX5_CMD_WQ_MAX_NAME]; |
| 297 | struct workqueue_struct *wq; |
| 298 | struct semaphore sem; |
| 299 | struct semaphore pages_sem; |
| 300 | int mode; |
| 301 | struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; |
Romain Perier | 18c90df | 2017-08-22 13:46:59 +0200 | [diff] [blame] | 302 | struct dma_pool *pool; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 303 | struct mlx5_cmd_debug dbg; |
Mohamad Haj Yahia | 0ac3ea7 | 2016-11-17 13:45:55 +0200 | [diff] [blame] | 304 | struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES]; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 305 | int checksum_disabled; |
| 306 | struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; |
| 307 | }; |
| 308 | |
| 309 | struct mlx5_port_caps { |
| 310 | int gid_table_len; |
| 311 | int pkey_table_len; |
Saeed Mahameed | 938fe83 | 2015-05-28 22:28:41 +0300 | [diff] [blame] | 312 | u8 ext_port_cap; |
Maor Gottlieb | c43f111 | 2017-01-18 14:10:33 +0200 | [diff] [blame] | 313 | bool has_smi; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 314 | }; |
| 315 | |
| 316 | struct mlx5_cmd_mailbox { |
| 317 | void *buf; |
| 318 | dma_addr_t dma; |
| 319 | struct mlx5_cmd_mailbox *next; |
| 320 | }; |
| 321 | |
| 322 | struct mlx5_buf_list { |
| 323 | void *buf; |
| 324 | dma_addr_t map; |
| 325 | }; |
| 326 | |
| 327 | struct mlx5_buf { |
| 328 | struct mlx5_buf_list direct; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 329 | int npages; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 330 | int size; |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 331 | u8 page_shift; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 332 | }; |
| 333 | |
Tariq Toukan | 1c1b522 | 2016-11-30 17:59:37 +0200 | [diff] [blame] | 334 | struct mlx5_frag_buf { |
| 335 | struct mlx5_buf_list *frags; |
| 336 | int npages; |
| 337 | int size; |
| 338 | u8 page_shift; |
| 339 | }; |
| 340 | |
Matan Barak | 94c6825 | 2016-04-17 17:08:40 +0300 | [diff] [blame] | 341 | struct mlx5_eq_tasklet { |
| 342 | struct list_head list; |
| 343 | struct list_head process_list; |
| 344 | struct tasklet_struct task; |
| 345 | /* lock on completion tasklet list */ |
| 346 | spinlock_t lock; |
| 347 | }; |
| 348 | |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 349 | struct mlx5_eq_pagefault { |
| 350 | struct work_struct work; |
| 351 | /* Pagefaults lock */ |
| 352 | spinlock_t lock; |
| 353 | struct workqueue_struct *wq; |
| 354 | mempool_t *pool; |
| 355 | }; |
| 356 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 357 | struct mlx5_eq { |
| 358 | struct mlx5_core_dev *dev; |
| 359 | __be32 __iomem *doorbell; |
| 360 | u32 cons_index; |
| 361 | struct mlx5_buf buf; |
| 362 | int size; |
Doron Tsur | 0b6e26c | 2016-01-17 11:25:47 +0200 | [diff] [blame] | 363 | unsigned int irqn; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 364 | u8 eqn; |
| 365 | int nent; |
| 366 | u64 mask; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 367 | struct list_head list; |
| 368 | int index; |
| 369 | struct mlx5_rsc_debug *dbg; |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 370 | enum mlx5_eq_type type; |
| 371 | union { |
| 372 | struct mlx5_eq_tasklet tasklet_ctx; |
| 373 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 374 | struct mlx5_eq_pagefault pf_ctx; |
| 375 | #endif |
| 376 | }; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 377 | }; |
| 378 | |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 379 | struct mlx5_core_psv { |
| 380 | u32 psv_idx; |
| 381 | struct psv_layout { |
| 382 | u32 pd; |
| 383 | u16 syndrome; |
| 384 | u16 reserved; |
| 385 | u16 bg; |
| 386 | u16 app_tag; |
| 387 | u32 ref_tag; |
| 388 | } psv; |
| 389 | }; |
| 390 | |
| 391 | struct mlx5_core_sig_ctx { |
| 392 | struct mlx5_core_psv psv_memory; |
| 393 | struct mlx5_core_psv psv_wire; |
Sagi Grimberg | d5436ba | 2014-02-23 14:19:12 +0200 | [diff] [blame] | 394 | struct ib_sig_err err_item; |
| 395 | bool sig_status_checked; |
| 396 | bool sig_err_exists; |
| 397 | u32 sigerr_count; |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 398 | }; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 399 | |
Artemy Kovalyov | aa8e08d | 2017-01-02 11:37:48 +0200 | [diff] [blame] | 400 | enum { |
| 401 | MLX5_MKEY_MR = 1, |
| 402 | MLX5_MKEY_MW, |
| 403 | }; |
| 404 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 405 | struct mlx5_core_mkey { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 406 | u64 iova; |
| 407 | u64 size; |
| 408 | u32 key; |
| 409 | u32 pd; |
Artemy Kovalyov | aa8e08d | 2017-01-02 11:37:48 +0200 | [diff] [blame] | 410 | u32 type; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 411 | }; |
| 412 | |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 413 | #define MLX5_24BIT_MASK ((1 << 24) - 1) |
| 414 | |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 415 | enum mlx5_res_type { |
majd@mellanox.com | e2013b2 | 2016-01-14 19:13:00 +0200 | [diff] [blame] | 416 | MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, |
| 417 | MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, |
| 418 | MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, |
| 419 | MLX5_RES_SRQ = 3, |
| 420 | MLX5_RES_XSRQ = 4, |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 421 | }; |
| 422 | |
| 423 | struct mlx5_core_rsc_common { |
| 424 | enum mlx5_res_type res; |
| 425 | atomic_t refcount; |
| 426 | struct completion free; |
| 427 | }; |
| 428 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 429 | struct mlx5_core_srq { |
Haggai Abramonvsky | 01949d0 | 2015-06-04 19:30:38 +0300 | [diff] [blame] | 430 | struct mlx5_core_rsc_common common; /* must be first */ |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 431 | u32 srqn; |
| 432 | int max; |
| 433 | int max_gs; |
| 434 | int max_avail_gather; |
| 435 | int wqe_shift; |
| 436 | void (*event) (struct mlx5_core_srq *, enum mlx5_event); |
| 437 | |
| 438 | atomic_t refcount; |
| 439 | struct completion free; |
| 440 | }; |
| 441 | |
| 442 | struct mlx5_eq_table { |
| 443 | void __iomem *update_ci; |
| 444 | void __iomem *update_arm_ci; |
Saeed Mahameed | 233d05d | 2015-04-02 17:07:32 +0300 | [diff] [blame] | 445 | struct list_head comp_eqs_list; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 446 | struct mlx5_eq pages_eq; |
| 447 | struct mlx5_eq async_eq; |
| 448 | struct mlx5_eq cmd_eq; |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 449 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 450 | struct mlx5_eq pfault_eq; |
| 451 | #endif |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 452 | int num_comp_vectors; |
| 453 | /* protect EQs list |
| 454 | */ |
| 455 | spinlock_t lock; |
| 456 | }; |
| 457 | |
Eli Cohen | a6d51b6 | 2017-01-03 23:55:23 +0200 | [diff] [blame] | 458 | struct mlx5_uars_page { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 459 | void __iomem *map; |
Eli Cohen | a6d51b6 | 2017-01-03 23:55:23 +0200 | [diff] [blame] | 460 | bool wc; |
| 461 | u32 index; |
| 462 | struct list_head list; |
| 463 | unsigned int bfregs; |
| 464 | unsigned long *reg_bitmap; /* for non fast path bf regs */ |
| 465 | unsigned long *fp_bitmap; |
| 466 | unsigned int reg_avail; |
| 467 | unsigned int fp_avail; |
| 468 | struct kref ref_count; |
| 469 | struct mlx5_core_dev *mdev; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 470 | }; |
| 471 | |
Eli Cohen | a6d51b6 | 2017-01-03 23:55:23 +0200 | [diff] [blame] | 472 | struct mlx5_bfreg_head { |
| 473 | /* protect blue flame registers allocations */ |
| 474 | struct mutex lock; |
| 475 | struct list_head list; |
| 476 | }; |
| 477 | |
| 478 | struct mlx5_bfreg_data { |
| 479 | struct mlx5_bfreg_head reg_head; |
| 480 | struct mlx5_bfreg_head wc_head; |
| 481 | }; |
| 482 | |
| 483 | struct mlx5_sq_bfreg { |
| 484 | void __iomem *map; |
| 485 | struct mlx5_uars_page *up; |
| 486 | bool wc; |
| 487 | u32 index; |
| 488 | unsigned int offset; |
| 489 | }; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 490 | |
| 491 | struct mlx5_core_health { |
| 492 | struct health_buffer __iomem *health; |
| 493 | __be32 __iomem *health_counter; |
| 494 | struct timer_list timer; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 495 | u32 prev; |
| 496 | int miss_counter; |
Eli Cohen | fd76ee4 | 2015-10-14 17:43:45 +0300 | [diff] [blame] | 497 | bool sick; |
Mohamad Haj Yahia | 05ac2c0 | 2016-10-25 18:36:33 +0300 | [diff] [blame] | 498 | /* wq spinlock to synchronize draining */ |
| 499 | spinlock_t wq_lock; |
Eli Cohen | ac6ea6e | 2015-10-08 17:14:00 +0300 | [diff] [blame] | 500 | struct workqueue_struct *wq; |
Mohamad Haj Yahia | 05ac2c0 | 2016-10-25 18:36:33 +0300 | [diff] [blame] | 501 | unsigned long flags; |
Eli Cohen | ac6ea6e | 2015-10-08 17:14:00 +0300 | [diff] [blame] | 502 | struct work_struct work; |
Mohamad Haj Yahia | 04c0c1ab | 2016-10-25 18:36:34 +0300 | [diff] [blame] | 503 | struct delayed_work recover_work; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 504 | }; |
| 505 | |
| 506 | struct mlx5_cq_table { |
| 507 | /* protect radix tree |
| 508 | */ |
| 509 | spinlock_t lock; |
| 510 | struct radix_tree_root tree; |
| 511 | }; |
| 512 | |
| 513 | struct mlx5_qp_table { |
| 514 | /* protect radix tree |
| 515 | */ |
| 516 | spinlock_t lock; |
| 517 | struct radix_tree_root tree; |
| 518 | }; |
| 519 | |
| 520 | struct mlx5_srq_table { |
| 521 | /* protect radix tree |
| 522 | */ |
| 523 | spinlock_t lock; |
| 524 | struct radix_tree_root tree; |
| 525 | }; |
| 526 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 527 | struct mlx5_mkey_table { |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 528 | /* protect radix tree |
| 529 | */ |
| 530 | rwlock_t lock; |
| 531 | struct radix_tree_root tree; |
| 532 | }; |
| 533 | |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 534 | struct mlx5_vf_context { |
| 535 | int enabled; |
Bodong Wang | 7ecf6d8 | 2017-05-30 10:18:24 +0300 | [diff] [blame] | 536 | u64 port_guid; |
| 537 | u64 node_guid; |
| 538 | enum port_state_policy policy; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 539 | }; |
| 540 | |
| 541 | struct mlx5_core_sriov { |
| 542 | struct mlx5_vf_context *vfs_ctx; |
| 543 | int num_vfs; |
| 544 | int enabled_vfs; |
| 545 | }; |
| 546 | |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 547 | struct mlx5_irq_info { |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 548 | char name[MLX5_MAX_IRQ_NAME]; |
| 549 | }; |
| 550 | |
Amir Vadai | 43a335e | 2016-05-13 12:55:41 +0000 | [diff] [blame] | 551 | struct mlx5_fc_stats { |
Amir Vadai | 29cc667 | 2016-07-14 10:32:37 +0300 | [diff] [blame] | 552 | struct rb_root counters; |
Amir Vadai | 43a335e | 2016-05-13 12:55:41 +0000 | [diff] [blame] | 553 | struct list_head addlist; |
| 554 | /* protect addlist add/splice operations */ |
| 555 | spinlock_t addlist_lock; |
| 556 | |
| 557 | struct workqueue_struct *wq; |
| 558 | struct delayed_work work; |
| 559 | unsigned long next_query; |
Hadar Hen Zion | f6dfb4c | 2017-02-24 12:16:33 +0200 | [diff] [blame] | 560 | unsigned long sampling_interval; /* jiffies */ |
Amir Vadai | 43a335e | 2016-05-13 12:55:41 +0000 | [diff] [blame] | 561 | }; |
| 562 | |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 563 | struct mlx5_eswitch; |
Aviv Heller | 7907f23 | 2016-04-17 16:57:32 +0300 | [diff] [blame] | 564 | struct mlx5_lag; |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 565 | struct mlx5_pagefault; |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 566 | |
Yevgeny Petrilin | 1466cc5 | 2016-06-23 17:02:37 +0300 | [diff] [blame] | 567 | struct mlx5_rl_entry { |
| 568 | u32 rate; |
| 569 | u16 index; |
| 570 | u16 refcount; |
| 571 | }; |
| 572 | |
| 573 | struct mlx5_rl_table { |
| 574 | /* protect rate limit table */ |
| 575 | struct mutex rl_lock; |
| 576 | u16 max_size; |
| 577 | u32 max_rate; |
| 578 | u32 min_rate; |
| 579 | struct mlx5_rl_entry *rl_entry; |
| 580 | }; |
| 581 | |
Huy Nguyen | d4eb4cd | 2016-11-17 13:45:57 +0200 | [diff] [blame] | 582 | enum port_module_event_status_type { |
| 583 | MLX5_MODULE_STATUS_PLUGGED = 0x1, |
| 584 | MLX5_MODULE_STATUS_UNPLUGGED = 0x2, |
| 585 | MLX5_MODULE_STATUS_ERROR = 0x3, |
| 586 | MLX5_MODULE_STATUS_NUM = 0x3, |
| 587 | }; |
| 588 | |
| 589 | enum port_module_event_error_type { |
| 590 | MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED, |
| 591 | MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE, |
| 592 | MLX5_MODULE_EVENT_ERROR_BUS_STUCK, |
| 593 | MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT, |
| 594 | MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST, |
| 595 | MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER, |
| 596 | MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE, |
| 597 | MLX5_MODULE_EVENT_ERROR_BAD_CABLE, |
| 598 | MLX5_MODULE_EVENT_ERROR_UNKNOWN, |
| 599 | MLX5_MODULE_EVENT_ERROR_NUM, |
| 600 | }; |
| 601 | |
| 602 | struct mlx5_port_module_event_stats { |
| 603 | u64 status_counters[MLX5_MODULE_STATUS_NUM]; |
| 604 | u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM]; |
| 605 | }; |
| 606 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 607 | struct mlx5_priv { |
| 608 | char name[MLX5_MAX_NAME_LEN]; |
| 609 | struct mlx5_eq_table eq_table; |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 610 | struct mlx5_irq_info *irq_info; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 611 | |
| 612 | /* pages stuff */ |
| 613 | struct workqueue_struct *pg_wq; |
| 614 | struct rb_root page_root; |
| 615 | int fw_pages; |
Haggai Eran | 6aec21f | 2014-12-11 17:04:23 +0200 | [diff] [blame] | 616 | atomic_t reg_pages; |
Eli Cohen | bf0bf77 | 2013-10-23 09:53:19 +0300 | [diff] [blame] | 617 | struct list_head free_list; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 618 | int vfs_pages; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 619 | |
| 620 | struct mlx5_core_health health; |
| 621 | |
| 622 | struct mlx5_srq_table srq_table; |
| 623 | |
| 624 | /* start: qp staff */ |
| 625 | struct mlx5_qp_table qp_table; |
| 626 | struct dentry *qp_debugfs; |
| 627 | struct dentry *eq_debugfs; |
| 628 | struct dentry *cq_debugfs; |
| 629 | struct dentry *cmdif_debugfs; |
| 630 | /* end: qp staff */ |
| 631 | |
| 632 | /* start: cq staff */ |
| 633 | struct mlx5_cq_table cq_table; |
| 634 | /* end: cq staff */ |
| 635 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 636 | /* start: mkey staff */ |
| 637 | struct mlx5_mkey_table mkey_table; |
| 638 | /* end: mkey staff */ |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 639 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 640 | /* start: alloc staff */ |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 641 | /* protect buffer alocation according to numa node */ |
| 642 | struct mutex alloc_mutex; |
| 643 | int numa_node; |
| 644 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 645 | struct mutex pgdir_mutex; |
| 646 | struct list_head pgdir_list; |
| 647 | /* end: alloc staff */ |
| 648 | struct dentry *dbg_root; |
| 649 | |
| 650 | /* protect mkey key part */ |
| 651 | spinlock_t mkey_lock; |
| 652 | u8 mkey_key; |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 653 | |
| 654 | struct list_head dev_list; |
| 655 | struct list_head ctx_list; |
| 656 | spinlock_t ctx_lock; |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 657 | |
Maor Gottlieb | fba53f7 | 2016-07-04 17:23:06 +0300 | [diff] [blame] | 658 | struct mlx5_flow_steering *steering; |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 659 | struct mlx5_eswitch *eswitch; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 660 | struct mlx5_core_sriov sriov; |
Aviv Heller | 7907f23 | 2016-04-17 16:57:32 +0300 | [diff] [blame] | 661 | struct mlx5_lag *lag; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 662 | unsigned long pci_dev_data; |
Amir Vadai | 43a335e | 2016-05-13 12:55:41 +0000 | [diff] [blame] | 663 | struct mlx5_fc_stats fc_stats; |
Yevgeny Petrilin | 1466cc5 | 2016-06-23 17:02:37 +0300 | [diff] [blame] | 664 | struct mlx5_rl_table rl_table; |
Huy Nguyen | d4eb4cd | 2016-11-17 13:45:57 +0200 | [diff] [blame] | 665 | |
| 666 | struct mlx5_port_module_event_stats pme_stats; |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 667 | |
| 668 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 669 | void (*pfault)(struct mlx5_core_dev *dev, |
| 670 | void *context, |
| 671 | struct mlx5_pagefault *pfault); |
| 672 | void *pfault_ctx; |
| 673 | struct srcu_struct pfault_srcu; |
| 674 | #endif |
Eli Cohen | a6d51b6 | 2017-01-03 23:55:23 +0200 | [diff] [blame] | 675 | struct mlx5_bfreg_data bfregs; |
Eli Cohen | 0118717 | 2017-01-03 23:55:24 +0200 | [diff] [blame] | 676 | struct mlx5_uars_page *uar; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 677 | }; |
| 678 | |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 679 | enum mlx5_device_state { |
| 680 | MLX5_DEVICE_STATE_UP, |
| 681 | MLX5_DEVICE_STATE_INTERNAL_ERROR, |
| 682 | }; |
| 683 | |
| 684 | enum mlx5_interface_state { |
Majd Dibbiny | 5fc7197 | 2016-04-22 00:33:07 +0300 | [diff] [blame] | 685 | MLX5_INTERFACE_STATE_DOWN = BIT(0), |
| 686 | MLX5_INTERFACE_STATE_UP = BIT(1), |
| 687 | MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2), |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 688 | }; |
| 689 | |
| 690 | enum mlx5_pci_status { |
| 691 | MLX5_PCI_STATUS_DISABLED, |
| 692 | MLX5_PCI_STATUS_ENABLED, |
| 693 | }; |
| 694 | |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 695 | enum mlx5_pagefault_type_flags { |
| 696 | MLX5_PFAULT_REQUESTOR = 1 << 0, |
| 697 | MLX5_PFAULT_WRITE = 1 << 1, |
| 698 | MLX5_PFAULT_RDMA = 1 << 2, |
| 699 | }; |
| 700 | |
| 701 | /* Contains the details of a pagefault. */ |
| 702 | struct mlx5_pagefault { |
| 703 | u32 bytes_committed; |
| 704 | u32 token; |
| 705 | u8 event_subtype; |
| 706 | u8 type; |
| 707 | union { |
| 708 | /* Initiator or send message responder pagefault details. */ |
| 709 | struct { |
| 710 | /* Received packet size, only valid for responders. */ |
| 711 | u32 packet_size; |
| 712 | /* |
| 713 | * Number of resource holding WQE, depends on type. |
| 714 | */ |
| 715 | u32 wq_num; |
| 716 | /* |
| 717 | * WQE index. Refers to either the send queue or |
| 718 | * receive queue, according to event_subtype. |
| 719 | */ |
| 720 | u16 wqe_index; |
| 721 | } wqe; |
| 722 | /* RDMA responder pagefault details */ |
| 723 | struct { |
| 724 | u32 r_key; |
| 725 | /* |
| 726 | * Received packet size, minimal size page fault |
| 727 | * resolution required for forward progress. |
| 728 | */ |
| 729 | u32 packet_size; |
| 730 | u32 rdma_op_len; |
| 731 | u64 rdma_va; |
| 732 | } rdma; |
| 733 | }; |
| 734 | |
| 735 | struct mlx5_eq *eq; |
| 736 | struct work_struct work; |
| 737 | }; |
| 738 | |
Hadar Hen Zion | b50d292 | 2016-07-01 14:51:04 +0300 | [diff] [blame] | 739 | struct mlx5_td { |
| 740 | struct list_head tirs_list; |
| 741 | u32 tdn; |
| 742 | }; |
| 743 | |
| 744 | struct mlx5e_resources { |
Hadar Hen Zion | b50d292 | 2016-07-01 14:51:04 +0300 | [diff] [blame] | 745 | u32 pdn; |
| 746 | struct mlx5_td td; |
| 747 | struct mlx5_core_mkey mkey; |
Saeed Mahameed | aff2615 | 2017-03-25 00:52:05 +0300 | [diff] [blame] | 748 | struct mlx5_sq_bfreg bfreg; |
Hadar Hen Zion | b50d292 | 2016-07-01 14:51:04 +0300 | [diff] [blame] | 749 | }; |
| 750 | |
Ilan Tayari | 52ec462 | 2017-03-26 17:01:57 +0300 | [diff] [blame] | 751 | #define MLX5_MAX_RESERVED_GIDS 8 |
| 752 | |
| 753 | struct mlx5_rsvd_gids { |
| 754 | unsigned int start; |
| 755 | unsigned int count; |
| 756 | struct ida ida; |
| 757 | }; |
| 758 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 759 | struct mlx5_core_dev { |
| 760 | struct pci_dev *pdev; |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 761 | /* sync pci state */ |
| 762 | struct mutex pci_status_mutex; |
| 763 | enum mlx5_pci_status pci_status; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 764 | u8 rev_id; |
| 765 | char board_id[MLX5_BOARD_ID_LEN]; |
| 766 | struct mlx5_cmd cmd; |
Saeed Mahameed | 938fe83 | 2015-05-28 22:28:41 +0300 | [diff] [blame] | 767 | struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; |
Gal Pressman | 7186256 | 2016-12-08 16:03:31 +0200 | [diff] [blame] | 768 | struct { |
Gal Pressman | 701052c | 2016-12-14 17:40:41 +0200 | [diff] [blame] | 769 | u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; |
| 770 | u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; |
Gal Pressman | 7186256 | 2016-12-08 16:03:31 +0200 | [diff] [blame] | 771 | u32 pcam[MLX5_ST_SZ_DW(pcam_reg)]; |
| 772 | u32 mcam[MLX5_ST_SZ_DW(mcam_reg)]; |
| 773 | } caps; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 774 | phys_addr_t iseg_base; |
| 775 | struct mlx5_init_seg __iomem *iseg; |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 776 | enum mlx5_device_state state; |
| 777 | /* sync interface state */ |
| 778 | struct mutex intf_state_mutex; |
Majd Dibbiny | 5fc7197 | 2016-04-22 00:33:07 +0300 | [diff] [blame] | 779 | unsigned long intf_state; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 780 | void (*event) (struct mlx5_core_dev *dev, |
| 781 | enum mlx5_dev_event event, |
Jack Morgenstein | 4d2f9bb | 2014-07-28 23:30:24 +0300 | [diff] [blame] | 782 | unsigned long param); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 783 | struct mlx5_priv priv; |
| 784 | struct mlx5_profile *profile; |
| 785 | atomic_t num_qps; |
Amir Vadai | f62b8bb | 2015-05-28 22:28:48 +0300 | [diff] [blame] | 786 | u32 issi; |
Hadar Hen Zion | b50d292 | 2016-07-01 14:51:04 +0300 | [diff] [blame] | 787 | struct mlx5e_resources mlx5e_res; |
Ilan Tayari | 52ec462 | 2017-03-26 17:01:57 +0300 | [diff] [blame] | 788 | struct { |
| 789 | struct mlx5_rsvd_gids reserved_gids; |
Ilan Tayari | a6f7d2a | 2017-03-26 17:23:42 +0300 | [diff] [blame] | 790 | atomic_t roce_en; |
Ilan Tayari | 52ec462 | 2017-03-26 17:01:57 +0300 | [diff] [blame] | 791 | } roce; |
Ilan Tayari | e29341f | 2017-03-13 20:05:45 +0200 | [diff] [blame] | 792 | #ifdef CONFIG_MLX5_FPGA |
| 793 | struct mlx5_fpga_device *fpga; |
| 794 | #endif |
Maor Gottlieb | 5a7b27e | 2016-04-29 01:36:39 +0300 | [diff] [blame] | 795 | #ifdef CONFIG_RFS_ACCEL |
| 796 | struct cpu_rmap *rmap; |
| 797 | #endif |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 798 | }; |
| 799 | |
| 800 | struct mlx5_db { |
| 801 | __be32 *db; |
| 802 | union { |
| 803 | struct mlx5_db_pgdir *pgdir; |
| 804 | struct mlx5_ib_user_db_page *user_page; |
| 805 | } u; |
| 806 | dma_addr_t dma; |
| 807 | int index; |
| 808 | }; |
| 809 | |
| 810 | enum { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 811 | MLX5_COMP_EQ_SIZE = 1024, |
| 812 | }; |
| 813 | |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 814 | enum { |
| 815 | MLX5_PTYS_IB = 1 << 0, |
| 816 | MLX5_PTYS_EN = 1 << 2, |
| 817 | }; |
| 818 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 819 | typedef void (*mlx5_cmd_cbk_t)(int status, void *context); |
| 820 | |
Mohamad Haj Yahia | 73dd3a4 | 2017-02-23 11:19:36 +0200 | [diff] [blame] | 821 | enum { |
| 822 | MLX5_CMD_ENT_STATE_PENDING_COMP, |
| 823 | }; |
| 824 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 825 | struct mlx5_cmd_work_ent { |
Mohamad Haj Yahia | 73dd3a4 | 2017-02-23 11:19:36 +0200 | [diff] [blame] | 826 | unsigned long state; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 827 | struct mlx5_cmd_msg *in; |
| 828 | struct mlx5_cmd_msg *out; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 829 | void *uout; |
| 830 | int uout_size; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 831 | mlx5_cmd_cbk_t callback; |
Mohamad Haj Yahia | 65ee670 | 2016-06-30 17:34:43 +0300 | [diff] [blame] | 832 | struct delayed_work cb_timeout_work; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 833 | void *context; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 834 | int idx; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 835 | struct completion done; |
| 836 | struct mlx5_cmd *cmd; |
| 837 | struct work_struct work; |
| 838 | struct mlx5_cmd_layout *lay; |
| 839 | int ret; |
| 840 | int page_queue; |
| 841 | u8 status; |
| 842 | u8 token; |
Thomas Gleixner | 14a7004 | 2014-07-16 21:04:44 +0000 | [diff] [blame] | 843 | u64 ts1; |
| 844 | u64 ts2; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 845 | u16 op; |
Majd Dibbiny | 4525abe | 2017-02-09 13:20:46 +0200 | [diff] [blame] | 846 | bool polling; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 847 | }; |
| 848 | |
| 849 | struct mlx5_pas { |
| 850 | u64 pa; |
| 851 | u8 log_sz; |
| 852 | }; |
| 853 | |
Majd Dibbiny | 707c460 | 2015-06-04 19:30:41 +0300 | [diff] [blame] | 854 | enum phy_port_state { |
| 855 | MLX5_AAA_111 |
| 856 | }; |
| 857 | |
| 858 | struct mlx5_hca_vport_context { |
| 859 | u32 field_select; |
| 860 | bool sm_virt_aware; |
| 861 | bool has_smi; |
| 862 | bool has_raw; |
| 863 | enum port_state_policy policy; |
| 864 | enum phy_port_state phys_state; |
| 865 | enum ib_port_state vport_state; |
| 866 | u8 port_physical_state; |
| 867 | u64 sys_image_guid; |
| 868 | u64 port_guid; |
| 869 | u64 node_guid; |
| 870 | u32 cap_mask1; |
| 871 | u32 cap_mask1_perm; |
| 872 | u32 cap_mask2; |
| 873 | u32 cap_mask2_perm; |
| 874 | u16 lid; |
| 875 | u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ |
| 876 | u8 lmc; |
| 877 | u8 subnet_timeout; |
| 878 | u16 sm_lid; |
| 879 | u8 sm_sl; |
| 880 | u16 qkey_violation_counter; |
| 881 | u16 pkey_violation_counter; |
| 882 | bool grh_required; |
| 883 | }; |
| 884 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 885 | static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) |
| 886 | { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 887 | return buf->direct.buf + offset; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 888 | } |
| 889 | |
| 890 | extern struct workqueue_struct *mlx5_core_wq; |
| 891 | |
| 892 | #define STRUCT_FIELD(header, field) \ |
| 893 | .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ |
| 894 | .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field |
| 895 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 896 | static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) |
| 897 | { |
| 898 | return pci_get_drvdata(pdev); |
| 899 | } |
| 900 | |
| 901 | extern struct dentry *mlx5_debugfs_root; |
| 902 | |
| 903 | static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) |
| 904 | { |
| 905 | return ioread32be(&dev->iseg->fw_rev) & 0xffff; |
| 906 | } |
| 907 | |
| 908 | static inline u16 fw_rev_min(struct mlx5_core_dev *dev) |
| 909 | { |
| 910 | return ioread32be(&dev->iseg->fw_rev) >> 16; |
| 911 | } |
| 912 | |
| 913 | static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) |
| 914 | { |
| 915 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; |
| 916 | } |
| 917 | |
| 918 | static inline u16 cmdif_rev(struct mlx5_core_dev *dev) |
| 919 | { |
| 920 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; |
| 921 | } |
| 922 | |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 923 | static inline u32 mlx5_base_mkey(const u32 key) |
| 924 | { |
| 925 | return key & 0xffffff00u; |
| 926 | } |
| 927 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 928 | int mlx5_cmd_init(struct mlx5_core_dev *dev); |
| 929 | void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); |
| 930 | void mlx5_cmd_use_events(struct mlx5_core_dev *dev); |
| 931 | void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); |
Saeed Mahameed | c4f287c | 2016-07-19 20:17:12 +0300 | [diff] [blame] | 932 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 933 | int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, |
| 934 | int out_size); |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 935 | int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, |
| 936 | void *out, int out_size, mlx5_cmd_cbk_t callback, |
| 937 | void *context); |
Majd Dibbiny | 4525abe | 2017-02-09 13:20:46 +0200 | [diff] [blame] | 938 | int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, |
| 939 | void *out, int out_size); |
Saeed Mahameed | c4f287c | 2016-07-19 20:17:12 +0300 | [diff] [blame] | 940 | void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); |
| 941 | |
| 942 | int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 943 | int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); |
| 944 | int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); |
Eli Cohen | ac6ea6e | 2015-10-08 17:14:00 +0300 | [diff] [blame] | 945 | void mlx5_health_cleanup(struct mlx5_core_dev *dev); |
| 946 | int mlx5_health_init(struct mlx5_core_dev *dev); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 947 | void mlx5_start_health_poll(struct mlx5_core_dev *dev); |
| 948 | void mlx5_stop_health_poll(struct mlx5_core_dev *dev); |
Mohamad Haj Yahia | 05ac2c0 | 2016-10-25 18:36:33 +0300 | [diff] [blame] | 949 | void mlx5_drain_health_wq(struct mlx5_core_dev *dev); |
Ilan Tayari | 0179720 | 2017-05-07 13:48:31 +0300 | [diff] [blame] | 950 | void mlx5_trigger_health_work(struct mlx5_core_dev *dev); |
Mohamad Haj Yahia | 2a0165a | 2017-03-30 17:09:00 +0300 | [diff] [blame] | 951 | void mlx5_drain_health_recovery(struct mlx5_core_dev *dev); |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 952 | int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
| 953 | struct mlx5_buf *buf, int node); |
Amir Vadai | 64ffaa2 | 2015-05-28 22:28:38 +0300 | [diff] [blame] | 954 | int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 955 | void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); |
Tariq Toukan | 1c1b522 | 2016-11-30 17:59:37 +0200 | [diff] [blame] | 956 | int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
| 957 | struct mlx5_frag_buf *buf, int node); |
| 958 | void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 959 | struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, |
| 960 | gfp_t flags, int npages); |
| 961 | void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, |
| 962 | struct mlx5_cmd_mailbox *head); |
| 963 | int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
Artemy Kovalyov | af1ba29 | 2016-06-17 15:33:32 +0300 | [diff] [blame] | 964 | struct mlx5_srq_attr *in); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 965 | int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); |
| 966 | int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
Artemy Kovalyov | af1ba29 | 2016-06-17 15:33:32 +0300 | [diff] [blame] | 967 | struct mlx5_srq_attr *out); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 968 | int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
| 969 | u16 lwm, int is_srq); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 970 | void mlx5_init_mkey_table(struct mlx5_core_dev *dev); |
| 971 | void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev); |
Saeed Mahameed | ec22eb5 | 2016-07-16 06:28:36 +0300 | [diff] [blame] | 972 | int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev, |
| 973 | struct mlx5_core_mkey *mkey, |
| 974 | u32 *in, int inlen, |
| 975 | u32 *out, int outlen, |
| 976 | mlx5_cmd_cbk_t callback, void *context); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 977 | int mlx5_core_create_mkey(struct mlx5_core_dev *dev, |
| 978 | struct mlx5_core_mkey *mkey, |
Saeed Mahameed | ec22eb5 | 2016-07-16 06:28:36 +0300 | [diff] [blame] | 979 | u32 *in, int inlen); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 980 | int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, |
| 981 | struct mlx5_core_mkey *mkey); |
| 982 | int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey, |
Saeed Mahameed | ec22eb5 | 2016-07-16 06:28:36 +0300 | [diff] [blame] | 983 | u32 *out, int outlen); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 984 | int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 985 | u32 *mkey); |
| 986 | int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); |
| 987 | int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); |
Ira Weiny | a97e2d8 | 2015-05-31 17:15:30 -0400 | [diff] [blame] | 988 | int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 989 | u16 opmod, u8 port); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 990 | void mlx5_pagealloc_init(struct mlx5_core_dev *dev); |
| 991 | void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); |
| 992 | int mlx5_pagealloc_start(struct mlx5_core_dev *dev); |
| 993 | void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); |
| 994 | void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, |
Moshe Lazer | 0a324f31 | 2013-08-14 17:46:48 +0300 | [diff] [blame] | 995 | s32 npages); |
Eli Cohen | cd23b14 | 2013-07-18 15:31:08 +0300 | [diff] [blame] | 996 | int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 997 | int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); |
| 998 | void mlx5_register_debugfs(void); |
| 999 | void mlx5_unregister_debugfs(void); |
| 1000 | int mlx5_eq_init(struct mlx5_core_dev *dev); |
| 1001 | void mlx5_eq_cleanup(struct mlx5_core_dev *dev); |
| 1002 | void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); |
Tariq Toukan | 1c1b522 | 2016-11-30 17:59:37 +0200 | [diff] [blame] | 1003 | void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1004 | void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 1005 | void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1006 | void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); |
| 1007 | struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); |
Mohamad Haj Yahia | 73dd3a4 | 2017-02-23 11:19:36 +0200 | [diff] [blame] | 1008 | void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1009 | void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); |
| 1010 | int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 1011 | int nent, u64 mask, const char *name, |
Eli Cohen | 0118717 | 2017-01-03 23:55:24 +0200 | [diff] [blame] | 1012 | enum mlx5_eq_type type); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1013 | int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 1014 | int mlx5_start_eqs(struct mlx5_core_dev *dev); |
| 1015 | int mlx5_stop_eqs(struct mlx5_core_dev *dev); |
Doron Tsur | 0b6e26c | 2016-01-17 11:25:47 +0200 | [diff] [blame] | 1016 | int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, |
| 1017 | unsigned int *irqn); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1018 | int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
| 1019 | int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
| 1020 | |
| 1021 | int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); |
| 1022 | void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 1023 | int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, |
| 1024 | int size_in, void *data_out, int size_out, |
| 1025 | u16 reg_num, int arg, int write); |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 1026 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1027 | int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 1028 | void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 1029 | int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, |
Saeed Mahameed | 73b626c | 2016-07-16 03:26:15 +0300 | [diff] [blame] | 1030 | u32 *out, int outlen); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1031 | int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); |
| 1032 | void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 1033 | int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); |
| 1034 | void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 1035 | int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 1036 | int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, |
| 1037 | int node); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1038 | void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); |
| 1039 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1040 | const char *mlx5_command_str(int command); |
| 1041 | int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); |
| 1042 | void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 1043 | int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, |
| 1044 | int npsvs, u32 *sig_index); |
| 1045 | int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 1046 | void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); |
Haggai Eran | e420f0c | 2014-12-11 17:04:19 +0200 | [diff] [blame] | 1047 | int mlx5_query_odp_caps(struct mlx5_core_dev *dev, |
| 1048 | struct mlx5_odp_caps *odp_caps); |
Meny Yossefi | 1c64bf6 | 2016-02-18 18:15:00 +0200 | [diff] [blame] | 1049 | int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev, |
| 1050 | u8 port_num, void *out, size_t sz); |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 1051 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 1052 | int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token, |
| 1053 | u32 wq_num, u8 type, int error); |
| 1054 | #endif |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1055 | |
Yevgeny Petrilin | 1466cc5 | 2016-06-23 17:02:37 +0300 | [diff] [blame] | 1056 | int mlx5_init_rl_table(struct mlx5_core_dev *dev); |
| 1057 | void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); |
| 1058 | int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index); |
| 1059 | void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate); |
| 1060 | bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate); |
Eli Cohen | a6d51b6 | 2017-01-03 23:55:23 +0200 | [diff] [blame] | 1061 | int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg, |
| 1062 | bool map_wc, bool fast_path); |
| 1063 | void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg); |
Yevgeny Petrilin | 1466cc5 | 2016-06-23 17:02:37 +0300 | [diff] [blame] | 1064 | |
Ilan Tayari | 52ec462 | 2017-03-26 17:01:57 +0300 | [diff] [blame] | 1065 | unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev); |
| 1066 | int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index, |
| 1067 | u8 roce_version, u8 roce_l3_type, const u8 *gid, |
| 1068 | const u8 *mac, bool vlan, u16 vlan_id); |
| 1069 | |
Eli Cohen | e329724 | 2015-10-14 17:43:47 +0300 | [diff] [blame] | 1070 | static inline int fw_initializing(struct mlx5_core_dev *dev) |
| 1071 | { |
| 1072 | return ioread32be(&dev->iseg->initializing) >> 31; |
| 1073 | } |
| 1074 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1075 | static inline u32 mlx5_mkey_to_idx(u32 mkey) |
| 1076 | { |
| 1077 | return mkey >> 8; |
| 1078 | } |
| 1079 | |
| 1080 | static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) |
| 1081 | { |
| 1082 | return mkey_idx << 8; |
| 1083 | } |
| 1084 | |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 1085 | static inline u8 mlx5_mkey_variant(u32 mkey) |
| 1086 | { |
| 1087 | return mkey & 0xff; |
| 1088 | } |
| 1089 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1090 | enum { |
| 1091 | MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, |
Eli Cohen | c1868b8 | 2013-09-11 16:35:25 +0300 | [diff] [blame] | 1092 | MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1093 | }; |
| 1094 | |
| 1095 | enum { |
Ilya Lesokhin | 8b7ff7f | 2017-08-17 15:52:29 +0300 | [diff] [blame^] | 1096 | MR_CACHE_LAST_STD_ENTRY = 20, |
Artemy Kovalyov | 81713d3 | 2017-01-18 16:58:11 +0200 | [diff] [blame] | 1097 | MLX5_IMR_MTT_CACHE_ENTRY, |
| 1098 | MLX5_IMR_KSM_CACHE_ENTRY, |
Artemy Kovalyov | 49780d4 | 2017-01-18 16:58:10 +0200 | [diff] [blame] | 1099 | MAX_MR_CACHE_ENTRIES |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1100 | }; |
| 1101 | |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 1102 | enum { |
| 1103 | MLX5_INTERFACE_PROTOCOL_IB = 0, |
| 1104 | MLX5_INTERFACE_PROTOCOL_ETH = 1, |
| 1105 | }; |
| 1106 | |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 1107 | struct mlx5_interface { |
| 1108 | void * (*add)(struct mlx5_core_dev *dev); |
| 1109 | void (*remove)(struct mlx5_core_dev *dev, void *context); |
Mohamad Haj Yahia | 737a234 | 2016-09-09 17:35:19 +0300 | [diff] [blame] | 1110 | int (*attach)(struct mlx5_core_dev *dev, void *context); |
| 1111 | void (*detach)(struct mlx5_core_dev *dev, void *context); |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 1112 | void (*event)(struct mlx5_core_dev *dev, void *context, |
Jack Morgenstein | 4d2f9bb | 2014-07-28 23:30:24 +0300 | [diff] [blame] | 1113 | enum mlx5_dev_event event, unsigned long param); |
Artemy Kovalyov | d9aaed8 | 2017-01-02 11:37:46 +0200 | [diff] [blame] | 1114 | void (*pfault)(struct mlx5_core_dev *dev, |
| 1115 | void *context, |
| 1116 | struct mlx5_pagefault *pfault); |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 1117 | void * (*get_dev)(void *context); |
| 1118 | int protocol; |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 1119 | struct list_head list; |
| 1120 | }; |
| 1121 | |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 1122 | void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 1123 | int mlx5_register_interface(struct mlx5_interface *intf); |
| 1124 | void mlx5_unregister_interface(struct mlx5_interface *intf); |
Majd Dibbiny | 211e6c8 | 2015-06-04 19:30:42 +0300 | [diff] [blame] | 1125 | int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 1126 | |
Aviv Heller | 3bc34f3b | 2016-05-09 10:38:42 +0000 | [diff] [blame] | 1127 | int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev); |
| 1128 | int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev); |
Aviv Heller | 7907f23 | 2016-04-17 16:57:32 +0300 | [diff] [blame] | 1129 | bool mlx5_lag_is_active(struct mlx5_core_dev *dev); |
Aviv Heller | 6a32047 | 2016-05-09 11:06:44 +0000 | [diff] [blame] | 1130 | struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev); |
Eli Cohen | 0118717 | 2017-01-03 23:55:24 +0200 | [diff] [blame] | 1131 | struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev); |
| 1132 | void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up); |
Aviv Heller | 7907f23 | 2016-04-17 16:57:32 +0300 | [diff] [blame] | 1133 | |
Erez Shitrit | 693dfd5 | 2017-04-27 17:01:34 +0300 | [diff] [blame] | 1134 | #ifndef CONFIG_MLX5_CORE_IPOIB |
| 1135 | static inline |
| 1136 | struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev, |
| 1137 | struct ib_device *ibdev, |
| 1138 | const char *name, |
| 1139 | void (*setup)(struct net_device *)) |
| 1140 | { |
| 1141 | return ERR_PTR(-EOPNOTSUPP); |
| 1142 | } |
| 1143 | |
| 1144 | static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {} |
| 1145 | #else |
| 1146 | struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev, |
| 1147 | struct ib_device *ibdev, |
| 1148 | const char *name, |
| 1149 | void (*setup)(struct net_device *)); |
| 1150 | void mlx5_rdma_netdev_free(struct net_device *netdev); |
| 1151 | #endif /* CONFIG_MLX5_CORE_IPOIB */ |
| 1152 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1153 | struct mlx5_profile { |
| 1154 | u64 mask; |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 1155 | u8 log_max_qp; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1156 | struct { |
| 1157 | int size; |
| 1158 | int limit; |
| 1159 | } mr_cache[MAX_MR_CACHE_ENTRIES]; |
| 1160 | }; |
| 1161 | |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 1162 | enum { |
| 1163 | MLX5_PCI_DEV_IS_VF = 1 << 0, |
| 1164 | }; |
| 1165 | |
| 1166 | static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) |
| 1167 | { |
| 1168 | return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); |
| 1169 | } |
| 1170 | |
Majd Dibbiny | 707c460 | 2015-06-04 19:30:41 +0300 | [diff] [blame] | 1171 | static inline int mlx5_get_gid_table_len(u16 param) |
| 1172 | { |
| 1173 | if (param > 4) { |
| 1174 | pr_warn("gid table length is zero\n"); |
| 1175 | return 0; |
| 1176 | } |
| 1177 | |
| 1178 | return 8 * (1 << param); |
| 1179 | } |
| 1180 | |
Yevgeny Petrilin | 1466cc5 | 2016-06-23 17:02:37 +0300 | [diff] [blame] | 1181 | static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) |
| 1182 | { |
| 1183 | return !!(dev->priv.rl_table.max_size); |
| 1184 | } |
| 1185 | |
Eli Cohen | 020446e | 2015-10-08 17:13:58 +0300 | [diff] [blame] | 1186 | enum { |
| 1187 | MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, |
| 1188 | }; |
| 1189 | |
Sagi Grimberg | a435393 | 2017-07-13 11:09:40 +0300 | [diff] [blame] | 1190 | static inline const struct cpumask * |
| 1191 | mlx5_get_vector_affinity(struct mlx5_core_dev *dev, int vector) |
| 1192 | { |
| 1193 | return pci_irq_get_affinity(dev->pdev, MLX5_EQ_VEC_COMP_BASE + vector); |
| 1194 | } |
| 1195 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1196 | #endif /* MLX5_DRIVER_H */ |