blob: b0c8469e5ddd76204b522464139bf0294ffd8151 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030
31#include <asm/ptrace.h>
32#include <asm/signal.h>
33#include <asm/io.h>
34#include <asm/pgtable.h>
35#include <asm/irq.h>
36#include <asm/machdep.h>
37#include <asm/mpic.h>
38#include <asm/smp.h>
39
Michael Ellermana7de7c72007-05-08 12:58:36 +100040#include "mpic.h"
41
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042#ifdef DEBUG
43#define DBG(fmt...) printk(fmt)
44#else
45#define DBG(fmt...)
46#endif
47
48static struct mpic *mpics;
49static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000050static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100051
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100052#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000053#ifdef CONFIG_IRQ_ALL_CPUS
54#define distribute_irqs (1)
55#else
56#define distribute_irqs (0)
57#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100058#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100059
Zang Roy-r6191172335932006-08-25 14:16:30 +100060#ifdef CONFIG_MPIC_WEIRD
61static u32 mpic_infos[][MPIC_IDX_END] = {
62 [0] = { /* Original OpenPIC compatible MPIC */
63 MPIC_GREG_BASE,
64 MPIC_GREG_FEATURE_0,
65 MPIC_GREG_GLOBAL_CONF_0,
66 MPIC_GREG_VENDOR_ID,
67 MPIC_GREG_IPI_VECTOR_PRI_0,
68 MPIC_GREG_IPI_STRIDE,
69 MPIC_GREG_SPURIOUS,
70 MPIC_GREG_TIMER_FREQ,
71
72 MPIC_TIMER_BASE,
73 MPIC_TIMER_STRIDE,
74 MPIC_TIMER_CURRENT_CNT,
75 MPIC_TIMER_BASE_CNT,
76 MPIC_TIMER_VECTOR_PRI,
77 MPIC_TIMER_DESTINATION,
78
79 MPIC_CPU_BASE,
80 MPIC_CPU_STRIDE,
81 MPIC_CPU_IPI_DISPATCH_0,
82 MPIC_CPU_IPI_DISPATCH_STRIDE,
83 MPIC_CPU_CURRENT_TASK_PRI,
84 MPIC_CPU_WHOAMI,
85 MPIC_CPU_INTACK,
86 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060087 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100088
89 MPIC_IRQ_BASE,
90 MPIC_IRQ_STRIDE,
91 MPIC_IRQ_VECTOR_PRI,
92 MPIC_VECPRI_VECTOR_MASK,
93 MPIC_VECPRI_POLARITY_POSITIVE,
94 MPIC_VECPRI_POLARITY_NEGATIVE,
95 MPIC_VECPRI_SENSE_LEVEL,
96 MPIC_VECPRI_SENSE_EDGE,
97 MPIC_VECPRI_POLARITY_MASK,
98 MPIC_VECPRI_SENSE_MASK,
99 MPIC_IRQ_DESTINATION
100 },
101 [1] = { /* Tsi108/109 PIC */
102 TSI108_GREG_BASE,
103 TSI108_GREG_FEATURE_0,
104 TSI108_GREG_GLOBAL_CONF_0,
105 TSI108_GREG_VENDOR_ID,
106 TSI108_GREG_IPI_VECTOR_PRI_0,
107 TSI108_GREG_IPI_STRIDE,
108 TSI108_GREG_SPURIOUS,
109 TSI108_GREG_TIMER_FREQ,
110
111 TSI108_TIMER_BASE,
112 TSI108_TIMER_STRIDE,
113 TSI108_TIMER_CURRENT_CNT,
114 TSI108_TIMER_BASE_CNT,
115 TSI108_TIMER_VECTOR_PRI,
116 TSI108_TIMER_DESTINATION,
117
118 TSI108_CPU_BASE,
119 TSI108_CPU_STRIDE,
120 TSI108_CPU_IPI_DISPATCH_0,
121 TSI108_CPU_IPI_DISPATCH_STRIDE,
122 TSI108_CPU_CURRENT_TASK_PRI,
123 TSI108_CPU_WHOAMI,
124 TSI108_CPU_INTACK,
125 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600126 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000127
128 TSI108_IRQ_BASE,
129 TSI108_IRQ_STRIDE,
130 TSI108_IRQ_VECTOR_PRI,
131 TSI108_VECPRI_VECTOR_MASK,
132 TSI108_VECPRI_POLARITY_POSITIVE,
133 TSI108_VECPRI_POLARITY_NEGATIVE,
134 TSI108_VECPRI_SENSE_LEVEL,
135 TSI108_VECPRI_SENSE_EDGE,
136 TSI108_VECPRI_POLARITY_MASK,
137 TSI108_VECPRI_SENSE_MASK,
138 TSI108_IRQ_DESTINATION
139 },
140};
141
142#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
143
144#else /* CONFIG_MPIC_WEIRD */
145
146#define MPIC_INFO(name) MPIC_##name
147
148#endif /* CONFIG_MPIC_WEIRD */
149
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150/*
151 * Register accessor functions
152 */
153
154
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100155static inline u32 _mpic_read(enum mpic_reg_type type,
156 struct mpic_reg_bank *rb,
157 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000158{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100159 switch(type) {
160#ifdef CONFIG_PPC_DCR
161 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000162 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100163#endif
164 case mpic_access_mmio_be:
165 return in_be32(rb->base + (reg >> 2));
166 case mpic_access_mmio_le:
167 default:
168 return in_le32(rb->base + (reg >> 2));
169 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000170}
171
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100172static inline void _mpic_write(enum mpic_reg_type type,
173 struct mpic_reg_bank *rb,
174 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100176 switch(type) {
177#ifdef CONFIG_PPC_DCR
178 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100179 dcr_write(rb->dhost, reg, value);
180 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100181#endif
182 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100183 out_be32(rb->base + (reg >> 2), value);
184 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100185 case mpic_access_mmio_le:
186 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100187 out_le32(rb->base + (reg >> 2), value);
188 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100189 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000190}
191
192static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
193{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000195 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
196 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100198 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
199 type = mpic_access_mmio_be;
200 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201}
202
203static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
204{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000205 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
206 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000207
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100208 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209}
210
211static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
212{
213 unsigned int cpu = 0;
214
215 if (mpic->flags & MPIC_PRIMARY)
216 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100217 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218}
219
220static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
221{
222 unsigned int cpu = 0;
223
224 if (mpic->flags & MPIC_PRIMARY)
225 cpu = hard_smp_processor_id();
226
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100227 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228}
229
230static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
231{
232 unsigned int isu = src_no >> mpic->isu_shift;
233 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000234 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000235
Michael Ellerman11a6b292009-07-05 16:08:52 +0000236 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
237 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000238#ifdef CONFIG_MPIC_BROKEN_REGREAD
239 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000240 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
241 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000242#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000243 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244}
245
246static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
247 unsigned int reg, u32 value)
248{
249 unsigned int isu = src_no >> mpic->isu_shift;
250 unsigned int idx = src_no & mpic->isu_mask;
251
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100252 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000253 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000254
255#ifdef CONFIG_MPIC_BROKEN_REGREAD
256 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000257 mpic->isu_reg0_shadow[src_no] =
258 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000259#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000260}
261
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100262#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
263#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
265#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
266#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
267#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
268#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
269#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
270
271
272/*
273 * Low level utility functions
274 */
275
276
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600277static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100278 struct mpic_reg_bank *rb, unsigned int offset,
279 unsigned int size)
280{
281 rb->base = ioremap(phys_addr + offset, size);
282 BUG_ON(rb->base == NULL);
283}
284
285#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000286static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
287 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100288 unsigned int offset, unsigned int size)
289{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000290 const u32 *dbasep;
291
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000292 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000293
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000294 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100295 BUG_ON(!DCR_MAP_OK(rb->dhost));
296}
297
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000298static inline void mpic_map(struct mpic *mpic, struct device_node *node,
299 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
300 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100301{
302 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000303 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100304 else
305 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
306}
307#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000308#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100309#endif /* !CONFIG_PPC_DCR */
310
311
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000312
313/* Check if we have one of those nice broken MPICs with a flipped endian on
314 * reads from IPI registers
315 */
316static void __init mpic_test_broken_ipi(struct mpic *mpic)
317{
318 u32 r;
319
Zang Roy-r6191172335932006-08-25 14:16:30 +1000320 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
321 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000322
323 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
324 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
325 mpic->flags |= MPIC_BROKEN_IPI;
326 }
327}
328
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000329#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330
331/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
332 * to force the edge setting on the MPIC and do the ack workaround.
333 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100334static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100336 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000337 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100338 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000339}
340
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100341
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100342static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100344 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000345
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100346 if (fixup->applebase) {
347 unsigned int soff = (fixup->index >> 3) & ~3;
348 unsigned int mask = 1U << (fixup->index & 0x1f);
349 writel(mask, fixup->applebase + soff);
350 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000351 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100352 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
353 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000354 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100355 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000356}
357
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100358static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
359 unsigned int irqflags)
360{
361 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
362 unsigned long flags;
363 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000364
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100365 if (fixup->base == NULL)
366 return;
367
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700368 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100369 source, irqflags, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000370 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100371 /* Enable and configure */
372 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
373 tmp = readl(fixup->base + 4);
374 tmp &= ~(0x23U);
375 if (irqflags & IRQ_LEVEL)
376 tmp |= 0x22;
377 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000378 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000379
380#ifdef CONFIG_PM
381 /* use the lowest bit inverted to the actual HW,
382 * set if this fixup was enabled, clear otherwise */
383 mpic->save_data[source].fixup_data = tmp | 1;
384#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100385}
386
387static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
388 unsigned int irqflags)
389{
390 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
391 unsigned long flags;
392 u32 tmp;
393
394 if (fixup->base == NULL)
395 return;
396
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700397 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100398
399 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000400 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100401 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
402 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100403 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100404 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000405 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000406
407#ifdef CONFIG_PM
408 /* use the lowest bit inverted to the actual HW,
409 * set if this fixup was enabled, clear otherwise */
410 mpic->save_data[source].fixup_data = tmp & ~1;
411#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100412}
413
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000414#ifdef CONFIG_PCI_MSI
415static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
416 unsigned int devfn)
417{
418 u8 __iomem *base;
419 u8 pos, flags;
420 u64 addr = 0;
421
422 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
423 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
424 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
425 if (id == PCI_CAP_ID_HT) {
426 id = readb(devbase + pos + 3);
427 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
428 break;
429 }
430 }
431
432 if (pos == 0)
433 return;
434
435 base = devbase + pos;
436
437 flags = readb(base + HT_MSI_FLAGS);
438 if (!(flags & HT_MSI_FLAGS_FIXED)) {
439 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
440 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
441 }
442
Ingo Molnarfe333322009-01-06 14:26:03 +0000443 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000444 PCI_SLOT(devfn), PCI_FUNC(devfn),
445 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
446
447 if (!(flags & HT_MSI_FLAGS_ENABLE))
448 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
449}
450#else
451static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
452 unsigned int devfn)
453{
454 return;
455}
456#endif
457
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100458static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
459 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100461 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100462 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100464 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100466 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
467 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
468 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400469 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100470 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100471 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100472 break;
473 }
474 }
475 if (pos == 0)
476 return;
477
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100478 base = devbase + pos;
479 writeb(0x01, base + 2);
480 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100481
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100482 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
483 " has %d irqs\n",
484 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100485
486 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100487 writeb(0x10 + 2 * i, base + 2);
488 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100490 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
491 /* mask it , will be unmasked later */
492 tmp |= 0x1;
493 writel(tmp, base + 4);
494 mpic->fixups[irq].index = i;
495 mpic->fixups[irq].base = base;
496 /* Apple HT PIC has a non-standard way of doing EOIs */
497 if ((vdid & 0xffff) == 0x106b)
498 mpic->fixups[irq].applebase = devbase + 0x60;
499 else
500 mpic->fixups[irq].applebase = NULL;
501 writeb(0x11 + 2 * i, base + 2);
502 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000503 }
504}
505
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000506
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100507static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000508{
509 unsigned int devfn;
510 u8 __iomem *cfgspace;
511
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100512 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000513
514 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000515 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000517
518 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000519 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100521 /* Map U3 config space. We assume all IO-APICs are on the primary bus
522 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000523 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100524 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525 BUG_ON(cfgspace == NULL);
526
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100527 /* Now we scan all slots. We do a very quick scan, we read the header
528 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000529 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100530 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000531 u8 __iomem *devbase = cfgspace + (devfn << 8);
532 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
533 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100534 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000535
536 DBG("devfn %x, l: %x\n", devfn, l);
537
538 /* If no device, skip */
539 if (l == 0xffffffff || l == 0x00000000 ||
540 l == 0x0000ffff || l == 0xffff0000)
541 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100542 /* Check if is supports capability lists */
543 s = readw(devbase + PCI_STATUS);
544 if (!(s & PCI_STATUS_CAP_LIST))
545 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100547 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000548 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550 next:
551 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100552 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000553 devfn += 7;
554 }
555}
556
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000557#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700558
559static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
560{
561 return 0;
562}
563
564static void __init mpic_scan_ht_pics(struct mpic *mpic)
565{
566}
567
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000568#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000569
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000570#ifdef CONFIG_SMP
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000571static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000572{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000573 int cpuid;
574
Yang Li38e13132009-12-16 20:18:11 +0000575 if (cpumask_equal(mask, cpu_all_mask)) {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000576 static int irq_rover = 0;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000577 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000578 unsigned long flags;
579
580 /* Round-robin distribution... */
581 do_round_robin:
Thomas Gleixner203041a2010-02-18 02:23:18 +0000582 raw_spin_lock_irqsave(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000583
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000584 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
585 if (irq_rover >= nr_cpu_ids)
586 irq_rover = cpumask_first(cpu_online_mask);
587
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000588 cpuid = irq_rover;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000589
Thomas Gleixner203041a2010-02-18 02:23:18 +0000590 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000591 } else {
Yang Li38e13132009-12-16 20:18:11 +0000592 cpuid = cpumask_first_and(mask, cpu_online_mask);
593 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000594 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000595 }
596
Kumar Gala7a0d7942008-12-02 13:37:01 -0600597 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000598}
599#else
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000600static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000601{
602 return hard_smp_processor_id();
603}
604#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000605
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000606#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
607
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000608/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000609static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000610{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000611 if (irq < NUM_ISA_INTERRUPTS)
612 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000613
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000614 return irq_to_desc(irq)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000615}
616
Tony Breedsd69a78d2009-04-07 18:26:54 +0000617/* Determine if the linux irq is an IPI */
618static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
619{
620 unsigned int src = mpic_irq_to_hw(irq);
621
622 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
623}
624
625
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000626/* Convert a cpu mask from logical to physical cpu numbers. */
627static inline u32 mpic_physmask(u32 cpumask)
628{
629 int i;
630 u32 mask = 0;
631
632 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
633 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
634 return mask;
635}
636
637#ifdef CONFIG_SMP
638/* Get the mpic structure from the IPI number */
639static inline struct mpic * mpic_from_ipi(unsigned int ipi)
640{
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000641 return irq_to_desc(ipi)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642}
643#endif
644
645/* Get the mpic structure from the irq number */
646static inline struct mpic * mpic_from_irq(unsigned int irq)
647{
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000648 return irq_to_desc(irq)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000649}
650
651/* Send an EOI */
652static inline void mpic_eoi(struct mpic *mpic)
653{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000654 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
655 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000656}
657
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000658/*
659 * Linux descriptor level callbacks
660 */
661
662
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000663void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664{
665 unsigned int loops = 100000;
666 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000667 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000668
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000669 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000670
Zang Roy-r6191172335932006-08-25 14:16:30 +1000671 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
672 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100673 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674 /* make sure mask gets to controller before we return to user */
675 do {
676 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000677 printk(KERN_ERR "%s: timeout on hwirq %u\n",
678 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 break;
680 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000681 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100682}
683
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000684void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000685{
686 unsigned int loops = 100000;
687 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000688 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000689
690 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
691
Zang Roy-r6191172335932006-08-25 14:16:30 +1000692 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
693 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100694 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000695
696 /* make sure mask gets to controller before we return to user */
697 do {
698 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000699 printk(KERN_ERR "%s: timeout on hwirq %u\n",
700 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000701 break;
702 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000703 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704}
705
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000706void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000707{
708 struct mpic *mpic = mpic_from_irq(irq);
709
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100710#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000711 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100712#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713 /* We always EOI on end_irq() even for edge interrupts since that
714 * should only lower the priority, the MPIC should have properly
715 * latched another edge interrupt coming in anyway
716 */
717
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718 mpic_eoi(mpic);
719}
720
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000721#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000722
723static void mpic_unmask_ht_irq(unsigned int irq)
724{
725 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000726 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000727
728 mpic_unmask_irq(irq);
729
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000730 if (irq_to_desc(irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000731 mpic_ht_end_irq(mpic, src);
732}
733
734static unsigned int mpic_startup_ht_irq(unsigned int irq)
735{
736 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000737 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000738
739 mpic_unmask_irq(irq);
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000740 mpic_startup_ht_interrupt(mpic, src, irq_to_desc(irq)->status);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000741
742 return 0;
743}
744
745static void mpic_shutdown_ht_irq(unsigned int irq)
746{
747 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000748 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000749
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000750 mpic_shutdown_ht_interrupt(mpic, src, irq_to_desc(irq)->status);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000751 mpic_mask_irq(irq);
752}
753
754static void mpic_end_ht_irq(unsigned int irq)
755{
756 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000757 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000758
759#ifdef DEBUG_IRQ
760 DBG("%s: end_irq: %d\n", mpic->name, irq);
761#endif
762 /* We always EOI on end_irq() even for edge interrupts since that
763 * should only lower the priority, the MPIC should have properly
764 * latched another edge interrupt coming in anyway
765 */
766
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000767 if (irq_to_desc(irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000768 mpic_ht_end_irq(mpic, src);
769 mpic_eoi(mpic);
770}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000771#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000772
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000773#ifdef CONFIG_SMP
774
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000775static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000776{
777 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600778 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779
780 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
781 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
782}
783
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000784static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785{
786 /* NEVER disable an IPI... that's just plain wrong! */
787}
788
789static void mpic_end_ipi(unsigned int irq)
790{
791 struct mpic *mpic = mpic_from_ipi(irq);
792
793 /*
794 * IPIs are marked IRQ_PER_CPU. This has the side effect of
795 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
796 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700797 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000798 * irqs disabled.
799 */
800 mpic_eoi(mpic);
801}
802
803#endif /* CONFIG_SMP */
804
Yinghai Lud5dedd42009-04-27 17:59:21 -0700805int mpic_set_affinity(unsigned int irq, const struct cpumask *cpumask)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000806{
807 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000808 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000809
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000810 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000811 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000812
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000813 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
814 } else {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000815 cpumask_var_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000817 alloc_cpumask_var(&tmp, GFP_KERNEL);
818
819 cpumask_and(tmp, cpumask, cpu_online_mask);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000820
821 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000822 mpic_physmask(cpumask_bits(tmp)[0]));
823
824 free_cpumask_var(tmp);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000825 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700826
827 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828}
829
Zang Roy-r6191172335932006-08-25 14:16:30 +1000830static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000831{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000832 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700833 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000834 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000835 return MPIC_INFO(VECPRI_SENSE_EDGE) |
836 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000837 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700838 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000839 return MPIC_INFO(VECPRI_SENSE_EDGE) |
840 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000841 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000842 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
843 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000844 case IRQ_TYPE_LEVEL_LOW:
845 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000846 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
847 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000848 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700849}
850
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000851int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700852{
853 struct mpic *mpic = mpic_from_irq(virq);
854 unsigned int src = mpic_irq_to_hw(virq);
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000855 struct irq_desc *desc = irq_to_desc(virq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700856 unsigned int vecpri, vold, vnew;
857
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700858 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
859 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700860
861 if (src >= mpic->irq_count)
862 return -EINVAL;
863
864 if (flow_type == IRQ_TYPE_NONE)
865 if (mpic->senses && src < mpic->senses_count)
866 flow_type = mpic->senses[src];
867 if (flow_type == IRQ_TYPE_NONE)
868 flow_type = IRQ_TYPE_LEVEL_LOW;
869
870 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
871 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
872 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
873 desc->status |= IRQ_LEVEL;
874
875 if (mpic_is_ht_interrupt(mpic, src))
876 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
877 MPIC_VECPRI_SENSE_EDGE;
878 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000879 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700880
Zang Roy-r6191172335932006-08-25 14:16:30 +1000881 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
882 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
883 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700884 vnew |= vecpri;
885 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000886 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700887
888 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000889}
890
Olof Johansson38958dd2007-12-12 17:44:46 +1100891void mpic_set_vector(unsigned int virq, unsigned int vector)
892{
893 struct mpic *mpic = mpic_from_irq(virq);
894 unsigned int src = mpic_irq_to_hw(virq);
895 unsigned int vecpri;
896
897 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
898 mpic, virq, src, vector);
899
900 if (src >= mpic->irq_count)
901 return;
902
903 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
904 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
905 vecpri |= vector;
906 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
907}
908
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000909static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700910 .mask = mpic_mask_irq,
911 .unmask = mpic_unmask_irq,
912 .eoi = mpic_end_irq,
913 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000914};
915
916#ifdef CONFIG_SMP
917static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700918 .mask = mpic_mask_ipi,
919 .unmask = mpic_unmask_ipi,
920 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000921};
922#endif /* CONFIG_SMP */
923
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000924#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000925static struct irq_chip mpic_irq_ht_chip = {
926 .startup = mpic_startup_ht_irq,
927 .shutdown = mpic_shutdown_ht_irq,
928 .mask = mpic_mask_irq,
929 .unmask = mpic_unmask_ht_irq,
930 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700931 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000932};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000933#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000934
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000935
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000936static int mpic_host_match(struct irq_host *h, struct device_node *node)
937{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000938 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000939 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000940}
941
942static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700943 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000944{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000945 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700946 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000947
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700948 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000949
Olof Johansson7df24572007-01-28 23:33:18 -0600950 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000951 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000952 if (mpic->protected && test_bit(hw, mpic->protected))
953 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700954
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000955#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600956 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000957 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
958
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700959 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000960 set_irq_chip_data(virq, mpic);
961 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
962 handle_percpu_irq);
963 return 0;
964 }
965#endif /* CONFIG_SMP */
966
967 if (hw >= mpic->irq_count)
968 return -EINVAL;
969
Michael Ellermana7de7c72007-05-08 12:58:36 +1000970 mpic_msi_reserve_hwirq(mpic, hw);
971
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700972 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000973 chip = &mpic->hc_irq;
974
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000975#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000976 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700977 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000978 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000979#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700981 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000982
983 set_irq_chip_data(virq, mpic);
984 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700985
986 /* Set default irq type */
987 set_irq_type(virq, IRQ_TYPE_NONE);
988
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000989 return 0;
990}
991
992static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +0000993 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000994 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
995
996{
997 static unsigned char map_mpic_senses[4] = {
998 IRQ_TYPE_EDGE_RISING,
999 IRQ_TYPE_LEVEL_LOW,
1000 IRQ_TYPE_LEVEL_HIGH,
1001 IRQ_TYPE_EDGE_FALLING,
1002 };
1003
1004 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001005 if (intsize > 1) {
1006 u32 mask = 0x3;
1007
1008 /* Apple invented a new race of encoding on machines with
1009 * an HT APIC. They encode, among others, the index within
1010 * the HT APIC. We don't care about it here since thankfully,
1011 * it appears that they have the APIC already properly
1012 * configured, and thus our current fixup code that reads the
1013 * APIC config works fine. However, we still need to mask out
1014 * bits in the specifier to make sure we only get bit 0 which
1015 * is the level/edge bit (the only sense bit exposed by Apple),
1016 * as their bit 1 means something else.
1017 */
1018 if (machine_is(powermac))
1019 mask = 0x1;
1020 *out_flags = map_mpic_senses[intspec[1] & mask];
1021 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001022 *out_flags = IRQ_TYPE_NONE;
1023
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001024 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1025 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1026
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001027 return 0;
1028}
1029
1030static struct irq_host_ops mpic_host_ops = {
1031 .match = mpic_host_match,
1032 .map = mpic_host_map,
1033 .xlate = mpic_host_xlate,
1034};
1035
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001036/*
1037 * Exported functions
1038 */
1039
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001040struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001041 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042 unsigned int flags,
1043 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001044 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001045 const char *name)
1046{
1047 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001048 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001049 const char *vers;
1050 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001051 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001052 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001053
Kumar Gala85355bb2009-06-18 22:01:20 +00001054 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001055 if (mpic == NULL)
1056 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001057
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001058 mpic->name = name;
1059
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001060 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001061 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001062 if (flags & MPIC_PRIMARY)
1063 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001064#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001065 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001066 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001067 if (flags & MPIC_PRIMARY)
1068 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001069#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001070
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001071#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001072 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001073 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001074#endif /* CONFIG_SMP */
1075
1076 mpic->flags = flags;
1077 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001078 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001079 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001080
Olof Johansson7df24572007-01-28 23:33:18 -06001081 if (flags & MPIC_LARGE_VECTORS)
1082 intvec_top = 2047;
1083 else
1084 intvec_top = 255;
1085
1086 mpic->timer_vecs[0] = intvec_top - 8;
1087 mpic->timer_vecs[1] = intvec_top - 7;
1088 mpic->timer_vecs[2] = intvec_top - 6;
1089 mpic->timer_vecs[3] = intvec_top - 5;
1090 mpic->ipi_vecs[0] = intvec_top - 4;
1091 mpic->ipi_vecs[1] = intvec_top - 3;
1092 mpic->ipi_vecs[2] = intvec_top - 2;
1093 mpic->ipi_vecs[3] = intvec_top - 1;
1094 mpic->spurious_vec = intvec_top;
1095
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001096 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001097 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001098 mpic->flags |= MPIC_BIG_ENDIAN;
1099
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001100 /* Look for protected sources */
1101 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001102 int psize;
1103 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001104 const u32 *psrc =
1105 of_get_property(node, "protected-sources", &psize);
1106 if (psrc) {
1107 psize /= 4;
1108 bits = intvec_top + 1;
1109 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001110 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001111 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001112 for (i = 0; i < psize; i++) {
1113 if (psrc[i] > intvec_top)
1114 continue;
1115 __set_bit(psrc[i], mpic->protected);
1116 }
1117 }
1118 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001119
Zang Roy-r6191172335932006-08-25 14:16:30 +10001120#ifdef CONFIG_MPIC_WEIRD
1121 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1122#endif
1123
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001124 /* default register type */
1125 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1126 mpic_access_mmio_be : mpic_access_mmio_le;
1127
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001128 /* If no physical address is passed in, a device-node is mandatory */
1129 BUG_ON(paddr == 0 && node == NULL);
1130
1131 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001132 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001133#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001134 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001135 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001136#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001137 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001138#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001139 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001140
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001141 /* If the MPIC is not DCR based, and no physical address was passed
1142 * in, try to obtain one
1143 */
1144 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001145 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001146 BUG_ON(reg == NULL);
1147 paddr = of_translate_address(node, reg);
1148 BUG_ON(paddr == OF_BAD_ADDR);
1149 }
1150
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001151 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001152 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1153 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001154
1155 /* Reset */
1156 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001157 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1158 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001159 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001160 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161 & MPIC_GREG_GCONF_RESET)
1162 mb();
1163 }
1164
Kumar Galad91e4ea2009-01-07 15:53:29 -06001165 /* CoreInt */
1166 if (flags & MPIC_ENABLE_COREINT)
1167 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1168 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1169 | MPIC_GREG_GCONF_COREINT);
1170
Olof Johanssonf3653552007-12-20 13:11:18 -06001171 if (flags & MPIC_ENABLE_MCK)
1172 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1173 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1174 | MPIC_GREG_GCONF_MCK);
1175
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176 /* Read feature register, calculate num CPUs and, for non-ISU
1177 * MPICs, num sources as well. On ISU MPICs, sources are counted
1178 * as ISUs are added
1179 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001180 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1181 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001182 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001183 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001184 if (flags & MPIC_BROKEN_FRR_NIRQS)
1185 mpic->num_sources = mpic->irq_count;
1186 else
1187 mpic->num_sources =
1188 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1189 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001190 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001191
1192 /* Map the per-CPU registers */
1193 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001194 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001195 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1196 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001197 }
1198
1199 /* Initialize main ISU if none provided */
1200 if (mpic->isu_size == 0) {
1201 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001202 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001203 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001204 }
1205 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1206 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1207
Kumar Gala31207da2009-05-08 12:08:20 +00001208 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1209 isu_size ? isu_size : mpic->num_sources,
1210 &mpic_host_ops,
1211 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1212 if (mpic->irqhost == NULL)
1213 return NULL;
1214
1215 mpic->irqhost->host_data = mpic;
1216
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001217 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001218 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001219 case 1:
1220 vers = "1.0";
1221 break;
1222 case 2:
1223 vers = "1.2";
1224 break;
1225 case 3:
1226 vers = "1.3";
1227 break;
1228 default:
1229 vers = "<unknown>";
1230 break;
1231 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001232 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1233 " max %d CPUs\n",
1234 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1235 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1236 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237
1238 mpic->next = mpics;
1239 mpics = mpic;
1240
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001241 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001242 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001243 irq_set_default_host(mpic->irqhost);
1244 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245
1246 return mpic;
1247}
1248
1249void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001250 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001251{
1252 unsigned int isu_first = isu_num * mpic->isu_size;
1253
1254 BUG_ON(isu_num >= MPIC_MAX_ISU);
1255
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001256 mpic_map(mpic, mpic->irqhost->of_node,
1257 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001258 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001259
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1261 mpic->num_sources = isu_first + mpic->isu_size;
1262}
1263
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001264void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1265{
1266 mpic->senses = senses;
1267 mpic->senses_count = count;
1268}
1269
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270void __init mpic_init(struct mpic *mpic)
1271{
1272 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001273 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001274
1275 BUG_ON(mpic->num_sources == 0);
1276
1277 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1278
1279 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001280 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001281
1282 /* Initialize timers: just disable them all */
1283 for (i = 0; i < 4; i++) {
1284 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001285 i * MPIC_INFO(TIMER_STRIDE) +
1286 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001287 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001288 i * MPIC_INFO(TIMER_STRIDE) +
1289 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001290 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001291 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001292 }
1293
1294 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1295 mpic_test_broken_ipi(mpic);
1296 for (i = 0; i < 4; i++) {
1297 mpic_ipi_write(i,
1298 MPIC_VECPRI_MASK |
1299 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001300 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001301 }
1302
1303 /* Initialize interrupt sources */
1304 if (mpic->irq_count == 0)
1305 mpic->irq_count = mpic->num_sources;
1306
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001307 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001308 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001309 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001310 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001311 mpic_u3msi_init(mpic);
1312 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001313
Olof Johansson38958dd2007-12-12 17:44:46 +11001314 mpic_pasemi_msi_init(mpic);
1315
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001316 if (mpic->flags & MPIC_PRIMARY)
1317 cpu = hard_smp_processor_id();
1318 else
1319 cpu = 0;
1320
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001321 for (i = 0; i < mpic->num_sources; i++) {
1322 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001323 u32 vecpri = MPIC_VECPRI_MASK | i |
1324 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001325
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001326 /* check if protected */
1327 if (mpic->protected && test_bit(i, mpic->protected))
1328 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001329 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001330 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001331 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001332 }
1333
Olof Johansson7df24572007-01-28 23:33:18 -06001334 /* Init spurious vector */
1335 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336
Zang Roy-r6191172335932006-08-25 14:16:30 +10001337 /* Disable 8259 passthrough, if supported */
1338 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1339 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1340 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1341 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001342
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001343 if (mpic->flags & MPIC_NO_BIAS)
1344 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1345 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1346 | MPIC_GREG_GCONF_NO_BIAS);
1347
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001349 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001350
1351#ifdef CONFIG_PM
1352 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001353 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1354 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001355 BUG_ON(mpic->save_data == NULL);
1356#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001357}
1358
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001359void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1360{
1361 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001362
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001363 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1364 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1365 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1366 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1367}
1368
1369void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1370{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001371 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001372 u32 v;
1373
Thomas Gleixner203041a2010-02-18 02:23:18 +00001374 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001375 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1376 if (enable)
1377 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1378 else
1379 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1380 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001381 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001382}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001383
1384void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1385{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001386 struct mpic *mpic = mpic_find(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001387 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001388 unsigned long flags;
1389 u32 reg;
1390
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001391 if (!mpic)
1392 return;
1393
Thomas Gleixner203041a2010-02-18 02:23:18 +00001394 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001395 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001396 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001397 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001398 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1400 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001401 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001402 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001403 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001404 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1405 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001406 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001407}
1408
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001409void mpic_setup_this_cpu(void)
1410{
1411#ifdef CONFIG_SMP
1412 struct mpic *mpic = mpic_primary;
1413 unsigned long flags;
1414 u32 msk = 1 << hard_smp_processor_id();
1415 unsigned int i;
1416
1417 BUG_ON(mpic == NULL);
1418
1419 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1420
Thomas Gleixner203041a2010-02-18 02:23:18 +00001421 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001422
1423 /* let the mpic know we want intrs. default affinity is 0xffffffff
1424 * until changed via /proc. That's how it's done on x86. If we want
1425 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001426 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001427 */
1428 if (distribute_irqs) {
1429 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001430 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1431 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001432 }
1433
1434 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001435 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436
Thomas Gleixner203041a2010-02-18 02:23:18 +00001437 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438#endif /* CONFIG_SMP */
1439}
1440
1441int mpic_cpu_get_priority(void)
1442{
1443 struct mpic *mpic = mpic_primary;
1444
Zang Roy-r6191172335932006-08-25 14:16:30 +10001445 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446}
1447
1448void mpic_cpu_set_priority(int prio)
1449{
1450 struct mpic *mpic = mpic_primary;
1451
1452 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001453 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001454}
1455
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456void mpic_teardown_this_cpu(int secondary)
1457{
1458 struct mpic *mpic = mpic_primary;
1459 unsigned long flags;
1460 u32 msk = 1 << hard_smp_processor_id();
1461 unsigned int i;
1462
1463 BUG_ON(mpic == NULL);
1464
1465 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001466 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467
1468 /* let the mpic know we don't want intrs. */
1469 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001470 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1471 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001472
1473 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001474 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001475 /* We need to EOI the IPI since not all platforms reset the MPIC
1476 * on boot and new interrupts wouldn't get delivered otherwise.
1477 */
1478 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001479
Thomas Gleixner203041a2010-02-18 02:23:18 +00001480 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481}
1482
1483
Olof Johanssonf3653552007-12-20 13:11:18 -06001484static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001486 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487
Olof Johanssonf3653552007-12-20 13:11:18 -06001488 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001489#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001490 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001491#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001492 if (unlikely(src == mpic->spurious_vec)) {
1493 if (mpic->flags & MPIC_SPV_EOI)
1494 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001495 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001496 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001497 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1498 if (printk_ratelimit())
1499 printk(KERN_WARNING "%s: Got protected source %d !\n",
1500 mpic->name, (int)src);
1501 mpic_eoi(mpic);
1502 return NO_IRQ;
1503 }
1504
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001505 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506}
1507
Olof Johanssonf3653552007-12-20 13:11:18 -06001508unsigned int mpic_get_one_irq(struct mpic *mpic)
1509{
1510 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1511}
1512
Olaf Hering35a84c22006-10-07 22:08:26 +10001513unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514{
1515 struct mpic *mpic = mpic_primary;
1516
1517 BUG_ON(mpic == NULL);
1518
Olaf Hering35a84c22006-10-07 22:08:26 +10001519 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001520}
1521
Kumar Galad91e4ea2009-01-07 15:53:29 -06001522unsigned int mpic_get_coreint_irq(void)
1523{
1524#ifdef CONFIG_BOOKE
1525 struct mpic *mpic = mpic_primary;
1526 u32 src;
1527
1528 BUG_ON(mpic == NULL);
1529
1530 src = mfspr(SPRN_EPR);
1531
1532 if (unlikely(src == mpic->spurious_vec)) {
1533 if (mpic->flags & MPIC_SPV_EOI)
1534 mpic_eoi(mpic);
1535 return NO_IRQ;
1536 }
1537 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1538 if (printk_ratelimit())
1539 printk(KERN_WARNING "%s: Got protected source %d !\n",
1540 mpic->name, (int)src);
1541 return NO_IRQ;
1542 }
1543
1544 return irq_linear_revmap(mpic->irqhost, src);
1545#else
1546 return NO_IRQ;
1547#endif
1548}
1549
Olof Johanssonf3653552007-12-20 13:11:18 -06001550unsigned int mpic_get_mcirq(void)
1551{
1552 struct mpic *mpic = mpic_primary;
1553
1554 BUG_ON(mpic == NULL);
1555
1556 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1557}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001558
1559#ifdef CONFIG_SMP
1560void mpic_request_ipis(void)
1561{
1562 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001563 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001564 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001565
Frans Pop8354be92010-02-06 07:47:20 +00001566 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001568 for (i = 0; i < 4; i++) {
1569 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001570 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001571 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001572 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1573 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001574 }
Milton Miller78608dd2008-10-10 01:56:50 +00001575 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001576 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001578
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001579static void mpic_send_ipi(unsigned int ipi_no, const struct cpumask *cpu_mask)
1580{
1581 struct mpic *mpic = mpic_primary;
1582
1583 BUG_ON(mpic == NULL);
1584
1585#ifdef DEBUG_IPI
1586 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
1587#endif
1588
1589 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1590 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
1591 mpic_physmask(cpumask_bits(cpu_mask)[0]));
1592}
1593
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001594void smp_mpic_message_pass(int target, int msg)
1595{
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001596 cpumask_var_t tmp;
1597
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001598 /* make sure we're sending something that translates to an IPI */
1599 if ((unsigned int)msg > 3) {
1600 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1601 smp_processor_id(), msg);
1602 return;
1603 }
1604 switch (target) {
1605 case MSG_ALL:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001606 mpic_send_ipi(msg, cpu_online_mask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001607 break;
1608 case MSG_ALL_BUT_SELF:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001609 alloc_cpumask_var(&tmp, GFP_NOWAIT);
1610 cpumask_andnot(tmp, cpu_online_mask,
1611 cpumask_of(smp_processor_id()));
1612 mpic_send_ipi(msg, tmp);
1613 free_cpumask_var(tmp);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001614 break;
1615 default:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001616 mpic_send_ipi(msg, cpumask_of(target));
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001617 break;
1618 }
1619}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001620
1621int __init smp_mpic_probe(void)
1622{
1623 int nr_cpus;
1624
1625 DBG("smp_mpic_probe()...\n");
1626
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001627 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001628
1629 DBG("nr_cpus: %d\n", nr_cpus);
1630
1631 if (nr_cpus > 1)
1632 mpic_request_ipis();
1633
1634 return nr_cpus;
1635}
1636
1637void __devinit smp_mpic_setup_cpu(int cpu)
1638{
1639 mpic_setup_this_cpu();
1640}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001641
1642void mpic_reset_core(int cpu)
1643{
1644 struct mpic *mpic = mpic_primary;
1645 u32 pir;
1646 int cpuid = get_hard_smp_processor_id(cpu);
1647
1648 /* Set target bit for core reset */
1649 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1650 pir |= (1 << cpuid);
1651 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1652 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1653
1654 /* Restore target bit after reset complete */
1655 pir &= ~(1 << cpuid);
1656 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1657 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1658}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001659#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001660
1661#ifdef CONFIG_PM
1662static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1663{
1664 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1665 int i;
1666
1667 for (i = 0; i < mpic->num_sources; i++) {
1668 mpic->save_data[i].vecprio =
1669 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1670 mpic->save_data[i].dest =
1671 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1672 }
1673
1674 return 0;
1675}
1676
1677static int mpic_resume(struct sys_device *dev)
1678{
1679 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1680 int i;
1681
1682 for (i = 0; i < mpic->num_sources; i++) {
1683 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1684 mpic->save_data[i].vecprio);
1685 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1686 mpic->save_data[i].dest);
1687
1688#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001689 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001690 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1691
1692 if (fixup->base) {
1693 /* we use the lowest bit in an inverted meaning */
1694 if ((mpic->save_data[i].fixup_data & 1) == 0)
1695 continue;
1696
1697 /* Enable and configure */
1698 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1699
1700 writel(mpic->save_data[i].fixup_data & ~1,
1701 fixup->base + 4);
1702 }
1703 }
1704#endif
1705 } /* end for loop */
1706
1707 return 0;
1708}
1709#endif
1710
1711static struct sysdev_class mpic_sysclass = {
1712#ifdef CONFIG_PM
1713 .resume = mpic_resume,
1714 .suspend = mpic_suspend,
1715#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001716 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001717};
1718
1719static int mpic_init_sys(void)
1720{
1721 struct mpic *mpic = mpics;
1722 int error, id = 0;
1723
1724 error = sysdev_class_register(&mpic_sysclass);
1725
1726 while (mpic && !error) {
1727 mpic->sysdev.cls = &mpic_sysclass;
1728 mpic->sysdev.id = id++;
1729 error = sysdev_register(&mpic->sysdev);
1730 mpic = mpic->next;
1731 }
1732 return error;
1733}
1734
1735device_initcall(mpic_init_sys);