blob: 9f7f9be6bf7af0aacd1f6c1adf4dfb207fd7c7f7 [file] [log] [blame]
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +10001#ifndef _ASM_POWERPC_EXCEPTION_H
2#define _ASM_POWERPC_EXCEPTION_H
3/*
4 * Extracted from head_64.S
5 *
6 * PowerPC version
7 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 *
9 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
10 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
11 * Adapted for Power Macintosh by Paul Mackerras.
12 * Low-level exception handlers and MMU support
13 * rewritten by Paul Mackerras.
14 * Copyright (C) 1996 Paul Mackerras.
15 *
16 * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
17 * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
18 *
19 * This file contains the low-level support and setup for the
20 * PowerPC-64 platform, including trap and interrupt dispatch.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License
24 * as published by the Free Software Foundation; either version
25 * 2 of the License, or (at your option) any later version.
26 */
27/*
28 * The following macros define the code that appears as
29 * the prologue to each of the exception handlers. They
30 * are split into two parts to allow a single kernel binary
31 * to be used for pSeries and iSeries.
32 *
33 * We make as much of the exception code common between native
34 * exception handlers (including pSeries LPAR) and iSeries LPAR
35 * implementations as possible.
36 */
Michael Ellermanda2bc462016-09-30 19:43:18 +100037#include <asm/head-64.h>
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100038
Nicholas Piggin8c388512017-05-21 23:15:46 +100039/* PACA save area offsets (exgen, exmc, etc) */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100040#define EX_R9 0
41#define EX_R10 8
42#define EX_R11 16
43#define EX_R12 24
44#define EX_R13 32
45#define EX_SRR0 40
46#define EX_DAR 48
47#define EX_DSISR 56
48#define EX_CCR 60
49#define EX_R3 64
50#define EX_LR 72
Paul Mackerras48404f22011-05-01 19:48:20 +000051#define EX_CFAR 80
Haren Mynenia09688c2012-12-06 21:48:26 +000052#define EX_PPR 88 /* SMT thread status register (priority) */
Michael Neulingbc2e6c62013-08-13 15:54:52 +100053#define EX_CTR 96
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100054
Nicholas Piggin8c388512017-05-21 23:15:46 +100055#define EX_SIZE 13 /* size in u64 units */
56
Michael Neuling4700dfa2012-11-02 17:21:28 +110057#ifdef CONFIG_RELOCATABLE
Paul Mackerras1707dd12013-02-04 18:10:15 +000058#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110059 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
60 LOAD_HANDLER(r12,label); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100061 mtctr r12; \
Michael Neuling4700dfa2012-11-02 17:21:28 +110062 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
63 li r10,MSR_RI; \
64 mtmsrd r10,1; /* Set RI (EE=0) */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100065 bctr;
Michael Neuling4700dfa2012-11-02 17:21:28 +110066#else
67/* If not relocatable, we can jump directly -- and save messing with LR */
Paul Mackerras1707dd12013-02-04 18:10:15 +000068#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110069 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
70 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
71 li r10,MSR_RI; \
72 mtmsrd r10,1; /* Set RI (EE=0) */ \
73 b label;
74#endif
Paul Mackerras1707dd12013-02-04 18:10:15 +000075#define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
76 __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110077
78/*
79 * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
80 * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
81 * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
82 */
83#define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +000084 EXCEPTION_PROLOG_0(area); \
Michael Neuling4700dfa2012-11-02 17:21:28 +110085 EXCEPTION_PROLOG_1(area, extra, vec); \
86 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
87
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100088/*
89 * We're short on space and time in the exception prolog, so we can't
Michael Ellerman27510232016-07-26 15:29:29 +100090 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
91 * Instead we get the base of the kernel from paca->kernelbase and or in the low
92 * part of label. This requires that the label be within 64KB of kernelbase, and
93 * that kernelbase be 64K aligned.
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100094 */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100095#define LOAD_HANDLER(reg, label) \
Michael Ellermand8d42b02016-07-26 15:29:30 +100096 ld reg,PACAKBASE(r13); /* get high part of &label */ \
Hugh Dickinse6740ae2016-11-07 22:28:21 -080097 ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100098
Nicholas Pigginfb479e42016-10-13 13:17:14 +110099#define __LOAD_HANDLER(reg, label) \
100 ld reg,PACAKBASE(r13); \
101 ori reg,reg,(ABS_ADDR(label))@l;
102
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000103/*
104 * Branches from unrelocated code (e.g., interrupts) to labels outside
105 * head-y require >64K offsets.
106 */
107#define __LOAD_FAR_HANDLER(reg, label) \
108 ld reg,PACAKBASE(r13); \
109 ori reg,reg,(ABS_ADDR(label))@l; \
110 addis reg,reg,(ABS_ADDR(label))@h;
111
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000112/* Exception register prefixes */
113#define EXC_HV H
114#define EXC_STD
115
Michael Neuling4700dfa2012-11-02 17:21:28 +1100116#if defined(CONFIG_RELOCATABLE)
117/*
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000118 * If we support interrupts with relocation on AND we're a relocatable kernel,
119 * we need to use CTR to get to the 2nd level handler. So, save/restore it
120 * when required.
Michael Neuling4700dfa2012-11-02 17:21:28 +1100121 */
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000122#define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
123#define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
124#define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
Michael Neuling4700dfa2012-11-02 17:21:28 +1100125#else
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000126/* ...else CTR is unused and in register. */
127#define SAVE_CTR(reg, area)
128#define GET_CTR(reg, area) mfctr reg
129#define RESTORE_CTR(reg, area)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100130#endif
131
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000132/*
133 * PPR save/restore macros used in exceptions_64s.S
134 * Used for P7 or later processors
135 */
136#define SAVE_PPR(area, ra, rb) \
137BEGIN_FTR_SECTION_NESTED(940) \
138 ld ra,PACACURRENT(r13); \
139 ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
140 std rb,TASKTHREADPPR(ra); \
141END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
142
143#define RESTORE_PPR_PACA(area, ra) \
144BEGIN_FTR_SECTION_NESTED(941) \
145 ld ra,area+EX_PPR(r13); \
146 mtspr SPRN_PPR,ra; \
147END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
148
149/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000150 * Get an SPR into a register if the CPU has the given feature
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000151 */
Paul Mackerras1707dd12013-02-04 18:10:15 +0000152#define OPT_GET_SPR(ra, spr, ftr) \
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000153BEGIN_FTR_SECTION_NESTED(943) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000154 mfspr ra,spr; \
155END_FTR_SECTION_NESTED(ftr,ftr,943)
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000156
Paul Mackerras1707dd12013-02-04 18:10:15 +0000157/*
Mahesh Salgaonkard410ae22014-03-11 10:56:18 +0530158 * Set an SPR from a register if the CPU has the given feature
159 */
160#define OPT_SET_SPR(ra, spr, ftr) \
161BEGIN_FTR_SECTION_NESTED(943) \
162 mtspr spr,ra; \
163END_FTR_SECTION_NESTED(ftr,ftr,943)
164
165/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000166 * Save a register to the PACA if the CPU has the given feature
167 */
168#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
169BEGIN_FTR_SECTION_NESTED(943) \
170 std ra,offset(r13); \
171END_FTR_SECTION_NESTED(ftr,ftr,943)
172
Nicholas Piggin544686c2017-04-19 23:05:45 +1000173#define EXCEPTION_PROLOG_0(area) \
174 GET_PACA(r13); \
Haren Myneni44e93092012-12-06 21:51:04 +0000175 std r9,area+EX_R9(r13); /* save r9 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000176 OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
177 HMT_MEDIUM; \
Haren Myneni44e93092012-12-06 21:51:04 +0000178 std r10,area+EX_R10(r13); /* save r10 - r12 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000179 OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
180
181#define __EXCEPTION_PROLOG_1(area, extra, vec) \
182 OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
183 OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000184 SAVE_CTR(r10, area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000185 mfcr r9; \
186 extra(vec); \
187 std r11,area+EX_R11(r13); \
188 std r12,area+EX_R12(r13); \
189 GET_SCRATCH0(r10); \
190 std r10,area+EX_R13(r13)
191#define EXCEPTION_PROLOG_1(area, extra, vec) \
192 __EXCEPTION_PROLOG_1(area, extra, vec)
Stephen Rothwell7180e3e2007-08-22 13:48:37 +1000193
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000194#define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000195 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000196 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000197 LOAD_HANDLER(r12,label) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000198 mtspr SPRN_##h##SRR0,r12; \
199 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
200 mtspr SPRN_##h##SRR1,r10; \
201 h##rfid; \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000202 b . /* prevent speculative execution */
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000203#define EXCEPTION_PROLOG_PSERIES_1(label, h) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000204 __EXCEPTION_PROLOG_PSERIES_1(label, h)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000205
Nicholas Piggin83a980f2016-12-20 04:30:02 +1000206/* _NORI variant keeps MSR_RI clear */
207#define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
208 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
209 xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
210 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
211 LOAD_HANDLER(r12,label) \
212 mtspr SPRN_##h##SRR0,r12; \
213 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
214 mtspr SPRN_##h##SRR1,r10; \
215 h##rfid; \
216 b . /* prevent speculative execution */
217
218#define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
219 __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
220
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000221#define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000222 EXCEPTION_PROLOG_0(area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000223 EXCEPTION_PROLOG_1(area, extra, vec); \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000224 EXCEPTION_PROLOG_PSERIES_1(label, h);
Benjamin Herrenschmidtc5a8c0c2009-07-16 19:36:57 +0000225
Michael Ellermanda2bc462016-09-30 19:43:18 +1000226#define __KVMTEST(h, n) \
227 lbz r10,HSTATE_IN_GUEST(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000228 cmpwi r10,0; \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000229 bne do_kvm_##h##n
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000230
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530231#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
232/*
233 * If hv is possible, interrupts come into to the hv version
234 * of the kvmppc_interrupt code, which then jumps to the PR handler,
235 * kvmppc_interrupt_pr, if the guest is a PR guest.
236 */
237#define kvmppc_interrupt kvmppc_interrupt_hv
238#else
239#define kvmppc_interrupt kvmppc_interrupt_pr
240#endif
241
Nicholas Pigginb51351e2017-06-13 23:05:50 +1000242/*
243 * Branch to label using its 0xC000 address. This results in instruction
244 * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
245 * on using mtmsr rather than rfid.
246 *
247 * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
248 * load KBASE for a slight optimisation.
249 */
250#define BRANCH_TO_C000(reg, label) \
251 __LOAD_HANDLER(reg, label); \
252 mtctr reg; \
253 bctr
254
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100255#ifdef CONFIG_RELOCATABLE
256#define BRANCH_TO_COMMON(reg, label) \
257 __LOAD_HANDLER(reg, label); \
258 mtctr reg; \
259 bctr
260
Michael Ellermanbe5c5e82017-04-18 14:08:15 +1000261#define BRANCH_LINK_TO_FAR(label) \
262 __LOAD_FAR_HANDLER(r12, label); \
263 mtctr r12; \
Nicholas Piggin2337d202017-01-27 14:24:33 +1000264 bctrl
265
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000266/*
267 * KVM requires __LOAD_FAR_HANDLER.
268 *
269 * __BRANCH_TO_KVM_EXIT branches are also a special case because they
270 * explicitly use r9 then reload it from PACA before branching. Hence
271 * the double-underscore.
272 */
273#define __BRANCH_TO_KVM_EXIT(area, label) \
274 mfctr r9; \
275 std r9,HSTATE_SCRATCH1(r13); \
276 __LOAD_FAR_HANDLER(r9, label); \
277 mtctr r9; \
278 ld r9,area+EX_R9(r13); \
279 bctr
280
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100281#else
282#define BRANCH_TO_COMMON(reg, label) \
283 b label
284
Michael Ellermanbe5c5e82017-04-18 14:08:15 +1000285#define BRANCH_LINK_TO_FAR(label) \
Nicholas Piggin2337d202017-01-27 14:24:33 +1000286 bl label
287
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000288#define __BRANCH_TO_KVM_EXIT(area, label) \
289 ld r9,area+EX_R9(r13); \
290 b label
291
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100292#endif
293
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000294/* Do not enable RI */
295#define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
296 EXCEPTION_PROLOG_0(area); \
297 EXCEPTION_PROLOG_1(area, extra, vec); \
298 EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
299
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000300
Nicholas Piggind3918e72016-12-22 04:29:25 +1000301#define __KVM_HANDLER(area, h, n) \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000302 BEGIN_FTR_SECTION_NESTED(947) \
303 ld r10,area+EX_CFAR(r13); \
304 std r10,HSTATE_CFAR(r13); \
305 END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000306 BEGIN_FTR_SECTION_NESTED(948) \
307 ld r10,area+EX_PPR(r13); \
308 std r10,HSTATE_PPR(r13); \
309 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000310 ld r10,area+EX_R10(r13); \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000311 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000312 sldi r12,r9,32; \
313 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000314 /* This reloads r9 before branching to kvmppc_interrupt */ \
315 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000316
317#define __KVM_HANDLER_SKIP(area, h, n) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000318 cmpwi r10,KVM_GUEST_MODE_SKIP; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000319 beq 89f; \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000320 BEGIN_FTR_SECTION_NESTED(948) \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000321 ld r10,area+EX_PPR(r13); \
322 std r10,HSTATE_PPR(r13); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000323 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000324 ld r10,area+EX_R10(r13); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000325 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000326 sldi r12,r9,32; \
327 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000328 /* This reloads r9 before branching to kvmppc_interrupt */ \
329 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +000033089: mtocrf 0x80,r9; \
331 ld r9,area+EX_R9(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000332 ld r10,area+EX_R10(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000333 b kvmppc_skip_##h##interrupt
334
335#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
Michael Ellermanda2bc462016-09-30 19:43:18 +1000336#define KVMTEST(h, n) __KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000337#define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
338#define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
339
340#else
Michael Ellermanda2bc462016-09-30 19:43:18 +1000341#define KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000342#define KVM_HANDLER(area, h, n)
343#define KVM_HANDLER_SKIP(area, h, n)
344#endif
345
346#define NOTEST(n)
347
Nicholas Piggina4087a42016-12-20 04:30:03 +1000348#define EXCEPTION_PROLOG_COMMON_1() \
349 std r9,_CCR(r1); /* save CR in stackframe */ \
350 std r11,_NIP(r1); /* save SRR0 in stackframe */ \
351 std r12,_MSR(r1); /* save SRR1 in stackframe */ \
352 std r10,0(r1); /* make stack chain pointer */ \
353 std r0,GPR0(r1); /* save r0 in stackframe */ \
354 std r10,GPR1(r1); /* save r1 in stackframe */ \
355
356
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000357/*
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000358 * The common exception prolog is used for all except a few exceptions
359 * such as a segment miss on a kernel address. We have to be prepared
360 * to take another exception from the point where we first touch the
361 * kernel stack onwards.
362 *
363 * On entry r13 points to the paca, r9-r13 are saved in the paca,
364 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
365 * SRR1, and relocation is on.
366 */
367#define EXCEPTION_PROLOG_COMMON(n, area) \
368 andi. r10,r12,MSR_PR; /* See if coming from user */ \
369 mr r10,r1; /* Save r1 */ \
370 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
371 beq- 1f; \
372 ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
Michael Neuling90ff5d62013-12-16 15:12:43 +11003731: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
Paul Mackerras1977b502011-05-01 19:46:44 +0000374 blt+ cr1,3f; /* abort if it is */ \
375 li r1,(n); /* will be reloaded later */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000376 sth r1,PACA_TRAP_SAVE(r13); \
Paul Mackerras1977b502011-05-01 19:46:44 +0000377 std r3,area+EX_R3(r13); \
378 addi r3,r13,area; /* r3 -> where regs are saved*/ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000379 RESTORE_CTR(r1, area); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000380 b bad_stack; \
Nicholas Piggina4087a42016-12-20 04:30:03 +10003813: EXCEPTION_PROLOG_COMMON_1(); \
Haren Myneni5d75b262012-12-06 21:46:37 +0000382 beq 4f; /* if from kernel mode */ \
Christophe Leroyc223c902016-05-17 08:33:46 +0200383 ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
Haren Myneni44e93092012-12-06 21:51:04 +0000384 SAVE_PPR(area, r9, r10); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +05303854: EXCEPTION_PROLOG_COMMON_2(area) \
386 EXCEPTION_PROLOG_COMMON_3(n) \
387 ACCOUNT_STOLEN_TIME
388
389/* Save original regs values from save area to stack frame. */
390#define EXCEPTION_PROLOG_COMMON_2(area) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000391 ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
392 ld r10,area+EX_R10(r13); \
393 std r9,GPR9(r1); \
394 std r10,GPR10(r1); \
395 ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
396 ld r10,area+EX_R12(r13); \
397 ld r11,area+EX_R13(r13); \
398 std r9,GPR11(r1); \
399 std r10,GPR12(r1); \
400 std r11,GPR13(r1); \
Paul Mackerras48404f22011-05-01 19:48:20 +0000401 BEGIN_FTR_SECTION_NESTED(66); \
402 ld r10,area+EX_CFAR(r13); \
403 std r10,ORIG_GPR3(r1); \
404 END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530405 GET_CTR(r10, area); \
406 std r10,_CTR(r1);
407
408#define EXCEPTION_PROLOG_COMMON_3(n) \
409 std r2,GPR2(r1); /* save r2 in stackframe */ \
410 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
411 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000412 mflr r9; /* Get LR, later save to stack */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000413 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000414 std r9,_LINK(r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000415 lbz r10,PACASOFTIRQEN(r13); \
416 mfspr r11,SPRN_XER; /* save XER in stackframe */ \
417 std r10,SOFTE(r1); \
418 std r11,_XER(r1); \
419 li r9,(n)+1; \
420 std r9,_TRAP(r1); /* set trap number */ \
421 li r10,0; \
422 ld r11,exception_marker@toc(r2); \
423 std r10,RESULT(r1); /* clear regs->result */ \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530424 std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000425
426/*
427 * Exception vectors.
428 */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000429#define STD_EXCEPTION_PSERIES(vec, label) \
Paul Mackerras673b1892011-04-05 13:59:58 +1000430 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000431 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
432 EXC_STD, KVMTEST_PR, vec); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000433
Paul Mackerras1707dd12013-02-04 18:10:15 +0000434/* Version of above for when we have to branch out-of-line */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000435#define __OOL_EXCEPTION(vec, label, hdlr) \
436 SET_SCRATCH0(r13) \
437 EXCEPTION_PROLOG_0(PACA_EXGEN) \
438 b hdlr;
439
Paul Mackerras1707dd12013-02-04 18:10:15 +0000440#define STD_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000441 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
442 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000443
Michael Ellermanda2bc462016-09-30 19:43:18 +1000444#define STD_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000445 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000446 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
447 EXC_HV, KVMTEST_HV, vec);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000448
Michael Ellermanda2bc462016-09-30 19:43:18 +1000449#define STD_EXCEPTION_HV_OOL(vec, label) \
450 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
451 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000452
Michael Neuling4700dfa2012-11-02 17:21:28 +1100453#define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100454 /* No guest interrupts come through here */ \
455 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000456 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100457
Paul Mackerras1707dd12013-02-04 18:10:15 +0000458#define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanc9f69512013-06-25 17:47:55 +1000459 EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000460 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000461
Michael Neuling4700dfa2012-11-02 17:21:28 +1100462#define STD_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100463 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100464 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
465 EXC_HV, KVMTEST_HV, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100466
Paul Mackerras1707dd12013-02-04 18:10:15 +0000467#define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100468 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000469 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000470
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100471/* This associate vector numbers with bits in paca->irq_happened */
472#define SOFTEN_VALUE_0x500 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100473#define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
Michael Ellermanda2bc462016-09-30 19:43:18 +1000474#define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
Ian Munsie1dbdafe2012-11-14 18:49:46 +0000475#define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
Ian Munsie655bb3f2012-11-14 18:49:45 +0000476#define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530477#define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
Benjamin Herrenschmidt9baaef0a2016-07-08 16:37:06 +1000478#define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100479
480#define __SOFTEN_TEST(h, vec) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000481 lbz r10,PACASOFTIRQEN(r13); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000482 cmpwi r10,0; \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100483 li r10,SOFTEN_VALUE_##vec; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000484 beq masked_##h##interrupt
Michael Ellermanda2bc462016-09-30 19:43:18 +1000485
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100486#define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000487
Paul Mackerrasde56a942011-06-29 00:21:34 +0000488#define SOFTEN_TEST_PR(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000489 KVMTEST(EXC_STD, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100490 _SOFTEN_TEST(EXC_STD, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000491
492#define SOFTEN_TEST_HV(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000493 KVMTEST(EXC_HV, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100494 _SOFTEN_TEST(EXC_HV, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000495
Michael Ellermanda2bc462016-09-30 19:43:18 +1000496#define KVMTEST_PR(vec) \
497 KVMTEST(EXC_STD, vec)
498
499#define KVMTEST_HV(vec) \
500 KVMTEST(EXC_HV, vec)
501
Michael Neuling4700dfa2012-11-02 17:21:28 +1100502#define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
503#define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
504
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000505#define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000506 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000507 EXCEPTION_PROLOG_0(PACA_EXGEN); \
508 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000509 EXCEPTION_PROLOG_PSERIES_1(label, h);
Paul Mackerras1707dd12013-02-04 18:10:15 +0000510
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000511#define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
512 __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000513
514#define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000515 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasde56a942011-06-29 00:21:34 +0000516 EXC_STD, SOFTEN_TEST_PR)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000517
Michael Ellermanda2bc462016-09-30 19:43:18 +1000518#define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
519 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
520 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
521
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000522#define MASKABLE_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000523 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
524 EXC_HV, SOFTEN_TEST_HV)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000525
Paul Mackerras1707dd12013-02-04 18:10:15 +0000526#define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000527 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000528 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000529
Michael Neuling4700dfa2012-11-02 17:21:28 +1100530#define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100531 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000532 EXCEPTION_PROLOG_0(PACA_EXGEN); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000533 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
534 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
535
536#define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100537 __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
538
539#define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100540 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
541 EXC_STD, SOFTEN_NOTEST_PR)
542
543#define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100544 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100545 EXC_HV, SOFTEN_TEST_HV)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100546
Paul Mackerras1707dd12013-02-04 18:10:15 +0000547#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100548 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Nicholas Piggina050d202017-04-13 19:45:48 +1000549 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000550
Benjamin Herrenschmidt1b701172012-03-01 15:42:56 +1100551/*
552 * Our exception common code can be passed various "additions"
553 * to specify the behaviour of interrupts, whether to kick the
554 * runlatch, etc...
555 */
556
Michael Ellerman9daf1122014-07-15 21:15:38 +1000557/*
558 * This addition reconciles our actual IRQ state with the various software
559 * flags that track it. This may call C code.
560 */
561#define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000562
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100563#define ADD_NVGPRS \
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100564 bl save_nvgprs
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100565
566#define RUNLATCH_ON \
567BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000568 CURRENT_THREAD_INFO(r3, r1); \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100569 ld r4,TI_LOCAL_FLAGS(r3); \
570 andi. r0,r4,_TLF_RUNLATCH; \
571 beql ppc64_runlatch_on_trampoline; \
572END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
573
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000574#define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
575 EXCEPTION_PROLOG_COMMON(trap, area); \
Michael Ellermana1d711c2014-07-15 21:15:37 +1000576 /* Volatile regs are potentially clobbered here */ \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100577 additions; \
578 addi r3,r1,STACK_FRAME_OVERHEAD; \
579 bl hdlr; \
580 b ret
581
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000582/*
583 * Exception where stack is already set in r1, r1 is saved in r10, and it
584 * continues rather than returns.
585 */
586#define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
587 EXCEPTION_PROLOG_COMMON_1(); \
588 EXCEPTION_PROLOG_COMMON_2(area); \
589 EXCEPTION_PROLOG_COMMON_3(trap); \
590 /* Volatile regs are potentially clobbered here */ \
591 additions; \
592 addi r3,r1,STACK_FRAME_OVERHEAD; \
593 bl hdlr
594
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100595#define STD_EXCEPTION_COMMON(trap, label, hdlr) \
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000596 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
597 ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000598
599/*
600 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
Benjamin Herrenschmidt7450f6f2012-03-01 10:52:01 +1100601 * in the idle task and therefore need the special idle handling
602 * (finish nap and runlatch)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000603 */
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000604#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
605 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
606 ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000607
608/*
609 * When the idle code in power4_idle puts the CPU into NAP mode,
610 * it has to do so in a loop, and relies on the external interrupt
611 * and decrementer interrupt entry code to get it out of the loop.
612 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
613 * to signal that it is in the loop and needs help to get out.
614 */
615#ifdef CONFIG_PPC_970_NAP
616#define FINISH_NAP \
617BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000618 CURRENT_THREAD_INFO(r11, r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000619 ld r9,TI_LOCAL_FLAGS(r11); \
620 andi. r10,r9,_TLF_NAPPING; \
621 bnel power4_fixup_nap; \
622END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
623#else
624#define FINISH_NAP
625#endif
626
627#endif /* _ASM_POWERPC_EXCEPTION_H */