blob: 5adf6d7620add78e1fd959769646b48f04b44de1 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -030046 return dev_priv->fbc.activate != NULL;
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200111 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300112}
113
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200116 u32 fbc_ctl;
117
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300118 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200119
120 /* Disable compression */
121 fbc_ctl = I915_READ(FBC_CONTROL);
122 if ((fbc_ctl & FBC_CTL_EN) == 0)
123 return;
124
125 fbc_ctl &= ~FBC_CTL_EN;
126 I915_WRITE(FBC_CONTROL, fbc_ctl);
127
128 /* Wait for compressing bit to clear */
129 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
130 DRM_DEBUG_KMS("FBC idle timed out\n");
131 return;
132 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200133}
134
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200136{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200137 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138 int cfb_pitch;
139 int i;
140 u32 fbc_ctl;
141
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300142 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200143
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200144 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200145 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
146 if (params->fb.stride < cfb_pitch)
147 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
149 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300150 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200151 cfb_pitch = (cfb_pitch / 32) - 1;
152 else
153 cfb_pitch = (cfb_pitch / 64) - 1;
154
155 /* Clear old tags */
156 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300157 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158
Paulo Zanoni7733b492015-07-07 15:26:04 -0300159 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200160 u32 fbc_ctl2;
161
162 /* Set it up... */
163 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200164 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200165 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200166 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 }
168
169 /* enable it... */
170 fbc_ctl = I915_READ(FBC_CONTROL);
171 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
172 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300173 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
175 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200176 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178}
179
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300180static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200181{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
183}
184
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200185static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200186{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200187 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 u32 dpfc_ctl;
189
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300190 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200191
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200192 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
193 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200194 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
195 else
196 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200197 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200198
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200199 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200
201 /* enable it... */
202 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200203}
204
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300205static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200207 u32 dpfc_ctl;
208
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300209 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200210
211 /* Disable compression */
212 dpfc_ctl = I915_READ(DPFC_CONTROL);
213 if (dpfc_ctl & DPFC_CTL_EN) {
214 dpfc_ctl &= ~DPFC_CTL_EN;
215 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216 }
217}
218
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300219static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
222}
223
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200224/* This function forces a CFB recompression through the nuke operation. */
225static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200227 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
228 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200229}
230
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200231static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200233 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300235 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200236
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300237 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200238
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200239 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
240 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300241 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200242
Paulo Zanonice65e472015-06-30 10:53:05 -0300243 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200244 case 4:
245 case 3:
246 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
247 break;
248 case 2:
249 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
250 break;
251 case 1:
252 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
253 break;
254 }
255 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300256 if (IS_GEN5(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200257 dpfc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200258
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200259 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
260 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261 /* enable it... */
262 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
263
Paulo Zanoni7733b492015-07-07 15:26:04 -0300264 if (IS_GEN6(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200266 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
267 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200268 }
269
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200270 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200271}
272
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300273static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200274{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 u32 dpfc_ctl;
276
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300277 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200278
279 /* Disable compression */
280 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
281 if (dpfc_ctl & DPFC_CTL_EN) {
282 dpfc_ctl &= ~DPFC_CTL_EN;
283 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200284 }
285}
286
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300287static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200288{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200289 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
290}
291
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200292static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200293{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200294 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200295 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300296 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200297
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300298 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200299
Paulo Zanonid8514d62015-06-12 14:36:21 -0300300 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300301 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200302 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300303
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200304 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300305 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200306
Paulo Zanonice65e472015-06-30 10:53:05 -0300307 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200308 case 4:
309 case 3:
310 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
311 break;
312 case 2:
313 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
314 break;
315 case 1:
316 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
317 break;
318 }
319
320 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
321
322 if (dev_priv->fbc.false_color)
323 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
324
Paulo Zanoni7733b492015-07-07 15:26:04 -0300325 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200326 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
327 I915_WRITE(ILK_DISPLAY_CHICKEN1,
328 I915_READ(ILK_DISPLAY_CHICKEN1) |
329 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300330 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200331 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200332 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
333 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200334 HSW_FBCQ_DIS);
335 }
336
Paulo Zanoni57012be92015-09-14 15:20:00 -0300337 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
338
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200339 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200340 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
341 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200342
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200343 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200344}
345
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800346/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300347 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300348 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800349 *
350 * This function is used to verify the current state of FBC.
351 * FIXME: This should be tracked in the plane config eventually
352 * instead of queried at runtime for most callers.
353 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300354bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200355{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300356 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200357}
358
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200359static void intel_fbc_work_fn(struct work_struct *__work)
360{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200361 struct drm_i915_private *dev_priv =
362 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200363 struct intel_fbc *fbc = &dev_priv->fbc;
364 struct intel_fbc_work *work = &fbc->work;
365 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonica18d512016-01-21 18:03:05 -0200366 struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];
367
368 if (drm_crtc_vblank_get(&crtc->base)) {
369 DRM_ERROR("vblank not available for FBC on pipe %c\n",
370 pipe_name(crtc->pipe));
371
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200372 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200373 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200374 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200375 return;
376 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200377
Paulo Zanoni128d7352015-10-26 16:27:49 -0200378retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200379 /* Delay the actual enabling to let pageflipping cease and the
380 * display to settle before starting the compression. Note that
381 * this delay also serves a second purpose: it allows for a
382 * vblank to pass after disabling the FBC before we attempt
383 * to modify the control registers.
384 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200385 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200386 *
387 * It is also worth mentioning that since work->scheduled_vblank can be
388 * updated multiple times by the other threads, hitting the timeout is
389 * not an error condition. We'll just end up hitting the "goto retry"
390 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200391 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200392 wait_event_timeout(vblank->queue,
393 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
394 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200395
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200396 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200397
398 /* Were we cancelled? */
399 if (!work->scheduled)
400 goto out;
401
402 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200403 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200404 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200405 goto retry;
406 }
407
Paulo Zanoni9b422812016-01-18 15:45:56 -0200408 fbc->activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200409
410 work->scheduled = false;
411
412out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200413 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200414 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200415}
416
Paulo Zanoni128d7352015-10-26 16:27:49 -0200417static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
418{
419 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200420 struct intel_fbc *fbc = &dev_priv->fbc;
421 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200422
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200423 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200424
Paulo Zanonica18d512016-01-21 18:03:05 -0200425 if (drm_crtc_vblank_get(&crtc->base)) {
426 DRM_ERROR("vblank not available for FBC on pipe %c\n",
427 pipe_name(crtc->pipe));
428 return;
429 }
430
Paulo Zanonie35be232016-01-18 15:56:58 -0200431 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
432 * this function since we're not releasing fbc.lock, so it won't have an
433 * opportunity to grab it to discover that it was cancelled. So we just
434 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200435 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200436 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
437 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200438
439 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200440}
441
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200442static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300443{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200444 struct intel_fbc *fbc = &dev_priv->fbc;
445
446 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300447
Paulo Zanonie35be232016-01-18 15:56:58 -0200448 /* Calling cancel_work() here won't help due to the fact that the work
449 * function grabs fbc->lock. Just set scheduled to false so the work
450 * function can know it was cancelled. */
451 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300452
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200453 if (fbc->active)
454 fbc->deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300455}
456
Paulo Zanoni010cf732016-01-19 11:35:48 -0200457static bool multiple_pipes_ok(struct intel_crtc *crtc)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300458{
Paulo Zanoni010cf732016-01-19 11:35:48 -0200459 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
460 struct drm_plane *primary = crtc->base.primary;
461 struct intel_fbc *fbc = &dev_priv->fbc;
462 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300463
Paulo Zanoni010cf732016-01-19 11:35:48 -0200464 /* Don't even bother tracking anything we don't need. */
465 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300466 return true;
467
Paulo Zanoni010cf732016-01-19 11:35:48 -0200468 WARN_ON(!drm_modeset_is_locked(&primary->mutex));
Paulo Zanoni232fd932015-07-07 15:26:07 -0300469
Paulo Zanoni010cf732016-01-19 11:35:48 -0200470 if (to_intel_plane_state(primary->state)->visible)
471 fbc->visible_pipes_mask |= (1 << pipe);
472 else
473 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300474
Paulo Zanoni010cf732016-01-19 11:35:48 -0200475 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300476}
477
Paulo Zanoni7733b492015-07-07 15:26:04 -0300478static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300479 struct drm_mm_node *node,
480 int size,
481 int fb_cpp)
482{
Paulo Zanonifc786722015-07-02 19:25:08 -0300483 int compression_threshold = 1;
484 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300485 u64 end;
486
487 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
488 * reserved range size, so it always assumes the maximum (8mb) is used.
489 * If we enable FBC using a CFB on that memory range we'll get FIFO
490 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700491 if (IS_BROADWELL(dev_priv) ||
492 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Paulo Zanonia9da5122015-09-14 15:19:57 -0300493 end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
494 else
495 end = dev_priv->gtt.stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300496
497 /* HACK: This code depends on what we will do in *_enable_fbc. If that
498 * code changes, this code needs to change as well.
499 *
500 * The enable_fbc code will attempt to use one of our 2 compression
501 * thresholds, therefore, in that case, we only have 1 resort.
502 */
503
504 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300505 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
506 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300507 if (ret == 0)
508 return compression_threshold;
509
510again:
511 /* HW's ability to limit the CFB is 1:4 */
512 if (compression_threshold > 4 ||
513 (fb_cpp == 2 && compression_threshold == 2))
514 return 0;
515
Paulo Zanonia9da5122015-09-14 15:19:57 -0300516 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
517 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300518 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300519 return 0;
520 } else if (ret) {
521 compression_threshold <<= 1;
522 goto again;
523 } else {
524 return compression_threshold;
525 }
526}
527
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300528static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300529{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300530 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200531 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300532 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300533 int size, fb_cpp, ret;
534
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200535 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300536
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200537 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
538 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300539
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200540 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300541 size, fb_cpp);
542 if (!ret)
543 goto err_llb;
544 else if (ret > 1) {
545 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
546
547 }
548
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200549 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300550
551 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200552 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300553 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200554 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300555 } else {
556 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
557 if (!compressed_llb)
558 goto err_fb;
559
560 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
561 4096, 4096);
562 if (ret)
563 goto err_fb;
564
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200565 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300566
567 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200568 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300569 I915_WRITE(FBC_LL_BASE,
570 dev_priv->mm.stolen_base + compressed_llb->start);
571 }
572
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300573 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200574 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300575
576 return 0;
577
578err_fb:
579 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200580 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300581err_llb:
582 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
583 return -ENOSPC;
584}
585
Paulo Zanoni7733b492015-07-07 15:26:04 -0300586static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300587{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200588 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300589
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200590 if (drm_mm_node_allocated(&fbc->compressed_fb))
591 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
592
593 if (fbc->compressed_llb) {
594 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
595 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300596 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300597}
598
Paulo Zanoni7733b492015-07-07 15:26:04 -0300599void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300600{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200601 struct intel_fbc *fbc = &dev_priv->fbc;
602
Paulo Zanoni9f218332015-09-23 12:52:27 -0300603 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300604 return;
605
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200606 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300607 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200608 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300609}
610
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300611static bool stride_is_valid(struct drm_i915_private *dev_priv,
612 unsigned int stride)
613{
614 /* These should have been caught earlier. */
615 WARN_ON(stride < 512);
616 WARN_ON((stride & (64 - 1)) != 0);
617
618 /* Below are the additional FBC restrictions. */
619
620 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
621 return stride == 4096 || stride == 8192;
622
623 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
624 return false;
625
626 if (stride > 16384)
627 return false;
628
629 return true;
630}
631
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200632static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
633 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300634{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200635 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300636 case DRM_FORMAT_XRGB8888:
637 case DRM_FORMAT_XBGR8888:
638 return true;
639 case DRM_FORMAT_XRGB1555:
640 case DRM_FORMAT_RGB565:
641 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200642 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300643 return false;
644 /* WaFbcOnly1to1Ratio:ctg */
645 if (IS_G4X(dev_priv))
646 return false;
647 return true;
648 default:
649 return false;
650 }
651}
652
Paulo Zanoni856312a2015-10-01 19:57:12 -0300653/*
654 * For some reason, the hardware tracking starts looking at whatever we
655 * programmed as the display plane base address register. It does not look at
656 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
657 * variables instead of just looking at the pipe/plane size.
658 */
659static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300660{
661 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200662 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300663 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300664
665 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
666 max_w = 4096;
667 max_h = 4096;
668 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
669 max_w = 4096;
670 max_h = 2048;
671 } else {
672 max_w = 2048;
673 max_h = 1536;
674 }
675
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200676 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
677 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300678 effective_w += crtc->adjusted_x;
679 effective_h += crtc->adjusted_y;
680
681 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300682}
683
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200684static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
685{
686 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
687 struct intel_fbc *fbc = &dev_priv->fbc;
688 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200689 struct intel_crtc_state *crtc_state =
690 to_intel_crtc_state(crtc->base.state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200691 struct intel_plane_state *plane_state =
692 to_intel_plane_state(crtc->base.primary->state);
693 struct drm_framebuffer *fb = plane_state->base.fb;
694 struct drm_i915_gem_object *obj;
695
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200696 WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
697 WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));
698
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200699 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
700 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
701 cache->crtc.hsw_bdw_pixel_rate =
702 ilk_pipe_pixel_rate(crtc_state);
703
704 cache->plane.rotation = plane_state->base.rotation;
705 cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
706 cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
707 cache->plane.visible = plane_state->visible;
708
709 if (!cache->plane.visible)
710 return;
711
712 obj = intel_fb_obj(fb);
713
714 /* FIXME: We lack the proper locking here, so only run this on the
715 * platforms that need. */
716 if (dev_priv->fbc.activate == ilk_fbc_activate)
717 cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200718 cache->fb.pixel_format = fb->pixel_format;
719 cache->fb.stride = fb->pitches[0];
720 cache->fb.fence_reg = obj->fence_reg;
721 cache->fb.tiling_mode = obj->tiling_mode;
722}
723
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200724static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200725{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300726 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200727 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200728 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200729
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200730 if (!cache->plane.visible) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200731 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200732 return false;
733 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200734
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200735 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
736 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200737 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200738 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200739 }
740
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200741 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200742 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200743 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200744 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300745
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200746 /* The use of a CPU fence is mandatory in order to detect writes
747 * by the CPU to the scanout and trigger updates to the FBC.
748 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200749 if (cache->fb.tiling_mode != I915_TILING_X ||
750 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200751 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200752 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200753 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300754 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200755 cache->plane.rotation != BIT(DRM_ROTATE_0)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200756 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200757 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200758 }
759
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200760 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200761 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200762 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300763 }
764
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200765 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200766 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200767 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300768 }
769
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300770 /* WaFbcExceedCdClockThreshold:hsw,bdw */
771 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200772 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200773 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200774 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300775 }
776
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300777 /* It is possible for the required CFB size change without a
778 * crtc->disable + crtc->enable since it is possible to change the
779 * stride without triggering a full modeset. Since we try to
780 * over-allocate the CFB, there's a chance we may keep FBC enabled even
781 * if this happens, but if we exceed the current CFB size we'll have to
782 * disable FBC. Notice that it would be possible to disable FBC, wait
783 * for a frame, free the stolen node, then try to reenable FBC in case
784 * we didn't get any invalidate/deactivate calls, but this would require
785 * a lot of tracking just for a specific case. If we conclude it's an
786 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200787 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200788 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200789 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200790 return false;
791 }
792
793 return true;
794}
795
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200796static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200797{
798 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200799 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200800
801 if (intel_vgpu_active(dev_priv->dev)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200802 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200803 return false;
804 }
805
806 if (i915.enable_fbc < 0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200807 fbc->no_fbc_reason = "disabled per chip default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200808 return false;
809 }
810
811 if (!i915.enable_fbc) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200812 fbc->no_fbc_reason = "disabled per module param";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200813 return false;
814 }
815
Paulo Zanonie35be232016-01-18 15:56:58 -0200816 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200817 fbc->no_fbc_reason = "no enabled pipes can have FBC";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200818 return false;
819 }
820
Paulo Zanonie35be232016-01-18 15:56:58 -0200821 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
822 fbc->no_fbc_reason = "no enabled planes can have FBC";
823 return false;
824 }
825
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200826 return true;
827}
828
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200829static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
830 struct intel_fbc_reg_params *params)
831{
832 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200833 struct intel_fbc *fbc = &dev_priv->fbc;
834 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200835
836 /* Since all our fields are integer types, use memset here so the
837 * comparison function can rely on memcmp because the padding will be
838 * zero. */
839 memset(params, 0, sizeof(*params));
840
841 params->crtc.pipe = crtc->pipe;
842 params->crtc.plane = crtc->plane;
843 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
844
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200845 params->fb.pixel_format = cache->fb.pixel_format;
846 params->fb.stride = cache->fb.stride;
847 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200848
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200849 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200850
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200851 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200852}
853
854static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
855 struct intel_fbc_reg_params *params2)
856{
857 /* We can use this since intel_fbc_get_reg_params() does a memset. */
858 return memcmp(params1, params2, sizeof(*params1)) == 0;
859}
860
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200861void intel_fbc_pre_update(struct intel_crtc *crtc)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200862{
863 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200864 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200865
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200866 if (!fbc_supported(dev_priv))
867 return;
868
869 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200870
Paulo Zanoni010cf732016-01-19 11:35:48 -0200871 if (!multiple_pipes_ok(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200872 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200873 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200874 }
875
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200876 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200877 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200878
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 intel_fbc_update_state_cache(crtc);
880
Paulo Zanoni212890c2016-01-19 11:35:43 -0200881deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200882 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200883unlock:
884 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200885}
886
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200887static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200888{
889 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
890 struct intel_fbc *fbc = &dev_priv->fbc;
891 struct intel_fbc_reg_params old_params;
892
893 WARN_ON(!mutex_is_locked(&fbc->lock));
894
895 if (!fbc->enabled || fbc->crtc != crtc)
896 return;
897
898 if (!intel_fbc_can_activate(crtc)) {
899 WARN_ON(fbc->active);
900 return;
901 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200902
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200903 old_params = fbc->params;
904 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200905
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200906 /* If the scanout has not changed, don't modify the FBC settings.
907 * Note that we make the fundamental assumption that the fb->obj
908 * cannot be unpinned (and have its GTT offset and fence revoked)
909 * without first being decoupled from the scanout and FBC disabled.
910 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200911 if (fbc->active &&
912 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200913 return;
914
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200915 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300916 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200917 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300918}
919
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200920void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300921{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300922 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200923 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300924
Paulo Zanoni9f218332015-09-23 12:52:27 -0300925 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300926 return;
927
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200928 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200929 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200930 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200931}
932
Paulo Zanoni261fe992016-01-19 11:35:40 -0200933static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
934{
935 if (fbc->enabled)
936 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
937 else
938 return fbc->possible_framebuffer_bits;
939}
940
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200941void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
942 unsigned int frontbuffer_bits,
943 enum fb_op_origin origin)
944{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200945 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200946
Paulo Zanoni9f218332015-09-23 12:52:27 -0300947 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300948 return;
949
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200950 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200951 return;
952
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200953 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300954
Paulo Zanoni261fe992016-01-19 11:35:40 -0200955 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200956
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200957 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200958 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300959
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200960 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200961}
962
963void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300964 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200965{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200966 struct intel_fbc *fbc = &dev_priv->fbc;
967
Paulo Zanoni9f218332015-09-23 12:52:27 -0300968 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300969 return;
970
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200971 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300972 return;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300973
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200974 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200975
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200976 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200977
Paulo Zanoni261fe992016-01-19 11:35:40 -0200978 if (!fbc->busy_bits && fbc->enabled &&
979 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200980 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -0200981 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200982 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200983 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300984 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300985
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200986 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200987}
988
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800989/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200990 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
991 * @dev_priv: i915 device instance
992 * @state: the atomic state structure
993 *
994 * This function looks at the proposed state for CRTCs and planes, then chooses
995 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
996 * true.
997 *
998 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
999 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1000 */
1001void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1002 struct drm_atomic_state *state)
1003{
1004 struct intel_fbc *fbc = &dev_priv->fbc;
1005 struct drm_crtc *crtc;
1006 struct drm_crtc_state *crtc_state;
1007 struct drm_plane *plane;
1008 struct drm_plane_state *plane_state;
1009 bool fbc_crtc_present = false;
1010 int i, j;
1011
1012 mutex_lock(&fbc->lock);
1013
1014 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1015 if (fbc->crtc == to_intel_crtc(crtc)) {
1016 fbc_crtc_present = true;
1017 break;
1018 }
1019 }
1020 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1021 if (!fbc_crtc_present && fbc->crtc != NULL)
1022 goto out;
1023
1024 /* Simply choose the first CRTC that is compatible and has a visible
1025 * plane. We could go for fancier schemes such as checking the plane
1026 * size, but this would just affect the few platforms that don't tie FBC
1027 * to pipe or plane A. */
1028 for_each_plane_in_state(state, plane, plane_state, i) {
1029 struct intel_plane_state *intel_plane_state =
1030 to_intel_plane_state(plane_state);
1031
1032 if (!intel_plane_state->visible)
1033 continue;
1034
1035 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1036 struct intel_crtc_state *intel_crtc_state =
1037 to_intel_crtc_state(crtc_state);
1038
1039 if (plane_state->crtc != crtc)
1040 continue;
1041
1042 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1043 break;
1044
1045 intel_crtc_state->enable_fbc = true;
1046 goto out;
1047 }
1048 }
1049
1050out:
1051 mutex_unlock(&fbc->lock);
1052}
1053
1054/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001055 * intel_fbc_enable: tries to enable FBC on the CRTC
1056 * @crtc: the CRTC
1057 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001058 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001059 * possible. Notice that it doesn't activate FBC. It is valid to call
1060 * intel_fbc_enable multiple times for the same pipe without an
1061 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001062 */
1063void intel_fbc_enable(struct intel_crtc *crtc)
1064{
1065 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001066 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001067
1068 if (!fbc_supported(dev_priv))
1069 return;
1070
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001071 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001072
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001073 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001074 WARN_ON(fbc->crtc == NULL);
1075 if (fbc->crtc == crtc) {
1076 WARN_ON(!crtc->config->enable_fbc);
1077 WARN_ON(fbc->active);
1078 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001079 goto out;
1080 }
1081
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001082 if (!crtc->config->enable_fbc)
1083 goto out;
1084
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001085 WARN_ON(fbc->active);
1086 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001087
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001088 intel_fbc_update_state_cache(crtc);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001089 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001090 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001091 goto out;
1092 }
1093
Paulo Zanonid029bca2015-10-15 10:44:46 -03001094 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001095 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001096
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001097 fbc->enabled = true;
1098 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001099out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001100 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001101}
1102
1103/**
1104 * __intel_fbc_disable - disable FBC
1105 * @dev_priv: i915 device instance
1106 *
1107 * This is the low level function that actually disables FBC. Callers should
1108 * grab the FBC lock.
1109 */
1110static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1111{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001112 struct intel_fbc *fbc = &dev_priv->fbc;
1113 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001114
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001115 WARN_ON(!mutex_is_locked(&fbc->lock));
1116 WARN_ON(!fbc->enabled);
1117 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001118 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001119
1120 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1121
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001122 __intel_fbc_cleanup_cfb(dev_priv);
1123
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001124 fbc->enabled = false;
1125 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001126}
1127
1128/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001129 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001130 * @crtc: the CRTC
1131 *
1132 * This function disables FBC if it's associated with the provided CRTC.
1133 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001134void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001135{
1136 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001137 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001138
1139 if (!fbc_supported(dev_priv))
1140 return;
1141
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001142 mutex_lock(&fbc->lock);
1143 if (fbc->crtc == crtc) {
1144 WARN_ON(!fbc->enabled);
1145 WARN_ON(fbc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001146 __intel_fbc_disable(dev_priv);
1147 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001148 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001149
1150 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001151}
1152
1153/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001154 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001155 * @dev_priv: i915 device instance
1156 *
1157 * This function disables FBC regardless of which CRTC is associated with it.
1158 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001159void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001160{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001161 struct intel_fbc *fbc = &dev_priv->fbc;
1162
Paulo Zanonid029bca2015-10-15 10:44:46 -03001163 if (!fbc_supported(dev_priv))
1164 return;
1165
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001166 mutex_lock(&fbc->lock);
1167 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001168 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001169 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001170
1171 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001172}
1173
1174/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001175 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1176 * @dev_priv: i915 device instance
1177 *
1178 * The FBC code needs to track CRTC visibility since the older platforms can't
1179 * have FBC enabled while multiple pipes are used. This function does the
1180 * initial setup at driver load to make sure FBC is matching the real hardware.
1181 */
1182void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1183{
1184 struct intel_crtc *crtc;
1185
1186 /* Don't even bother tracking anything if we don't need. */
1187 if (!no_fbc_on_multiple_pipes(dev_priv))
1188 return;
1189
1190 for_each_intel_crtc(dev_priv->dev, crtc)
1191 if (intel_crtc_active(&crtc->base) &&
1192 to_intel_plane_state(crtc->base.primary->state)->visible)
1193 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1194}
1195
1196/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001197 * intel_fbc_init - Initialize FBC
1198 * @dev_priv: the i915 device
1199 *
1200 * This function might be called during PM init process.
1201 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001202void intel_fbc_init(struct drm_i915_private *dev_priv)
1203{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001204 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001205 enum pipe pipe;
1206
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001207 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1208 mutex_init(&fbc->lock);
1209 fbc->enabled = false;
1210 fbc->active = false;
1211 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001212
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001213 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001214 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001215 return;
1216 }
1217
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001218 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001219 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001220 INTEL_FRONTBUFFER_PRIMARY(pipe);
1221
Paulo Zanoni57105022015-11-04 17:10:46 -02001222 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001223 break;
1224 }
1225
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001226 if (INTEL_INFO(dev_priv)->gen >= 7) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001227 fbc->is_active = ilk_fbc_is_active;
1228 fbc->activate = gen7_fbc_activate;
1229 fbc->deactivate = ilk_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001230 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001231 fbc->is_active = ilk_fbc_is_active;
1232 fbc->activate = ilk_fbc_activate;
1233 fbc->deactivate = ilk_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001234 } else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001235 fbc->is_active = g4x_fbc_is_active;
1236 fbc->activate = g4x_fbc_activate;
1237 fbc->deactivate = g4x_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001238 } else {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001239 fbc->is_active = i8xx_fbc_is_active;
1240 fbc->activate = i8xx_fbc_activate;
1241 fbc->deactivate = i8xx_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001242
1243 /* This value was pulled out of someone's hat */
1244 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
1245 }
1246
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001247 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001248 * deactivate it in case the BIOS activated it to make sure software
1249 * matches the hardware state. */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001250 if (fbc->is_active(dev_priv))
1251 fbc->deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001252}