Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 24 | /** |
| 25 | * DOC: Frame Buffer Compression (FBC) |
| 26 | * |
| 27 | * FBC tries to save memory bandwidth (and so power consumption) by |
| 28 | * compressing the amount of memory used by the display. It is total |
| 29 | * transparent to user space and completely handled in the kernel. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 30 | * |
| 31 | * The benefits of FBC are mostly visible with solid backgrounds and |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 32 | * variation-less patterns. It comes from keeping the memory footprint small |
| 33 | * and having fewer memory pages opened and accessed for refreshing the display. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 34 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 35 | * i915 is responsible to reserve stolen memory for FBC and configure its |
| 36 | * offset on proper registers. The hardware takes care of all |
| 37 | * compress/decompress. However there are many known cases where we have to |
| 38 | * forcibly disable it to allow proper screen updates. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 39 | */ |
| 40 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 41 | #include "intel_drv.h" |
| 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 44 | static inline bool fbc_supported(struct drm_i915_private *dev_priv) |
| 45 | { |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 46 | return dev_priv->fbc.activate != NULL; |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 47 | } |
| 48 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 49 | static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv) |
| 50 | { |
| 51 | return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8; |
| 52 | } |
| 53 | |
Paulo Zanoni | e6cd6dc | 2015-10-16 17:55:40 -0300 | [diff] [blame] | 54 | static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv) |
| 55 | { |
| 56 | return INTEL_INFO(dev_priv)->gen < 4; |
| 57 | } |
| 58 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 59 | static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv) |
| 60 | { |
| 61 | return INTEL_INFO(dev_priv)->gen <= 3; |
| 62 | } |
| 63 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 64 | /* |
| 65 | * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the |
| 66 | * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's |
| 67 | * origin so the x and y offsets can actually fit the registers. As a |
| 68 | * consequence, the fence doesn't really start exactly at the display plane |
| 69 | * address we program because it starts at the real start of the buffer, so we |
| 70 | * have to take this into consideration here. |
| 71 | */ |
| 72 | static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc) |
| 73 | { |
| 74 | return crtc->base.y - crtc->adjusted_y; |
| 75 | } |
| 76 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 77 | /* |
| 78 | * For SKL+, the plane source size used by the hardware is based on the value we |
| 79 | * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value |
| 80 | * we wrote to PIPESRC. |
| 81 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 82 | static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache, |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 83 | int *width, int *height) |
| 84 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 85 | int w, h; |
| 86 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 87 | if (intel_rotation_90_or_270(cache->plane.rotation)) { |
| 88 | w = cache->plane.src_h; |
| 89 | h = cache->plane.src_w; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 90 | } else { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 91 | w = cache->plane.src_w; |
| 92 | h = cache->plane.src_h; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | if (width) |
| 96 | *width = w; |
| 97 | if (height) |
| 98 | *height = h; |
| 99 | } |
| 100 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 101 | static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv, |
| 102 | struct intel_fbc_state_cache *cache) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 103 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 104 | int lines; |
| 105 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 106 | intel_fbc_get_plane_source_size(cache, NULL, &lines); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 107 | if (INTEL_INFO(dev_priv)->gen >= 7) |
| 108 | lines = min(lines, 2048); |
| 109 | |
| 110 | /* Hardware needs the full buffer stride, not just the active area. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 111 | return lines * cache->fb.stride; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 112 | } |
| 113 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 114 | static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 115 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 116 | u32 fbc_ctl; |
| 117 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 118 | dev_priv->fbc.active = false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 119 | |
| 120 | /* Disable compression */ |
| 121 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 122 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 123 | return; |
| 124 | |
| 125 | fbc_ctl &= ~FBC_CTL_EN; |
| 126 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 127 | |
| 128 | /* Wait for compressing bit to clear */ |
| 129 | if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) { |
| 130 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 131 | return; |
| 132 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 133 | } |
| 134 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 135 | static void i8xx_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 136 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 137 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 138 | int cfb_pitch; |
| 139 | int i; |
| 140 | u32 fbc_ctl; |
| 141 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 142 | dev_priv->fbc.active = true; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 143 | |
Jani Nikula | 60ee5cd | 2015-02-05 12:04:27 +0200 | [diff] [blame] | 144 | /* Note: fbc.threshold == 1 for i8xx */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 145 | cfb_pitch = params->cfb_size / FBC_LL_SIZE; |
| 146 | if (params->fb.stride < cfb_pitch) |
| 147 | cfb_pitch = params->fb.stride; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 148 | |
| 149 | /* FBC_CTL wants 32B or 64B units */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 150 | if (IS_GEN2(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 151 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 152 | else |
| 153 | cfb_pitch = (cfb_pitch / 64) - 1; |
| 154 | |
| 155 | /* Clear old tags */ |
| 156 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
Ville Syrjälä | 4d110c7 | 2015-09-18 20:03:18 +0300 | [diff] [blame] | 157 | I915_WRITE(FBC_TAG(i), 0); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 158 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 159 | if (IS_GEN4(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 160 | u32 fbc_ctl2; |
| 161 | |
| 162 | /* Set it up... */ |
| 163 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 164 | fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 165 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 166 | I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /* enable it... */ |
| 170 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 171 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 172 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 173 | if (IS_I945GM(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 174 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 175 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 176 | fbc_ctl |= params->fb.fence_reg; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 177 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 178 | } |
| 179 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 180 | static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 181 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 182 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 183 | } |
| 184 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 185 | static void g4x_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 186 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 187 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 188 | u32 dpfc_ctl; |
| 189 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 190 | dev_priv->fbc.active = true; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 191 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 192 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN; |
| 193 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 194 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 195 | else |
| 196 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 197 | dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 198 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 199 | I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 200 | |
| 201 | /* enable it... */ |
| 202 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 203 | } |
| 204 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 205 | static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 206 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 207 | u32 dpfc_ctl; |
| 208 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 209 | dev_priv->fbc.active = false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 210 | |
| 211 | /* Disable compression */ |
| 212 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 213 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 214 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 215 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 216 | } |
| 217 | } |
| 218 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 219 | static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 220 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 221 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 222 | } |
| 223 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 224 | /* This function forces a CFB recompression through the nuke operation. */ |
| 225 | static void intel_fbc_recompress(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 226 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 227 | I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE); |
| 228 | POSTING_READ(MSG_FBC_REND_STATE); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 229 | } |
| 230 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 231 | static void ilk_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 232 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 233 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 234 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 235 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 236 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 237 | dev_priv->fbc.active = true; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 238 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 239 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane); |
| 240 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 241 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 242 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 243 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 244 | case 4: |
| 245 | case 3: |
| 246 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 247 | break; |
| 248 | case 2: |
| 249 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 250 | break; |
| 251 | case 1: |
| 252 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 253 | break; |
| 254 | } |
| 255 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 256 | if (IS_GEN5(dev_priv)) |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 257 | dpfc_ctl |= params->fb.fence_reg; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 258 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 259 | I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
| 260 | I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 261 | /* enable it... */ |
| 262 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 263 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 264 | if (IS_GEN6(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 265 | I915_WRITE(SNB_DPFC_CTL_SA, |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 266 | SNB_CPU_FENCE_ENABLE | params->fb.fence_reg); |
| 267 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 268 | } |
| 269 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 270 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 271 | } |
| 272 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 273 | static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 274 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 275 | u32 dpfc_ctl; |
| 276 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 277 | dev_priv->fbc.active = false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 278 | |
| 279 | /* Disable compression */ |
| 280 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 281 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 282 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 283 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 284 | } |
| 285 | } |
| 286 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 287 | static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 288 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 289 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 290 | } |
| 291 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 292 | static void gen7_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 293 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 294 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 295 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 296 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 297 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 298 | dev_priv->fbc.active = true; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 299 | |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 300 | dpfc_ctl = 0; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 301 | if (IS_IVYBRIDGE(dev_priv)) |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 302 | dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane); |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 303 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 304 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 305 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 306 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 307 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 308 | case 4: |
| 309 | case 3: |
| 310 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 311 | break; |
| 312 | case 2: |
| 313 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 314 | break; |
| 315 | case 1: |
| 316 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 317 | break; |
| 318 | } |
| 319 | |
| 320 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 321 | |
| 322 | if (dev_priv->fbc.false_color) |
| 323 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 324 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 325 | if (IS_IVYBRIDGE(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 326 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
| 327 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 328 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 329 | ILK_FBCQ_DIS); |
Paulo Zanoni | 40f4022 | 2015-09-14 15:20:01 -0300 | [diff] [blame] | 330 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 331 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 332 | I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe), |
| 333 | I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 334 | HSW_FBCQ_DIS); |
| 335 | } |
| 336 | |
Paulo Zanoni | 57012be9 | 2015-09-14 15:20:00 -0300 | [diff] [blame] | 337 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 338 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 339 | I915_WRITE(SNB_DPFC_CTL_SA, |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 340 | SNB_CPU_FENCE_ENABLE | params->fb.fence_reg); |
| 341 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 342 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 343 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 344 | } |
| 345 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 346 | /** |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 347 | * intel_fbc_is_active - Is FBC active? |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 348 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 349 | * |
| 350 | * This function is used to verify the current state of FBC. |
| 351 | * FIXME: This should be tracked in the plane config eventually |
| 352 | * instead of queried at runtime for most callers. |
| 353 | */ |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 354 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 355 | { |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 356 | return dev_priv->fbc.active; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 357 | } |
| 358 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 359 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 360 | { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 361 | struct drm_i915_private *dev_priv = |
| 362 | container_of(__work, struct drm_i915_private, fbc.work.work); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 363 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 364 | struct intel_fbc_work *work = &fbc->work; |
| 365 | struct intel_crtc *crtc = fbc->crtc; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 366 | struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe]; |
| 367 | |
| 368 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 369 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 370 | pipe_name(crtc->pipe)); |
| 371 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 372 | mutex_lock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 373 | work->scheduled = false; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 374 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 375 | return; |
| 376 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 377 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 378 | retry: |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 379 | /* Delay the actual enabling to let pageflipping cease and the |
| 380 | * display to settle before starting the compression. Note that |
| 381 | * this delay also serves a second purpose: it allows for a |
| 382 | * vblank to pass after disabling the FBC before we attempt |
| 383 | * to modify the control registers. |
| 384 | * |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 385 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 386 | * |
| 387 | * It is also worth mentioning that since work->scheduled_vblank can be |
| 388 | * updated multiple times by the other threads, hitting the timeout is |
| 389 | * not an error condition. We'll just end up hitting the "goto retry" |
| 390 | * case below. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 391 | */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 392 | wait_event_timeout(vblank->queue, |
| 393 | drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank, |
| 394 | msecs_to_jiffies(50)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 395 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 396 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 397 | |
| 398 | /* Were we cancelled? */ |
| 399 | if (!work->scheduled) |
| 400 | goto out; |
| 401 | |
| 402 | /* Were we delayed again while this function was sleeping? */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 403 | if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 404 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 405 | goto retry; |
| 406 | } |
| 407 | |
| 408 | if (crtc->base.primary->fb == work->fb) |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 409 | fbc->activate(dev_priv); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 410 | |
| 411 | work->scheduled = false; |
| 412 | |
| 413 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 414 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 415 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 416 | } |
| 417 | |
| 418 | static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv) |
| 419 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 420 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 421 | |
| 422 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 423 | fbc->work.scheduled = false; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | static void intel_fbc_schedule_activation(struct intel_crtc *crtc) |
| 427 | { |
| 428 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 429 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 430 | struct intel_fbc_work *work = &fbc->work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 431 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 432 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 433 | |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 434 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 435 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 436 | pipe_name(crtc->pipe)); |
| 437 | return; |
| 438 | } |
| 439 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 440 | /* It is useless to call intel_fbc_cancel_work() in this function since |
| 441 | * we're not releasing fbc.lock, so it won't have an opportunity to grab |
| 442 | * it to discover that it was cancelled. So we just update the expected |
| 443 | * jiffy count. */ |
| 444 | work->fb = crtc->base.primary->fb; |
| 445 | work->scheduled = true; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 446 | work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base); |
| 447 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 448 | |
| 449 | schedule_work(&work->work); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 450 | } |
| 451 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 452 | static void intel_fbc_deactivate(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 453 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 454 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 455 | |
| 456 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 457 | |
| 458 | intel_fbc_cancel_work(dev_priv); |
| 459 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 460 | if (fbc->active) |
| 461 | fbc->deactivate(dev_priv); |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 462 | } |
| 463 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 464 | static bool crtc_can_fbc(struct intel_crtc *crtc) |
Paulo Zanoni | 30c58d5 | 2015-11-04 17:10:48 -0200 | [diff] [blame] | 465 | { |
| 466 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 467 | |
| 468 | if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) |
| 469 | return false; |
| 470 | |
Paulo Zanoni | e6cd6dc | 2015-10-16 17:55:40 -0300 | [diff] [blame] | 471 | if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) |
| 472 | return false; |
| 473 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 474 | return true; |
| 475 | } |
| 476 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 477 | static bool multiple_pipes_ok(struct intel_crtc *crtc) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 478 | { |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 479 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 480 | struct drm_plane *primary = crtc->base.primary; |
| 481 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 482 | enum pipe pipe = crtc->pipe; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 483 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 484 | /* Don't even bother tracking anything we don't need. */ |
| 485 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 486 | return true; |
| 487 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 488 | WARN_ON(!drm_modeset_is_locked(&primary->mutex)); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 489 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 490 | if (to_intel_plane_state(primary->state)->visible) |
| 491 | fbc->visible_pipes_mask |= (1 << pipe); |
| 492 | else |
| 493 | fbc->visible_pipes_mask &= ~(1 << pipe); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 494 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 495 | return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 496 | } |
| 497 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 498 | static int find_compression_threshold(struct drm_i915_private *dev_priv, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 499 | struct drm_mm_node *node, |
| 500 | int size, |
| 501 | int fb_cpp) |
| 502 | { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 503 | int compression_threshold = 1; |
| 504 | int ret; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 505 | u64 end; |
| 506 | |
| 507 | /* The FBC hardware for BDW/SKL doesn't have access to the stolen |
| 508 | * reserved range size, so it always assumes the maximum (8mb) is used. |
| 509 | * If we enable FBC using a CFB on that memory range we'll get FIFO |
| 510 | * underruns, even if that range is not reserved by the BIOS. */ |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 511 | if (IS_BROADWELL(dev_priv) || |
| 512 | IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 513 | end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024; |
| 514 | else |
| 515 | end = dev_priv->gtt.stolen_usable_size; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 516 | |
| 517 | /* HACK: This code depends on what we will do in *_enable_fbc. If that |
| 518 | * code changes, this code needs to change as well. |
| 519 | * |
| 520 | * The enable_fbc code will attempt to use one of our 2 compression |
| 521 | * thresholds, therefore, in that case, we only have 1 resort. |
| 522 | */ |
| 523 | |
| 524 | /* Try to over-allocate to reduce reallocations and fragmentation. */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 525 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1, |
| 526 | 4096, 0, end); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 527 | if (ret == 0) |
| 528 | return compression_threshold; |
| 529 | |
| 530 | again: |
| 531 | /* HW's ability to limit the CFB is 1:4 */ |
| 532 | if (compression_threshold > 4 || |
| 533 | (fb_cpp == 2 && compression_threshold == 2)) |
| 534 | return 0; |
| 535 | |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 536 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1, |
| 537 | 4096, 0, end); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 538 | if (ret && INTEL_INFO(dev_priv)->gen <= 4) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 539 | return 0; |
| 540 | } else if (ret) { |
| 541 | compression_threshold <<= 1; |
| 542 | goto again; |
| 543 | } else { |
| 544 | return compression_threshold; |
| 545 | } |
| 546 | } |
| 547 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 548 | static int intel_fbc_alloc_cfb(struct intel_crtc *crtc) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 549 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 550 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 551 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 552 | struct drm_mm_node *uninitialized_var(compressed_llb); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 553 | int size, fb_cpp, ret; |
| 554 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 555 | WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb)); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 556 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 557 | size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache); |
| 558 | fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 559 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 560 | ret = find_compression_threshold(dev_priv, &fbc->compressed_fb, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 561 | size, fb_cpp); |
| 562 | if (!ret) |
| 563 | goto err_llb; |
| 564 | else if (ret > 1) { |
| 565 | DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n"); |
| 566 | |
| 567 | } |
| 568 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 569 | fbc->threshold = ret; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 570 | |
| 571 | if (INTEL_INFO(dev_priv)->gen >= 5) |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 572 | I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 573 | else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 574 | I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 575 | } else { |
| 576 | compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL); |
| 577 | if (!compressed_llb) |
| 578 | goto err_fb; |
| 579 | |
| 580 | ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb, |
| 581 | 4096, 4096); |
| 582 | if (ret) |
| 583 | goto err_fb; |
| 584 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 585 | fbc->compressed_llb = compressed_llb; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 586 | |
| 587 | I915_WRITE(FBC_CFB_BASE, |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 588 | dev_priv->mm.stolen_base + fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 589 | I915_WRITE(FBC_LL_BASE, |
| 590 | dev_priv->mm.stolen_base + compressed_llb->start); |
| 591 | } |
| 592 | |
Paulo Zanoni | b8bf5d7 | 2015-09-14 15:19:58 -0300 | [diff] [blame] | 593 | DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n", |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 594 | fbc->compressed_fb.size, fbc->threshold); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 595 | |
| 596 | return 0; |
| 597 | |
| 598 | err_fb: |
| 599 | kfree(compressed_llb); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 600 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 601 | err_llb: |
| 602 | pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size); |
| 603 | return -ENOSPC; |
| 604 | } |
| 605 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 606 | static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 607 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 608 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 609 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 610 | if (drm_mm_node_allocated(&fbc->compressed_fb)) |
| 611 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
| 612 | |
| 613 | if (fbc->compressed_llb) { |
| 614 | i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb); |
| 615 | kfree(fbc->compressed_llb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 616 | } |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 617 | } |
| 618 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 619 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 620 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 621 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 622 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 623 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 624 | return; |
| 625 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 626 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 627 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 628 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 629 | } |
| 630 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 631 | static bool stride_is_valid(struct drm_i915_private *dev_priv, |
| 632 | unsigned int stride) |
| 633 | { |
| 634 | /* These should have been caught earlier. */ |
| 635 | WARN_ON(stride < 512); |
| 636 | WARN_ON((stride & (64 - 1)) != 0); |
| 637 | |
| 638 | /* Below are the additional FBC restrictions. */ |
| 639 | |
| 640 | if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv)) |
| 641 | return stride == 4096 || stride == 8192; |
| 642 | |
| 643 | if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048) |
| 644 | return false; |
| 645 | |
| 646 | if (stride > 16384) |
| 647 | return false; |
| 648 | |
| 649 | return true; |
| 650 | } |
| 651 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 652 | static bool pixel_format_is_valid(struct drm_i915_private *dev_priv, |
| 653 | uint32_t pixel_format) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 654 | { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 655 | switch (pixel_format) { |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 656 | case DRM_FORMAT_XRGB8888: |
| 657 | case DRM_FORMAT_XBGR8888: |
| 658 | return true; |
| 659 | case DRM_FORMAT_XRGB1555: |
| 660 | case DRM_FORMAT_RGB565: |
| 661 | /* 16bpp not supported on gen2 */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 662 | if (IS_GEN2(dev_priv)) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 663 | return false; |
| 664 | /* WaFbcOnly1to1Ratio:ctg */ |
| 665 | if (IS_G4X(dev_priv)) |
| 666 | return false; |
| 667 | return true; |
| 668 | default: |
| 669 | return false; |
| 670 | } |
| 671 | } |
| 672 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 673 | /* |
| 674 | * For some reason, the hardware tracking starts looking at whatever we |
| 675 | * programmed as the display plane base address register. It does not look at |
| 676 | * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y} |
| 677 | * variables instead of just looking at the pipe/plane size. |
| 678 | */ |
| 679 | static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc) |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 680 | { |
| 681 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 682 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 683 | unsigned int effective_w, effective_h, max_w, max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 684 | |
| 685 | if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) { |
| 686 | max_w = 4096; |
| 687 | max_h = 4096; |
| 688 | } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { |
| 689 | max_w = 4096; |
| 690 | max_h = 2048; |
| 691 | } else { |
| 692 | max_w = 2048; |
| 693 | max_h = 1536; |
| 694 | } |
| 695 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 696 | intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w, |
| 697 | &effective_h); |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 698 | effective_w += crtc->adjusted_x; |
| 699 | effective_h += crtc->adjusted_y; |
| 700 | |
| 701 | return effective_w <= max_w && effective_h <= max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 702 | } |
| 703 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 704 | static void intel_fbc_update_state_cache(struct intel_crtc *crtc) |
| 705 | { |
| 706 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 707 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 708 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 709 | struct intel_crtc_state *crtc_state = |
| 710 | to_intel_crtc_state(crtc->base.state); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 711 | struct intel_plane_state *plane_state = |
| 712 | to_intel_plane_state(crtc->base.primary->state); |
| 713 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 714 | struct drm_i915_gem_object *obj; |
| 715 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 716 | WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex)); |
| 717 | WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex)); |
| 718 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 719 | cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags; |
| 720 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 721 | cache->crtc.hsw_bdw_pixel_rate = |
| 722 | ilk_pipe_pixel_rate(crtc_state); |
| 723 | |
| 724 | cache->plane.rotation = plane_state->base.rotation; |
| 725 | cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16; |
| 726 | cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16; |
| 727 | cache->plane.visible = plane_state->visible; |
| 728 | |
| 729 | if (!cache->plane.visible) |
| 730 | return; |
| 731 | |
| 732 | obj = intel_fb_obj(fb); |
| 733 | |
| 734 | /* FIXME: We lack the proper locking here, so only run this on the |
| 735 | * platforms that need. */ |
| 736 | if (dev_priv->fbc.activate == ilk_fbc_activate) |
| 737 | cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj); |
| 738 | cache->fb.id = fb->base.id; |
| 739 | cache->fb.pixel_format = fb->pixel_format; |
| 740 | cache->fb.stride = fb->pitches[0]; |
| 741 | cache->fb.fence_reg = obj->fence_reg; |
| 742 | cache->fb.tiling_mode = obj->tiling_mode; |
| 743 | } |
| 744 | |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 745 | static bool intel_fbc_can_activate(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 746 | { |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 747 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 748 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 749 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 750 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 751 | if (!cache->plane.visible) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 752 | fbc->no_fbc_reason = "primary plane not visible"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 753 | return false; |
| 754 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 755 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 756 | if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) || |
| 757 | (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 758 | fbc->no_fbc_reason = "incompatible mode"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 759 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 760 | } |
| 761 | |
Paulo Zanoni | 45b32a2 | 2015-11-04 17:10:49 -0200 | [diff] [blame] | 762 | if (!intel_fbc_hw_tracking_covers_screen(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 763 | fbc->no_fbc_reason = "mode too large for compression"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 764 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 765 | } |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 766 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 767 | /* The use of a CPU fence is mandatory in order to detect writes |
| 768 | * by the CPU to the scanout and trigger updates to the FBC. |
| 769 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 770 | if (cache->fb.tiling_mode != I915_TILING_X || |
| 771 | cache->fb.fence_reg == I915_FENCE_REG_NONE) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 772 | fbc->no_fbc_reason = "framebuffer not tiled or fenced"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 773 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 774 | } |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 775 | if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) && |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 776 | cache->plane.rotation != BIT(DRM_ROTATE_0)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 777 | fbc->no_fbc_reason = "rotation unsupported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 778 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 779 | } |
| 780 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 781 | if (!stride_is_valid(dev_priv, cache->fb.stride)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 782 | fbc->no_fbc_reason = "framebuffer stride not supported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 783 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 784 | } |
| 785 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 786 | if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 787 | fbc->no_fbc_reason = "pixel format is invalid"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 788 | return false; |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 789 | } |
| 790 | |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 791 | /* WaFbcExceedCdClockThreshold:hsw,bdw */ |
| 792 | if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) && |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 793 | cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 794 | fbc->no_fbc_reason = "pixel rate is too big"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 795 | return false; |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 796 | } |
| 797 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 798 | /* It is possible for the required CFB size change without a |
| 799 | * crtc->disable + crtc->enable since it is possible to change the |
| 800 | * stride without triggering a full modeset. Since we try to |
| 801 | * over-allocate the CFB, there's a chance we may keep FBC enabled even |
| 802 | * if this happens, but if we exceed the current CFB size we'll have to |
| 803 | * disable FBC. Notice that it would be possible to disable FBC, wait |
| 804 | * for a frame, free the stolen node, then try to reenable FBC in case |
| 805 | * we didn't get any invalidate/deactivate calls, but this would require |
| 806 | * a lot of tracking just for a specific case. If we conclude it's an |
| 807 | * important case, we can implement it later. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 808 | if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) > |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 809 | fbc->compressed_fb.size * fbc->threshold) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 810 | fbc->no_fbc_reason = "CFB requirements changed"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 811 | return false; |
| 812 | } |
| 813 | |
| 814 | return true; |
| 815 | } |
| 816 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 817 | static bool intel_fbc_can_choose(struct intel_crtc *crtc) |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 818 | { |
| 819 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 820 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 821 | |
| 822 | if (intel_vgpu_active(dev_priv->dev)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 823 | fbc->no_fbc_reason = "VGPU is active"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 824 | return false; |
| 825 | } |
| 826 | |
| 827 | if (i915.enable_fbc < 0) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 828 | fbc->no_fbc_reason = "disabled per chip default"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 829 | return false; |
| 830 | } |
| 831 | |
| 832 | if (!i915.enable_fbc) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 833 | fbc->no_fbc_reason = "disabled per module param"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 834 | return false; |
| 835 | } |
| 836 | |
| 837 | if (!crtc_can_fbc(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 838 | fbc->no_fbc_reason = "no enabled pipes can have FBC"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 839 | return false; |
| 840 | } |
| 841 | |
| 842 | return true; |
| 843 | } |
| 844 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 845 | static void intel_fbc_get_reg_params(struct intel_crtc *crtc, |
| 846 | struct intel_fbc_reg_params *params) |
| 847 | { |
| 848 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 849 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 850 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 851 | |
| 852 | /* Since all our fields are integer types, use memset here so the |
| 853 | * comparison function can rely on memcmp because the padding will be |
| 854 | * zero. */ |
| 855 | memset(params, 0, sizeof(*params)); |
| 856 | |
| 857 | params->crtc.pipe = crtc->pipe; |
| 858 | params->crtc.plane = crtc->plane; |
| 859 | params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc); |
| 860 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 861 | params->fb.id = cache->fb.id; |
| 862 | params->fb.pixel_format = cache->fb.pixel_format; |
| 863 | params->fb.stride = cache->fb.stride; |
| 864 | params->fb.fence_reg = cache->fb.fence_reg; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 865 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 866 | params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 867 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 868 | params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 869 | } |
| 870 | |
| 871 | static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1, |
| 872 | struct intel_fbc_reg_params *params2) |
| 873 | { |
| 874 | /* We can use this since intel_fbc_get_reg_params() does a memset. */ |
| 875 | return memcmp(params1, params2, sizeof(*params1)) == 0; |
| 876 | } |
| 877 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 878 | void intel_fbc_pre_update(struct intel_crtc *crtc) |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 879 | { |
| 880 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 881 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 882 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 883 | if (!fbc_supported(dev_priv)) |
| 884 | return; |
| 885 | |
| 886 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 887 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 888 | if (!multiple_pipes_ok(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 889 | fbc->no_fbc_reason = "more than one pipe active"; |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 890 | goto deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 891 | } |
| 892 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 893 | if (!fbc->enabled || fbc->crtc != crtc) |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 894 | goto unlock; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 895 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 896 | intel_fbc_update_state_cache(crtc); |
| 897 | |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 898 | deactivate: |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 899 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 900 | unlock: |
| 901 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 902 | } |
| 903 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 904 | static void __intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 905 | { |
| 906 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 907 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 908 | struct intel_fbc_reg_params old_params; |
| 909 | |
| 910 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 911 | |
| 912 | if (!fbc->enabled || fbc->crtc != crtc) |
| 913 | return; |
| 914 | |
| 915 | if (!intel_fbc_can_activate(crtc)) { |
| 916 | WARN_ON(fbc->active); |
| 917 | return; |
| 918 | } |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 919 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 920 | old_params = fbc->params; |
| 921 | intel_fbc_get_reg_params(crtc, &fbc->params); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 922 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 923 | /* If the scanout has not changed, don't modify the FBC settings. |
| 924 | * Note that we make the fundamental assumption that the fb->obj |
| 925 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 926 | * without first being decoupled from the scanout and FBC disabled. |
| 927 | */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 928 | if (fbc->active && |
| 929 | intel_fbc_reg_params_equal(&old_params, &fbc->params)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 930 | return; |
| 931 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 932 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 933 | intel_fbc_schedule_activation(crtc); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 934 | fbc->no_fbc_reason = "FBC enabled (active or scheduled)"; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 935 | } |
| 936 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 937 | void intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 938 | { |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 939 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 940 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 941 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 942 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 943 | return; |
| 944 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 945 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 946 | __intel_fbc_post_update(crtc); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 947 | mutex_unlock(&fbc->lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 948 | } |
| 949 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 950 | static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc) |
| 951 | { |
| 952 | if (fbc->enabled) |
| 953 | return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit; |
| 954 | else |
| 955 | return fbc->possible_framebuffer_bits; |
| 956 | } |
| 957 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 958 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 959 | unsigned int frontbuffer_bits, |
| 960 | enum fb_op_origin origin) |
| 961 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 962 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 963 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 964 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 965 | return; |
| 966 | |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 967 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 968 | return; |
| 969 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 970 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 971 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 972 | fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 973 | |
Paulo Zanoni | 5bc4047 | 2016-01-19 11:35:53 -0200 | [diff] [blame] | 974 | if (fbc->enabled && fbc->busy_bits) |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 975 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 976 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 977 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 978 | } |
| 979 | |
| 980 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 981 | unsigned int frontbuffer_bits, enum fb_op_origin origin) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 982 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 983 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 984 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 985 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 986 | return; |
| 987 | |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 988 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 989 | return; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 990 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 991 | mutex_lock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 992 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 993 | fbc->busy_bits &= ~frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 994 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 995 | if (!fbc->busy_bits && fbc->enabled && |
| 996 | (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) { |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 997 | if (fbc->active) |
Paulo Zanoni | ee7d6cfa | 2015-11-11 14:46:22 -0200 | [diff] [blame] | 998 | intel_fbc_recompress(dev_priv); |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 999 | else |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1000 | __intel_fbc_post_update(fbc->crtc); |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1001 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1002 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1003 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1004 | } |
| 1005 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1006 | /** |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1007 | * intel_fbc_choose_crtc - select a CRTC to enable FBC on |
| 1008 | * @dev_priv: i915 device instance |
| 1009 | * @state: the atomic state structure |
| 1010 | * |
| 1011 | * This function looks at the proposed state for CRTCs and planes, then chooses |
| 1012 | * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to |
| 1013 | * true. |
| 1014 | * |
| 1015 | * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe |
| 1016 | * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc. |
| 1017 | */ |
| 1018 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
| 1019 | struct drm_atomic_state *state) |
| 1020 | { |
| 1021 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1022 | struct drm_crtc *crtc; |
| 1023 | struct drm_crtc_state *crtc_state; |
| 1024 | struct drm_plane *plane; |
| 1025 | struct drm_plane_state *plane_state; |
| 1026 | bool fbc_crtc_present = false; |
| 1027 | int i, j; |
| 1028 | |
| 1029 | mutex_lock(&fbc->lock); |
| 1030 | |
| 1031 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 1032 | if (fbc->crtc == to_intel_crtc(crtc)) { |
| 1033 | fbc_crtc_present = true; |
| 1034 | break; |
| 1035 | } |
| 1036 | } |
| 1037 | /* This atomic commit doesn't involve the CRTC currently tied to FBC. */ |
| 1038 | if (!fbc_crtc_present && fbc->crtc != NULL) |
| 1039 | goto out; |
| 1040 | |
| 1041 | /* Simply choose the first CRTC that is compatible and has a visible |
| 1042 | * plane. We could go for fancier schemes such as checking the plane |
| 1043 | * size, but this would just affect the few platforms that don't tie FBC |
| 1044 | * to pipe or plane A. */ |
| 1045 | for_each_plane_in_state(state, plane, plane_state, i) { |
| 1046 | struct intel_plane_state *intel_plane_state = |
| 1047 | to_intel_plane_state(plane_state); |
| 1048 | |
| 1049 | if (!intel_plane_state->visible) |
| 1050 | continue; |
| 1051 | |
| 1052 | for_each_crtc_in_state(state, crtc, crtc_state, j) { |
| 1053 | struct intel_crtc_state *intel_crtc_state = |
| 1054 | to_intel_crtc_state(crtc_state); |
| 1055 | |
| 1056 | if (plane_state->crtc != crtc) |
| 1057 | continue; |
| 1058 | |
| 1059 | if (!intel_fbc_can_choose(to_intel_crtc(crtc))) |
| 1060 | break; |
| 1061 | |
| 1062 | intel_crtc_state->enable_fbc = true; |
| 1063 | goto out; |
| 1064 | } |
| 1065 | } |
| 1066 | |
| 1067 | out: |
| 1068 | mutex_unlock(&fbc->lock); |
| 1069 | } |
| 1070 | |
| 1071 | /** |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1072 | * intel_fbc_enable: tries to enable FBC on the CRTC |
| 1073 | * @crtc: the CRTC |
| 1074 | * |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1075 | * This function checks if the given CRTC was chosen for FBC, then enables it if |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1076 | * possible. Notice that it doesn't activate FBC. It is valid to call |
| 1077 | * intel_fbc_enable multiple times for the same pipe without an |
| 1078 | * intel_fbc_disable in the middle, as long as it is deactivated. |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1079 | */ |
| 1080 | void intel_fbc_enable(struct intel_crtc *crtc) |
| 1081 | { |
| 1082 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1083 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1084 | |
| 1085 | if (!fbc_supported(dev_priv)) |
| 1086 | return; |
| 1087 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1088 | mutex_lock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1089 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1090 | if (fbc->enabled) { |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1091 | WARN_ON(fbc->crtc == NULL); |
| 1092 | if (fbc->crtc == crtc) { |
| 1093 | WARN_ON(!crtc->config->enable_fbc); |
| 1094 | WARN_ON(fbc->active); |
| 1095 | } |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1096 | goto out; |
| 1097 | } |
| 1098 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1099 | if (!crtc->config->enable_fbc) |
| 1100 | goto out; |
| 1101 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1102 | WARN_ON(fbc->active); |
| 1103 | WARN_ON(fbc->crtc != NULL); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1104 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 1105 | intel_fbc_update_state_cache(crtc); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1106 | if (intel_fbc_alloc_cfb(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame^] | 1107 | fbc->no_fbc_reason = "not enough stolen memory"; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1108 | goto out; |
| 1109 | } |
| 1110 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1111 | DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1112 | fbc->no_fbc_reason = "FBC enabled but not active yet\n"; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1113 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1114 | fbc->enabled = true; |
| 1115 | fbc->crtc = crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1116 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1117 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1118 | } |
| 1119 | |
| 1120 | /** |
| 1121 | * __intel_fbc_disable - disable FBC |
| 1122 | * @dev_priv: i915 device instance |
| 1123 | * |
| 1124 | * This is the low level function that actually disables FBC. Callers should |
| 1125 | * grab the FBC lock. |
| 1126 | */ |
| 1127 | static void __intel_fbc_disable(struct drm_i915_private *dev_priv) |
| 1128 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1129 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1130 | struct intel_crtc *crtc = fbc->crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1131 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1132 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 1133 | WARN_ON(!fbc->enabled); |
| 1134 | WARN_ON(fbc->active); |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 1135 | WARN_ON(crtc->active); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1136 | |
| 1137 | DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
| 1138 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1139 | __intel_fbc_cleanup_cfb(dev_priv); |
| 1140 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1141 | fbc->enabled = false; |
| 1142 | fbc->crtc = NULL; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1143 | } |
| 1144 | |
| 1145 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1146 | * intel_fbc_disable - disable FBC if it's associated with crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1147 | * @crtc: the CRTC |
| 1148 | * |
| 1149 | * This function disables FBC if it's associated with the provided CRTC. |
| 1150 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1151 | void intel_fbc_disable(struct intel_crtc *crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1152 | { |
| 1153 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1154 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1155 | |
| 1156 | if (!fbc_supported(dev_priv)) |
| 1157 | return; |
| 1158 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1159 | mutex_lock(&fbc->lock); |
| 1160 | if (fbc->crtc == crtc) { |
| 1161 | WARN_ON(!fbc->enabled); |
| 1162 | WARN_ON(fbc->active); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1163 | __intel_fbc_disable(dev_priv); |
| 1164 | } |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1165 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1166 | |
| 1167 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1168 | } |
| 1169 | |
| 1170 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1171 | * intel_fbc_global_disable - globally disable FBC |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1172 | * @dev_priv: i915 device instance |
| 1173 | * |
| 1174 | * This function disables FBC regardless of which CRTC is associated with it. |
| 1175 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1176 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1177 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1178 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1179 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1180 | if (!fbc_supported(dev_priv)) |
| 1181 | return; |
| 1182 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1183 | mutex_lock(&fbc->lock); |
| 1184 | if (fbc->enabled) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1185 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1186 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1187 | |
| 1188 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1189 | } |
| 1190 | |
| 1191 | /** |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1192 | * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking |
| 1193 | * @dev_priv: i915 device instance |
| 1194 | * |
| 1195 | * The FBC code needs to track CRTC visibility since the older platforms can't |
| 1196 | * have FBC enabled while multiple pipes are used. This function does the |
| 1197 | * initial setup at driver load to make sure FBC is matching the real hardware. |
| 1198 | */ |
| 1199 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv) |
| 1200 | { |
| 1201 | struct intel_crtc *crtc; |
| 1202 | |
| 1203 | /* Don't even bother tracking anything if we don't need. */ |
| 1204 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
| 1205 | return; |
| 1206 | |
| 1207 | for_each_intel_crtc(dev_priv->dev, crtc) |
| 1208 | if (intel_crtc_active(&crtc->base) && |
| 1209 | to_intel_plane_state(crtc->base.primary->state)->visible) |
| 1210 | dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe); |
| 1211 | } |
| 1212 | |
| 1213 | /** |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1214 | * intel_fbc_init - Initialize FBC |
| 1215 | * @dev_priv: the i915 device |
| 1216 | * |
| 1217 | * This function might be called during PM init process. |
| 1218 | */ |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1219 | void intel_fbc_init(struct drm_i915_private *dev_priv) |
| 1220 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1221 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1222 | enum pipe pipe; |
| 1223 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1224 | INIT_WORK(&fbc->work.work, intel_fbc_work_fn); |
| 1225 | mutex_init(&fbc->lock); |
| 1226 | fbc->enabled = false; |
| 1227 | fbc->active = false; |
| 1228 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1229 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1230 | if (!HAS_FBC(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1231 | fbc->no_fbc_reason = "unsupported by this chipset"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1232 | return; |
| 1233 | } |
| 1234 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1235 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1236 | fbc->possible_framebuffer_bits |= |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1237 | INTEL_FRONTBUFFER_PRIMARY(pipe); |
| 1238 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 1239 | if (fbc_on_pipe_a_only(dev_priv)) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1240 | break; |
| 1241 | } |
| 1242 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1243 | if (INTEL_INFO(dev_priv)->gen >= 7) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1244 | fbc->is_active = ilk_fbc_is_active; |
| 1245 | fbc->activate = gen7_fbc_activate; |
| 1246 | fbc->deactivate = ilk_fbc_deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1247 | } else if (INTEL_INFO(dev_priv)->gen >= 5) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1248 | fbc->is_active = ilk_fbc_is_active; |
| 1249 | fbc->activate = ilk_fbc_activate; |
| 1250 | fbc->deactivate = ilk_fbc_deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1251 | } else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1252 | fbc->is_active = g4x_fbc_is_active; |
| 1253 | fbc->activate = g4x_fbc_activate; |
| 1254 | fbc->deactivate = g4x_fbc_deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1255 | } else { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1256 | fbc->is_active = i8xx_fbc_is_active; |
| 1257 | fbc->activate = i8xx_fbc_activate; |
| 1258 | fbc->deactivate = i8xx_fbc_deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1259 | |
| 1260 | /* This value was pulled out of someone's hat */ |
| 1261 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
| 1262 | } |
| 1263 | |
Paulo Zanoni | b07ea0f | 2015-11-04 17:10:52 -0200 | [diff] [blame] | 1264 | /* We still don't have any sort of hardware state readout for FBC, so |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1265 | * deactivate it in case the BIOS activated it to make sure software |
| 1266 | * matches the hardware state. */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1267 | if (fbc->is_active(dev_priv)) |
| 1268 | fbc->deactivate(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1269 | } |