blob: 22c56ae086f2ec3ea95607c68680b3e8a071c987 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
Paulo Zanoni5697d602016-11-11 14:57:41 -020051 return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
Paulo Zanoni57105022015-11-04 17:10:46 -020052}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
Paulo Zanoni5697d602016-11-11 14:57:41 -020056 return INTEL_GEN(dev_priv) < 4;
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030057}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
Paulo Zanoni5697d602016-11-11 14:57:41 -020061 return INTEL_GEN(dev_priv) <= 3;
Paulo Zanoni010cf732016-01-19 11:35:48 -020062}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Ville Syrjäläbd2ef252016-09-26 19:30:46 +030087 if (drm_rotation_90_or_270(cache->plane.rotation)) {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020088 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanoni79f26242016-10-21 13:55:45 -0200107 if (INTEL_GEN(dev_priv) == 7)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300108 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -0200109 else if (INTEL_GEN(dev_priv) >= 8)
110 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300111
112 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200113 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300114}
115
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300116static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200117{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118 u32 fbc_ctl;
119
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200120 /* Disable compression */
121 fbc_ctl = I915_READ(FBC_CONTROL);
122 if ((fbc_ctl & FBC_CTL_EN) == 0)
123 return;
124
125 fbc_ctl &= ~FBC_CTL_EN;
126 I915_WRITE(FBC_CONTROL, fbc_ctl);
127
128 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100129 if (intel_wait_for_register(dev_priv,
130 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
131 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200132 DRM_DEBUG_KMS("FBC idle timed out\n");
133 return;
134 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200135}
136
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200137static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200139 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200140 int cfb_pitch;
141 int i;
142 u32 fbc_ctl;
143
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200144 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200145 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
146 if (params->fb.stride < cfb_pitch)
147 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
149 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300150 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200151 cfb_pitch = (cfb_pitch / 32) - 1;
152 else
153 cfb_pitch = (cfb_pitch / 64) - 1;
154
155 /* Clear old tags */
156 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300157 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158
Paulo Zanoni7733b492015-07-07 15:26:04 -0300159 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200160 u32 fbc_ctl2;
161
162 /* Set it up... */
163 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200164 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200165 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200166 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 }
168
169 /* enable it... */
170 fbc_ctl = I915_READ(FBC_CONTROL);
171 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
172 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300173 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
175 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000176 fbc_ctl |= params->vma->fence->id;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178}
179
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300180static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200181{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
183}
184
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200185static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200186{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200187 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 u32 dpfc_ctl;
189
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200190 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200191 if (params->fb.format->cpp[0] == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
193 else
194 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200195
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000196 if (params->vma->fence) {
197 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100198 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
199 } else {
200 I915_WRITE(DPFC_FENCE_YOFF, 0);
201 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200202
203 /* enable it... */
204 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200205}
206
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300207static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200208{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200209 u32 dpfc_ctl;
210
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200211 /* Disable compression */
212 dpfc_ctl = I915_READ(DPFC_CONTROL);
213 if (dpfc_ctl & DPFC_CTL_EN) {
214 dpfc_ctl &= ~DPFC_CTL_EN;
215 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216 }
217}
218
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300219static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
222}
223
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200224/* This function forces a CFB recompression through the nuke operation. */
225static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200227 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
228 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200229}
230
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200231static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200233 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300235 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200236
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200237 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200238 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300239 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200240
Paulo Zanonice65e472015-06-30 10:53:05 -0300241 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200242 case 4:
243 case 3:
244 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
245 break;
246 case 2:
247 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
248 break;
249 case 1:
250 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
251 break;
252 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100253
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000254 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100255 dpfc_ctl |= DPFC_CTL_FENCE_EN;
256 if (IS_GEN5(dev_priv))
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000257 dpfc_ctl |= params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100258 if (IS_GEN6(dev_priv)) {
259 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000260 SNB_CPU_FENCE_ENABLE |
261 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100262 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
263 params->crtc.fence_y_offset);
264 }
265 } else {
266 if (IS_GEN6(dev_priv)) {
267 I915_WRITE(SNB_DPFC_CTL_SA, 0);
268 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
269 }
270 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200271
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200272 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000273 I915_WRITE(ILK_FBC_RT_BASE,
274 i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 /* enable it... */
276 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
277
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200278 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200279}
280
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300281static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200282{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283 u32 dpfc_ctl;
284
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285 /* Disable compression */
286 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
287 if (dpfc_ctl & DPFC_CTL_EN) {
288 dpfc_ctl &= ~DPFC_CTL_EN;
289 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200290 }
291}
292
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300293static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200294{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200295 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
296}
297
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200298static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200299{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200300 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200301 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300302 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200303
Paulo Zanonid8514d62015-06-12 14:36:21 -0300304 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300305 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200306 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300307
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200308 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300309 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200310
Paulo Zanonice65e472015-06-30 10:53:05 -0300311 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200312 case 4:
313 case 3:
314 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
315 break;
316 case 2:
317 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
318 break;
319 case 1:
320 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
321 break;
322 }
323
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000324 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100325 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
326 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000327 SNB_CPU_FENCE_ENABLE |
328 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100329 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
330 } else {
331 I915_WRITE(SNB_DPFC_CTL_SA,0);
332 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
333 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200334
335 if (dev_priv->fbc.false_color)
336 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
337
Paulo Zanoni7733b492015-07-07 15:26:04 -0300338 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200339 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
340 I915_WRITE(ILK_DISPLAY_CHICKEN1,
341 I915_READ(ILK_DISPLAY_CHICKEN1) |
342 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300343 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200344 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200345 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
346 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200347 HSW_FBCQ_DIS);
348 }
349
Paulo Zanoni57012be92015-09-14 15:20:00 -0300350 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
351
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200352 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200353}
354
Paulo Zanoni8c400742016-01-29 18:57:39 -0200355static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
356{
Paulo Zanoni5697d602016-11-11 14:57:41 -0200357 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200358 return ilk_fbc_is_active(dev_priv);
359 else if (IS_GM45(dev_priv))
360 return g4x_fbc_is_active(dev_priv);
361 else
362 return i8xx_fbc_is_active(dev_priv);
363}
364
365static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
366{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200367 struct intel_fbc *fbc = &dev_priv->fbc;
368
369 fbc->active = true;
370
Paulo Zanoni5697d602016-11-11 14:57:41 -0200371 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200372 gen7_fbc_activate(dev_priv);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200373 else if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200374 ilk_fbc_activate(dev_priv);
375 else if (IS_GM45(dev_priv))
376 g4x_fbc_activate(dev_priv);
377 else
378 i8xx_fbc_activate(dev_priv);
379}
380
381static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
382{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200383 struct intel_fbc *fbc = &dev_priv->fbc;
384
385 fbc->active = false;
386
Paulo Zanoni5697d602016-11-11 14:57:41 -0200387 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200388 ilk_fbc_deactivate(dev_priv);
389 else if (IS_GM45(dev_priv))
390 g4x_fbc_deactivate(dev_priv);
391 else
392 i8xx_fbc_deactivate(dev_priv);
393}
394
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800395/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300396 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300397 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800398 *
399 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200400 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800401 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200402 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800403 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300404bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200405{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300406 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200407}
408
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200409static void intel_fbc_work_fn(struct work_struct *__work)
410{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200411 struct drm_i915_private *dev_priv =
412 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200413 struct intel_fbc *fbc = &dev_priv->fbc;
414 struct intel_fbc_work *work = &fbc->work;
415 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100416 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200417
418 if (drm_crtc_vblank_get(&crtc->base)) {
419 DRM_ERROR("vblank not available for FBC on pipe %c\n",
420 pipe_name(crtc->pipe));
421
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200422 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200423 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200424 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200425 return;
426 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200427
Paulo Zanoni128d7352015-10-26 16:27:49 -0200428retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200429 /* Delay the actual enabling to let pageflipping cease and the
430 * display to settle before starting the compression. Note that
431 * this delay also serves a second purpose: it allows for a
432 * vblank to pass after disabling the FBC before we attempt
433 * to modify the control registers.
434 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200435 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200436 *
437 * It is also worth mentioning that since work->scheduled_vblank can be
438 * updated multiple times by the other threads, hitting the timeout is
439 * not an error condition. We'll just end up hitting the "goto retry"
440 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200441 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200442 wait_event_timeout(vblank->queue,
443 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
444 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200445
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200446 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200447
448 /* Were we cancelled? */
449 if (!work->scheduled)
450 goto out;
451
452 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200453 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200454 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200455 goto retry;
456 }
457
Paulo Zanoni8c400742016-01-29 18:57:39 -0200458 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200459
460 work->scheduled = false;
461
462out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200463 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200464 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200465}
466
Paulo Zanoni128d7352015-10-26 16:27:49 -0200467static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
468{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100469 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200470 struct intel_fbc *fbc = &dev_priv->fbc;
471 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200472
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200473 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200474
Paulo Zanonica18d512016-01-21 18:03:05 -0200475 if (drm_crtc_vblank_get(&crtc->base)) {
476 DRM_ERROR("vblank not available for FBC on pipe %c\n",
477 pipe_name(crtc->pipe));
478 return;
479 }
480
Paulo Zanonie35be232016-01-18 15:56:58 -0200481 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
482 * this function since we're not releasing fbc.lock, so it won't have an
483 * opportunity to grab it to discover that it was cancelled. So we just
484 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200485 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200486 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
487 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200488
489 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200490}
491
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200492static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300493{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200494 struct intel_fbc *fbc = &dev_priv->fbc;
495
496 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300497
Paulo Zanonie35be232016-01-18 15:56:58 -0200498 /* Calling cancel_work() here won't help due to the fact that the work
499 * function grabs fbc->lock. Just set scheduled to false so the work
500 * function can know it was cancelled. */
501 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300502
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200503 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200504 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300505}
506
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200507static bool multiple_pipes_ok(struct intel_crtc *crtc,
508 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300509{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200511 struct intel_fbc *fbc = &dev_priv->fbc;
512 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300513
Paulo Zanoni010cf732016-01-19 11:35:48 -0200514 /* Don't even bother tracking anything we don't need. */
515 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300516 return true;
517
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300518 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200519 fbc->visible_pipes_mask |= (1 << pipe);
520 else
521 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300522
Paulo Zanoni010cf732016-01-19 11:35:48 -0200523 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300524}
525
Paulo Zanoni7733b492015-07-07 15:26:04 -0300526static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300527 struct drm_mm_node *node,
528 int size,
529 int fb_cpp)
530{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300531 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300532 int compression_threshold = 1;
533 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300534 u64 end;
535
536 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
537 * reserved range size, so it always assumes the maximum (8mb) is used.
538 * If we enable FBC using a CFB on that memory range we'll get FIFO
539 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800540 if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300541 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300542 else
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200543 end = U64_MAX;
Paulo Zanonifc786722015-07-02 19:25:08 -0300544
545 /* HACK: This code depends on what we will do in *_enable_fbc. If that
546 * code changes, this code needs to change as well.
547 *
548 * The enable_fbc code will attempt to use one of our 2 compression
549 * thresholds, therefore, in that case, we only have 1 resort.
550 */
551
552 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300553 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
554 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300555 if (ret == 0)
556 return compression_threshold;
557
558again:
559 /* HW's ability to limit the CFB is 1:4 */
560 if (compression_threshold > 4 ||
561 (fb_cpp == 2 && compression_threshold == 2))
562 return 0;
563
Paulo Zanonia9da5122015-09-14 15:19:57 -0300564 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
565 4096, 0, end);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200566 if (ret && INTEL_GEN(dev_priv) <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300567 return 0;
568 } else if (ret) {
569 compression_threshold <<= 1;
570 goto again;
571 } else {
572 return compression_threshold;
573 }
574}
575
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300576static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300577{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100578 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200579 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300580 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300581 int size, fb_cpp, ret;
582
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200583 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300584
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200585 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200586 fb_cpp = fbc->state_cache.fb.format->cpp[0];
Paulo Zanonifc786722015-07-02 19:25:08 -0300587
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200588 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300589 size, fb_cpp);
590 if (!ret)
591 goto err_llb;
592 else if (ret > 1) {
593 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
594
595 }
596
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200597 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300598
Paulo Zanoni5697d602016-11-11 14:57:41 -0200599 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200600 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300601 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200602 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300603 } else {
604 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
605 if (!compressed_llb)
606 goto err_fb;
607
608 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
609 4096, 4096);
610 if (ret)
611 goto err_fb;
612
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200613 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300614
615 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200616 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300617 I915_WRITE(FBC_LL_BASE,
618 dev_priv->mm.stolen_base + compressed_llb->start);
619 }
620
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300621 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200622 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300623
624 return 0;
625
626err_fb:
627 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200628 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300629err_llb:
630 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
631 return -ENOSPC;
632}
633
Paulo Zanoni7733b492015-07-07 15:26:04 -0300634static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300635{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200636 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300637
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200638 if (drm_mm_node_allocated(&fbc->compressed_fb))
639 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
640
641 if (fbc->compressed_llb) {
642 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
643 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300644 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300645}
646
Paulo Zanoni7733b492015-07-07 15:26:04 -0300647void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300648{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200649 struct intel_fbc *fbc = &dev_priv->fbc;
650
Paulo Zanoni9f218332015-09-23 12:52:27 -0300651 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300652 return;
653
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200654 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300655 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200656 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300657}
658
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300659static bool stride_is_valid(struct drm_i915_private *dev_priv,
660 unsigned int stride)
661{
662 /* These should have been caught earlier. */
663 WARN_ON(stride < 512);
664 WARN_ON((stride & (64 - 1)) != 0);
665
666 /* Below are the additional FBC restrictions. */
667
668 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
669 return stride == 4096 || stride == 8192;
670
671 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
672 return false;
673
674 if (stride > 16384)
675 return false;
676
677 return true;
678}
679
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200680static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
681 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300682{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200683 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300684 case DRM_FORMAT_XRGB8888:
685 case DRM_FORMAT_XBGR8888:
686 return true;
687 case DRM_FORMAT_XRGB1555:
688 case DRM_FORMAT_RGB565:
689 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200690 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300691 return false;
692 /* WaFbcOnly1to1Ratio:ctg */
693 if (IS_G4X(dev_priv))
694 return false;
695 return true;
696 default:
697 return false;
698 }
699}
700
Paulo Zanoni856312a2015-10-01 19:57:12 -0300701/*
702 * For some reason, the hardware tracking starts looking at whatever we
703 * programmed as the display plane base address register. It does not look at
704 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
705 * variables instead of just looking at the pipe/plane size.
706 */
707static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300708{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100709 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200710 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300711 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300712
Paulo Zanoni5697d602016-11-11 14:57:41 -0200713 if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300714 max_w = 4096;
715 max_h = 4096;
Paulo Zanoni5697d602016-11-11 14:57:41 -0200716 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300717 max_w = 4096;
718 max_h = 2048;
719 } else {
720 max_w = 2048;
721 max_h = 1536;
722 }
723
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200724 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
725 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300726 effective_w += crtc->adjusted_x;
727 effective_h += crtc->adjusted_y;
728
729 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300730}
731
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200732static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
733 struct intel_crtc_state *crtc_state,
734 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200735{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200737 struct intel_fbc *fbc = &dev_priv->fbc;
738 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200739 struct drm_framebuffer *fb = plane_state->base.fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000740
741 cache->vma = NULL;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200742
743 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
744 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200745 cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200746
747 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300748 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
749 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
750 cache->plane.visible = plane_state->base.visible;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200751
752 if (!cache->plane.visible)
753 return;
754
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200755 cache->fb.format = fb->format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200756 cache->fb.stride = fb->pitches[0];
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000757
758 cache->vma = plane_state->vma;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200759}
760
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200761static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200762{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100763 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200764 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200765 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200766
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300767 /* We don't need to use a state cache here since this information is
768 * global for all CRTC.
769 */
770 if (fbc->underrun_detected) {
771 fbc->no_fbc_reason = "underrun detected";
772 return false;
773 }
774
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000775 if (!cache->vma) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200776 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200777 return false;
778 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200779
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200780 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
781 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200782 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200783 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200784 }
785
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200786 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200787 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200788 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200789 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300790
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200791 /* The use of a CPU fence is mandatory in order to detect writes
792 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100793 *
794 * Note that is possible for a tiled surface to be unmappable (and
795 * so have no fence associated with it) due to aperture constaints
796 * at the time of pinning.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200797 */
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000798 if (!cache->vma->fence) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100799 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
800 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200801 }
Paulo Zanoni5697d602016-11-11 14:57:41 -0200802 if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300803 cache->plane.rotation != DRM_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200804 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200805 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200806 }
807
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200808 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200809 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200810 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300811 }
812
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200813 if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200814 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200815 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300816 }
817
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300818 /* WaFbcExceedCdClockThreshold:hsw,bdw */
819 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200820 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200821 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200822 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300823 }
824
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300825 /* It is possible for the required CFB size change without a
826 * crtc->disable + crtc->enable since it is possible to change the
827 * stride without triggering a full modeset. Since we try to
828 * over-allocate the CFB, there's a chance we may keep FBC enabled even
829 * if this happens, but if we exceed the current CFB size we'll have to
830 * disable FBC. Notice that it would be possible to disable FBC, wait
831 * for a frame, free the stolen node, then try to reenable FBC in case
832 * we didn't get any invalidate/deactivate calls, but this would require
833 * a lot of tracking just for a specific case. If we conclude it's an
834 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200835 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200836 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200837 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200838 return false;
839 }
840
841 return true;
842}
843
Paulo Zanoniee2be302016-11-11 14:57:37 -0200844static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200845{
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200846 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200847
Chris Wilsonc0336662016-05-06 15:40:21 +0100848 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200849 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200850 return false;
851 }
852
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200853 if (!i915.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300854 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200855 return false;
856 }
857
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300858 if (fbc->underrun_detected) {
859 fbc->no_fbc_reason = "underrun detected";
860 return false;
861 }
862
Paulo Zanoniee2be302016-11-11 14:57:37 -0200863 return true;
864}
865
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200866static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
867 struct intel_fbc_reg_params *params)
868{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100869 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200870 struct intel_fbc *fbc = &dev_priv->fbc;
871 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200872
873 /* Since all our fields are integer types, use memset here so the
874 * comparison function can rely on memcmp because the padding will be
875 * zero. */
876 memset(params, 0, sizeof(*params));
877
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000878 params->vma = cache->vma;
879
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880 params->crtc.pipe = crtc->pipe;
881 params->crtc.plane = crtc->plane;
882 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
883
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200884 params->fb.format = cache->fb.format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200885 params->fb.stride = cache->fb.stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200886
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200887 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200888}
889
890static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
891 struct intel_fbc_reg_params *params2)
892{
893 /* We can use this since intel_fbc_get_reg_params() does a memset. */
894 return memcmp(params1, params2, sizeof(*params1)) == 0;
895}
896
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200897void intel_fbc_pre_update(struct intel_crtc *crtc,
898 struct intel_crtc_state *crtc_state,
899 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200900{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100901 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200902 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200903
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200904 if (!fbc_supported(dev_priv))
905 return;
906
907 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200908
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200909 if (!multiple_pipes_ok(crtc, plane_state)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200910 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200911 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200912 }
913
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200914 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200915 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200916
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200917 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200918
Paulo Zanoni212890c2016-01-19 11:35:43 -0200919deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200920 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200921unlock:
922 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200923}
924
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200925static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200926{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100927 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200928 struct intel_fbc *fbc = &dev_priv->fbc;
929 struct intel_fbc_reg_params old_params;
930
931 WARN_ON(!mutex_is_locked(&fbc->lock));
932
933 if (!fbc->enabled || fbc->crtc != crtc)
934 return;
935
936 if (!intel_fbc_can_activate(crtc)) {
937 WARN_ON(fbc->active);
938 return;
939 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200940
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200941 old_params = fbc->params;
942 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200943
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200944 /* If the scanout has not changed, don't modify the FBC settings.
945 * Note that we make the fundamental assumption that the fb->obj
946 * cannot be unpinned (and have its GTT offset and fence revoked)
947 * without first being decoupled from the scanout and FBC disabled.
948 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200949 if (fbc->active &&
950 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200951 return;
952
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200953 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300954 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200955 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300956}
957
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200958void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300959{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100960 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200961 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300962
Paulo Zanoni9f218332015-09-23 12:52:27 -0300963 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300964 return;
965
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200966 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200967 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200968 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200969}
970
Paulo Zanoni261fe992016-01-19 11:35:40 -0200971static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
972{
973 if (fbc->enabled)
974 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
975 else
976 return fbc->possible_framebuffer_bits;
977}
978
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200979void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
980 unsigned int frontbuffer_bits,
981 enum fb_op_origin origin)
982{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200983 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200984
Paulo Zanoni9f218332015-09-23 12:52:27 -0300985 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300986 return;
987
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200988 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200989 return;
990
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200991 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300992
Paulo Zanoni261fe992016-01-19 11:35:40 -0200993 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200994
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200995 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200996 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300997
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200998 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200999}
1000
1001void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001002 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001003{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001004 struct intel_fbc *fbc = &dev_priv->fbc;
1005
Paulo Zanoni9f218332015-09-23 12:52:27 -03001006 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001007 return;
1008
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001009 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001010
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001011 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001012
Paulo Zanoniab28a542016-04-04 18:17:15 -03001013 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1014 goto out;
1015
Paulo Zanoni261fe992016-01-19 11:35:40 -02001016 if (!fbc->busy_bits && fbc->enabled &&
1017 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001018 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001019 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001020 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001021 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001022 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001023
Paulo Zanoniab28a542016-04-04 18:17:15 -03001024out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001025 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001026}
1027
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001028/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001029 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1030 * @dev_priv: i915 device instance
1031 * @state: the atomic state structure
1032 *
1033 * This function looks at the proposed state for CRTCs and planes, then chooses
1034 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1035 * true.
1036 *
1037 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1038 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1039 */
1040void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1041 struct drm_atomic_state *state)
1042{
1043 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001044 struct drm_plane *plane;
1045 struct drm_plane_state *plane_state;
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001046 bool crtc_chosen = false;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001047 int i;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001048
1049 mutex_lock(&fbc->lock);
1050
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001051 /* Does this atomic commit involve the CRTC currently tied to FBC? */
1052 if (fbc->crtc &&
1053 !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base))
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001054 goto out;
1055
Paulo Zanoniee2be302016-11-11 14:57:37 -02001056 if (!intel_fbc_can_enable(dev_priv))
1057 goto out;
1058
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001059 /* Simply choose the first CRTC that is compatible and has a visible
1060 * plane. We could go for fancier schemes such as checking the plane
1061 * size, but this would just affect the few platforms that don't tie FBC
1062 * to pipe or plane A. */
1063 for_each_plane_in_state(state, plane, plane_state, i) {
1064 struct intel_plane_state *intel_plane_state =
1065 to_intel_plane_state(plane_state);
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001066 struct intel_crtc_state *intel_crtc_state;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001067 struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001068
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001069 if (!intel_plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001070 continue;
1071
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001072 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
1073 continue;
1074
1075 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
Paulo Zanoni03e39102016-11-11 14:57:35 -02001076 continue;
1077
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001078 intel_crtc_state = to_intel_crtc_state(
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001079 drm_atomic_get_existing_crtc_state(state, &crtc->base));
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001080
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001081 intel_crtc_state->enable_fbc = true;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001082 crtc_chosen = true;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001083 break;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001084 }
1085
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001086 if (!crtc_chosen)
1087 fbc->no_fbc_reason = "no suitable CRTC for FBC";
1088
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001089out:
1090 mutex_unlock(&fbc->lock);
1091}
1092
1093/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001094 * intel_fbc_enable: tries to enable FBC on the CRTC
1095 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001096 * @crtc_state: corresponding &drm_crtc_state for @crtc
1097 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001098 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001099 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001100 * possible. Notice that it doesn't activate FBC. It is valid to call
1101 * intel_fbc_enable multiple times for the same pipe without an
1102 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001103 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001104void intel_fbc_enable(struct intel_crtc *crtc,
1105 struct intel_crtc_state *crtc_state,
1106 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001107{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001108 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001109 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001110
1111 if (!fbc_supported(dev_priv))
1112 return;
1113
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001114 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001115
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001116 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001117 WARN_ON(fbc->crtc == NULL);
1118 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001119 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001120 WARN_ON(fbc->active);
1121 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001122 goto out;
1123 }
1124
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001125 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001126 goto out;
1127
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001128 WARN_ON(fbc->active);
1129 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001130
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001131 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001132 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001133 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001134 goto out;
1135 }
1136
Paulo Zanonid029bca2015-10-15 10:44:46 -03001137 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001138 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001139
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001140 fbc->enabled = true;
1141 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001142out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001143 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001144}
1145
1146/**
1147 * __intel_fbc_disable - disable FBC
1148 * @dev_priv: i915 device instance
1149 *
1150 * This is the low level function that actually disables FBC. Callers should
1151 * grab the FBC lock.
1152 */
1153static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1154{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001155 struct intel_fbc *fbc = &dev_priv->fbc;
1156 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001157
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001158 WARN_ON(!mutex_is_locked(&fbc->lock));
1159 WARN_ON(!fbc->enabled);
1160 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001161 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001162
1163 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1164
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001165 __intel_fbc_cleanup_cfb(dev_priv);
1166
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001167 fbc->enabled = false;
1168 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001169}
1170
1171/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001172 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001173 * @crtc: the CRTC
1174 *
1175 * This function disables FBC if it's associated with the provided CRTC.
1176 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001177void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001178{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001179 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001180 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001181
1182 if (!fbc_supported(dev_priv))
1183 return;
1184
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001185 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001186 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001187 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001188 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001189
1190 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001191}
1192
1193/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001194 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001195 * @dev_priv: i915 device instance
1196 *
1197 * This function disables FBC regardless of which CRTC is associated with it.
1198 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001199void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001200{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001201 struct intel_fbc *fbc = &dev_priv->fbc;
1202
Paulo Zanonid029bca2015-10-15 10:44:46 -03001203 if (!fbc_supported(dev_priv))
1204 return;
1205
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001206 mutex_lock(&fbc->lock);
1207 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001208 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001209 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001210
1211 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001212}
1213
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001214static void intel_fbc_underrun_work_fn(struct work_struct *work)
1215{
1216 struct drm_i915_private *dev_priv =
1217 container_of(work, struct drm_i915_private, fbc.underrun_work);
1218 struct intel_fbc *fbc = &dev_priv->fbc;
1219
1220 mutex_lock(&fbc->lock);
1221
1222 /* Maybe we were scheduled twice. */
1223 if (fbc->underrun_detected)
1224 goto out;
1225
1226 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1227 fbc->underrun_detected = true;
1228
1229 intel_fbc_deactivate(dev_priv);
1230out:
1231 mutex_unlock(&fbc->lock);
1232}
1233
1234/**
1235 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1236 * @dev_priv: i915 device instance
1237 *
1238 * Without FBC, most underruns are harmless and don't really cause too many
1239 * problems, except for an annoying message on dmesg. With FBC, underruns can
1240 * become black screens or even worse, especially when paired with bad
1241 * watermarks. So in order for us to be on the safe side, completely disable FBC
1242 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1243 * already suggests that watermarks may be bad, so try to be as safe as
1244 * possible.
1245 *
1246 * This function is called from the IRQ handler.
1247 */
1248void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1249{
1250 struct intel_fbc *fbc = &dev_priv->fbc;
1251
1252 if (!fbc_supported(dev_priv))
1253 return;
1254
1255 /* There's no guarantee that underrun_detected won't be set to true
1256 * right after this check and before the work is scheduled, but that's
1257 * not a problem since we'll check it again under the work function
1258 * while FBC is locked. This check here is just to prevent us from
1259 * unnecessarily scheduling the work, and it relies on the fact that we
1260 * never switch underrun_detect back to false after it's true. */
1261 if (READ_ONCE(fbc->underrun_detected))
1262 return;
1263
1264 schedule_work(&fbc->underrun_work);
1265}
1266
Paulo Zanonid029bca2015-10-15 10:44:46 -03001267/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001268 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1269 * @dev_priv: i915 device instance
1270 *
1271 * The FBC code needs to track CRTC visibility since the older platforms can't
1272 * have FBC enabled while multiple pipes are used. This function does the
1273 * initial setup at driver load to make sure FBC is matching the real hardware.
1274 */
1275void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1276{
1277 struct intel_crtc *crtc;
1278
1279 /* Don't even bother tracking anything if we don't need. */
1280 if (!no_fbc_on_multiple_pipes(dev_priv))
1281 return;
1282
Chris Wilson91c8a322016-07-05 10:40:23 +01001283 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä525b9312016-10-31 22:37:02 +02001284 if (intel_crtc_active(crtc) &&
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01001285 crtc->base.primary->state->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001286 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1287}
1288
Paulo Zanoni80788a02016-04-13 16:01:09 -03001289/*
1290 * The DDX driver changes its behavior depending on the value it reads from
1291 * i915.enable_fbc, so sanitize it by translating the default value into either
1292 * 0 or 1 in order to allow it to know what's going on.
1293 *
1294 * Notice that this is done at driver initialization and we still allow user
1295 * space to change the value during runtime without sanitizing it again. IGT
1296 * relies on being able to change i915.enable_fbc at runtime.
1297 */
1298static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1299{
1300 if (i915.enable_fbc >= 0)
1301 return !!i915.enable_fbc;
1302
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001303 if (!HAS_FBC(dev_priv))
1304 return 0;
1305
Paulo Zanonifd7d6c52016-12-23 10:23:58 -02001306 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
Paulo Zanoni80788a02016-04-13 16:01:09 -03001307 return 1;
1308
1309 return 0;
1310}
1311
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001312static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1313{
1314#ifdef CONFIG_INTEL_IOMMU
1315 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1316 if (intel_iommu_gfx_mapped &&
1317 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1318 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1319 return true;
1320 }
1321#endif
1322
1323 return false;
1324}
1325
Paulo Zanoni010cf732016-01-19 11:35:48 -02001326/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001327 * intel_fbc_init - Initialize FBC
1328 * @dev_priv: the i915 device
1329 *
1330 * This function might be called during PM init process.
1331 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001332void intel_fbc_init(struct drm_i915_private *dev_priv)
1333{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001334 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001335 enum pipe pipe;
1336
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001337 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001338 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001339 mutex_init(&fbc->lock);
1340 fbc->enabled = false;
1341 fbc->active = false;
1342 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001343
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001344 if (need_fbc_vtd_wa(dev_priv))
1345 mkwrite_device_info(dev_priv)->has_fbc = false;
1346
Paulo Zanoni80788a02016-04-13 16:01:09 -03001347 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1348 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1349
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001350 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001351 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001352 return;
1353 }
1354
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001355 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001356 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001357 INTEL_FRONTBUFFER_PRIMARY(pipe);
1358
Paulo Zanoni57105022015-11-04 17:10:46 -02001359 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001360 break;
1361 }
1362
Paulo Zanoni8c400742016-01-29 18:57:39 -02001363 /* This value was pulled out of someone's hat */
Paulo Zanoni5697d602016-11-11 14:57:41 -02001364 if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001365 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001366
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001367 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001368 * deactivate it in case the BIOS activated it to make sure software
1369 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001370 if (intel_fbc_hw_is_active(dev_priv))
1371 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001372}