blob: b399326db08f129864d5c62438fa95d6558e5ed2 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * core.c - ChipIdea USB IP core family device controller
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
14 * Description: ChipIdea USB IP core family device controller
15 *
16 * This driver is composed of several blocks:
17 * - HW: hardware interface
18 * - DBG: debug facilities (optional)
19 * - UTIL: utilities
20 * - ISR: interrupts handling
21 * - ENDPT: endpoint operations (Gadget API)
22 * - GADGET: gadget operations (Gadget API)
23 * - BUS: bus glue code, bus abstraction layer
24 *
25 * Compile Options
Alexander Shishkine443b332012-05-11 17:25:46 +030026 * - STALL_IN: non-empty bulk-in pipes cannot be halted
27 * if defined mass storage compliance succeeds but with warnings
28 * => case 4: Hi > Dn
29 * => case 5: Hi > Di
30 * => case 8: Hi <> Do
31 * if undefined usbtest 13 fails
32 * - TRACE: enable function tracing (depends on DEBUG)
33 *
34 * Main Features
35 * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
36 * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
37 * - Normal & LPM support
38 *
39 * USBTEST Report
40 * - OK: 0-12, 13 (STALL_IN defined) & 14
41 * - Not Supported: 15 & 16 (ISO)
42 *
43 * TODO List
Alexander Shishkine443b332012-05-11 17:25:46 +030044 * - Suspend & Remote Wakeup
45 */
46#include <linux/delay.h>
47#include <linux/device.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030048#include <linux/dma-mapping.h>
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +030049#include <linux/extcon.h>
Antoine Tenart1e5e2d32014-10-30 18:41:19 +010050#include <linux/phy/phy.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030051#include <linux/platform_device.h>
52#include <linux/module.h>
Richard Zhaofe6e1252012-07-07 22:56:42 +080053#include <linux/idr.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030054#include <linux/interrupt.h>
55#include <linux/io.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030056#include <linux/kernel.h>
57#include <linux/slab.h>
58#include <linux/pm_runtime.h>
59#include <linux/usb/ch9.h>
60#include <linux/usb/gadget.h>
61#include <linux/usb/otg.h>
62#include <linux/usb/chipidea.h>
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030063#include <linux/usb/of.h>
Michael Grzeschik4f6743d2014-02-19 13:41:43 +080064#include <linux/of.h>
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030065#include <linux/phy.h>
Peter Chen1542d9c2013-08-14 12:44:03 +030066#include <linux/regulator/consumer.h>
Peter Chen8022d3d2014-10-30 09:15:15 +080067#include <linux/usb/ehci_def.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030068
69#include "ci.h"
70#include "udc.h"
71#include "bits.h"
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030072#include "host.h"
Peter Chenc10b4f02013-08-14 12:44:06 +030073#include "otg.h"
Li Jun4dcf7202014-04-23 15:56:50 +080074#include "otg_fsm.h"
Alexander Shishkine443b332012-05-11 17:25:46 +030075
Alexander Shishkin5f36e232012-05-11 17:25:47 +030076/* Controller register map */
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +080077static const u8 ci_regs_nolpm[] = {
78 [CAP_CAPLENGTH] = 0x00U,
79 [CAP_HCCPARAMS] = 0x08U,
80 [CAP_DCCPARAMS] = 0x24U,
81 [CAP_TESTMODE] = 0x38U,
82 [OP_USBCMD] = 0x00U,
83 [OP_USBSTS] = 0x04U,
84 [OP_USBINTR] = 0x08U,
85 [OP_DEVICEADDR] = 0x14U,
86 [OP_ENDPTLISTADDR] = 0x18U,
Peter Chen28362672015-06-18 11:51:53 +080087 [OP_TTCTRL] = 0x1CU,
Peter Chen96625ea2015-03-17 17:32:45 +080088 [OP_BURSTSIZE] = 0x20U,
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +080089 [OP_PORTSC] = 0x44U,
90 [OP_DEVLC] = 0x84U,
91 [OP_OTGSC] = 0x64U,
92 [OP_USBMODE] = 0x68U,
93 [OP_ENDPTSETUPSTAT] = 0x6CU,
94 [OP_ENDPTPRIME] = 0x70U,
95 [OP_ENDPTFLUSH] = 0x74U,
96 [OP_ENDPTSTAT] = 0x78U,
97 [OP_ENDPTCOMPLETE] = 0x7CU,
98 [OP_ENDPTCTRL] = 0x80U,
Alexander Shishkine443b332012-05-11 17:25:46 +030099};
100
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +0800101static const u8 ci_regs_lpm[] = {
102 [CAP_CAPLENGTH] = 0x00U,
103 [CAP_HCCPARAMS] = 0x08U,
104 [CAP_DCCPARAMS] = 0x24U,
105 [CAP_TESTMODE] = 0xFCU,
106 [OP_USBCMD] = 0x00U,
107 [OP_USBSTS] = 0x04U,
108 [OP_USBINTR] = 0x08U,
109 [OP_DEVICEADDR] = 0x14U,
110 [OP_ENDPTLISTADDR] = 0x18U,
Peter Chen28362672015-06-18 11:51:53 +0800111 [OP_TTCTRL] = 0x1CU,
Peter Chen96625ea2015-03-17 17:32:45 +0800112 [OP_BURSTSIZE] = 0x20U,
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +0800113 [OP_PORTSC] = 0x44U,
114 [OP_DEVLC] = 0x84U,
115 [OP_OTGSC] = 0xC4U,
116 [OP_USBMODE] = 0xC8U,
117 [OP_ENDPTSETUPSTAT] = 0xD8U,
118 [OP_ENDPTPRIME] = 0xDCU,
119 [OP_ENDPTFLUSH] = 0xE0U,
120 [OP_ENDPTSTAT] = 0xE4U,
121 [OP_ENDPTCOMPLETE] = 0xE8U,
122 [OP_ENDPTCTRL] = 0xECU,
Alexander Shishkine443b332012-05-11 17:25:46 +0300123};
124
Nicholas Krause158ec072015-06-27 00:34:48 -0400125static void hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
Alexander Shishkine443b332012-05-11 17:25:46 +0300126{
127 int i;
128
Alexander Shishkine443b332012-05-11 17:25:46 +0300129 for (i = 0; i < OP_ENDPTCTRL; i++)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300130 ci->hw_bank.regmap[i] =
131 (i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
Alexander Shishkine443b332012-05-11 17:25:46 +0300132 (is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
133
134 for (; i <= OP_LAST; i++)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300135 ci->hw_bank.regmap[i] = ci->hw_bank.op +
Alexander Shishkine443b332012-05-11 17:25:46 +0300136 4 * (i - OP_ENDPTCTRL) +
137 (is_lpm
138 ? ci_regs_lpm[OP_ENDPTCTRL]
139 : ci_regs_nolpm[OP_ENDPTCTRL]);
140
Alexander Shishkine443b332012-05-11 17:25:46 +0300141}
142
Peter Chencb271f32015-02-11 12:44:55 +0800143static enum ci_revision ci_get_revision(struct ci_hdrc *ci)
144{
145 int ver = hw_read_id_reg(ci, ID_ID, VERSION) >> __ffs(VERSION);
146 enum ci_revision rev = CI_REVISION_UNKNOWN;
147
148 if (ver == 0x2) {
149 rev = hw_read_id_reg(ci, ID_ID, REVISION)
150 >> __ffs(REVISION);
151 rev += CI_REVISION_20;
152 } else if (ver == 0x0) {
153 rev = CI_REVISION_1X;
154 }
155
156 return rev;
157}
158
Alexander Shishkine443b332012-05-11 17:25:46 +0300159/**
Li Jun36304b02014-04-23 15:56:39 +0800160 * hw_read_intr_enable: returns interrupt enable register
161 *
Peter Chen19353882014-09-22 08:14:17 +0800162 * @ci: the controller
163 *
Li Jun36304b02014-04-23 15:56:39 +0800164 * This function returns register data
165 */
166u32 hw_read_intr_enable(struct ci_hdrc *ci)
167{
168 return hw_read(ci, OP_USBINTR, ~0);
169}
170
171/**
172 * hw_read_intr_status: returns interrupt status register
173 *
Peter Chen19353882014-09-22 08:14:17 +0800174 * @ci: the controller
175 *
Li Jun36304b02014-04-23 15:56:39 +0800176 * This function returns register data
177 */
178u32 hw_read_intr_status(struct ci_hdrc *ci)
179{
180 return hw_read(ci, OP_USBSTS, ~0);
181}
182
183/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300184 * hw_port_test_set: writes port test mode (execute without interruption)
185 * @mode: new value
186 *
187 * This function returns an error code
188 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300189int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
Alexander Shishkine443b332012-05-11 17:25:46 +0300190{
191 const u8 TEST_MODE_MAX = 7;
192
193 if (mode > TEST_MODE_MAX)
194 return -EINVAL;
195
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200196 hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
Alexander Shishkine443b332012-05-11 17:25:46 +0300197 return 0;
198}
199
200/**
201 * hw_port_test_get: reads port test mode value
202 *
Peter Chen19353882014-09-22 08:14:17 +0800203 * @ci: the controller
204 *
Alexander Shishkine443b332012-05-11 17:25:46 +0300205 * This function returns port test mode value
206 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300207u8 hw_port_test_get(struct ci_hdrc *ci)
Alexander Shishkine443b332012-05-11 17:25:46 +0300208{
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200209 return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
Alexander Shishkine443b332012-05-11 17:25:46 +0300210}
211
Peter Chenb82613c2014-11-26 13:44:28 +0800212static void hw_wait_phy_stable(void)
213{
214 /*
215 * The phy needs some delay to output the stable status from low
216 * power mode. And for OTGSC, the status inputs are debounced
217 * using a 1 ms time constant, so, delay 2ms for controller to get
218 * the stable status, like vbus and id when the phy leaves low power.
219 */
220 usleep_range(2000, 2500);
221}
222
Peter Chen864cf942013-09-24 12:47:55 +0800223/* The PHY enters/leaves low power mode */
224static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
225{
226 enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
227 bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
228
Peter Chen6d037db2014-11-26 13:44:27 +0800229 if (enable && !lpm)
Peter Chen864cf942013-09-24 12:47:55 +0800230 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
231 PORTSC_PHCD(ci->hw_bank.lpm));
Peter Chen6d037db2014-11-26 13:44:27 +0800232 else if (!enable && lpm)
Peter Chen864cf942013-09-24 12:47:55 +0800233 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
234 0);
Peter Chen864cf942013-09-24 12:47:55 +0800235}
236
Alexander Shishkin8e229782013-06-24 14:46:36 +0300237static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
Alexander Shishkine443b332012-05-11 17:25:46 +0300238{
239 u32 reg;
240
241 /* bank is a module variable */
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300242 ci->hw_bank.abs = base;
Alexander Shishkine443b332012-05-11 17:25:46 +0300243
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300244 ci->hw_bank.cap = ci->hw_bank.abs;
Richard Zhao77c44002012-06-29 17:48:53 +0800245 ci->hw_bank.cap += ci->platdata->capoffset;
Svetoslav Neykov938d3232013-03-30 12:54:03 +0200246 ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
Alexander Shishkine443b332012-05-11 17:25:46 +0300247
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300248 hw_alloc_regmap(ci, false);
249 reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200250 __ffs(HCCPARAMS_LEN);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300251 ci->hw_bank.lpm = reg;
Chris Ruehlaeb2c122013-12-06 16:35:12 +0800252 if (reg)
253 hw_alloc_regmap(ci, !!reg);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300254 ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
255 ci->hw_bank.size += OP_LAST;
256 ci->hw_bank.size /= sizeof(u32);
Alexander Shishkine443b332012-05-11 17:25:46 +0300257
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300258 reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200259 __ffs(DCCPARAMS_DEN);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300260 ci->hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
Alexander Shishkine443b332012-05-11 17:25:46 +0300261
Richard Zhao09c94e62012-05-15 21:58:18 +0800262 if (ci->hw_ep_max > ENDPT_MAX)
Alexander Shishkine443b332012-05-11 17:25:46 +0300263 return -ENODEV;
264
Peter Chen864cf942013-09-24 12:47:55 +0800265 ci_hdrc_enter_lpm(ci, false);
266
Peter Chenc344b512013-08-14 12:44:09 +0300267 /* Disable all interrupts bits */
268 hw_write(ci, OP_USBINTR, 0xffffffff, 0);
269
270 /* Clear all interrupts status bits*/
271 hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
272
Peter Chencb271f32015-02-11 12:44:55 +0800273 ci->rev = ci_get_revision(ci);
274
275 dev_dbg(ci->dev,
276 "ChipIdea HDRC found, revision: %d, lpm: %d; cap: %p op: %p\n",
277 ci->rev, ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
Alexander Shishkine443b332012-05-11 17:25:46 +0300278
279 /* setup lock mode ? */
280
281 /* ENDPTSETUPSTAT is '0' by default */
282
283 /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
284
285 return 0;
286}
287
Alexander Shishkin8e229782013-06-24 14:46:36 +0300288static void hw_phymode_configure(struct ci_hdrc *ci)
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300289{
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800290 u32 portsc, lpm, sts = 0;
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300291
292 switch (ci->platdata->phy_mode) {
293 case USBPHY_INTERFACE_MODE_UTMI:
294 portsc = PORTSC_PTS(PTS_UTMI);
295 lpm = DEVLC_PTS(PTS_UTMI);
296 break;
297 case USBPHY_INTERFACE_MODE_UTMIW:
298 portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
299 lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
300 break;
301 case USBPHY_INTERFACE_MODE_ULPI:
302 portsc = PORTSC_PTS(PTS_ULPI);
303 lpm = DEVLC_PTS(PTS_ULPI);
304 break;
305 case USBPHY_INTERFACE_MODE_SERIAL:
306 portsc = PORTSC_PTS(PTS_SERIAL);
307 lpm = DEVLC_PTS(PTS_SERIAL);
308 sts = 1;
309 break;
310 case USBPHY_INTERFACE_MODE_HSIC:
311 portsc = PORTSC_PTS(PTS_HSIC);
312 lpm = DEVLC_PTS(PTS_HSIC);
313 break;
314 default:
315 return;
316 }
317
318 if (ci->hw_bank.lpm) {
319 hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800320 if (sts)
321 hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300322 } else {
323 hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800324 if (sts)
325 hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300326 }
327}
328
Alexander Shishkine443b332012-05-11 17:25:46 +0300329/**
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100330 * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
331 * interfaces
332 * @ci: the controller
333 *
334 * This function returns an error code if the phy failed to init
335 */
336static int _ci_usb_phy_init(struct ci_hdrc *ci)
337{
338 int ret;
339
340 if (ci->phy) {
341 ret = phy_init(ci->phy);
342 if (ret)
343 return ret;
344
345 ret = phy_power_on(ci->phy);
346 if (ret) {
347 phy_exit(ci->phy);
348 return ret;
349 }
350 } else {
351 ret = usb_phy_init(ci->usb_phy);
352 }
353
354 return ret;
355}
356
357/**
358 * _ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
359 * interfaces
360 * @ci: the controller
361 */
362static void ci_usb_phy_exit(struct ci_hdrc *ci)
363{
Stephen Boyd8feb3682016-12-28 14:56:52 -0800364 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
365 return;
366
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100367 if (ci->phy) {
368 phy_power_off(ci->phy);
369 phy_exit(ci->phy);
370 } else {
371 usb_phy_shutdown(ci->usb_phy);
372 }
373}
374
375/**
Peter Chend03cccf2014-04-23 15:56:37 +0800376 * ci_usb_phy_init: initialize phy according to different phy type
377 * @ci: the controller
Peter Chen19353882014-09-22 08:14:17 +0800378 *
Peter Chend03cccf2014-04-23 15:56:37 +0800379 * This function returns an error code if usb_phy_init has failed
380 */
381static int ci_usb_phy_init(struct ci_hdrc *ci)
382{
383 int ret;
384
Stephen Boyd8feb3682016-12-28 14:56:52 -0800385 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
386 return 0;
387
Peter Chend03cccf2014-04-23 15:56:37 +0800388 switch (ci->platdata->phy_mode) {
389 case USBPHY_INTERFACE_MODE_UTMI:
390 case USBPHY_INTERFACE_MODE_UTMIW:
391 case USBPHY_INTERFACE_MODE_HSIC:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100392 ret = _ci_usb_phy_init(ci);
Peter Chenb82613c2014-11-26 13:44:28 +0800393 if (!ret)
394 hw_wait_phy_stable();
395 else
Peter Chend03cccf2014-04-23 15:56:37 +0800396 return ret;
397 hw_phymode_configure(ci);
398 break;
399 case USBPHY_INTERFACE_MODE_ULPI:
400 case USBPHY_INTERFACE_MODE_SERIAL:
401 hw_phymode_configure(ci);
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100402 ret = _ci_usb_phy_init(ci);
Peter Chend03cccf2014-04-23 15:56:37 +0800403 if (ret)
404 return ret;
405 break;
406 default:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100407 ret = _ci_usb_phy_init(ci);
Peter Chenb82613c2014-11-26 13:44:28 +0800408 if (!ret)
409 hw_wait_phy_stable();
Peter Chend03cccf2014-04-23 15:56:37 +0800410 }
411
412 return ret;
413}
414
Peter Chenbf9c85e2015-03-17 10:40:50 +0800415
416/**
417 * ci_platform_configure: do controller configure
418 * @ci: the controller
419 *
420 */
421void ci_platform_configure(struct ci_hdrc *ci)
422{
Peter Chen8022d3d2014-10-30 09:15:15 +0800423 bool is_device_mode, is_host_mode;
424
425 is_device_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_DC;
426 is_host_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_HC;
427
428 if (is_device_mode &&
429 (ci->platdata->flags & CI_HDRC_DISABLE_DEVICE_STREAMING))
430 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
431
432 if (is_host_mode &&
433 (ci->platdata->flags & CI_HDRC_DISABLE_HOST_STREAMING))
Peter Chenbf9c85e2015-03-17 10:40:50 +0800434 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
435
436 if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
437 if (ci->hw_bank.lpm)
438 hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
439 else
440 hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
441 }
442
443 if (ci->platdata->flags & CI_HDRC_SET_NON_ZERO_TTHA)
444 hw_write(ci, OP_TTCTRL, TTCTRL_TTHA_MASK, TTCTRL_TTHA);
Peter Chendf96ed82014-09-22 16:45:39 +0800445
446 hw_write(ci, OP_USBCMD, 0xff0000, ci->platdata->itc_setting << 16);
447
Peter Chen65668712015-03-17 14:21:00 +0800448 if (ci->platdata->flags & CI_HDRC_OVERRIDE_AHB_BURST)
449 hw_write_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK,
450 ci->platdata->ahb_burst_config);
Peter Chen96625ea2015-03-17 17:32:45 +0800451
452 /* override burst size, take effect only when ahb_burst_config is 0 */
453 if (!hw_read_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK)) {
454 if (ci->platdata->flags & CI_HDRC_OVERRIDE_TX_BURST)
455 hw_write(ci, OP_BURSTSIZE, TX_BURST_MASK,
456 ci->platdata->tx_burst_size << __ffs(TX_BURST_MASK));
457
458 if (ci->platdata->flags & CI_HDRC_OVERRIDE_RX_BURST)
459 hw_write(ci, OP_BURSTSIZE, RX_BURST_MASK,
460 ci->platdata->rx_burst_size);
461 }
Peter Chenbf9c85e2015-03-17 10:40:50 +0800462}
463
Peter Chend03cccf2014-04-23 15:56:37 +0800464/**
Peter Chencdd278f2014-11-26 13:44:32 +0800465 * hw_controller_reset: do controller reset
Alexander Shishkine443b332012-05-11 17:25:46 +0300466 * @ci: the controller
467 *
468 * This function returns an error code
469 */
Peter Chencdd278f2014-11-26 13:44:32 +0800470static int hw_controller_reset(struct ci_hdrc *ci)
471{
472 int count = 0;
473
474 hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
475 while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
476 udelay(10);
477 if (count++ > 1000)
478 return -ETIMEDOUT;
479 }
480
481 return 0;
482}
483
484/**
485 * hw_device_reset: resets chip (execute without interruption)
486 * @ci: the controller
487 *
488 * This function returns an error code
489 */
Peter Chen5b157302014-11-26 13:44:33 +0800490int hw_device_reset(struct ci_hdrc *ci)
Alexander Shishkine443b332012-05-11 17:25:46 +0300491{
Peter Chencdd278f2014-11-26 13:44:32 +0800492 int ret;
493
Alexander Shishkine443b332012-05-11 17:25:46 +0300494 /* should flush & stop before reset */
495 hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
496 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
497
Peter Chencdd278f2014-11-26 13:44:32 +0800498 ret = hw_controller_reset(ci);
499 if (ret) {
500 dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
501 return ret;
502 }
Alexander Shishkine443b332012-05-11 17:25:46 +0300503
Richard Zhao77c44002012-06-29 17:48:53 +0800504 if (ci->platdata->notify_event)
505 ci->platdata->notify_event(ci,
Alexander Shishkin8e229782013-06-24 14:46:36 +0300506 CI_HDRC_CONTROLLER_RESET_EVENT);
Alexander Shishkine443b332012-05-11 17:25:46 +0300507
Alexander Shishkine443b332012-05-11 17:25:46 +0300508 /* USBMODE should be configured step by step */
509 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
Peter Chen5b157302014-11-26 13:44:33 +0800510 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
Alexander Shishkine443b332012-05-11 17:25:46 +0300511 /* HW >= 2.3 */
512 hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
513
Peter Chen5b157302014-11-26 13:44:33 +0800514 if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
515 pr_err("cannot enter in %s device mode", ci_role(ci)->name);
Alexander Shishkine443b332012-05-11 17:25:46 +0300516 pr_err("lpm = %i", ci->hw_bank.lpm);
517 return -ENODEV;
518 }
519
Peter Chenbf9c85e2015-03-17 10:40:50 +0800520 ci_platform_configure(ci);
521
Alexander Shishkine443b332012-05-11 17:25:46 +0300522 return 0;
523}
524
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300525static irqreturn_t ci_irq(int irq, void *data)
526{
Alexander Shishkin8e229782013-06-24 14:46:36 +0300527 struct ci_hdrc *ci = data;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300528 irqreturn_t ret = IRQ_NONE;
Richard Zhaob183c192012-09-12 14:58:11 +0300529 u32 otgsc = 0;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300530
Peter Chen1f874ed2015-02-11 12:44:45 +0800531 if (ci->in_lpm) {
532 disable_irq_nosync(irq);
533 ci->wakeup_int = true;
534 pm_runtime_get(ci->dev);
535 return IRQ_HANDLED;
536 }
537
Li Jun4dcf7202014-04-23 15:56:50 +0800538 if (ci->is_otg) {
Li Jun0c33bf72014-04-23 15:56:38 +0800539 otgsc = hw_read_otgsc(ci, ~0);
Li Jun4dcf7202014-04-23 15:56:50 +0800540 if (ci_otg_is_fsm_mode(ci)) {
541 ret = ci_otg_fsm_irq(ci);
542 if (ret == IRQ_HANDLED)
543 return ret;
544 }
545 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300546
Peter Chena107f8c2013-08-14 12:44:11 +0300547 /*
548 * Handle id change interrupt, it indicates device/host function
549 * switch.
550 */
551 if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
552 ci->id_event = true;
Li Jun0c33bf72014-04-23 15:56:38 +0800553 /* Clear ID change irq status */
554 hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
Peter Chenbe6b0c12014-05-23 08:12:49 +0800555 ci_otg_queue_work(ci);
Peter Chena107f8c2013-08-14 12:44:11 +0300556 return IRQ_HANDLED;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300557 }
558
Peter Chena107f8c2013-08-14 12:44:11 +0300559 /*
560 * Handle vbus change interrupt, it indicates device connection
561 * and disconnection events.
562 */
563 if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
564 ci->b_sess_valid_event = true;
Li Jun0c33bf72014-04-23 15:56:38 +0800565 /* Clear BSV irq */
566 hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
Peter Chenbe6b0c12014-05-23 08:12:49 +0800567 ci_otg_queue_work(ci);
Peter Chena107f8c2013-08-14 12:44:11 +0300568 return IRQ_HANDLED;
569 }
570
571 /* Handle device/host interrupt */
572 if (ci->role != CI_ROLE_END)
573 ret = ci_role(ci)->irq(ci);
574
Richard Zhaob183c192012-09-12 14:58:11 +0300575 return ret;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300576}
577
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300578static int ci_vbus_notifier(struct notifier_block *nb, unsigned long event,
579 void *ptr)
580{
581 struct ci_hdrc_cable *vbus = container_of(nb, struct ci_hdrc_cable, nb);
582 struct ci_hdrc *ci = vbus->ci;
583
584 if (event)
585 vbus->state = true;
586 else
587 vbus->state = false;
588
589 vbus->changed = true;
590
591 ci_irq(ci->irq, ci);
592 return NOTIFY_DONE;
593}
594
595static int ci_id_notifier(struct notifier_block *nb, unsigned long event,
596 void *ptr)
597{
598 struct ci_hdrc_cable *id = container_of(nb, struct ci_hdrc_cable, nb);
599 struct ci_hdrc *ci = id->ci;
600
601 if (event)
602 id->state = false;
603 else
604 id->state = true;
605
606 id->changed = true;
607
608 ci_irq(ci->irq, ci);
609 return NOTIFY_DONE;
610}
611
Peter Chen1542d9c2013-08-14 12:44:03 +0300612static int ci_get_platdata(struct device *dev,
613 struct ci_hdrc_platform_data *platdata)
614{
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300615 struct extcon_dev *ext_vbus, *ext_id;
616 struct ci_hdrc_cable *cable;
Li Jun79742352015-07-09 15:18:45 +0800617 int ret;
618
Peter Chenc22600c2013-09-17 12:37:22 +0800619 if (!platdata->phy_mode)
620 platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
621
622 if (!platdata->dr_mode)
Heikki Krogerus06e71142015-09-21 11:14:34 +0300623 platdata->dr_mode = usb_get_dr_mode(dev);
Peter Chenc22600c2013-09-17 12:37:22 +0800624
625 if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
626 platdata->dr_mode = USB_DR_MODE_OTG;
627
Peter Chenc2ec3a72013-10-30 09:19:29 +0800628 if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
629 /* Get the vbus regulator */
630 platdata->reg_vbus = devm_regulator_get(dev, "vbus");
631 if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
632 return -EPROBE_DEFER;
633 } else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
Mickael Maison66294672014-11-26 13:44:38 +0800634 /* no vbus regulator is needed */
Peter Chenc2ec3a72013-10-30 09:19:29 +0800635 platdata->reg_vbus = NULL;
636 } else if (IS_ERR(platdata->reg_vbus)) {
637 dev_err(dev, "Getting regulator error: %ld\n",
638 PTR_ERR(platdata->reg_vbus));
639 return PTR_ERR(platdata->reg_vbus);
640 }
Peter Chenf6a9ff02014-08-19 09:51:56 +0800641 /* Get TPL support */
642 if (!platdata->tpl_support)
643 platdata->tpl_support =
644 of_usb_host_tpl_support(dev->of_node);
Peter Chenc2ec3a72013-10-30 09:19:29 +0800645 }
646
Li Jun79742352015-07-09 15:18:45 +0800647 if (platdata->dr_mode == USB_DR_MODE_OTG) {
648 /* We can support HNP and SRP of OTG 2.0 */
649 platdata->ci_otg_caps.otg_rev = 0x0200;
650 platdata->ci_otg_caps.hnp_support = true;
651 platdata->ci_otg_caps.srp_support = true;
652
653 /* Update otg capabilities by DT properties */
654 ret = of_usb_update_otg_caps(dev->of_node,
655 &platdata->ci_otg_caps);
656 if (ret)
657 return ret;
658 }
659
Heikki Krogerus63863b92015-09-21 11:14:32 +0300660 if (usb_get_maximum_speed(dev) == USB_SPEED_FULL)
Michael Grzeschik4f6743d2014-02-19 13:41:43 +0800661 platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
662
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530663 of_property_read_u32(dev->of_node, "phy-clkgate-delay-us",
Fabio Estevam1fbf4622015-09-08 22:18:14 -0300664 &platdata->phy_clkgate_delay_us);
665
Peter Chendf96ed82014-09-22 16:45:39 +0800666 platdata->itc_setting = 1;
Peter Chendf96ed82014-09-22 16:45:39 +0800667
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530668 of_property_read_u32(dev->of_node, "itc-setting",
669 &platdata->itc_setting);
670
671 ret = of_property_read_u32(dev->of_node, "ahb-burst-config",
672 &platdata->ahb_burst_config);
673 if (!ret) {
Peter Chen65668712015-03-17 14:21:00 +0800674 platdata->flags |= CI_HDRC_OVERRIDE_AHB_BURST;
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530675 } else if (ret != -EINVAL) {
676 dev_err(dev, "failed to get ahb-burst-config\n");
677 return ret;
Peter Chen65668712015-03-17 14:21:00 +0800678 }
679
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530680 ret = of_property_read_u32(dev->of_node, "tx-burst-size-dword",
681 &platdata->tx_burst_size);
682 if (!ret) {
Peter Chen96625ea2015-03-17 17:32:45 +0800683 platdata->flags |= CI_HDRC_OVERRIDE_TX_BURST;
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530684 } else if (ret != -EINVAL) {
685 dev_err(dev, "failed to get tx-burst-size-dword\n");
686 return ret;
Peter Chen96625ea2015-03-17 17:32:45 +0800687 }
688
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530689 ret = of_property_read_u32(dev->of_node, "rx-burst-size-dword",
690 &platdata->rx_burst_size);
691 if (!ret) {
Peter Chen96625ea2015-03-17 17:32:45 +0800692 platdata->flags |= CI_HDRC_OVERRIDE_RX_BURST;
Saurabh Sengar4b19b782015-11-18 09:40:12 +0530693 } else if (ret != -EINVAL) {
694 dev_err(dev, "failed to get rx-burst-size-dword\n");
695 return ret;
Peter Chen96625ea2015-03-17 17:32:45 +0800696 }
697
Peter Chenaa738182016-02-01 14:23:44 +0800698 if (of_find_property(dev->of_node, "non-zero-ttctrl-ttha", NULL))
699 platdata->flags |= CI_HDRC_SET_NON_ZERO_TTHA;
700
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300701 ext_id = ERR_PTR(-ENODEV);
702 ext_vbus = ERR_PTR(-ENODEV);
703 if (of_property_read_bool(dev->of_node, "extcon")) {
704 /* Each one of them is not mandatory */
705 ext_vbus = extcon_get_edev_by_phandle(dev, 0);
706 if (IS_ERR(ext_vbus) && PTR_ERR(ext_vbus) != -ENODEV)
707 return PTR_ERR(ext_vbus);
708
709 ext_id = extcon_get_edev_by_phandle(dev, 1);
710 if (IS_ERR(ext_id) && PTR_ERR(ext_id) != -ENODEV)
711 return PTR_ERR(ext_id);
712 }
713
714 cable = &platdata->vbus_extcon;
715 cable->nb.notifier_call = ci_vbus_notifier;
716 cable->edev = ext_vbus;
717
718 if (!IS_ERR(ext_vbus)) {
Chanwoo Choi3f991aa2016-11-30 14:57:33 +0900719 ret = extcon_get_state(cable->edev, EXTCON_USB);
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300720 if (ret)
721 cable->state = true;
722 else
723 cable->state = false;
724 }
725
726 cable = &platdata->id_extcon;
727 cable->nb.notifier_call = ci_id_notifier;
728 cable->edev = ext_id;
729
730 if (!IS_ERR(ext_id)) {
Chanwoo Choi3f991aa2016-11-30 14:57:33 +0900731 ret = extcon_get_state(cable->edev, EXTCON_USB_HOST);
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300732 if (ret)
733 cable->state = false;
734 else
735 cable->state = true;
736 }
Peter Chen1542d9c2013-08-14 12:44:03 +0300737 return 0;
738}
739
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300740static int ci_extcon_register(struct ci_hdrc *ci)
741{
742 struct ci_hdrc_cable *id, *vbus;
743 int ret;
744
745 id = &ci->platdata->id_extcon;
746 id->ci = ci;
747 if (!IS_ERR(id->edev)) {
Chanwoo Choi3f991aa2016-11-30 14:57:33 +0900748 ret = devm_extcon_register_notifier(ci->dev, id->edev,
749 EXTCON_USB_HOST, &id->nb);
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300750 if (ret < 0) {
751 dev_err(ci->dev, "register ID failed\n");
752 return ret;
753 }
754 }
755
756 vbus = &ci->platdata->vbus_extcon;
757 vbus->ci = ci;
758 if (!IS_ERR(vbus->edev)) {
Chanwoo Choi3f991aa2016-11-30 14:57:33 +0900759 ret = devm_extcon_register_notifier(ci->dev, vbus->edev,
760 EXTCON_USB, &vbus->nb);
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300761 if (ret < 0) {
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300762 dev_err(ci->dev, "register VBUS failed\n");
763 return ret;
764 }
765 }
766
767 return 0;
768}
769
Richard Zhaofe6e1252012-07-07 22:56:42 +0800770static DEFINE_IDA(ci_ida);
771
Alexander Shishkin8e229782013-06-24 14:46:36 +0300772struct platform_device *ci_hdrc_add_device(struct device *dev,
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800773 struct resource *res, int nres,
Alexander Shishkin8e229782013-06-24 14:46:36 +0300774 struct ci_hdrc_platform_data *platdata)
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800775{
776 struct platform_device *pdev;
Richard Zhaofe6e1252012-07-07 22:56:42 +0800777 int id, ret;
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800778
Peter Chen1542d9c2013-08-14 12:44:03 +0300779 ret = ci_get_platdata(dev, platdata);
780 if (ret)
781 return ERR_PTR(ret);
782
Richard Zhaofe6e1252012-07-07 22:56:42 +0800783 id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
784 if (id < 0)
785 return ERR_PTR(id);
786
787 pdev = platform_device_alloc("ci_hdrc", id);
788 if (!pdev) {
789 ret = -ENOMEM;
790 goto put_id;
791 }
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800792
793 pdev->dev.parent = dev;
794 pdev->dev.dma_mask = dev->dma_mask;
795 pdev->dev.dma_parms = dev->dma_parms;
796 dma_set_coherent_mask(&pdev->dev, dev->coherent_dma_mask);
797
798 ret = platform_device_add_resources(pdev, res, nres);
799 if (ret)
800 goto err;
801
802 ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
803 if (ret)
804 goto err;
805
806 ret = platform_device_add(pdev);
807 if (ret)
808 goto err;
809
810 return pdev;
811
812err:
813 platform_device_put(pdev);
Richard Zhaofe6e1252012-07-07 22:56:42 +0800814put_id:
815 ida_simple_remove(&ci_ida, id);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800816 return ERR_PTR(ret);
817}
Alexander Shishkin8e229782013-06-24 14:46:36 +0300818EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800819
Alexander Shishkin8e229782013-06-24 14:46:36 +0300820void ci_hdrc_remove_device(struct platform_device *pdev)
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800821{
Lothar Waßmann98c35532012-11-22 10:11:25 +0100822 int id = pdev->id;
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800823 platform_device_unregister(pdev);
Lothar Waßmann98c35532012-11-22 10:11:25 +0100824 ida_simple_remove(&ci_ida, id);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800825}
Alexander Shishkin8e229782013-06-24 14:46:36 +0300826EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800827
Peter Chen3f124d22013-08-14 12:44:07 +0300828static inline void ci_role_destroy(struct ci_hdrc *ci)
829{
830 ci_hdrc_gadget_destroy(ci);
831 ci_hdrc_host_destroy(ci);
Peter Chencbec6bd2013-08-14 12:44:10 +0300832 if (ci->is_otg)
833 ci_hdrc_otg_destroy(ci);
Peter Chen3f124d22013-08-14 12:44:07 +0300834}
835
Peter Chen577b2322013-08-14 12:44:08 +0300836static void ci_get_otg_capable(struct ci_hdrc *ci)
837{
838 if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
839 ci->is_otg = false;
840 else
841 ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
842 DCCPARAMS_DC | DCCPARAMS_HC)
843 == (DCCPARAMS_DC | DCCPARAMS_HC));
Peter Chen2e37cfd2015-02-11 12:44:51 +0800844 if (ci->is_otg) {
Peter Chen577b2322013-08-14 12:44:08 +0300845 dev_dbg(ci->dev, "It is OTG capable controller\n");
Peter Chen2e37cfd2015-02-11 12:44:51 +0800846 /* Disable and clear all OTG irq */
847 hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
848 OTGSC_INT_STATUS_BITS);
849 }
Peter Chen577b2322013-08-14 12:44:08 +0300850}
851
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500852static int ci_hdrc_probe(struct platform_device *pdev)
Alexander Shishkine443b332012-05-11 17:25:46 +0300853{
854 struct device *dev = &pdev->dev;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300855 struct ci_hdrc *ci;
Alexander Shishkine443b332012-05-11 17:25:46 +0300856 struct resource *res;
857 void __iomem *base;
858 int ret;
Sascha Hauer691962d2013-06-13 17:59:57 +0300859 enum usb_dr_mode dr_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300860
Jingoo Hanfad56742014-02-19 13:41:42 +0800861 if (!dev_get_platdata(dev)) {
Alexander Shishkine443b332012-05-11 17:25:46 +0300862 dev_err(dev, "platform data missing\n");
863 return -ENODEV;
864 }
865
866 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi19290812013-03-30 02:46:27 +0200867 base = devm_ioremap_resource(dev, res);
868 if (IS_ERR(base))
869 return PTR_ERR(base);
Alexander Shishkine443b332012-05-11 17:25:46 +0300870
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300871 ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
Fabio Estevamd0f99242014-11-26 13:44:23 +0800872 if (!ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300873 return -ENOMEM;
Alexander Shishkine443b332012-05-11 17:25:46 +0300874
Peter Chena5d906b2016-11-15 18:05:33 +0800875 spin_lock_init(&ci->lock);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300876 ci->dev = dev;
Jingoo Hanfad56742014-02-19 13:41:42 +0800877 ci->platdata = dev_get_platdata(dev);
Peter Chened8f8312014-01-10 13:51:27 +0800878 ci->imx28_write_fix = !!(ci->platdata->flags &
879 CI_HDRC_IMX28_WRITE_FIX);
Peter Chen1f874ed2015-02-11 12:44:45 +0800880 ci->supports_runtime_pm = !!(ci->platdata->flags &
881 CI_HDRC_SUPPORTS_RUNTIME_PM);
Alexander Shishkine443b332012-05-11 17:25:46 +0300882
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300883 ret = hw_device_init(ci, base);
884 if (ret < 0) {
885 dev_err(dev, "can't initialize hardware\n");
886 return -ENODEV;
887 }
888
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100889 if (ci->platdata->phy) {
890 ci->phy = ci->platdata->phy;
891 } else if (ci->platdata->usb_phy) {
Antoine Tenartef44cb42014-10-30 18:41:16 +0100892 ci->usb_phy = ci->platdata->usb_phy;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100893 } else {
Antoine Tenart21a5b572014-11-26 13:44:35 +0800894 ci->phy = devm_phy_get(dev->parent, "usb-phy");
895 ci->usb_phy = devm_usb_get_phy(dev->parent, USB_PHY_TYPE_USB2);
Peter Chenc859aa652014-02-19 13:41:40 +0800896
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100897 /* if both generic PHY and USB PHY layers aren't enabled */
898 if (PTR_ERR(ci->phy) == -ENOSYS &&
899 PTR_ERR(ci->usb_phy) == -ENXIO)
900 return -ENXIO;
Peter Chenc859aa652014-02-19 13:41:40 +0800901
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100902 if (IS_ERR(ci->phy) && IS_ERR(ci->usb_phy))
903 return -EPROBE_DEFER;
904
905 if (IS_ERR(ci->phy))
906 ci->phy = NULL;
907 else if (IS_ERR(ci->usb_phy))
908 ci->usb_phy = NULL;
Peter Chenc859aa652014-02-19 13:41:40 +0800909 }
910
Peter Chend03cccf2014-04-23 15:56:37 +0800911 ret = ci_usb_phy_init(ci);
Peter Chen74475ed2013-09-24 12:47:53 +0800912 if (ret) {
913 dev_err(dev, "unable to init phy: %d\n", ret);
914 return ret;
915 }
916
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300917 ci->hw_bank.phys = res->start;
918
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300919 ci->irq = platform_get_irq(pdev, 0);
920 if (ci->irq < 0) {
921 dev_err(dev, "missing IRQ\n");
Fabio Estevam42d18212014-02-19 13:41:44 +0800922 ret = ci->irq;
Peter Chenc859aa652014-02-19 13:41:40 +0800923 goto deinit_phy;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300924 }
925
Peter Chen577b2322013-08-14 12:44:08 +0300926 ci_get_otg_capable(ci);
927
Sascha Hauer691962d2013-06-13 17:59:57 +0300928 dr_mode = ci->platdata->dr_mode;
929 /* initialize role(s) before the interrupt is requested */
930 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
931 ret = ci_hdrc_host_init(ci);
932 if (ret)
933 dev_info(dev, "doesn't support host\n");
934 }
935
936 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
937 ret = ci_hdrc_gadget_init(ci);
938 if (ret)
939 dev_info(dev, "doesn't support gadget\n");
940 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300941
942 if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
943 dev_err(dev, "no supported roles\n");
Peter Chen74475ed2013-09-24 12:47:53 +0800944 ret = -ENODEV;
Peter Chenc859aa652014-02-19 13:41:40 +0800945 goto deinit_phy;
Peter Chencbec6bd2013-08-14 12:44:10 +0300946 }
947
Peter Chen27c62c22014-09-22 08:14:16 +0800948 if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
Peter Chencbec6bd2013-08-14 12:44:10 +0300949 ret = ci_hdrc_otg_init(ci);
950 if (ret) {
951 dev_err(dev, "init otg fails, ret = %d\n", ret);
952 goto stop;
953 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300954 }
955
956 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
Peter Chen577b2322013-08-14 12:44:08 +0300957 if (ci->is_otg) {
Peter Chen577b2322013-08-14 12:44:08 +0300958 ci->role = ci_otg_role(ci);
Li Jun0c33bf72014-04-23 15:56:38 +0800959 /* Enable ID change irq */
960 hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
Peter Chen577b2322013-08-14 12:44:08 +0300961 } else {
962 /*
963 * If the controller is not OTG capable, but support
964 * role switch, the defalt role is gadget, and the
965 * user can switch it through debugfs.
966 */
967 ci->role = CI_ROLE_GADGET;
968 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300969 } else {
970 ci->role = ci->roles[CI_ROLE_HOST]
971 ? CI_ROLE_HOST
972 : CI_ROLE_GADGET;
973 }
974
Li Jun4dcf7202014-04-23 15:56:50 +0800975 if (!ci_otg_is_fsm_mode(ci)) {
Li Jun961ea492015-02-11 12:45:03 +0800976 /* only update vbus status for peripheral */
977 if (ci->role == CI_ROLE_GADGET)
978 ci_handle_vbus_change(ci);
979
Li Jun4dcf7202014-04-23 15:56:50 +0800980 ret = ci_role_start(ci, ci->role);
981 if (ret) {
982 dev_err(dev, "can't start %s role\n",
983 ci_role(ci)->name);
984 goto stop;
985 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300986 }
987
Peter Chen24c498d2014-12-24 11:33:17 +0800988 platform_set_drvdata(pdev, ci);
Peter Chen4c503dd2014-11-26 13:44:22 +0800989 ret = devm_request_irq(dev, ci->irq, ci_irq, IRQF_SHARED,
990 ci->platdata->name, ci);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300991 if (ret)
992 goto stop;
993
Ivan T. Ivanov3ecb3e02015-09-07 14:45:25 +0300994 ret = ci_extcon_register(ci);
995 if (ret)
996 goto stop;
997
Peter Chen1f874ed2015-02-11 12:44:45 +0800998 if (ci->supports_runtime_pm) {
999 pm_runtime_set_active(&pdev->dev);
1000 pm_runtime_enable(&pdev->dev);
1001 pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
1002 pm_runtime_mark_last_busy(ci->dev);
1003 pm_runtime_use_autosuspend(&pdev->dev);
1004 }
1005
Li Jun4dcf7202014-04-23 15:56:50 +08001006 if (ci_otg_is_fsm_mode(ci))
1007 ci_hdrc_otg_fsm_start(ci);
1008
Peter Chenf8efa762015-02-11 12:44:48 +08001009 device_set_wakeup_capable(&pdev->dev, true);
1010
Alexander Shishkinadf0f732013-03-30 12:53:53 +02001011 ret = dbg_create_files(ci);
1012 if (!ret)
1013 return 0;
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001014
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001015stop:
Peter Chen3f124d22013-08-14 12:44:07 +03001016 ci_role_destroy(ci);
Peter Chenc859aa652014-02-19 13:41:40 +08001017deinit_phy:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +01001018 ci_usb_phy_exit(ci);
Alexander Shishkine443b332012-05-11 17:25:46 +03001019
1020 return ret;
1021}
1022
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001023static int ci_hdrc_remove(struct platform_device *pdev)
Alexander Shishkine443b332012-05-11 17:25:46 +03001024{
Alexander Shishkin8e229782013-06-24 14:46:36 +03001025 struct ci_hdrc *ci = platform_get_drvdata(pdev);
Alexander Shishkine443b332012-05-11 17:25:46 +03001026
Peter Chen1f874ed2015-02-11 12:44:45 +08001027 if (ci->supports_runtime_pm) {
1028 pm_runtime_get_sync(&pdev->dev);
1029 pm_runtime_disable(&pdev->dev);
1030 pm_runtime_put_noidle(&pdev->dev);
1031 }
1032
Alexander Shishkinadf0f732013-03-30 12:53:53 +02001033 dbg_remove_files(ci);
Peter Chen3f124d22013-08-14 12:44:07 +03001034 ci_role_destroy(ci);
Peter Chen864cf942013-09-24 12:47:55 +08001035 ci_hdrc_enter_lpm(ci, true);
Antoine Tenart1e5e2d32014-10-30 18:41:19 +01001036 ci_usb_phy_exit(ci);
Alexander Shishkine443b332012-05-11 17:25:46 +03001037
1038 return 0;
1039}
1040
Peter Chen1f874ed2015-02-11 12:44:45 +08001041#ifdef CONFIG_PM
Li Jun961ea492015-02-11 12:45:03 +08001042/* Prepare wakeup by SRP before suspend */
1043static void ci_otg_fsm_suspend_for_srp(struct ci_hdrc *ci)
1044{
1045 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1046 !hw_read_otgsc(ci, OTGSC_ID)) {
1047 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_PP,
1048 PORTSC_PP);
1049 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_WKCN,
1050 PORTSC_WKCN);
1051 }
1052}
1053
1054/* Handle SRP when wakeup by data pulse */
1055static void ci_otg_fsm_wakeup_by_srp(struct ci_hdrc *ci)
1056{
1057 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1058 (ci->fsm.a_bus_drop == 1) && (ci->fsm.a_bus_req == 0)) {
1059 if (!hw_read_otgsc(ci, OTGSC_ID)) {
1060 ci->fsm.a_srp_det = 1;
1061 ci->fsm.a_bus_drop = 0;
1062 } else {
1063 ci->fsm.id = 1;
1064 }
1065 ci_otg_queue_work(ci);
1066 }
1067}
1068
Peter Chen80769322014-11-26 13:44:29 +08001069static void ci_controller_suspend(struct ci_hdrc *ci)
1070{
Peter Chen1f874ed2015-02-11 12:44:45 +08001071 disable_irq(ci->irq);
Peter Chen80769322014-11-26 13:44:29 +08001072 ci_hdrc_enter_lpm(ci, true);
Fabio Estevam1fbf4622015-09-08 22:18:14 -03001073 if (ci->platdata->phy_clkgate_delay_us)
1074 usleep_range(ci->platdata->phy_clkgate_delay_us,
1075 ci->platdata->phy_clkgate_delay_us + 50);
Peter Chen1f874ed2015-02-11 12:44:45 +08001076 usb_phy_set_suspend(ci->usb_phy, 1);
1077 ci->in_lpm = true;
1078 enable_irq(ci->irq);
Peter Chen80769322014-11-26 13:44:29 +08001079}
1080
1081static int ci_controller_resume(struct device *dev)
1082{
1083 struct ci_hdrc *ci = dev_get_drvdata(dev);
1084
1085 dev_dbg(dev, "at %s\n", __func__);
1086
Peter Chen1f874ed2015-02-11 12:44:45 +08001087 if (!ci->in_lpm) {
1088 WARN_ON(1);
1089 return 0;
1090 }
Peter Chen80769322014-11-26 13:44:29 +08001091
Peter Chen1f874ed2015-02-11 12:44:45 +08001092 ci_hdrc_enter_lpm(ci, false);
Peter Chen80769322014-11-26 13:44:29 +08001093 if (ci->usb_phy) {
1094 usb_phy_set_suspend(ci->usb_phy, 0);
1095 usb_phy_set_wakeup(ci->usb_phy, false);
1096 hw_wait_phy_stable();
1097 }
1098
Peter Chen1f874ed2015-02-11 12:44:45 +08001099 ci->in_lpm = false;
1100 if (ci->wakeup_int) {
1101 ci->wakeup_int = false;
1102 pm_runtime_mark_last_busy(ci->dev);
1103 pm_runtime_put_autosuspend(ci->dev);
1104 enable_irq(ci->irq);
Li Jun961ea492015-02-11 12:45:03 +08001105 if (ci_otg_is_fsm_mode(ci))
1106 ci_otg_fsm_wakeup_by_srp(ci);
Peter Chen1f874ed2015-02-11 12:44:45 +08001107 }
1108
Peter Chen80769322014-11-26 13:44:29 +08001109 return 0;
1110}
1111
Peter Chen1f874ed2015-02-11 12:44:45 +08001112#ifdef CONFIG_PM_SLEEP
Peter Chen80769322014-11-26 13:44:29 +08001113static int ci_suspend(struct device *dev)
1114{
1115 struct ci_hdrc *ci = dev_get_drvdata(dev);
1116
1117 if (ci->wq)
1118 flush_workqueue(ci->wq);
Peter Chen1f874ed2015-02-11 12:44:45 +08001119 /*
1120 * Controller needs to be active during suspend, otherwise the core
1121 * may run resume when the parent is at suspend if other driver's
1122 * suspend fails, it occurs before parent's suspend has not started,
1123 * but the core suspend has finished.
1124 */
1125 if (ci->in_lpm)
1126 pm_runtime_resume(dev);
1127
1128 if (ci->in_lpm) {
1129 WARN_ON(1);
1130 return 0;
1131 }
Peter Chen80769322014-11-26 13:44:29 +08001132
Peter Chenf8efa762015-02-11 12:44:48 +08001133 if (device_may_wakeup(dev)) {
Li Jun961ea492015-02-11 12:45:03 +08001134 if (ci_otg_is_fsm_mode(ci))
1135 ci_otg_fsm_suspend_for_srp(ci);
1136
Peter Chenf8efa762015-02-11 12:44:48 +08001137 usb_phy_set_wakeup(ci->usb_phy, true);
1138 enable_irq_wake(ci->irq);
1139 }
1140
Peter Chen80769322014-11-26 13:44:29 +08001141 ci_controller_suspend(ci);
1142
1143 return 0;
1144}
1145
1146static int ci_resume(struct device *dev)
1147{
Peter Chen1f874ed2015-02-11 12:44:45 +08001148 struct ci_hdrc *ci = dev_get_drvdata(dev);
1149 int ret;
1150
Peter Chenf8efa762015-02-11 12:44:48 +08001151 if (device_may_wakeup(dev))
1152 disable_irq_wake(ci->irq);
1153
Peter Chen1f874ed2015-02-11 12:44:45 +08001154 ret = ci_controller_resume(dev);
1155 if (ret)
1156 return ret;
1157
1158 if (ci->supports_runtime_pm) {
1159 pm_runtime_disable(dev);
1160 pm_runtime_set_active(dev);
1161 pm_runtime_enable(dev);
1162 }
1163
1164 return ret;
Peter Chen80769322014-11-26 13:44:29 +08001165}
1166#endif /* CONFIG_PM_SLEEP */
1167
Peter Chen1f874ed2015-02-11 12:44:45 +08001168static int ci_runtime_suspend(struct device *dev)
1169{
1170 struct ci_hdrc *ci = dev_get_drvdata(dev);
1171
1172 dev_dbg(dev, "at %s\n", __func__);
1173
1174 if (ci->in_lpm) {
1175 WARN_ON(1);
1176 return 0;
1177 }
1178
Li Jun961ea492015-02-11 12:45:03 +08001179 if (ci_otg_is_fsm_mode(ci))
1180 ci_otg_fsm_suspend_for_srp(ci);
1181
Peter Chen1f874ed2015-02-11 12:44:45 +08001182 usb_phy_set_wakeup(ci->usb_phy, true);
1183 ci_controller_suspend(ci);
1184
1185 return 0;
1186}
1187
1188static int ci_runtime_resume(struct device *dev)
1189{
1190 return ci_controller_resume(dev);
1191}
1192
1193#endif /* CONFIG_PM */
Peter Chen80769322014-11-26 13:44:29 +08001194static const struct dev_pm_ops ci_pm_ops = {
1195 SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
Peter Chen1f874ed2015-02-11 12:44:45 +08001196 SET_RUNTIME_PM_OPS(ci_runtime_suspend, ci_runtime_resume, NULL)
Peter Chen80769322014-11-26 13:44:29 +08001197};
Peter Chen1f874ed2015-02-11 12:44:45 +08001198
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001199static struct platform_driver ci_hdrc_driver = {
1200 .probe = ci_hdrc_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001201 .remove = ci_hdrc_remove,
Alexander Shishkine443b332012-05-11 17:25:46 +03001202 .driver = {
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001203 .name = "ci_hdrc",
Peter Chen80769322014-11-26 13:44:29 +08001204 .pm = &ci_pm_ops,
Alexander Shishkine443b332012-05-11 17:25:46 +03001205 },
1206};
1207
Peter Chen2f01a332015-07-21 09:51:29 +08001208static int __init ci_hdrc_platform_register(void)
1209{
1210 ci_hdrc_host_driver_init();
1211 return platform_driver_register(&ci_hdrc_driver);
1212}
1213module_init(ci_hdrc_platform_register);
1214
1215static void __exit ci_hdrc_platform_unregister(void)
1216{
1217 platform_driver_unregister(&ci_hdrc_driver);
1218}
1219module_exit(ci_hdrc_platform_unregister);
Alexander Shishkine443b332012-05-11 17:25:46 +03001220
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001221MODULE_ALIAS("platform:ci_hdrc");
Alexander Shishkine443b332012-05-11 17:25:46 +03001222MODULE_LICENSE("GPL v2");
1223MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001224MODULE_DESCRIPTION("ChipIdea HDRC Driver");