blob: 98923a8cf86d83361d0a93afd1783b57fc4e5995 [file] [log] [blame]
Faisal Latif86dbcd02016-01-20 13:40:10 -06001/*******************************************************************************
2*
3* Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4*
5* This software is available to you under a choice of one of two
6* licenses. You may choose to be licensed under the terms of the GNU
7* General Public License (GPL) Version 2, available from the file
8* COPYING in the main directory of this source tree, or the
9* OpenFabrics.org BSD license below:
10*
11* Redistribution and use in source and binary forms, with or
12* without modification, are permitted provided that the following
13* conditions are met:
14*
15* - Redistributions of source code must retain the above
16* copyright notice, this list of conditions and the following
17* disclaimer.
18*
19* - Redistributions in binary form must reproduce the above
20* copyright notice, this list of conditions and the following
21* disclaimer in the documentation and/or other materials
22* provided with the distribution.
23*
24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31* SOFTWARE.
32*
33*******************************************************************************/
34
35#include "i40iw_osdep.h"
36#include "i40iw_register.h"
37#include "i40iw_status.h"
38#include "i40iw_hmc.h"
39
40#include "i40iw_d.h"
41#include "i40iw_type.h"
42#include "i40iw_p.h"
43#include "i40iw_vf.h"
44#include "i40iw_virtchnl.h"
45
46/**
47 * i40iw_insert_wqe_hdr - write wqe header
48 * @wqe: cqp wqe for header
49 * @header: header for the cqp wqe
50 */
51static inline void i40iw_insert_wqe_hdr(u64 *wqe, u64 header)
52{
53 wmb(); /* make sure WQE is populated before polarity is set */
54 set_64bit_val(wqe, 24, header);
55}
56
57/**
58 * i40iw_get_cqp_reg_info - get head and tail for cqp using registers
59 * @cqp: struct for cqp hw
60 * @val: cqp tail register value
61 * @tail:wqtail register value
62 * @error: cqp processing err
63 */
64static inline void i40iw_get_cqp_reg_info(struct i40iw_sc_cqp *cqp,
65 u32 *val,
66 u32 *tail,
67 u32 *error)
68{
69 if (cqp->dev->is_pf) {
70 *val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPTAIL);
71 *tail = RS_32(*val, I40E_PFPE_CQPTAIL_WQTAIL);
72 *error = RS_32(*val, I40E_PFPE_CQPTAIL_CQP_OP_ERR);
73 } else {
74 *val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPTAIL1);
75 *tail = RS_32(*val, I40E_VFPE_CQPTAIL_WQTAIL);
76 *error = RS_32(*val, I40E_VFPE_CQPTAIL_CQP_OP_ERR);
77 }
78}
79
80/**
81 * i40iw_cqp_poll_registers - poll cqp registers
82 * @cqp: struct for cqp hw
83 * @tail:wqtail register value
84 * @count: how many times to try for completion
85 */
86static enum i40iw_status_code i40iw_cqp_poll_registers(
87 struct i40iw_sc_cqp *cqp,
88 u32 tail,
89 u32 count)
90{
91 u32 i = 0;
92 u32 newtail, error, val;
93
94 while (i < count) {
95 i++;
96 i40iw_get_cqp_reg_info(cqp, &val, &newtail, &error);
97 if (error) {
98 error = (cqp->dev->is_pf) ?
99 i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES) :
100 i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
101 return I40IW_ERR_CQP_COMPL_ERROR;
102 }
103 if (newtail != tail) {
104 /* SUCCESS */
105 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600106 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600107 return 0;
108 }
109 udelay(I40IW_SLEEP_COUNT);
110 }
111 return I40IW_ERR_TIMEOUT;
112}
113
114/**
115 * i40iw_sc_parse_fpm_commit_buf - parse fpm commit buffer
116 * @buf: ptr to fpm commit buffer
117 * @info: ptr to i40iw_hmc_obj_info struct
Ismail, Mustafafa415372016-04-18 10:33:08 -0500118 * @sd: number of SDs for HMC objects
Faisal Latif86dbcd02016-01-20 13:40:10 -0600119 *
120 * parses fpm commit info and copy base value
121 * of hmc objects in hmc_info
122 */
123static enum i40iw_status_code i40iw_sc_parse_fpm_commit_buf(
124 u64 *buf,
Ismail, Mustafafa415372016-04-18 10:33:08 -0500125 struct i40iw_hmc_obj_info *info,
126 u32 *sd)
Faisal Latif86dbcd02016-01-20 13:40:10 -0600127{
128 u64 temp;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500129 u64 size;
130 u64 base = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600131 u32 i, j;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500132 u32 k = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600133 u32 low;
134
135 /* copy base values in obj_info */
136 for (i = I40IW_HMC_IW_QP, j = 0;
137 i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
138 get_64bit_val(buf, j, &temp);
139 info[i].base = RS_64_1(temp, 32) * 512;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500140 if (info[i].base > base) {
141 base = info[i].base;
142 k = i;
143 }
Faisal Latif86dbcd02016-01-20 13:40:10 -0600144 low = (u32)(temp);
145 if (low)
146 info[i].cnt = low;
147 }
Ismail, Mustafafa415372016-04-18 10:33:08 -0500148 size = info[k].cnt * info[k].size + info[k].base;
149 if (size & 0x1FFFFF)
150 *sd = (u32)((size >> 21) + 1); /* add 1 for remainder */
151 else
152 *sd = (u32)(size >> 21);
153
Faisal Latif86dbcd02016-01-20 13:40:10 -0600154 return 0;
155}
156
157/**
158 * i40iw_sc_parse_fpm_query_buf() - parses fpm query buffer
159 * @buf: ptr to fpm query buffer
160 * @info: ptr to i40iw_hmc_obj_info struct
161 * @hmc_fpm_misc: ptr to fpm data
162 *
163 * parses fpm query buffer and copy max_cnt and
164 * size value of hmc objects in hmc_info
165 */
166static enum i40iw_status_code i40iw_sc_parse_fpm_query_buf(
167 u64 *buf,
168 struct i40iw_hmc_info *hmc_info,
169 struct i40iw_hmc_fpm_misc *hmc_fpm_misc)
170{
171 u64 temp;
172 struct i40iw_hmc_obj_info *obj_info;
173 u32 i, j, size;
174 u16 max_pe_sds;
175
176 obj_info = hmc_info->hmc_obj;
177
178 get_64bit_val(buf, 0, &temp);
179 hmc_info->first_sd_index = (u16)RS_64(temp, I40IW_QUERY_FPM_FIRST_PE_SD_INDEX);
180 max_pe_sds = (u16)RS_64(temp, I40IW_QUERY_FPM_MAX_PE_SDS);
181
182 /* Reduce SD count for VFs by 1 to account for PBLE backing page rounding */
183 if (hmc_info->hmc_fn_id >= I40IW_FIRST_VF_FPM_ID)
184 max_pe_sds--;
185 hmc_fpm_misc->max_sds = max_pe_sds;
186 hmc_info->sd_table.sd_cnt = max_pe_sds + hmc_info->first_sd_index;
187
188 for (i = I40IW_HMC_IW_QP, j = 8;
189 i <= I40IW_HMC_IW_ARP; i++, j += 8) {
190 get_64bit_val(buf, j, &temp);
191 if (i == I40IW_HMC_IW_QP)
192 obj_info[i].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
193 else if (i == I40IW_HMC_IW_CQ)
194 obj_info[i].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
195 else
196 obj_info[i].max_cnt = (u32)temp;
197
198 size = (u32)RS_64_1(temp, 32);
199 obj_info[i].size = ((u64)1 << size);
200 }
201 for (i = I40IW_HMC_IW_MR, j = 48;
202 i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
203 get_64bit_val(buf, j, &temp);
204 obj_info[i].max_cnt = (u32)temp;
205 size = (u32)RS_64_1(temp, 32);
206 obj_info[i].size = LS_64_1(1, size);
207 }
208
209 get_64bit_val(buf, 120, &temp);
210 hmc_fpm_misc->max_ceqs = (u8)RS_64(temp, I40IW_QUERY_FPM_MAX_CEQS);
211 get_64bit_val(buf, 120, &temp);
212 hmc_fpm_misc->ht_multiplier = RS_64(temp, I40IW_QUERY_FPM_HTMULTIPLIER);
213 get_64bit_val(buf, 120, &temp);
214 hmc_fpm_misc->timer_bucket = RS_64(temp, I40IW_QUERY_FPM_TIMERBUCKET);
215 get_64bit_val(buf, 64, &temp);
216 hmc_fpm_misc->xf_block_size = RS_64(temp, I40IW_QUERY_FPM_XFBLOCKSIZE);
217 if (!hmc_fpm_misc->xf_block_size)
218 return I40IW_ERR_INVALID_SIZE;
219 get_64bit_val(buf, 80, &temp);
220 hmc_fpm_misc->q1_block_size = RS_64(temp, I40IW_QUERY_FPM_Q1BLOCKSIZE);
221 if (!hmc_fpm_misc->q1_block_size)
222 return I40IW_ERR_INVALID_SIZE;
223 return 0;
224}
225
226/**
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500227 * i40iw_fill_qos_list - Change all unknown qs handles to available ones
228 * @qs_list: list of qs_handles to be fixed with valid qs_handles
229 */
230static void i40iw_fill_qos_list(u16 *qs_list)
231{
232 u16 qshandle = qs_list[0];
233 int i;
234
235 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
236 if (qs_list[i] == QS_HANDLE_UNKNOWN)
237 qs_list[i] = qshandle;
238 else
239 qshandle = qs_list[i];
240 }
241}
242
243/**
244 * i40iw_qp_from_entry - Given entry, get to the qp structure
245 * @entry: Points to list of qp structure
246 */
247static struct i40iw_sc_qp *i40iw_qp_from_entry(struct list_head *entry)
248{
249 if (!entry)
250 return NULL;
251
252 return (struct i40iw_sc_qp *)((char *)entry - offsetof(struct i40iw_sc_qp, list));
253}
254
255/**
256 * i40iw_get_qp - get the next qp from the list given current qp
257 * @head: Listhead of qp's
258 * @qp: current qp
259 */
260static struct i40iw_sc_qp *i40iw_get_qp(struct list_head *head, struct i40iw_sc_qp *qp)
261{
262 struct list_head *entry = NULL;
263 struct list_head *lastentry;
264
265 if (list_empty(head))
266 return NULL;
267
268 if (!qp) {
269 entry = head->next;
270 } else {
271 lastentry = &qp->list;
272 entry = (lastentry != head) ? lastentry->next : NULL;
273 }
274
275 return i40iw_qp_from_entry(entry);
276}
277
278/**
279 * i40iw_change_l2params - given the new l2 parameters, change all qp
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600280 * @vsi: pointer to the vsi structure
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500281 * @l2params: New paramaters from l2
282 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600283void i40iw_change_l2params(struct i40iw_sc_vsi *vsi, struct i40iw_l2params *l2params)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500284{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600285 struct i40iw_sc_dev *dev = vsi->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500286 struct i40iw_sc_qp *qp = NULL;
287 bool qs_handle_change = false;
288 bool mss_change = false;
289 unsigned long flags;
290 u16 qs_handle;
291 int i;
292
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600293 if (vsi->mss != l2params->mss) {
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500294 mss_change = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600295 vsi->mss = l2params->mss;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500296 }
297
298 i40iw_fill_qos_list(l2params->qs_handle_list);
299 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
300 qs_handle = l2params->qs_handle_list[i];
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600301 if (vsi->qos[i].qs_handle != qs_handle)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500302 qs_handle_change = true;
303 else if (!mss_change)
304 continue; /* no MSS nor qs handle change */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600305 spin_lock_irqsave(&vsi->qos[i].lock, flags);
306 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500307 while (qp) {
308 if (mss_change)
309 i40iw_qp_mss_modify(dev, qp);
310 if (qs_handle_change) {
311 qp->qs_handle = qs_handle;
312 /* issue cqp suspend command */
313 i40iw_qp_suspend_resume(dev, qp, true);
314 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600315 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500316 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600317 spin_unlock_irqrestore(&vsi->qos[i].lock, flags);
318 vsi->qos[i].qs_handle = qs_handle;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500319 }
320}
321
322/**
323 * i40iw_qp_rem_qos - remove qp from qos lists during destroy qp
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500324 * @qp: qp to be removed from qos
325 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600326static void i40iw_qp_rem_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500327{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600328 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500329 unsigned long flags;
330
331 if (!qp->on_qoslist)
332 return;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600333 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500334 list_del(&qp->list);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600335 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500336}
337
338/**
339 * i40iw_qp_add_qos - called during setctx fot qp to be added to qos
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500340 * @qp: qp to be added to qos
341 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600342void i40iw_qp_add_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500343{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600344 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500345 unsigned long flags;
346
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600347 if (qp->on_qoslist)
348 return;
349 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
350 qp->qs_handle = vsi->qos[qp->user_pri].qs_handle;
351 list_add(&qp->list, &vsi->qos[qp->user_pri].qplist);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500352 qp->on_qoslist = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600353 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500354}
355
356/**
Faisal Latif86dbcd02016-01-20 13:40:10 -0600357 * i40iw_sc_pd_init - initialize sc pd struct
358 * @dev: sc device struct
359 * @pd: sc pd ptr
360 * @pd_id: pd_id for allocated pd
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600361 * @abi_ver: ABI version from user context, -1 if not valid
Faisal Latif86dbcd02016-01-20 13:40:10 -0600362 */
363static void i40iw_sc_pd_init(struct i40iw_sc_dev *dev,
364 struct i40iw_sc_pd *pd,
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600365 u16 pd_id,
366 int abi_ver)
Faisal Latif86dbcd02016-01-20 13:40:10 -0600367{
368 pd->size = sizeof(*pd);
369 pd->pd_id = pd_id;
Chien Tin Tung61f51b72016-12-21 08:53:46 -0600370 pd->abi_ver = abi_ver;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600371 pd->dev = dev;
372}
373
374/**
375 * i40iw_get_encoded_wqe_size - given wq size, returns hardware encoded size
376 * @wqsize: size of the wq (sq, rq, srq) to encoded_size
377 * @cqpsq: encoded size for sq for cqp as its encoded size is 1+ other wq's
378 */
379u8 i40iw_get_encoded_wqe_size(u32 wqsize, bool cqpsq)
380{
381 u8 encoded_size = 0;
382
383 /* cqp sq's hw coded value starts from 1 for size of 4
384 * while it starts from 0 for qp' wq's.
385 */
386 if (cqpsq)
387 encoded_size = 1;
388 wqsize >>= 2;
389 while (wqsize >>= 1)
390 encoded_size++;
391 return encoded_size;
392}
393
394/**
395 * i40iw_sc_cqp_init - Initialize buffers for a control Queue Pair
396 * @cqp: IWARP control queue pair pointer
397 * @info: IWARP control queue pair init info pointer
398 *
399 * Initializes the object and context buffers for a control Queue Pair.
400 */
401static enum i40iw_status_code i40iw_sc_cqp_init(struct i40iw_sc_cqp *cqp,
402 struct i40iw_cqp_init_info *info)
403{
404 u8 hw_sq_size;
405
406 if ((info->sq_size > I40IW_CQP_SW_SQSIZE_2048) ||
407 (info->sq_size < I40IW_CQP_SW_SQSIZE_4) ||
408 ((info->sq_size & (info->sq_size - 1))))
409 return I40IW_ERR_INVALID_SIZE;
410
411 hw_sq_size = i40iw_get_encoded_wqe_size(info->sq_size, true);
412 cqp->size = sizeof(*cqp);
413 cqp->sq_size = info->sq_size;
414 cqp->hw_sq_size = hw_sq_size;
415 cqp->sq_base = info->sq;
416 cqp->host_ctx = info->host_ctx;
417 cqp->sq_pa = info->sq_pa;
418 cqp->host_ctx_pa = info->host_ctx_pa;
419 cqp->dev = info->dev;
420 cqp->struct_ver = info->struct_ver;
421 cqp->scratch_array = info->scratch_array;
422 cqp->polarity = 0;
423 cqp->en_datacenter_tcp = info->en_datacenter_tcp;
424 cqp->enabled_vf_count = info->enabled_vf_count;
425 cqp->hmc_profile = info->hmc_profile;
426 info->dev->cqp = cqp;
427
428 I40IW_RING_INIT(cqp->sq_ring, cqp->sq_size);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600429 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] = 0;
430 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS] = 0;
431
Faisal Latif86dbcd02016-01-20 13:40:10 -0600432 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
433 "%s: sq_size[%04d] hw_sq_size[%04d] sq_base[%p] sq_pa[%llxh] cqp[%p] polarity[x%04X]\n",
434 __func__, cqp->sq_size, cqp->hw_sq_size,
435 cqp->sq_base, cqp->sq_pa, cqp, cqp->polarity);
436 return 0;
437}
438
439/**
440 * i40iw_sc_cqp_create - create cqp during bringup
441 * @cqp: struct for cqp hw
Faisal Latif86dbcd02016-01-20 13:40:10 -0600442 * @maj_err: If error, major err number
443 * @min_err: If error, minor err number
444 */
445static enum i40iw_status_code i40iw_sc_cqp_create(struct i40iw_sc_cqp *cqp,
Faisal Latif86dbcd02016-01-20 13:40:10 -0600446 u16 *maj_err,
447 u16 *min_err)
448{
449 u64 temp;
450 u32 cnt = 0, p1, p2, val = 0, err_code;
451 enum i40iw_status_code ret_code;
452
453 ret_code = i40iw_allocate_dma_mem(cqp->dev->hw,
454 &cqp->sdbuf,
455 128,
456 I40IW_SD_BUF_ALIGNMENT);
457
458 if (ret_code)
459 goto exit;
460
461 temp = LS_64(cqp->hw_sq_size, I40IW_CQPHC_SQSIZE) |
462 LS_64(cqp->struct_ver, I40IW_CQPHC_SVER);
463
Faisal Latif86dbcd02016-01-20 13:40:10 -0600464 set_64bit_val(cqp->host_ctx, 0, temp);
465 set_64bit_val(cqp->host_ctx, 8, cqp->sq_pa);
466 temp = LS_64(cqp->enabled_vf_count, I40IW_CQPHC_ENABLED_VFS) |
467 LS_64(cqp->hmc_profile, I40IW_CQPHC_HMC_PROFILE);
468 set_64bit_val(cqp->host_ctx, 16, temp);
469 set_64bit_val(cqp->host_ctx, 24, (uintptr_t)cqp);
470 set_64bit_val(cqp->host_ctx, 32, 0);
471 set_64bit_val(cqp->host_ctx, 40, 0);
472 set_64bit_val(cqp->host_ctx, 48, 0);
473 set_64bit_val(cqp->host_ctx, 56, 0);
474
475 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQP_HOST_CTX",
476 cqp->host_ctx, I40IW_CQP_CTX_SIZE * 8);
477
478 p1 = RS_32_1(cqp->host_ctx_pa, 32);
479 p2 = (u32)cqp->host_ctx_pa;
480
481 if (cqp->dev->is_pf) {
482 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, p1);
483 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, p2);
484 } else {
485 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, p1);
486 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, p2);
487 }
488 do {
489 if (cnt++ > I40IW_DONE_COUNT) {
490 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
491 ret_code = I40IW_ERR_TIMEOUT;
492 /*
493 * read PFPE_CQPERRORCODES register to get the minor
494 * and major error code
495 */
496 if (cqp->dev->is_pf)
497 err_code = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES);
498 else
499 err_code = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
500 *min_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE);
501 *maj_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE);
502 goto exit;
503 }
504 udelay(I40IW_SLEEP_COUNT);
505 if (cqp->dev->is_pf)
506 val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CCQPSTATUS);
507 else
508 val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CCQPSTATUS1);
509 } while (!val);
510
511exit:
512 if (!ret_code)
513 cqp->process_cqp_sds = i40iw_update_sds_noccq;
514 return ret_code;
515}
516
517/**
518 * i40iw_sc_cqp_post_sq - post of cqp's sq
519 * @cqp: struct for cqp hw
520 */
521void i40iw_sc_cqp_post_sq(struct i40iw_sc_cqp *cqp)
522{
523 if (cqp->dev->is_pf)
524 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPDB, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
525 else
526 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CQPDB1, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
527
528 i40iw_debug(cqp->dev,
529 I40IW_DEBUG_WQE,
530 "%s: HEAD_TAIL[%04d,%04d,%04d]\n",
531 __func__,
532 cqp->sq_ring.head,
533 cqp->sq_ring.tail,
534 cqp->sq_ring.size);
535}
536
537/**
538 * i40iw_sc_cqp_get_next_send_wqe - get next wqe on cqp sq
539 * @cqp: struct for cqp hw
540 * @wqe_idx: we index of cqp ring
541 */
542u64 *i40iw_sc_cqp_get_next_send_wqe(struct i40iw_sc_cqp *cqp, u64 scratch)
543{
544 u64 *wqe = NULL;
545 u32 wqe_idx;
546 enum i40iw_status_code ret_code;
547
548 if (I40IW_RING_FULL_ERR(cqp->sq_ring)) {
549 i40iw_debug(cqp->dev,
550 I40IW_DEBUG_WQE,
551 "%s: ring is full head %x tail %x size %x\n",
552 __func__,
553 cqp->sq_ring.head,
554 cqp->sq_ring.tail,
555 cqp->sq_ring.size);
556 return NULL;
557 }
558 I40IW_ATOMIC_RING_MOVE_HEAD(cqp->sq_ring, wqe_idx, ret_code);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600559 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600560 if (ret_code)
561 return NULL;
562 if (!wqe_idx)
563 cqp->polarity = !cqp->polarity;
564
565 wqe = cqp->sq_base[wqe_idx].elem;
566 cqp->scratch_array[wqe_idx] = scratch;
567 I40IW_CQP_INIT_WQE(wqe);
568
569 return wqe;
570}
571
572/**
573 * i40iw_sc_cqp_destroy - destroy cqp during close
574 * @cqp: struct for cqp hw
575 */
576static enum i40iw_status_code i40iw_sc_cqp_destroy(struct i40iw_sc_cqp *cqp)
577{
578 u32 cnt = 0, val = 1;
579 enum i40iw_status_code ret_code = 0;
580 u32 cqpstat_addr;
581
582 if (cqp->dev->is_pf) {
583 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, 0);
584 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, 0);
585 cqpstat_addr = I40E_PFPE_CCQPSTATUS;
586 } else {
587 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, 0);
588 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, 0);
589 cqpstat_addr = I40E_VFPE_CCQPSTATUS1;
590 }
591 do {
592 if (cnt++ > I40IW_DONE_COUNT) {
593 ret_code = I40IW_ERR_TIMEOUT;
594 break;
595 }
596 udelay(I40IW_SLEEP_COUNT);
597 val = i40iw_rd32(cqp->dev->hw, cqpstat_addr);
598 } while (val);
599
600 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
601 return ret_code;
602}
603
604/**
605 * i40iw_sc_ccq_arm - enable intr for control cq
606 * @ccq: ccq sc struct
607 */
608static void i40iw_sc_ccq_arm(struct i40iw_sc_cq *ccq)
609{
610 u64 temp_val;
611 u16 sw_cq_sel;
612 u8 arm_next_se;
613 u8 arm_seq_num;
614
615 /* write to cq doorbell shadow area */
616 /* arm next se should always be zero */
617 get_64bit_val(ccq->cq_uk.shadow_area, 32, &temp_val);
618
619 sw_cq_sel = (u16)RS_64(temp_val, I40IW_CQ_DBSA_SW_CQ_SELECT);
620 arm_next_se = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_NEXT_SE);
621
622 arm_seq_num = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_SEQ_NUM);
623 arm_seq_num++;
624
625 temp_val = LS_64(arm_seq_num, I40IW_CQ_DBSA_ARM_SEQ_NUM) |
626 LS_64(sw_cq_sel, I40IW_CQ_DBSA_SW_CQ_SELECT) |
627 LS_64(arm_next_se, I40IW_CQ_DBSA_ARM_NEXT_SE) |
628 LS_64(1, I40IW_CQ_DBSA_ARM_NEXT);
629
630 set_64bit_val(ccq->cq_uk.shadow_area, 32, temp_val);
631
632 wmb(); /* make sure shadow area is updated before arming */
633
634 if (ccq->dev->is_pf)
635 i40iw_wr32(ccq->dev->hw, I40E_PFPE_CQARM, ccq->cq_uk.cq_id);
636 else
637 i40iw_wr32(ccq->dev->hw, I40E_VFPE_CQARM1, ccq->cq_uk.cq_id);
638}
639
640/**
641 * i40iw_sc_ccq_get_cqe_info - get ccq's cq entry
642 * @ccq: ccq sc struct
643 * @info: completion q entry to return
644 */
645static enum i40iw_status_code i40iw_sc_ccq_get_cqe_info(
646 struct i40iw_sc_cq *ccq,
647 struct i40iw_ccq_cqe_info *info)
648{
649 u64 qp_ctx, temp, temp1;
650 u64 *cqe;
651 struct i40iw_sc_cqp *cqp;
652 u32 wqe_idx;
653 u8 polarity;
654 enum i40iw_status_code ret_code = 0;
655
656 if (ccq->cq_uk.avoid_mem_cflct)
657 cqe = (u64 *)I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(&ccq->cq_uk);
658 else
659 cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(&ccq->cq_uk);
660
661 get_64bit_val(cqe, 24, &temp);
662 polarity = (u8)RS_64(temp, I40IW_CQ_VALID);
663 if (polarity != ccq->cq_uk.polarity)
664 return I40IW_ERR_QUEUE_EMPTY;
665
666 get_64bit_val(cqe, 8, &qp_ctx);
667 cqp = (struct i40iw_sc_cqp *)(unsigned long)qp_ctx;
668 info->error = (bool)RS_64(temp, I40IW_CQ_ERROR);
669 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
670 if (info->error) {
671 info->maj_err_code = (u16)RS_64(temp, I40IW_CQ_MAJERR);
672 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
673 }
674 wqe_idx = (u32)RS_64(temp, I40IW_CQ_WQEIDX);
675 info->scratch = cqp->scratch_array[wqe_idx];
676
677 get_64bit_val(cqe, 16, &temp1);
678 info->op_ret_val = (u32)RS_64(temp1, I40IW_CCQ_OPRETVAL);
679 get_64bit_val(cqp->sq_base[wqe_idx].elem, 24, &temp1);
680 info->op_code = (u8)RS_64(temp1, I40IW_CQPSQ_OPCODE);
681 info->cqp = cqp;
682
683 /* move the head for cq */
684 I40IW_RING_MOVE_HEAD(ccq->cq_uk.cq_ring, ret_code);
685 if (I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring) == 0)
686 ccq->cq_uk.polarity ^= 1;
687
688 /* update cq tail in cq shadow memory also */
689 I40IW_RING_MOVE_TAIL(ccq->cq_uk.cq_ring);
690 set_64bit_val(ccq->cq_uk.shadow_area,
691 0,
692 I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring));
693 wmb(); /* write shadow area before tail */
694 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600695 ccq->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
696
Faisal Latif86dbcd02016-01-20 13:40:10 -0600697 return ret_code;
698}
699
700/**
701 * i40iw_sc_poll_for_cqp_op_done - Waits for last write to complete in CQP SQ
702 * @cqp: struct for cqp hw
703 * @op_code: cqp opcode for completion
704 * @info: completion q entry to return
705 */
706static enum i40iw_status_code i40iw_sc_poll_for_cqp_op_done(
707 struct i40iw_sc_cqp *cqp,
708 u8 op_code,
709 struct i40iw_ccq_cqe_info *compl_info)
710{
711 struct i40iw_ccq_cqe_info info;
712 struct i40iw_sc_cq *ccq;
713 enum i40iw_status_code ret_code = 0;
714 u32 cnt = 0;
715
716 memset(&info, 0, sizeof(info));
717 ccq = cqp->dev->ccq;
718 while (1) {
719 if (cnt++ > I40IW_DONE_COUNT)
720 return I40IW_ERR_TIMEOUT;
721
722 if (i40iw_sc_ccq_get_cqe_info(ccq, &info)) {
723 udelay(I40IW_SLEEP_COUNT);
724 continue;
725 }
726
727 if (info.error) {
728 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
729 break;
730 }
731 /* check if opcode is cq create */
732 if (op_code != info.op_code) {
733 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
734 "%s: opcode mismatch for my op code 0x%x, returned opcode %x\n",
735 __func__, op_code, info.op_code);
736 }
737 /* success, exit out of the loop */
738 if (op_code == info.op_code)
739 break;
740 }
741
742 if (compl_info)
743 memcpy(compl_info, &info, sizeof(*compl_info));
744
745 return ret_code;
746}
747
748/**
749 * i40iw_sc_manage_push_page - Handle push page
750 * @cqp: struct for cqp hw
751 * @info: push page info
752 * @scratch: u64 saved to be used during cqp completion
753 * @post_sq: flag for cqp db to ring
754 */
755static enum i40iw_status_code i40iw_sc_manage_push_page(
756 struct i40iw_sc_cqp *cqp,
757 struct i40iw_cqp_manage_push_page_info *info,
758 u64 scratch,
759 bool post_sq)
760{
761 u64 *wqe;
762 u64 header;
763
764 if (info->push_idx >= I40IW_MAX_PUSH_PAGE_COUNT)
765 return I40IW_ERR_INVALID_PUSH_PAGE_INDEX;
766
767 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
768 if (!wqe)
769 return I40IW_ERR_RING_FULL;
770
771 set_64bit_val(wqe, 16, info->qs_handle);
772
773 header = LS_64(info->push_idx, I40IW_CQPSQ_MPP_PPIDX) |
774 LS_64(I40IW_CQP_OP_MANAGE_PUSH_PAGES, I40IW_CQPSQ_OPCODE) |
775 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
776 LS_64(info->free_page, I40IW_CQPSQ_MPP_FREE_PAGE);
777
778 i40iw_insert_wqe_hdr(wqe, header);
779
780 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_PUSH_PAGES WQE",
781 wqe, I40IW_CQP_WQE_SIZE * 8);
782
783 if (post_sq)
784 i40iw_sc_cqp_post_sq(cqp);
785 return 0;
786}
787
788/**
789 * i40iw_sc_manage_hmc_pm_func_table - manage of function table
790 * @cqp: struct for cqp hw
791 * @scratch: u64 saved to be used during cqp completion
792 * @vf_index: vf index for cqp
793 * @free_pm_fcn: function number
794 * @post_sq: flag for cqp db to ring
795 */
796static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table(
797 struct i40iw_sc_cqp *cqp,
798 u64 scratch,
799 u8 vf_index,
800 bool free_pm_fcn,
801 bool post_sq)
802{
803 u64 *wqe;
804 u64 header;
805
806 if (vf_index >= I40IW_MAX_VF_PER_PF)
807 return I40IW_ERR_INVALID_VF_ID;
808 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
809 if (!wqe)
810 return I40IW_ERR_RING_FULL;
811
812 header = LS_64(vf_index, I40IW_CQPSQ_MHMC_VFIDX) |
813 LS_64(I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, I40IW_CQPSQ_OPCODE) |
814 LS_64(free_pm_fcn, I40IW_CQPSQ_MHMC_FREEPMFN) |
815 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
816
817 i40iw_insert_wqe_hdr(wqe, header);
818 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
819 wqe, I40IW_CQP_WQE_SIZE * 8);
820 if (post_sq)
821 i40iw_sc_cqp_post_sq(cqp);
822 return 0;
823}
824
825/**
826 * i40iw_sc_set_hmc_resource_profile - cqp wqe for hmc profile
827 * @cqp: struct for cqp hw
828 * @scratch: u64 saved to be used during cqp completion
829 * @hmc_profile_type: type of profile to set
830 * @vf_num: vf number for profile
831 * @post_sq: flag for cqp db to ring
832 * @poll_registers: flag to poll register for cqp completion
833 */
834static enum i40iw_status_code i40iw_sc_set_hmc_resource_profile(
835 struct i40iw_sc_cqp *cqp,
836 u64 scratch,
837 u8 hmc_profile_type,
838 u8 vf_num, bool post_sq,
839 bool poll_registers)
840{
841 u64 *wqe;
842 u64 header;
843 u32 val, tail, error;
844 enum i40iw_status_code ret_code = 0;
845
846 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
847 if (!wqe)
848 return I40IW_ERR_RING_FULL;
849
850 set_64bit_val(wqe, 16,
851 (LS_64(hmc_profile_type, I40IW_CQPSQ_SHMCRP_HMC_PROFILE) |
852 LS_64(vf_num, I40IW_CQPSQ_SHMCRP_VFNUM)));
853
854 header = LS_64(I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE, I40IW_CQPSQ_OPCODE) |
855 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
856
857 i40iw_insert_wqe_hdr(wqe, header);
858
859 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
860 wqe, I40IW_CQP_WQE_SIZE * 8);
861
862 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
863 if (error)
864 return I40IW_ERR_CQP_COMPL_ERROR;
865
866 if (post_sq) {
867 i40iw_sc_cqp_post_sq(cqp);
868 if (poll_registers)
869 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000000);
870 else
871 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
872 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
873 NULL);
874 }
875
876 return ret_code;
877}
878
879/**
880 * i40iw_sc_manage_hmc_pm_func_table_done - wait for cqp wqe completion for function table
881 * @cqp: struct for cqp hw
882 */
883static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table_done(struct i40iw_sc_cqp *cqp)
884{
885 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, NULL);
886}
887
888/**
889 * i40iw_sc_commit_fpm_values_done - wait for cqp eqe completion for fpm commit
890 * @cqp: struct for cqp hw
891 */
892static enum i40iw_status_code i40iw_sc_commit_fpm_values_done(struct i40iw_sc_cqp *cqp)
893{
894 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_COMMIT_FPM_VALUES, NULL);
895}
896
897/**
898 * i40iw_sc_commit_fpm_values - cqp wqe for commit fpm values
899 * @cqp: struct for cqp hw
900 * @scratch: u64 saved to be used during cqp completion
901 * @hmc_fn_id: hmc function id
902 * @commit_fpm_mem; Memory for fpm values
903 * @post_sq: flag for cqp db to ring
904 * @wait_type: poll ccq or cqp registers for cqp completion
905 */
906static enum i40iw_status_code i40iw_sc_commit_fpm_values(
907 struct i40iw_sc_cqp *cqp,
908 u64 scratch,
909 u8 hmc_fn_id,
910 struct i40iw_dma_mem *commit_fpm_mem,
911 bool post_sq,
912 u8 wait_type)
913{
914 u64 *wqe;
915 u64 header;
916 u32 tail, val, error;
917 enum i40iw_status_code ret_code = 0;
918
919 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
920 if (!wqe)
921 return I40IW_ERR_RING_FULL;
922
923 set_64bit_val(wqe, 16, hmc_fn_id);
924 set_64bit_val(wqe, 32, commit_fpm_mem->pa);
925
926 header = LS_64(I40IW_CQP_OP_COMMIT_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
927 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
928
929 i40iw_insert_wqe_hdr(wqe, header);
930
931 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "COMMIT_FPM_VALUES WQE",
932 wqe, I40IW_CQP_WQE_SIZE * 8);
933
934 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
935 if (error)
936 return I40IW_ERR_CQP_COMPL_ERROR;
937
938 if (post_sq) {
939 i40iw_sc_cqp_post_sq(cqp);
940
941 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
942 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
943 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
944 ret_code = i40iw_sc_commit_fpm_values_done(cqp);
945 }
946
947 return ret_code;
948}
949
950/**
951 * i40iw_sc_query_fpm_values_done - poll for cqp wqe completion for query fpm
952 * @cqp: struct for cqp hw
953 */
954static enum i40iw_status_code i40iw_sc_query_fpm_values_done(struct i40iw_sc_cqp *cqp)
955{
956 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_QUERY_FPM_VALUES, NULL);
957}
958
959/**
960 * i40iw_sc_query_fpm_values - cqp wqe query fpm values
961 * @cqp: struct for cqp hw
962 * @scratch: u64 saved to be used during cqp completion
963 * @hmc_fn_id: hmc function id
964 * @query_fpm_mem: memory for return fpm values
965 * @post_sq: flag for cqp db to ring
966 * @wait_type: poll ccq or cqp registers for cqp completion
967 */
968static enum i40iw_status_code i40iw_sc_query_fpm_values(
969 struct i40iw_sc_cqp *cqp,
970 u64 scratch,
971 u8 hmc_fn_id,
972 struct i40iw_dma_mem *query_fpm_mem,
973 bool post_sq,
974 u8 wait_type)
975{
976 u64 *wqe;
977 u64 header;
978 u32 tail, val, error;
979 enum i40iw_status_code ret_code = 0;
980
981 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
982 if (!wqe)
983 return I40IW_ERR_RING_FULL;
984
985 set_64bit_val(wqe, 16, hmc_fn_id);
986 set_64bit_val(wqe, 32, query_fpm_mem->pa);
987
988 header = LS_64(I40IW_CQP_OP_QUERY_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
989 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
990
991 i40iw_insert_wqe_hdr(wqe, header);
992
993 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_FPM WQE",
994 wqe, I40IW_CQP_WQE_SIZE * 8);
995
996 /* read the tail from CQP_TAIL register */
997 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
998
999 if (error)
1000 return I40IW_ERR_CQP_COMPL_ERROR;
1001
1002 if (post_sq) {
1003 i40iw_sc_cqp_post_sq(cqp);
1004 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
1005 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1006 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1007 ret_code = i40iw_sc_query_fpm_values_done(cqp);
1008 }
1009
1010 return ret_code;
1011}
1012
1013/**
1014 * i40iw_sc_add_arp_cache_entry - cqp wqe add arp cache entry
1015 * @cqp: struct for cqp hw
1016 * @info: arp entry information
1017 * @scratch: u64 saved to be used during cqp completion
1018 * @post_sq: flag for cqp db to ring
1019 */
1020static enum i40iw_status_code i40iw_sc_add_arp_cache_entry(
1021 struct i40iw_sc_cqp *cqp,
1022 struct i40iw_add_arp_cache_entry_info *info,
1023 u64 scratch,
1024 bool post_sq)
1025{
1026 u64 *wqe;
1027 u64 temp, header;
1028
1029 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1030 if (!wqe)
1031 return I40IW_ERR_RING_FULL;
1032 set_64bit_val(wqe, 8, info->reach_max);
1033
1034 temp = info->mac_addr[5] |
1035 LS_64_1(info->mac_addr[4], 8) |
1036 LS_64_1(info->mac_addr[3], 16) |
1037 LS_64_1(info->mac_addr[2], 24) |
1038 LS_64_1(info->mac_addr[1], 32) |
1039 LS_64_1(info->mac_addr[0], 40);
1040
1041 set_64bit_val(wqe, 16, temp);
1042
1043 header = info->arp_index |
1044 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1045 LS_64((info->permanent ? 1 : 0), I40IW_CQPSQ_MAT_PERMANENT) |
1046 LS_64(1, I40IW_CQPSQ_MAT_ENTRYVALID) |
1047 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1048
1049 i40iw_insert_wqe_hdr(wqe, header);
1050
1051 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_ENTRY WQE",
1052 wqe, I40IW_CQP_WQE_SIZE * 8);
1053
1054 if (post_sq)
1055 i40iw_sc_cqp_post_sq(cqp);
1056 return 0;
1057}
1058
1059/**
1060 * i40iw_sc_del_arp_cache_entry - dele arp cache entry
1061 * @cqp: struct for cqp hw
1062 * @scratch: u64 saved to be used during cqp completion
1063 * @arp_index: arp index to delete arp entry
1064 * @post_sq: flag for cqp db to ring
1065 */
1066static enum i40iw_status_code i40iw_sc_del_arp_cache_entry(
1067 struct i40iw_sc_cqp *cqp,
1068 u64 scratch,
1069 u16 arp_index,
1070 bool post_sq)
1071{
1072 u64 *wqe;
1073 u64 header;
1074
1075 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1076 if (!wqe)
1077 return I40IW_ERR_RING_FULL;
1078
1079 header = arp_index |
1080 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1081 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1082 i40iw_insert_wqe_hdr(wqe, header);
1083
1084 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_DEL_ENTRY WQE",
1085 wqe, I40IW_CQP_WQE_SIZE * 8);
1086
1087 if (post_sq)
1088 i40iw_sc_cqp_post_sq(cqp);
1089 return 0;
1090}
1091
1092/**
1093 * i40iw_sc_query_arp_cache_entry - cqp wqe to query arp and arp index
1094 * @cqp: struct for cqp hw
1095 * @scratch: u64 saved to be used during cqp completion
1096 * @arp_index: arp index to delete arp entry
1097 * @post_sq: flag for cqp db to ring
1098 */
1099static enum i40iw_status_code i40iw_sc_query_arp_cache_entry(
1100 struct i40iw_sc_cqp *cqp,
1101 u64 scratch,
1102 u16 arp_index,
1103 bool post_sq)
1104{
1105 u64 *wqe;
1106 u64 header;
1107
1108 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1109 if (!wqe)
1110 return I40IW_ERR_RING_FULL;
1111
1112 header = arp_index |
1113 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1114 LS_64(1, I40IW_CQPSQ_MAT_QUERY) |
1115 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1116
1117 i40iw_insert_wqe_hdr(wqe, header);
1118
1119 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_ARP_CACHE_ENTRY WQE",
1120 wqe, I40IW_CQP_WQE_SIZE * 8);
1121
1122 if (post_sq)
1123 i40iw_sc_cqp_post_sq(cqp);
1124 return 0;
1125}
1126
1127/**
1128 * i40iw_sc_manage_apbvt_entry - for adding and deleting apbvt entries
1129 * @cqp: struct for cqp hw
1130 * @info: info for apbvt entry to add or delete
1131 * @scratch: u64 saved to be used during cqp completion
1132 * @post_sq: flag for cqp db to ring
1133 */
1134static enum i40iw_status_code i40iw_sc_manage_apbvt_entry(
1135 struct i40iw_sc_cqp *cqp,
1136 struct i40iw_apbvt_info *info,
1137 u64 scratch,
1138 bool post_sq)
1139{
1140 u64 *wqe;
1141 u64 header;
1142
1143 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1144 if (!wqe)
1145 return I40IW_ERR_RING_FULL;
1146
1147 set_64bit_val(wqe, 16, info->port);
1148
1149 header = LS_64(I40IW_CQP_OP_MANAGE_APBVT, I40IW_CQPSQ_OPCODE) |
1150 LS_64(info->add, I40IW_CQPSQ_MAPT_ADDPORT) |
1151 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1152
1153 i40iw_insert_wqe_hdr(wqe, header);
1154
1155 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_APBVT WQE",
1156 wqe, I40IW_CQP_WQE_SIZE * 8);
1157
1158 if (post_sq)
1159 i40iw_sc_cqp_post_sq(cqp);
1160 return 0;
1161}
1162
1163/**
1164 * i40iw_sc_manage_qhash_table_entry - manage quad hash entries
1165 * @cqp: struct for cqp hw
1166 * @info: info for quad hash to manage
1167 * @scratch: u64 saved to be used during cqp completion
1168 * @post_sq: flag for cqp db to ring
1169 *
1170 * This is called before connection establishment is started. For passive connections, when
1171 * listener is created, it will call with entry type of I40IW_QHASH_TYPE_TCP_SYN with local
1172 * ip address and tcp port. When SYN is received (passive connections) or
1173 * sent (active connections), this routine is called with entry type of
1174 * I40IW_QHASH_TYPE_TCP_ESTABLISHED and quad is passed in info.
1175 *
1176 * When iwarp connection is done and its state moves to RTS, the quad hash entry in
1177 * the hardware will point to iwarp's qp number and requires no calls from the driver.
1178 */
1179static enum i40iw_status_code i40iw_sc_manage_qhash_table_entry(
1180 struct i40iw_sc_cqp *cqp,
1181 struct i40iw_qhash_table_info *info,
1182 u64 scratch,
1183 bool post_sq)
1184{
1185 u64 *wqe;
1186 u64 qw1 = 0;
1187 u64 qw2 = 0;
1188 u64 temp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001189 struct i40iw_sc_vsi *vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06001190
1191 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1192 if (!wqe)
1193 return I40IW_ERR_RING_FULL;
1194
1195 temp = info->mac_addr[5] |
1196 LS_64_1(info->mac_addr[4], 8) |
1197 LS_64_1(info->mac_addr[3], 16) |
1198 LS_64_1(info->mac_addr[2], 24) |
1199 LS_64_1(info->mac_addr[1], 32) |
1200 LS_64_1(info->mac_addr[0], 40);
1201
1202 set_64bit_val(wqe, 0, temp);
1203
1204 qw1 = LS_64(info->qp_num, I40IW_CQPSQ_QHASH_QPN) |
1205 LS_64(info->dest_port, I40IW_CQPSQ_QHASH_DEST_PORT);
1206 if (info->ipv4_valid) {
1207 set_64bit_val(wqe,
1208 48,
1209 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1210 } else {
1211 set_64bit_val(wqe,
1212 56,
1213 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1214 LS_64(info->dest_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1215
1216 set_64bit_val(wqe,
1217 48,
1218 LS_64(info->dest_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1219 LS_64(info->dest_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1220 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001221 qw2 = LS_64(vsi->qos[info->user_pri].qs_handle, I40IW_CQPSQ_QHASH_QS_HANDLE);
Faisal Latif86dbcd02016-01-20 13:40:10 -06001222 if (info->vlan_valid)
1223 qw2 |= LS_64(info->vlan_id, I40IW_CQPSQ_QHASH_VLANID);
1224 set_64bit_val(wqe, 16, qw2);
1225 if (info->entry_type == I40IW_QHASH_TYPE_TCP_ESTABLISHED) {
1226 qw1 |= LS_64(info->src_port, I40IW_CQPSQ_QHASH_SRC_PORT);
1227 if (!info->ipv4_valid) {
1228 set_64bit_val(wqe,
1229 40,
1230 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1231 LS_64(info->src_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1232 set_64bit_val(wqe,
1233 32,
1234 LS_64(info->src_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1235 LS_64(info->src_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1236 } else {
1237 set_64bit_val(wqe,
1238 32,
1239 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1240 }
1241 }
1242
1243 set_64bit_val(wqe, 8, qw1);
1244 temp = LS_64(cqp->polarity, I40IW_CQPSQ_QHASH_WQEVALID) |
1245 LS_64(I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY, I40IW_CQPSQ_QHASH_OPCODE) |
1246 LS_64(info->manage, I40IW_CQPSQ_QHASH_MANAGE) |
1247 LS_64(info->ipv4_valid, I40IW_CQPSQ_QHASH_IPV4VALID) |
1248 LS_64(info->vlan_valid, I40IW_CQPSQ_QHASH_VLANVALID) |
1249 LS_64(info->entry_type, I40IW_CQPSQ_QHASH_ENTRYTYPE);
1250
1251 i40iw_insert_wqe_hdr(wqe, temp);
1252
1253 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_QHASH WQE",
1254 wqe, I40IW_CQP_WQE_SIZE * 8);
1255
1256 if (post_sq)
1257 i40iw_sc_cqp_post_sq(cqp);
1258 return 0;
1259}
1260
1261/**
1262 * i40iw_sc_alloc_local_mac_ipaddr_entry - cqp wqe for loc mac entry
1263 * @cqp: struct for cqp hw
1264 * @scratch: u64 saved to be used during cqp completion
1265 * @post_sq: flag for cqp db to ring
1266 */
1267static enum i40iw_status_code i40iw_sc_alloc_local_mac_ipaddr_entry(
1268 struct i40iw_sc_cqp *cqp,
1269 u64 scratch,
1270 bool post_sq)
1271{
1272 u64 *wqe;
1273 u64 header;
1274
1275 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1276 if (!wqe)
1277 return I40IW_ERR_RING_FULL;
1278 header = LS_64(I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY, I40IW_CQPSQ_OPCODE) |
1279 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1280
1281 i40iw_insert_wqe_hdr(wqe, header);
1282 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ALLOCATE_LOCAL_MAC_IPADDR WQE",
1283 wqe, I40IW_CQP_WQE_SIZE * 8);
1284 if (post_sq)
1285 i40iw_sc_cqp_post_sq(cqp);
1286 return 0;
1287}
1288
1289/**
1290 * i40iw_sc_add_local_mac_ipaddr_entry - add mac enry
1291 * @cqp: struct for cqp hw
1292 * @info:mac addr info
1293 * @scratch: u64 saved to be used during cqp completion
1294 * @post_sq: flag for cqp db to ring
1295 */
1296static enum i40iw_status_code i40iw_sc_add_local_mac_ipaddr_entry(
1297 struct i40iw_sc_cqp *cqp,
1298 struct i40iw_local_mac_ipaddr_entry_info *info,
1299 u64 scratch,
1300 bool post_sq)
1301{
1302 u64 *wqe;
1303 u64 temp, header;
1304
1305 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1306 if (!wqe)
1307 return I40IW_ERR_RING_FULL;
1308 temp = info->mac_addr[5] |
1309 LS_64_1(info->mac_addr[4], 8) |
1310 LS_64_1(info->mac_addr[3], 16) |
1311 LS_64_1(info->mac_addr[2], 24) |
1312 LS_64_1(info->mac_addr[1], 32) |
1313 LS_64_1(info->mac_addr[0], 40);
1314
1315 set_64bit_val(wqe, 32, temp);
1316
1317 header = LS_64(info->entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1318 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1319 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1320
1321 i40iw_insert_wqe_hdr(wqe, header);
1322
1323 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ADD_LOCAL_MAC_IPADDR WQE",
1324 wqe, I40IW_CQP_WQE_SIZE * 8);
1325
1326 if (post_sq)
1327 i40iw_sc_cqp_post_sq(cqp);
1328 return 0;
1329}
1330
1331/**
1332 * i40iw_sc_del_local_mac_ipaddr_entry - cqp wqe to dele local mac
1333 * @cqp: struct for cqp hw
1334 * @scratch: u64 saved to be used during cqp completion
1335 * @entry_idx: index of mac entry
1336 * @ ignore_ref_count: to force mac adde delete
1337 * @post_sq: flag for cqp db to ring
1338 */
1339static enum i40iw_status_code i40iw_sc_del_local_mac_ipaddr_entry(
1340 struct i40iw_sc_cqp *cqp,
1341 u64 scratch,
1342 u8 entry_idx,
1343 u8 ignore_ref_count,
1344 bool post_sq)
1345{
1346 u64 *wqe;
1347 u64 header;
1348
1349 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1350 if (!wqe)
1351 return I40IW_ERR_RING_FULL;
1352 header = LS_64(entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1353 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1354 LS_64(1, I40IW_CQPSQ_MLIPA_FREEENTRY) |
1355 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
1356 LS_64(ignore_ref_count, I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT);
1357
1358 i40iw_insert_wqe_hdr(wqe, header);
1359
1360 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "DEL_LOCAL_MAC_IPADDR WQE",
1361 wqe, I40IW_CQP_WQE_SIZE * 8);
1362
1363 if (post_sq)
1364 i40iw_sc_cqp_post_sq(cqp);
1365 return 0;
1366}
1367
1368/**
1369 * i40iw_sc_cqp_nop - send a nop wqe
1370 * @cqp: struct for cqp hw
1371 * @scratch: u64 saved to be used during cqp completion
1372 * @post_sq: flag for cqp db to ring
1373 */
1374static enum i40iw_status_code i40iw_sc_cqp_nop(struct i40iw_sc_cqp *cqp,
1375 u64 scratch,
1376 bool post_sq)
1377{
1378 u64 *wqe;
1379 u64 header;
1380
1381 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1382 if (!wqe)
1383 return I40IW_ERR_RING_FULL;
1384 header = LS_64(I40IW_CQP_OP_NOP, I40IW_CQPSQ_OPCODE) |
1385 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1386 i40iw_insert_wqe_hdr(wqe, header);
1387 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "NOP WQE",
1388 wqe, I40IW_CQP_WQE_SIZE * 8);
1389
1390 if (post_sq)
1391 i40iw_sc_cqp_post_sq(cqp);
1392 return 0;
1393}
1394
1395/**
1396 * i40iw_sc_ceq_init - initialize ceq
1397 * @ceq: ceq sc structure
1398 * @info: ceq initialization info
1399 */
1400static enum i40iw_status_code i40iw_sc_ceq_init(struct i40iw_sc_ceq *ceq,
1401 struct i40iw_ceq_init_info *info)
1402{
1403 u32 pble_obj_cnt;
1404
1405 if ((info->elem_cnt < I40IW_MIN_CEQ_ENTRIES) ||
1406 (info->elem_cnt > I40IW_MAX_CEQ_ENTRIES))
1407 return I40IW_ERR_INVALID_SIZE;
1408
1409 if (info->ceq_id >= I40IW_MAX_CEQID)
1410 return I40IW_ERR_INVALID_CEQ_ID;
1411
1412 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1413
1414 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1415 return I40IW_ERR_INVALID_PBLE_INDEX;
1416
1417 ceq->size = sizeof(*ceq);
1418 ceq->ceqe_base = (struct i40iw_ceqe *)info->ceqe_base;
1419 ceq->ceq_id = info->ceq_id;
1420 ceq->dev = info->dev;
1421 ceq->elem_cnt = info->elem_cnt;
1422 ceq->ceq_elem_pa = info->ceqe_pa;
1423 ceq->virtual_map = info->virtual_map;
1424
1425 ceq->pbl_chunk_size = (ceq->virtual_map ? info->pbl_chunk_size : 0);
1426 ceq->first_pm_pbl_idx = (ceq->virtual_map ? info->first_pm_pbl_idx : 0);
1427 ceq->pbl_list = (ceq->virtual_map ? info->pbl_list : NULL);
1428
1429 ceq->tph_en = info->tph_en;
1430 ceq->tph_val = info->tph_val;
1431 ceq->polarity = 1;
1432 I40IW_RING_INIT(ceq->ceq_ring, ceq->elem_cnt);
1433 ceq->dev->ceq[info->ceq_id] = ceq;
1434
1435 return 0;
1436}
1437
1438/**
1439 * i40iw_sc_ceq_create - create ceq wqe
1440 * @ceq: ceq sc structure
1441 * @scratch: u64 saved to be used during cqp completion
1442 * @post_sq: flag for cqp db to ring
1443 */
1444static enum i40iw_status_code i40iw_sc_ceq_create(struct i40iw_sc_ceq *ceq,
1445 u64 scratch,
1446 bool post_sq)
1447{
1448 struct i40iw_sc_cqp *cqp;
1449 u64 *wqe;
1450 u64 header;
1451
1452 cqp = ceq->dev->cqp;
1453 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1454 if (!wqe)
1455 return I40IW_ERR_RING_FULL;
1456 set_64bit_val(wqe, 16, ceq->elem_cnt);
1457 set_64bit_val(wqe, 32, (ceq->virtual_map ? 0 : ceq->ceq_elem_pa));
1458 set_64bit_val(wqe, 48, (ceq->virtual_map ? ceq->first_pm_pbl_idx : 0));
1459 set_64bit_val(wqe, 56, LS_64(ceq->tph_val, I40IW_CQPSQ_TPHVAL));
1460
1461 header = ceq->ceq_id |
1462 LS_64(I40IW_CQP_OP_CREATE_CEQ, I40IW_CQPSQ_OPCODE) |
1463 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1464 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1465 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1466 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1467
1468 i40iw_insert_wqe_hdr(wqe, header);
1469
1470 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_CREATE WQE",
1471 wqe, I40IW_CQP_WQE_SIZE * 8);
1472
1473 if (post_sq)
1474 i40iw_sc_cqp_post_sq(cqp);
1475 return 0;
1476}
1477
1478/**
1479 * i40iw_sc_cceq_create_done - poll for control ceq wqe to complete
1480 * @ceq: ceq sc structure
1481 */
1482static enum i40iw_status_code i40iw_sc_cceq_create_done(struct i40iw_sc_ceq *ceq)
1483{
1484 struct i40iw_sc_cqp *cqp;
1485
1486 cqp = ceq->dev->cqp;
1487 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CEQ, NULL);
1488}
1489
1490/**
1491 * i40iw_sc_cceq_destroy_done - poll for destroy cceq to complete
1492 * @ceq: ceq sc structure
1493 */
1494static enum i40iw_status_code i40iw_sc_cceq_destroy_done(struct i40iw_sc_ceq *ceq)
1495{
1496 struct i40iw_sc_cqp *cqp;
1497
1498 cqp = ceq->dev->cqp;
1499 cqp->process_cqp_sds = i40iw_update_sds_noccq;
1500 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_CEQ, NULL);
1501}
1502
1503/**
1504 * i40iw_sc_cceq_create - create cceq
1505 * @ceq: ceq sc structure
1506 * @scratch: u64 saved to be used during cqp completion
1507 */
1508static enum i40iw_status_code i40iw_sc_cceq_create(struct i40iw_sc_ceq *ceq, u64 scratch)
1509{
1510 enum i40iw_status_code ret_code;
1511
1512 ret_code = i40iw_sc_ceq_create(ceq, scratch, true);
1513 if (!ret_code)
1514 ret_code = i40iw_sc_cceq_create_done(ceq);
1515 return ret_code;
1516}
1517
1518/**
1519 * i40iw_sc_ceq_destroy - destroy ceq
1520 * @ceq: ceq sc structure
1521 * @scratch: u64 saved to be used during cqp completion
1522 * @post_sq: flag for cqp db to ring
1523 */
1524static enum i40iw_status_code i40iw_sc_ceq_destroy(struct i40iw_sc_ceq *ceq,
1525 u64 scratch,
1526 bool post_sq)
1527{
1528 struct i40iw_sc_cqp *cqp;
1529 u64 *wqe;
1530 u64 header;
1531
1532 cqp = ceq->dev->cqp;
1533 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1534 if (!wqe)
1535 return I40IW_ERR_RING_FULL;
1536 set_64bit_val(wqe, 16, ceq->elem_cnt);
1537 set_64bit_val(wqe, 48, ceq->first_pm_pbl_idx);
1538 header = ceq->ceq_id |
1539 LS_64(I40IW_CQP_OP_DESTROY_CEQ, I40IW_CQPSQ_OPCODE) |
1540 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1541 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1542 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1543 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1544 i40iw_insert_wqe_hdr(wqe, header);
1545 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_DESTROY WQE",
1546 wqe, I40IW_CQP_WQE_SIZE * 8);
1547
1548 if (post_sq)
1549 i40iw_sc_cqp_post_sq(cqp);
1550 return 0;
1551}
1552
1553/**
1554 * i40iw_sc_process_ceq - process ceq
1555 * @dev: sc device struct
1556 * @ceq: ceq sc structure
1557 */
1558static void *i40iw_sc_process_ceq(struct i40iw_sc_dev *dev, struct i40iw_sc_ceq *ceq)
1559{
1560 u64 temp;
1561 u64 *ceqe;
1562 struct i40iw_sc_cq *cq = NULL;
1563 u8 polarity;
1564
1565 ceqe = (u64 *)I40IW_GET_CURRENT_CEQ_ELEMENT(ceq);
1566 get_64bit_val(ceqe, 0, &temp);
1567 polarity = (u8)RS_64(temp, I40IW_CEQE_VALID);
1568 if (polarity != ceq->polarity)
1569 return cq;
1570
1571 cq = (struct i40iw_sc_cq *)(unsigned long)LS_64_1(temp, 1);
1572
1573 I40IW_RING_MOVE_TAIL(ceq->ceq_ring);
1574 if (I40IW_RING_GETCURRENT_TAIL(ceq->ceq_ring) == 0)
1575 ceq->polarity ^= 1;
1576
1577 if (dev->is_pf)
1578 i40iw_wr32(dev->hw, I40E_PFPE_CQACK, cq->cq_uk.cq_id);
1579 else
1580 i40iw_wr32(dev->hw, I40E_VFPE_CQACK1, cq->cq_uk.cq_id);
1581
1582 return cq;
1583}
1584
1585/**
1586 * i40iw_sc_aeq_init - initialize aeq
1587 * @aeq: aeq structure ptr
1588 * @info: aeq initialization info
1589 */
1590static enum i40iw_status_code i40iw_sc_aeq_init(struct i40iw_sc_aeq *aeq,
1591 struct i40iw_aeq_init_info *info)
1592{
1593 u32 pble_obj_cnt;
1594
1595 if ((info->elem_cnt < I40IW_MIN_AEQ_ENTRIES) ||
1596 (info->elem_cnt > I40IW_MAX_AEQ_ENTRIES))
1597 return I40IW_ERR_INVALID_SIZE;
1598 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1599
1600 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1601 return I40IW_ERR_INVALID_PBLE_INDEX;
1602
1603 aeq->size = sizeof(*aeq);
1604 aeq->polarity = 1;
1605 aeq->aeqe_base = (struct i40iw_sc_aeqe *)info->aeqe_base;
1606 aeq->dev = info->dev;
1607 aeq->elem_cnt = info->elem_cnt;
1608
1609 aeq->aeq_elem_pa = info->aeq_elem_pa;
1610 I40IW_RING_INIT(aeq->aeq_ring, aeq->elem_cnt);
1611 info->dev->aeq = aeq;
1612
1613 aeq->virtual_map = info->virtual_map;
1614 aeq->pbl_list = (aeq->virtual_map ? info->pbl_list : NULL);
1615 aeq->pbl_chunk_size = (aeq->virtual_map ? info->pbl_chunk_size : 0);
1616 aeq->first_pm_pbl_idx = (aeq->virtual_map ? info->first_pm_pbl_idx : 0);
1617 info->dev->aeq = aeq;
1618 return 0;
1619}
1620
1621/**
1622 * i40iw_sc_aeq_create - create aeq
1623 * @aeq: aeq structure ptr
1624 * @scratch: u64 saved to be used during cqp completion
1625 * @post_sq: flag for cqp db to ring
1626 */
1627static enum i40iw_status_code i40iw_sc_aeq_create(struct i40iw_sc_aeq *aeq,
1628 u64 scratch,
1629 bool post_sq)
1630{
1631 u64 *wqe;
1632 struct i40iw_sc_cqp *cqp;
1633 u64 header;
1634
1635 cqp = aeq->dev->cqp;
1636 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1637 if (!wqe)
1638 return I40IW_ERR_RING_FULL;
1639 set_64bit_val(wqe, 16, aeq->elem_cnt);
1640 set_64bit_val(wqe, 32,
1641 (aeq->virtual_map ? 0 : aeq->aeq_elem_pa));
1642 set_64bit_val(wqe, 48,
1643 (aeq->virtual_map ? aeq->first_pm_pbl_idx : 0));
1644
1645 header = LS_64(I40IW_CQP_OP_CREATE_AEQ, I40IW_CQPSQ_OPCODE) |
1646 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1647 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1648 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1649
1650 i40iw_insert_wqe_hdr(wqe, header);
1651 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_CREATE WQE",
1652 wqe, I40IW_CQP_WQE_SIZE * 8);
1653 if (post_sq)
1654 i40iw_sc_cqp_post_sq(cqp);
1655 return 0;
1656}
1657
1658/**
1659 * i40iw_sc_aeq_destroy - destroy aeq during close
1660 * @aeq: aeq structure ptr
1661 * @scratch: u64 saved to be used during cqp completion
1662 * @post_sq: flag for cqp db to ring
1663 */
1664static enum i40iw_status_code i40iw_sc_aeq_destroy(struct i40iw_sc_aeq *aeq,
1665 u64 scratch,
1666 bool post_sq)
1667{
1668 u64 *wqe;
1669 struct i40iw_sc_cqp *cqp;
1670 u64 header;
1671
1672 cqp = aeq->dev->cqp;
1673 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1674 if (!wqe)
1675 return I40IW_ERR_RING_FULL;
1676 set_64bit_val(wqe, 16, aeq->elem_cnt);
1677 set_64bit_val(wqe, 48, aeq->first_pm_pbl_idx);
1678 header = LS_64(I40IW_CQP_OP_DESTROY_AEQ, I40IW_CQPSQ_OPCODE) |
1679 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1680 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1681 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1682 i40iw_insert_wqe_hdr(wqe, header);
1683
1684 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_DESTROY WQE",
1685 wqe, I40IW_CQP_WQE_SIZE * 8);
1686 if (post_sq)
1687 i40iw_sc_cqp_post_sq(cqp);
1688 return 0;
1689}
1690
1691/**
1692 * i40iw_sc_get_next_aeqe - get next aeq entry
1693 * @aeq: aeq structure ptr
1694 * @info: aeqe info to be returned
1695 */
1696static enum i40iw_status_code i40iw_sc_get_next_aeqe(struct i40iw_sc_aeq *aeq,
1697 struct i40iw_aeqe_info *info)
1698{
1699 u64 temp, compl_ctx;
1700 u64 *aeqe;
1701 u16 wqe_idx;
1702 u8 ae_src;
1703 u8 polarity;
1704
1705 aeqe = (u64 *)I40IW_GET_CURRENT_AEQ_ELEMENT(aeq);
1706 get_64bit_val(aeqe, 0, &compl_ctx);
1707 get_64bit_val(aeqe, 8, &temp);
1708 polarity = (u8)RS_64(temp, I40IW_AEQE_VALID);
1709
1710 if (aeq->polarity != polarity)
1711 return I40IW_ERR_QUEUE_EMPTY;
1712
1713 i40iw_debug_buf(aeq->dev, I40IW_DEBUG_WQE, "AEQ_ENTRY", aeqe, 16);
1714
1715 ae_src = (u8)RS_64(temp, I40IW_AEQE_AESRC);
1716 wqe_idx = (u16)RS_64(temp, I40IW_AEQE_WQDESCIDX);
1717 info->qp_cq_id = (u32)RS_64(temp, I40IW_AEQE_QPCQID);
1718 info->ae_id = (u16)RS_64(temp, I40IW_AEQE_AECODE);
1719 info->tcp_state = (u8)RS_64(temp, I40IW_AEQE_TCPSTATE);
1720 info->iwarp_state = (u8)RS_64(temp, I40IW_AEQE_IWSTATE);
1721 info->q2_data_written = (u8)RS_64(temp, I40IW_AEQE_Q2DATA);
1722 info->aeqe_overflow = (bool)RS_64(temp, I40IW_AEQE_OVERFLOW);
1723 switch (ae_src) {
1724 case I40IW_AE_SOURCE_RQ:
1725 case I40IW_AE_SOURCE_RQ_0011:
1726 info->qp = true;
1727 info->wqe_idx = wqe_idx;
1728 info->compl_ctx = compl_ctx;
1729 break;
1730 case I40IW_AE_SOURCE_CQ:
1731 case I40IW_AE_SOURCE_CQ_0110:
1732 case I40IW_AE_SOURCE_CQ_1010:
1733 case I40IW_AE_SOURCE_CQ_1110:
1734 info->cq = true;
1735 info->compl_ctx = LS_64_1(compl_ctx, 1);
1736 break;
1737 case I40IW_AE_SOURCE_SQ:
1738 case I40IW_AE_SOURCE_SQ_0111:
1739 info->qp = true;
1740 info->sq = true;
1741 info->wqe_idx = wqe_idx;
1742 info->compl_ctx = compl_ctx;
1743 break;
1744 case I40IW_AE_SOURCE_IN_RR_WR:
1745 case I40IW_AE_SOURCE_IN_RR_WR_1011:
1746 info->qp = true;
1747 info->compl_ctx = compl_ctx;
1748 info->in_rdrsp_wr = true;
1749 break;
1750 case I40IW_AE_SOURCE_OUT_RR:
1751 case I40IW_AE_SOURCE_OUT_RR_1111:
1752 info->qp = true;
1753 info->compl_ctx = compl_ctx;
1754 info->out_rdrsp = true;
1755 break;
1756 default:
1757 break;
1758 }
1759 I40IW_RING_MOVE_TAIL(aeq->aeq_ring);
1760 if (I40IW_RING_GETCURRENT_TAIL(aeq->aeq_ring) == 0)
1761 aeq->polarity ^= 1;
1762 return 0;
1763}
1764
1765/**
1766 * i40iw_sc_repost_aeq_entries - repost completed aeq entries
1767 * @dev: sc device struct
1768 * @count: allocate count
1769 */
1770static enum i40iw_status_code i40iw_sc_repost_aeq_entries(struct i40iw_sc_dev *dev,
1771 u32 count)
1772{
1773 if (count > I40IW_MAX_AEQ_ALLOCATE_COUNT)
1774 return I40IW_ERR_INVALID_SIZE;
1775
1776 if (dev->is_pf)
1777 i40iw_wr32(dev->hw, I40E_PFPE_AEQALLOC, count);
1778 else
1779 i40iw_wr32(dev->hw, I40E_VFPE_AEQALLOC1, count);
1780
1781 return 0;
1782}
1783
1784/**
1785 * i40iw_sc_aeq_create_done - create aeq
1786 * @aeq: aeq structure ptr
1787 */
1788static enum i40iw_status_code i40iw_sc_aeq_create_done(struct i40iw_sc_aeq *aeq)
1789{
1790 struct i40iw_sc_cqp *cqp;
1791
1792 cqp = aeq->dev->cqp;
1793 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_AEQ, NULL);
1794}
1795
1796/**
1797 * i40iw_sc_aeq_destroy_done - destroy of aeq during close
1798 * @aeq: aeq structure ptr
1799 */
1800static enum i40iw_status_code i40iw_sc_aeq_destroy_done(struct i40iw_sc_aeq *aeq)
1801{
1802 struct i40iw_sc_cqp *cqp;
1803
1804 cqp = aeq->dev->cqp;
1805 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_AEQ, NULL);
1806}
1807
1808/**
1809 * i40iw_sc_ccq_init - initialize control cq
1810 * @cq: sc's cq ctruct
1811 * @info: info for control cq initialization
1812 */
1813static enum i40iw_status_code i40iw_sc_ccq_init(struct i40iw_sc_cq *cq,
1814 struct i40iw_ccq_init_info *info)
1815{
1816 u32 pble_obj_cnt;
1817
1818 if (info->num_elem < I40IW_MIN_CQ_SIZE || info->num_elem > I40IW_MAX_CQ_SIZE)
1819 return I40IW_ERR_INVALID_SIZE;
1820
1821 if (info->ceq_id > I40IW_MAX_CEQID)
1822 return I40IW_ERR_INVALID_CEQ_ID;
1823
1824 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1825
1826 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1827 return I40IW_ERR_INVALID_PBLE_INDEX;
1828
1829 cq->cq_pa = info->cq_pa;
1830 cq->cq_uk.cq_base = info->cq_base;
1831 cq->shadow_area_pa = info->shadow_area_pa;
1832 cq->cq_uk.shadow_area = info->shadow_area;
1833 cq->shadow_read_threshold = info->shadow_read_threshold;
1834 cq->dev = info->dev;
1835 cq->ceq_id = info->ceq_id;
1836 cq->cq_uk.cq_size = info->num_elem;
1837 cq->cq_type = I40IW_CQ_TYPE_CQP;
1838 cq->ceqe_mask = info->ceqe_mask;
1839 I40IW_RING_INIT(cq->cq_uk.cq_ring, info->num_elem);
1840
1841 cq->cq_uk.cq_id = 0; /* control cq is id 0 always */
1842 cq->ceq_id_valid = info->ceq_id_valid;
1843 cq->tph_en = info->tph_en;
1844 cq->tph_val = info->tph_val;
1845 cq->cq_uk.avoid_mem_cflct = info->avoid_mem_cflct;
1846
1847 cq->pbl_list = info->pbl_list;
1848 cq->virtual_map = info->virtual_map;
1849 cq->pbl_chunk_size = info->pbl_chunk_size;
1850 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
1851 cq->cq_uk.polarity = true;
1852
1853 /* following are only for iw cqs so initialize them to zero */
1854 cq->cq_uk.cqe_alloc_reg = NULL;
1855 info->dev->ccq = cq;
1856 return 0;
1857}
1858
1859/**
1860 * i40iw_sc_ccq_create_done - poll cqp for ccq create
1861 * @ccq: ccq sc struct
1862 */
1863static enum i40iw_status_code i40iw_sc_ccq_create_done(struct i40iw_sc_cq *ccq)
1864{
1865 struct i40iw_sc_cqp *cqp;
1866
1867 cqp = ccq->dev->cqp;
1868 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CQ, NULL);
1869}
1870
1871/**
1872 * i40iw_sc_ccq_create - create control cq
1873 * @ccq: ccq sc struct
1874 * @scratch: u64 saved to be used during cqp completion
1875 * @check_overflow: overlow flag for ccq
1876 * @post_sq: flag for cqp db to ring
1877 */
1878static enum i40iw_status_code i40iw_sc_ccq_create(struct i40iw_sc_cq *ccq,
1879 u64 scratch,
1880 bool check_overflow,
1881 bool post_sq)
1882{
1883 u64 *wqe;
1884 struct i40iw_sc_cqp *cqp;
1885 u64 header;
1886 enum i40iw_status_code ret_code;
1887
1888 cqp = ccq->dev->cqp;
1889 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1890 if (!wqe)
1891 return I40IW_ERR_RING_FULL;
1892 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
1893 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
1894 set_64bit_val(wqe, 16,
1895 LS_64(ccq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
1896 set_64bit_val(wqe, 32, (ccq->virtual_map ? 0 : ccq->cq_pa));
1897 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
1898 set_64bit_val(wqe, 48,
1899 (ccq->virtual_map ? ccq->first_pm_pbl_idx : 0));
1900 set_64bit_val(wqe, 56,
1901 LS_64(ccq->tph_val, I40IW_CQPSQ_TPHVAL));
1902
1903 header = ccq->cq_uk.cq_id |
1904 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
1905 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
1906 LS_64(ccq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
1907 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
1908 LS_64(ccq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
1909 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
1910 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
1911 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
1912 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
1913 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1914
1915 i40iw_insert_wqe_hdr(wqe, header);
1916
1917 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_CREATE WQE",
1918 wqe, I40IW_CQP_WQE_SIZE * 8);
1919
1920 if (post_sq) {
1921 i40iw_sc_cqp_post_sq(cqp);
1922 ret_code = i40iw_sc_ccq_create_done(ccq);
1923 if (ret_code)
1924 return ret_code;
1925 }
1926 cqp->process_cqp_sds = i40iw_cqp_sds_cmd;
1927
1928 return 0;
1929}
1930
1931/**
1932 * i40iw_sc_ccq_destroy - destroy ccq during close
1933 * @ccq: ccq sc struct
1934 * @scratch: u64 saved to be used during cqp completion
1935 * @post_sq: flag for cqp db to ring
1936 */
1937static enum i40iw_status_code i40iw_sc_ccq_destroy(struct i40iw_sc_cq *ccq,
1938 u64 scratch,
1939 bool post_sq)
1940{
1941 struct i40iw_sc_cqp *cqp;
1942 u64 *wqe;
1943 u64 header;
1944 enum i40iw_status_code ret_code = 0;
1945 u32 tail, val, error;
1946
1947 cqp = ccq->dev->cqp;
1948 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1949 if (!wqe)
1950 return I40IW_ERR_RING_FULL;
1951 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
1952 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
1953 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
1954
1955 header = ccq->cq_uk.cq_id |
1956 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
1957 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
1958 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
1959 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
1960 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
1961 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
1962 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1963
1964 i40iw_insert_wqe_hdr(wqe, header);
1965
1966 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_DESTROY WQE",
1967 wqe, I40IW_CQP_WQE_SIZE * 8);
1968
1969 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
1970 if (error)
1971 return I40IW_ERR_CQP_COMPL_ERROR;
1972
1973 if (post_sq) {
1974 i40iw_sc_cqp_post_sq(cqp);
1975 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
1976 }
1977
1978 return ret_code;
1979}
1980
1981/**
1982 * i40iw_sc_cq_init - initialize completion q
1983 * @cq: cq struct
1984 * @info: cq initialization info
1985 */
1986static enum i40iw_status_code i40iw_sc_cq_init(struct i40iw_sc_cq *cq,
1987 struct i40iw_cq_init_info *info)
1988{
1989 u32 __iomem *cqe_alloc_reg = NULL;
1990 enum i40iw_status_code ret_code;
1991 u32 pble_obj_cnt;
1992 u32 arm_offset;
1993
1994 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1995
1996 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1997 return I40IW_ERR_INVALID_PBLE_INDEX;
1998
1999 cq->cq_pa = info->cq_base_pa;
2000 cq->dev = info->dev;
2001 cq->ceq_id = info->ceq_id;
2002 arm_offset = (info->dev->is_pf) ? I40E_PFPE_CQARM : I40E_VFPE_CQARM1;
2003 if (i40iw_get_hw_addr(cq->dev))
2004 cqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(cq->dev) +
2005 arm_offset);
2006 info->cq_uk_init_info.cqe_alloc_reg = cqe_alloc_reg;
2007 ret_code = i40iw_cq_uk_init(&cq->cq_uk, &info->cq_uk_init_info);
2008 if (ret_code)
2009 return ret_code;
2010 cq->virtual_map = info->virtual_map;
2011 cq->pbl_chunk_size = info->pbl_chunk_size;
2012 cq->ceqe_mask = info->ceqe_mask;
2013 cq->cq_type = (info->type) ? info->type : I40IW_CQ_TYPE_IWARP;
2014
2015 cq->shadow_area_pa = info->shadow_area_pa;
2016 cq->shadow_read_threshold = info->shadow_read_threshold;
2017
2018 cq->ceq_id_valid = info->ceq_id_valid;
2019 cq->tph_en = info->tph_en;
2020 cq->tph_val = info->tph_val;
2021
2022 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2023
2024 return 0;
2025}
2026
2027/**
2028 * i40iw_sc_cq_create - create completion q
2029 * @cq: cq struct
2030 * @scratch: u64 saved to be used during cqp completion
2031 * @check_overflow: flag for overflow check
2032 * @post_sq: flag for cqp db to ring
2033 */
2034static enum i40iw_status_code i40iw_sc_cq_create(struct i40iw_sc_cq *cq,
2035 u64 scratch,
2036 bool check_overflow,
2037 bool post_sq)
2038{
2039 u64 *wqe;
2040 struct i40iw_sc_cqp *cqp;
2041 u64 header;
2042
2043 if (cq->cq_uk.cq_id > I40IW_MAX_CQID)
2044 return I40IW_ERR_INVALID_CQ_ID;
2045
2046 if (cq->ceq_id > I40IW_MAX_CEQID)
2047 return I40IW_ERR_INVALID_CEQ_ID;
2048
2049 cqp = cq->dev->cqp;
2050 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2051 if (!wqe)
2052 return I40IW_ERR_RING_FULL;
2053
2054 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2055 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2056 set_64bit_val(wqe,
2057 16,
2058 LS_64(cq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2059
2060 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2061
2062 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2063 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2064 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2065
2066 header = cq->cq_uk.cq_id |
2067 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2068 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2069 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2070 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2071 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2072 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2073 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2074 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2075 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2076 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2077
2078 i40iw_insert_wqe_hdr(wqe, header);
2079
2080 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_CREATE WQE",
2081 wqe, I40IW_CQP_WQE_SIZE * 8);
2082
2083 if (post_sq)
2084 i40iw_sc_cqp_post_sq(cqp);
2085 return 0;
2086}
2087
2088/**
2089 * i40iw_sc_cq_destroy - destroy completion q
2090 * @cq: cq struct
2091 * @scratch: u64 saved to be used during cqp completion
2092 * @post_sq: flag for cqp db to ring
2093 */
2094static enum i40iw_status_code i40iw_sc_cq_destroy(struct i40iw_sc_cq *cq,
2095 u64 scratch,
2096 bool post_sq)
2097{
2098 struct i40iw_sc_cqp *cqp;
2099 u64 *wqe;
2100 u64 header;
2101
2102 cqp = cq->dev->cqp;
2103 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2104 if (!wqe)
2105 return I40IW_ERR_RING_FULL;
2106 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2107 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2108 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2109 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2110
2111 header = cq->cq_uk.cq_id |
2112 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2113 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2114 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2115 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2116 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2117 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2118 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2119 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2120 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2121
2122 i40iw_insert_wqe_hdr(wqe, header);
2123
2124 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_DESTROY WQE",
2125 wqe, I40IW_CQP_WQE_SIZE * 8);
2126
2127 if (post_sq)
2128 i40iw_sc_cqp_post_sq(cqp);
2129 return 0;
2130}
2131
2132/**
2133 * i40iw_sc_cq_modify - modify a Completion Queue
2134 * @cq: cq struct
2135 * @info: modification info struct
2136 * @scratch:
2137 * @post_sq: flag to post to sq
2138 */
2139static enum i40iw_status_code i40iw_sc_cq_modify(struct i40iw_sc_cq *cq,
2140 struct i40iw_modify_cq_info *info,
2141 u64 scratch,
2142 bool post_sq)
2143{
2144 struct i40iw_sc_cqp *cqp;
2145 u64 *wqe;
2146 u64 header;
2147 u32 cq_size, ceq_id, first_pm_pbl_idx;
2148 u8 pbl_chunk_size;
2149 bool virtual_map, ceq_id_valid, check_overflow;
2150 u32 pble_obj_cnt;
2151
2152 if (info->ceq_valid && (info->ceq_id > I40IW_MAX_CEQID))
2153 return I40IW_ERR_INVALID_CEQ_ID;
2154
2155 pble_obj_cnt = cq->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2156
2157 if (info->cq_resize && info->virtual_map &&
2158 (info->first_pm_pbl_idx >= pble_obj_cnt))
2159 return I40IW_ERR_INVALID_PBLE_INDEX;
2160
2161 cqp = cq->dev->cqp;
2162 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2163 if (!wqe)
2164 return I40IW_ERR_RING_FULL;
2165
2166 cq->pbl_list = info->pbl_list;
2167 cq->cq_pa = info->cq_pa;
2168 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2169
2170 cq_size = info->cq_resize ? info->cq_size : cq->cq_uk.cq_size;
2171 if (info->ceq_change) {
2172 ceq_id_valid = true;
2173 ceq_id = info->ceq_id;
2174 } else {
2175 ceq_id_valid = cq->ceq_id_valid;
2176 ceq_id = ceq_id_valid ? cq->ceq_id : 0;
2177 }
2178 virtual_map = info->cq_resize ? info->virtual_map : cq->virtual_map;
2179 first_pm_pbl_idx = (info->cq_resize ?
2180 (info->virtual_map ? info->first_pm_pbl_idx : 0) :
2181 (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2182 pbl_chunk_size = (info->cq_resize ?
2183 (info->virtual_map ? info->pbl_chunk_size : 0) :
2184 (cq->virtual_map ? cq->pbl_chunk_size : 0));
2185 check_overflow = info->check_overflow_change ? info->check_overflow :
2186 cq->check_overflow;
2187 cq->cq_uk.cq_size = cq_size;
2188 cq->ceq_id_valid = ceq_id_valid;
2189 cq->ceq_id = ceq_id;
2190 cq->virtual_map = virtual_map;
2191 cq->first_pm_pbl_idx = first_pm_pbl_idx;
2192 cq->pbl_chunk_size = pbl_chunk_size;
2193 cq->check_overflow = check_overflow;
2194
2195 set_64bit_val(wqe, 0, cq_size);
2196 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2197 set_64bit_val(wqe, 16,
2198 LS_64(info->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2199 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2200 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2201 set_64bit_val(wqe, 48, (cq->virtual_map ? first_pm_pbl_idx : 0));
2202 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2203
2204 header = cq->cq_uk.cq_id |
2205 LS_64(ceq_id, I40IW_CQPSQ_CQ_CEQID) |
2206 LS_64(I40IW_CQP_OP_MODIFY_CQ, I40IW_CQPSQ_OPCODE) |
2207 LS_64(info->cq_resize, I40IW_CQPSQ_CQ_CQRESIZE) |
2208 LS_64(pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2209 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2210 LS_64(virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2211 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2212 LS_64(ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2213 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2214 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2215 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2216
2217 i40iw_insert_wqe_hdr(wqe, header);
2218
2219 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_MODIFY WQE",
2220 wqe, I40IW_CQP_WQE_SIZE * 8);
2221
2222 if (post_sq)
2223 i40iw_sc_cqp_post_sq(cqp);
2224 return 0;
2225}
2226
2227/**
2228 * i40iw_sc_qp_init - initialize qp
2229 * @qp: sc qp
2230 * @info: initialization qp info
2231 */
2232static enum i40iw_status_code i40iw_sc_qp_init(struct i40iw_sc_qp *qp,
2233 struct i40iw_qp_init_info *info)
2234{
2235 u32 __iomem *wqe_alloc_reg = NULL;
2236 enum i40iw_status_code ret_code;
2237 u32 pble_obj_cnt;
2238 u8 wqe_size;
2239 u32 offset;
2240
2241 qp->dev = info->pd->dev;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002242 qp->vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002243 qp->sq_pa = info->sq_pa;
2244 qp->rq_pa = info->rq_pa;
2245 qp->hw_host_ctx_pa = info->host_ctx_pa;
2246 qp->q2_pa = info->q2_pa;
2247 qp->shadow_area_pa = info->shadow_area_pa;
2248
2249 qp->q2_buf = info->q2;
2250 qp->pd = info->pd;
2251 qp->hw_host_ctx = info->host_ctx;
2252 offset = (qp->pd->dev->is_pf) ? I40E_PFPE_WQEALLOC : I40E_VFPE_WQEALLOC1;
2253 if (i40iw_get_hw_addr(qp->pd->dev))
2254 wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
2255 offset);
2256
2257 info->qp_uk_init_info.wqe_alloc_reg = wqe_alloc_reg;
Chien Tin Tung61f51b72016-12-21 08:53:46 -06002258 info->qp_uk_init_info.abi_ver = qp->pd->abi_ver;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002259 ret_code = i40iw_qp_uk_init(&qp->qp_uk, &info->qp_uk_init_info);
2260 if (ret_code)
2261 return ret_code;
2262 qp->virtual_map = info->virtual_map;
2263
2264 pble_obj_cnt = info->pd->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2265
2266 if ((info->virtual_map && (info->sq_pa >= pble_obj_cnt)) ||
2267 (info->virtual_map && (info->rq_pa >= pble_obj_cnt)))
2268 return I40IW_ERR_INVALID_PBLE_INDEX;
2269
2270 qp->llp_stream_handle = (void *)(-1);
2271 qp->qp_type = (info->type) ? info->type : I40IW_QP_TYPE_IWARP;
2272
2273 qp->hw_sq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.sq_ring.size,
2274 false);
2275 i40iw_debug(qp->dev, I40IW_DEBUG_WQE, "%s: hw_sq_size[%04d] sq_ring.size[%04d]\n",
2276 __func__, qp->hw_sq_size, qp->qp_uk.sq_ring.size);
Chien Tin Tung61f51b72016-12-21 08:53:46 -06002277
2278 switch (qp->pd->abi_ver) {
2279 case 4:
2280 ret_code = i40iw_fragcnt_to_wqesize_rq(qp->qp_uk.max_rq_frag_cnt,
2281 &wqe_size);
2282 if (ret_code)
2283 return ret_code;
2284 break;
2285 case 5: /* fallthrough until next ABI version */
2286 default:
2287 if (qp->qp_uk.max_rq_frag_cnt > I40IW_MAX_WQ_FRAGMENT_COUNT)
2288 return I40IW_ERR_INVALID_FRAG_COUNT;
2289 wqe_size = I40IW_MAX_WQE_SIZE_RQ;
2290 break;
2291 }
Faisal Latif86dbcd02016-01-20 13:40:10 -06002292 qp->hw_rq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.rq_size *
2293 (wqe_size / I40IW_QP_WQE_MIN_SIZE), false);
2294 i40iw_debug(qp->dev, I40IW_DEBUG_WQE,
2295 "%s: hw_rq_size[%04d] qp_uk.rq_size[%04d] wqe_size[%04d]\n",
2296 __func__, qp->hw_rq_size, qp->qp_uk.rq_size, wqe_size);
2297 qp->sq_tph_val = info->sq_tph_val;
2298 qp->rq_tph_val = info->rq_tph_val;
2299 qp->sq_tph_en = info->sq_tph_en;
2300 qp->rq_tph_en = info->rq_tph_en;
2301 qp->rcv_tph_en = info->rcv_tph_en;
2302 qp->xmit_tph_en = info->xmit_tph_en;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002303 qp->qs_handle = qp->vsi->qos[qp->user_pri].qs_handle;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002304 qp->exception_lan_queue = qp->pd->dev->exception_lan_queue;
2305
2306 return 0;
2307}
2308
2309/**
2310 * i40iw_sc_qp_create - create qp
2311 * @qp: sc qp
2312 * @info: qp create info
2313 * @scratch: u64 saved to be used during cqp completion
2314 * @post_sq: flag for cqp db to ring
2315 */
2316static enum i40iw_status_code i40iw_sc_qp_create(
2317 struct i40iw_sc_qp *qp,
2318 struct i40iw_create_qp_info *info,
2319 u64 scratch,
2320 bool post_sq)
2321{
2322 struct i40iw_sc_cqp *cqp;
2323 u64 *wqe;
2324 u64 header;
2325
2326 if ((qp->qp_uk.qp_id < I40IW_MIN_IW_QP_ID) ||
2327 (qp->qp_uk.qp_id > I40IW_MAX_IW_QP_ID))
2328 return I40IW_ERR_INVALID_QP_ID;
2329
2330 cqp = qp->pd->dev->cqp;
2331 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2332 if (!wqe)
2333 return I40IW_ERR_RING_FULL;
2334
2335 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2336
2337 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2338
2339 header = qp->qp_uk.qp_id |
2340 LS_64(I40IW_CQP_OP_CREATE_QP, I40IW_CQPSQ_OPCODE) |
2341 LS_64((info->ord_valid ? 1 : 0), I40IW_CQPSQ_QP_ORDVALID) |
2342 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2343 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2344 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2345 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2346 LS_64(info->static_rsrc, I40IW_CQPSQ_QP_STATRSRC) |
2347 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2348 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2349 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2350
2351 i40iw_insert_wqe_hdr(wqe, header);
2352 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_CREATE WQE",
2353 wqe, I40IW_CQP_WQE_SIZE * 8);
2354
2355 if (post_sq)
2356 i40iw_sc_cqp_post_sq(cqp);
2357 return 0;
2358}
2359
2360/**
2361 * i40iw_sc_qp_modify - modify qp cqp wqe
2362 * @qp: sc qp
2363 * @info: modify qp info
2364 * @scratch: u64 saved to be used during cqp completion
2365 * @post_sq: flag for cqp db to ring
2366 */
2367static enum i40iw_status_code i40iw_sc_qp_modify(
2368 struct i40iw_sc_qp *qp,
2369 struct i40iw_modify_qp_info *info,
2370 u64 scratch,
2371 bool post_sq)
2372{
2373 u64 *wqe;
2374 struct i40iw_sc_cqp *cqp;
2375 u64 header;
2376 u8 term_actions = 0;
2377 u8 term_len = 0;
2378
2379 cqp = qp->pd->dev->cqp;
2380 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2381 if (!wqe)
2382 return I40IW_ERR_RING_FULL;
2383 if (info->next_iwarp_state == I40IW_QP_STATE_TERMINATE) {
2384 if (info->dont_send_fin)
2385 term_actions += I40IWQP_TERM_SEND_TERM_ONLY;
2386 if (info->dont_send_term)
2387 term_actions += I40IWQP_TERM_SEND_FIN_ONLY;
2388 if ((term_actions == I40IWQP_TERM_SEND_TERM_AND_FIN) ||
2389 (term_actions == I40IWQP_TERM_SEND_TERM_ONLY))
2390 term_len = info->termlen;
2391 }
2392
2393 set_64bit_val(wqe,
2394 8,
2395 LS_64(info->new_mss, I40IW_CQPSQ_QP_NEWMSS) |
2396 LS_64(term_len, I40IW_CQPSQ_QP_TERMLEN));
2397
2398 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2399 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2400
2401 header = qp->qp_uk.qp_id |
2402 LS_64(I40IW_CQP_OP_MODIFY_QP, I40IW_CQPSQ_OPCODE) |
2403 LS_64(info->ord_valid, I40IW_CQPSQ_QP_ORDVALID) |
2404 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2405 LS_64(info->cached_var_valid, I40IW_CQPSQ_QP_CACHEDVARVALID) |
2406 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2407 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2408 LS_64(info->force_loopback, I40IW_CQPSQ_QP_FORCELOOPBACK) |
2409 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2410 LS_64(info->mss_change, I40IW_CQPSQ_QP_MSSCHANGE) |
2411 LS_64(info->static_rsrc, I40IW_CQPSQ_QP_STATRSRC) |
2412 LS_64(info->remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2413 LS_64(term_actions, I40IW_CQPSQ_QP_TERMACT) |
2414 LS_64(info->reset_tcp_conn, I40IW_CQPSQ_QP_RESETCON) |
2415 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2416 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2417 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2418
2419 i40iw_insert_wqe_hdr(wqe, header);
2420
2421 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_MODIFY WQE",
2422 wqe, I40IW_CQP_WQE_SIZE * 8);
2423
2424 if (post_sq)
2425 i40iw_sc_cqp_post_sq(cqp);
2426 return 0;
2427}
2428
2429/**
2430 * i40iw_sc_qp_destroy - cqp destroy qp
2431 * @qp: sc qp
2432 * @scratch: u64 saved to be used during cqp completion
2433 * @remove_hash_idx: flag if to remove hash idx
2434 * @ignore_mw_bnd: memory window bind flag
2435 * @post_sq: flag for cqp db to ring
2436 */
2437static enum i40iw_status_code i40iw_sc_qp_destroy(
2438 struct i40iw_sc_qp *qp,
2439 u64 scratch,
2440 bool remove_hash_idx,
2441 bool ignore_mw_bnd,
2442 bool post_sq)
2443{
2444 u64 *wqe;
2445 struct i40iw_sc_cqp *cqp;
2446 u64 header;
2447
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002448 i40iw_qp_rem_qos(qp);
Faisal Latif86dbcd02016-01-20 13:40:10 -06002449 cqp = qp->pd->dev->cqp;
2450 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2451 if (!wqe)
2452 return I40IW_ERR_RING_FULL;
2453 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2454 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2455
2456 header = qp->qp_uk.qp_id |
2457 LS_64(I40IW_CQP_OP_DESTROY_QP, I40IW_CQPSQ_OPCODE) |
2458 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2459 LS_64(ignore_mw_bnd, I40IW_CQPSQ_QP_IGNOREMWBOUND) |
2460 LS_64(remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2461 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2462
2463 i40iw_insert_wqe_hdr(wqe, header);
2464 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_DESTROY WQE",
2465 wqe, I40IW_CQP_WQE_SIZE * 8);
2466
2467 if (post_sq)
2468 i40iw_sc_cqp_post_sq(cqp);
2469 return 0;
2470}
2471
2472/**
2473 * i40iw_sc_qp_flush_wqes - flush qp's wqe
2474 * @qp: sc qp
2475 * @info: dlush information
2476 * @scratch: u64 saved to be used during cqp completion
2477 * @post_sq: flag for cqp db to ring
2478 */
2479static enum i40iw_status_code i40iw_sc_qp_flush_wqes(
2480 struct i40iw_sc_qp *qp,
2481 struct i40iw_qp_flush_info *info,
2482 u64 scratch,
2483 bool post_sq)
2484{
2485 u64 temp = 0;
2486 u64 *wqe;
2487 struct i40iw_sc_cqp *cqp;
2488 u64 header;
2489 bool flush_sq = false, flush_rq = false;
2490
2491 if (info->rq && !qp->flush_rq)
2492 flush_rq = true;
2493
2494 if (info->sq && !qp->flush_sq)
2495 flush_sq = true;
2496
2497 qp->flush_sq |= flush_sq;
2498 qp->flush_rq |= flush_rq;
2499 if (!flush_sq && !flush_rq) {
2500 if (info->ae_code != I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR)
2501 return 0;
2502 }
2503
2504 cqp = qp->pd->dev->cqp;
2505 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2506 if (!wqe)
2507 return I40IW_ERR_RING_FULL;
2508 if (info->userflushcode) {
2509 if (flush_rq) {
2510 temp |= LS_64(info->rq_minor_code, I40IW_CQPSQ_FWQE_RQMNERR) |
2511 LS_64(info->rq_major_code, I40IW_CQPSQ_FWQE_RQMJERR);
2512 }
2513 if (flush_sq) {
2514 temp |= LS_64(info->sq_minor_code, I40IW_CQPSQ_FWQE_SQMNERR) |
2515 LS_64(info->sq_major_code, I40IW_CQPSQ_FWQE_SQMJERR);
2516 }
2517 }
2518 set_64bit_val(wqe, 16, temp);
2519
2520 temp = (info->generate_ae) ?
2521 info->ae_code | LS_64(info->ae_source, I40IW_CQPSQ_FWQE_AESOURCE) : 0;
2522
2523 set_64bit_val(wqe, 8, temp);
2524
2525 header = qp->qp_uk.qp_id |
2526 LS_64(I40IW_CQP_OP_FLUSH_WQES, I40IW_CQPSQ_OPCODE) |
2527 LS_64(info->generate_ae, I40IW_CQPSQ_FWQE_GENERATE_AE) |
2528 LS_64(info->userflushcode, I40IW_CQPSQ_FWQE_USERFLCODE) |
2529 LS_64(flush_sq, I40IW_CQPSQ_FWQE_FLUSHSQ) |
2530 LS_64(flush_rq, I40IW_CQPSQ_FWQE_FLUSHRQ) |
2531 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2532
2533 i40iw_insert_wqe_hdr(wqe, header);
2534
2535 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_FLUSH WQE",
2536 wqe, I40IW_CQP_WQE_SIZE * 8);
2537
2538 if (post_sq)
2539 i40iw_sc_cqp_post_sq(cqp);
2540 return 0;
2541}
2542
2543/**
2544 * i40iw_sc_qp_upload_context - upload qp's context
2545 * @dev: sc device struct
2546 * @info: upload context info ptr for return
2547 * @scratch: u64 saved to be used during cqp completion
2548 * @post_sq: flag for cqp db to ring
2549 */
2550static enum i40iw_status_code i40iw_sc_qp_upload_context(
2551 struct i40iw_sc_dev *dev,
2552 struct i40iw_upload_context_info *info,
2553 u64 scratch,
2554 bool post_sq)
2555{
2556 u64 *wqe;
2557 struct i40iw_sc_cqp *cqp;
2558 u64 header;
2559
2560 cqp = dev->cqp;
2561 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2562 if (!wqe)
2563 return I40IW_ERR_RING_FULL;
2564 set_64bit_val(wqe, 16, info->buf_pa);
2565
2566 header = LS_64(info->qp_id, I40IW_CQPSQ_UCTX_QPID) |
2567 LS_64(I40IW_CQP_OP_UPLOAD_CONTEXT, I40IW_CQPSQ_OPCODE) |
2568 LS_64(info->qp_type, I40IW_CQPSQ_UCTX_QPTYPE) |
2569 LS_64(info->raw_format, I40IW_CQPSQ_UCTX_RAWFORMAT) |
2570 LS_64(info->freeze_qp, I40IW_CQPSQ_UCTX_FREEZEQP) |
2571 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2572
2573 i40iw_insert_wqe_hdr(wqe, header);
2574
2575 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QP_UPLOAD_CTX WQE",
2576 wqe, I40IW_CQP_WQE_SIZE * 8);
2577
2578 if (post_sq)
2579 i40iw_sc_cqp_post_sq(cqp);
2580 return 0;
2581}
2582
2583/**
2584 * i40iw_sc_qp_setctx - set qp's context
2585 * @qp: sc qp
2586 * @qp_ctx: context ptr
2587 * @info: ctx info
2588 */
2589static enum i40iw_status_code i40iw_sc_qp_setctx(
2590 struct i40iw_sc_qp *qp,
2591 u64 *qp_ctx,
2592 struct i40iw_qp_host_ctx_info *info)
2593{
2594 struct i40iwarp_offload_info *iw;
2595 struct i40iw_tcp_offload_info *tcp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002596 struct i40iw_sc_vsi *vsi;
2597 struct i40iw_sc_dev *dev;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002598 u64 qw0, qw3, qw7 = 0;
2599
2600 iw = info->iwarp_info;
2601 tcp = info->tcp_info;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002602 vsi = qp->vsi;
2603 dev = qp->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002604 if (info->add_to_qoslist) {
2605 qp->user_pri = info->user_pri;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002606 i40iw_qp_add_qos(qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002607 i40iw_debug(qp->dev, I40IW_DEBUG_DCB, "%s qp[%d] UP[%d] qset[%d]\n",
2608 __func__, qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle);
2609 }
Faisal Latif86dbcd02016-01-20 13:40:10 -06002610 qw0 = LS_64(qp->qp_uk.rq_wqe_size, I40IWQPC_RQWQESIZE) |
2611 LS_64(info->err_rq_idx_valid, I40IWQPC_ERR_RQ_IDX_VALID) |
2612 LS_64(qp->rcv_tph_en, I40IWQPC_RCVTPHEN) |
2613 LS_64(qp->xmit_tph_en, I40IWQPC_XMITTPHEN) |
2614 LS_64(qp->rq_tph_en, I40IWQPC_RQTPHEN) |
2615 LS_64(qp->sq_tph_en, I40IWQPC_SQTPHEN) |
2616 LS_64(info->push_idx, I40IWQPC_PPIDX) |
2617 LS_64(info->push_mode_en, I40IWQPC_PMENA);
2618
2619 set_64bit_val(qp_ctx, 8, qp->sq_pa);
2620 set_64bit_val(qp_ctx, 16, qp->rq_pa);
2621
2622 qw3 = LS_64(qp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2623 LS_64(qp->hw_rq_size, I40IWQPC_RQSIZE) |
2624 LS_64(qp->hw_sq_size, I40IWQPC_SQSIZE);
2625
2626 set_64bit_val(qp_ctx,
2627 128,
2628 LS_64(info->err_rq_idx, I40IWQPC_ERR_RQ_IDX));
2629
2630 set_64bit_val(qp_ctx,
2631 136,
2632 LS_64(info->send_cq_num, I40IWQPC_TXCQNUM) |
2633 LS_64(info->rcv_cq_num, I40IWQPC_RXCQNUM));
2634
2635 set_64bit_val(qp_ctx,
2636 168,
2637 LS_64(info->qp_compl_ctx, I40IWQPC_QPCOMPCTX));
2638 set_64bit_val(qp_ctx,
2639 176,
2640 LS_64(qp->sq_tph_val, I40IWQPC_SQTPHVAL) |
2641 LS_64(qp->rq_tph_val, I40IWQPC_RQTPHVAL) |
2642 LS_64(qp->qs_handle, I40IWQPC_QSHANDLE) |
2643 LS_64(qp->exception_lan_queue, I40IWQPC_EXCEPTION_LAN_QUEUE));
2644
2645 if (info->iwarp_info_valid) {
2646 qw0 |= LS_64(iw->ddp_ver, I40IWQPC_DDP_VER) |
2647 LS_64(iw->rdmap_ver, I40IWQPC_RDMAP_VER);
2648
2649 qw7 |= LS_64(iw->pd_id, I40IWQPC_PDIDX);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002650 set_64bit_val(qp_ctx,
2651 144,
2652 LS_64(qp->q2_pa, I40IWQPC_Q2ADDR) |
2653 LS_64(vsi->fcn_id, I40IWQPC_STAT_INDEX));
Faisal Latif86dbcd02016-01-20 13:40:10 -06002654 set_64bit_val(qp_ctx,
2655 152,
2656 LS_64(iw->last_byte_sent, I40IWQPC_LASTBYTESENT));
2657
Faisal Latif86dbcd02016-01-20 13:40:10 -06002658 set_64bit_val(qp_ctx,
2659 160,
2660 LS_64(iw->ord_size, I40IWQPC_ORDSIZE) |
2661 LS_64(iw->ird_size, I40IWQPC_IRDSIZE) |
2662 LS_64(iw->wr_rdresp_en, I40IWQPC_WRRDRSPOK) |
2663 LS_64(iw->rd_enable, I40IWQPC_RDOK) |
2664 LS_64(iw->snd_mark_en, I40IWQPC_SNDMARKERS) |
2665 LS_64(iw->bind_en, I40IWQPC_BINDEN) |
2666 LS_64(iw->fast_reg_en, I40IWQPC_FASTREGEN) |
2667 LS_64(iw->priv_mode_en, I40IWQPC_PRIVEN) |
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002668 LS_64((((vsi->stats_fcn_id_alloc) &&
2669 (dev->is_pf) && (vsi->fcn_id >= I40IW_FIRST_NON_PF_STAT)) ? 1 : 0),
2670 I40IWQPC_USESTATSINSTANCE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002671 LS_64(1, I40IWQPC_IWARPMODE) |
2672 LS_64(iw->rcv_mark_en, I40IWQPC_RCVMARKERS) |
2673 LS_64(iw->align_hdrs, I40IWQPC_ALIGNHDRS) |
2674 LS_64(iw->rcv_no_mpa_crc, I40IWQPC_RCVNOMPACRC) |
2675 LS_64(iw->rcv_mark_offset, I40IWQPC_RCVMARKOFFSET) |
2676 LS_64(iw->snd_mark_offset, I40IWQPC_SNDMARKOFFSET));
2677 }
2678 if (info->tcp_info_valid) {
2679 qw0 |= LS_64(tcp->ipv4, I40IWQPC_IPV4) |
2680 LS_64(tcp->no_nagle, I40IWQPC_NONAGLE) |
2681 LS_64(tcp->insert_vlan_tag, I40IWQPC_INSERTVLANTAG) |
2682 LS_64(tcp->time_stamp, I40IWQPC_TIMESTAMP) |
2683 LS_64(tcp->cwnd_inc_limit, I40IWQPC_LIMIT) |
2684 LS_64(tcp->drop_ooo_seg, I40IWQPC_DROPOOOSEG) |
2685 LS_64(tcp->dup_ack_thresh, I40IWQPC_DUPACK_THRESH);
2686
2687 qw3 |= LS_64(tcp->ttl, I40IWQPC_TTL) |
2688 LS_64(tcp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2689 LS_64(tcp->avoid_stretch_ack, I40IWQPC_AVOIDSTRETCHACK) |
2690 LS_64(tcp->tos, I40IWQPC_TOS) |
2691 LS_64(tcp->src_port, I40IWQPC_SRCPORTNUM) |
2692 LS_64(tcp->dst_port, I40IWQPC_DESTPORTNUM);
2693
2694 qp->src_mac_addr_idx = tcp->src_mac_addr_idx;
2695 set_64bit_val(qp_ctx,
2696 32,
2697 LS_64(tcp->dest_ip_addr2, I40IWQPC_DESTIPADDR2) |
2698 LS_64(tcp->dest_ip_addr3, I40IWQPC_DESTIPADDR3));
2699
2700 set_64bit_val(qp_ctx,
2701 40,
2702 LS_64(tcp->dest_ip_addr0, I40IWQPC_DESTIPADDR0) |
2703 LS_64(tcp->dest_ip_addr1, I40IWQPC_DESTIPADDR1));
2704
2705 set_64bit_val(qp_ctx,
2706 48,
2707 LS_64(tcp->snd_mss, I40IWQPC_SNDMSS) |
2708 LS_64(tcp->vlan_tag, I40IWQPC_VLANTAG) |
2709 LS_64(tcp->arp_idx, I40IWQPC_ARPIDX));
2710
2711 qw7 |= LS_64(tcp->flow_label, I40IWQPC_FLOWLABEL) |
2712 LS_64(tcp->wscale, I40IWQPC_WSCALE) |
2713 LS_64(tcp->ignore_tcp_opt, I40IWQPC_IGNORE_TCP_OPT) |
2714 LS_64(tcp->ignore_tcp_uns_opt, I40IWQPC_IGNORE_TCP_UNS_OPT) |
2715 LS_64(tcp->tcp_state, I40IWQPC_TCPSTATE) |
2716 LS_64(tcp->rcv_wscale, I40IWQPC_RCVSCALE) |
2717 LS_64(tcp->snd_wscale, I40IWQPC_SNDSCALE);
2718
2719 set_64bit_val(qp_ctx,
2720 72,
2721 LS_64(tcp->time_stamp_recent, I40IWQPC_TIMESTAMP_RECENT) |
2722 LS_64(tcp->time_stamp_age, I40IWQPC_TIMESTAMP_AGE));
2723 set_64bit_val(qp_ctx,
2724 80,
2725 LS_64(tcp->snd_nxt, I40IWQPC_SNDNXT) |
2726 LS_64(tcp->snd_wnd, I40IWQPC_SNDWND));
2727
2728 set_64bit_val(qp_ctx,
2729 88,
2730 LS_64(tcp->rcv_nxt, I40IWQPC_RCVNXT) |
2731 LS_64(tcp->rcv_wnd, I40IWQPC_RCVWND));
2732 set_64bit_val(qp_ctx,
2733 96,
2734 LS_64(tcp->snd_max, I40IWQPC_SNDMAX) |
2735 LS_64(tcp->snd_una, I40IWQPC_SNDUNA));
2736 set_64bit_val(qp_ctx,
2737 104,
2738 LS_64(tcp->srtt, I40IWQPC_SRTT) |
2739 LS_64(tcp->rtt_var, I40IWQPC_RTTVAR));
2740 set_64bit_val(qp_ctx,
2741 112,
2742 LS_64(tcp->ss_thresh, I40IWQPC_SSTHRESH) |
2743 LS_64(tcp->cwnd, I40IWQPC_CWND));
2744 set_64bit_val(qp_ctx,
2745 120,
2746 LS_64(tcp->snd_wl1, I40IWQPC_SNDWL1) |
2747 LS_64(tcp->snd_wl2, I40IWQPC_SNDWL2));
2748 set_64bit_val(qp_ctx,
2749 128,
2750 LS_64(tcp->max_snd_window, I40IWQPC_MAXSNDWND) |
2751 LS_64(tcp->rexmit_thresh, I40IWQPC_REXMIT_THRESH));
2752 set_64bit_val(qp_ctx,
2753 184,
2754 LS_64(tcp->local_ipaddr3, I40IWQPC_LOCAL_IPADDR3) |
2755 LS_64(tcp->local_ipaddr2, I40IWQPC_LOCAL_IPADDR2));
2756 set_64bit_val(qp_ctx,
2757 192,
2758 LS_64(tcp->local_ipaddr1, I40IWQPC_LOCAL_IPADDR1) |
2759 LS_64(tcp->local_ipaddr0, I40IWQPC_LOCAL_IPADDR0));
2760 }
2761
2762 set_64bit_val(qp_ctx, 0, qw0);
2763 set_64bit_val(qp_ctx, 24, qw3);
2764 set_64bit_val(qp_ctx, 56, qw7);
2765
2766 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "QP_HOST)CTX WQE",
2767 qp_ctx, I40IW_QP_CTX_SIZE);
2768 return 0;
2769}
2770
2771/**
2772 * i40iw_sc_alloc_stag - mr stag alloc
2773 * @dev: sc device struct
2774 * @info: stag info
2775 * @scratch: u64 saved to be used during cqp completion
2776 * @post_sq: flag for cqp db to ring
2777 */
2778static enum i40iw_status_code i40iw_sc_alloc_stag(
2779 struct i40iw_sc_dev *dev,
2780 struct i40iw_allocate_stag_info *info,
2781 u64 scratch,
2782 bool post_sq)
2783{
2784 u64 *wqe;
2785 struct i40iw_sc_cqp *cqp;
2786 u64 header;
Henry Orosco68583ca2016-11-19 20:26:25 -06002787 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002788
Henry Orosco68583ca2016-11-19 20:26:25 -06002789 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002790 cqp = dev->cqp;
2791 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2792 if (!wqe)
2793 return I40IW_ERR_RING_FULL;
2794 set_64bit_val(wqe,
2795 8,
2796 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID) |
2797 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN));
2798 set_64bit_val(wqe,
2799 16,
2800 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2801 set_64bit_val(wqe,
2802 40,
2803 LS_64(info->hmc_fcn_index, I40IW_CQPSQ_STAG_HMCFNIDX));
2804
2805 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
2806 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2807 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2808 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002809 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002810 LS_64(info->remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2811 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2812 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2813 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2814
2815 i40iw_insert_wqe_hdr(wqe, header);
2816
2817 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "ALLOC_STAG WQE",
2818 wqe, I40IW_CQP_WQE_SIZE * 8);
2819
2820 if (post_sq)
2821 i40iw_sc_cqp_post_sq(cqp);
2822 return 0;
2823}
2824
2825/**
2826 * i40iw_sc_mr_reg_non_shared - non-shared mr registration
2827 * @dev: sc device struct
2828 * @info: mr info
2829 * @scratch: u64 saved to be used during cqp completion
2830 * @post_sq: flag for cqp db to ring
2831 */
2832static enum i40iw_status_code i40iw_sc_mr_reg_non_shared(
2833 struct i40iw_sc_dev *dev,
2834 struct i40iw_reg_ns_stag_info *info,
2835 u64 scratch,
2836 bool post_sq)
2837{
2838 u64 *wqe;
2839 u64 temp;
2840 struct i40iw_sc_cqp *cqp;
2841 u64 header;
2842 u32 pble_obj_cnt;
2843 bool remote_access;
2844 u8 addr_type;
Henry Orosco68583ca2016-11-19 20:26:25 -06002845 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002846
Henry Orosco68583ca2016-11-19 20:26:25 -06002847 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002848 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
2849 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
2850 remote_access = true;
2851 else
2852 remote_access = false;
2853
2854 pble_obj_cnt = dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2855
2856 if (info->chunk_size && (info->first_pm_pbl_index >= pble_obj_cnt))
2857 return I40IW_ERR_INVALID_PBLE_INDEX;
2858
2859 cqp = dev->cqp;
2860 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2861 if (!wqe)
2862 return I40IW_ERR_RING_FULL;
2863
2864 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
2865 set_64bit_val(wqe, 0, temp);
2866
2867 set_64bit_val(wqe,
2868 8,
2869 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN) |
2870 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2871
2872 set_64bit_val(wqe,
2873 16,
2874 LS_64(info->stag_key, I40IW_CQPSQ_STAG_KEY) |
2875 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2876 if (!info->chunk_size) {
2877 set_64bit_val(wqe, 32, info->reg_addr_pa);
2878 set_64bit_val(wqe, 48, 0);
2879 } else {
2880 set_64bit_val(wqe, 32, 0);
2881 set_64bit_val(wqe, 48, info->first_pm_pbl_index);
2882 }
2883 set_64bit_val(wqe, 40, info->hmc_fcn_index);
2884 set_64bit_val(wqe, 56, 0);
2885
2886 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
2887 header = LS_64(I40IW_CQP_OP_REG_MR, I40IW_CQPSQ_OPCODE) |
2888 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2889 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002890 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002891 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2892 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2893 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
2894 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2895 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2896 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2897
2898 i40iw_insert_wqe_hdr(wqe, header);
2899
2900 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_NS WQE",
2901 wqe, I40IW_CQP_WQE_SIZE * 8);
2902
2903 if (post_sq)
2904 i40iw_sc_cqp_post_sq(cqp);
2905 return 0;
2906}
2907
2908/**
2909 * i40iw_sc_mr_reg_shared - registered shared memory region
2910 * @dev: sc device struct
2911 * @info: info for shared memory registeration
2912 * @scratch: u64 saved to be used during cqp completion
2913 * @post_sq: flag for cqp db to ring
2914 */
2915static enum i40iw_status_code i40iw_sc_mr_reg_shared(
2916 struct i40iw_sc_dev *dev,
2917 struct i40iw_register_shared_stag *info,
2918 u64 scratch,
2919 bool post_sq)
2920{
2921 u64 *wqe;
2922 struct i40iw_sc_cqp *cqp;
2923 u64 temp, va64, fbo, header;
2924 u32 va32;
2925 bool remote_access;
2926 u8 addr_type;
2927
2928 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
2929 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
2930 remote_access = true;
2931 else
2932 remote_access = false;
2933 cqp = dev->cqp;
2934 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2935 if (!wqe)
2936 return I40IW_ERR_RING_FULL;
2937 va64 = (uintptr_t)(info->va);
2938 va32 = (u32)(va64 & 0x00000000FFFFFFFF);
2939 fbo = (u64)(va32 & (4096 - 1));
2940
2941 set_64bit_val(wqe,
2942 0,
2943 (info->addr_type == I40IW_ADDR_TYPE_VA_BASED ? (uintptr_t)info->va : fbo));
2944
2945 set_64bit_val(wqe,
2946 8,
2947 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2948 temp = LS_64(info->new_stag_key, I40IW_CQPSQ_STAG_KEY) |
2949 LS_64(info->new_stag_idx, I40IW_CQPSQ_STAG_IDX) |
2950 LS_64(info->parent_stag_idx, I40IW_CQPSQ_STAG_PARENTSTAGIDX);
2951 set_64bit_val(wqe, 16, temp);
2952
2953 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
2954 header = LS_64(I40IW_CQP_OP_REG_SMR, I40IW_CQPSQ_OPCODE) |
2955 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2956 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2957 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2958 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
2959 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2960
2961 i40iw_insert_wqe_hdr(wqe, header);
2962
2963 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_SHARED WQE",
2964 wqe, I40IW_CQP_WQE_SIZE * 8);
2965
2966 if (post_sq)
2967 i40iw_sc_cqp_post_sq(cqp);
2968 return 0;
2969}
2970
2971/**
2972 * i40iw_sc_dealloc_stag - deallocate stag
2973 * @dev: sc device struct
2974 * @info: dealloc stag info
2975 * @scratch: u64 saved to be used during cqp completion
2976 * @post_sq: flag for cqp db to ring
2977 */
2978static enum i40iw_status_code i40iw_sc_dealloc_stag(
2979 struct i40iw_sc_dev *dev,
2980 struct i40iw_dealloc_stag_info *info,
2981 u64 scratch,
2982 bool post_sq)
2983{
2984 u64 header;
2985 u64 *wqe;
2986 struct i40iw_sc_cqp *cqp;
2987
2988 cqp = dev->cqp;
2989 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2990 if (!wqe)
2991 return I40IW_ERR_RING_FULL;
2992 set_64bit_val(wqe,
2993 8,
2994 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2995 set_64bit_val(wqe,
2996 16,
2997 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2998
2999 header = LS_64(I40IW_CQP_OP_DEALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3000 LS_64(info->mr, I40IW_CQPSQ_STAG_MR) |
3001 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3002
3003 i40iw_insert_wqe_hdr(wqe, header);
3004
3005 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "DEALLOC_STAG WQE",
3006 wqe, I40IW_CQP_WQE_SIZE * 8);
3007
3008 if (post_sq)
3009 i40iw_sc_cqp_post_sq(cqp);
3010 return 0;
3011}
3012
3013/**
3014 * i40iw_sc_query_stag - query hardware for stag
3015 * @dev: sc device struct
3016 * @scratch: u64 saved to be used during cqp completion
3017 * @stag_index: stag index for query
3018 * @post_sq: flag for cqp db to ring
3019 */
3020static enum i40iw_status_code i40iw_sc_query_stag(struct i40iw_sc_dev *dev,
3021 u64 scratch,
3022 u32 stag_index,
3023 bool post_sq)
3024{
3025 u64 header;
3026 u64 *wqe;
3027 struct i40iw_sc_cqp *cqp;
3028
3029 cqp = dev->cqp;
3030 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3031 if (!wqe)
3032 return I40IW_ERR_RING_FULL;
3033 set_64bit_val(wqe,
3034 16,
3035 LS_64(stag_index, I40IW_CQPSQ_QUERYSTAG_IDX));
3036
3037 header = LS_64(I40IW_CQP_OP_QUERY_STAG, I40IW_CQPSQ_OPCODE) |
3038 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3039
3040 i40iw_insert_wqe_hdr(wqe, header);
3041
3042 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QUERY_STAG WQE",
3043 wqe, I40IW_CQP_WQE_SIZE * 8);
3044
3045 if (post_sq)
3046 i40iw_sc_cqp_post_sq(cqp);
3047 return 0;
3048}
3049
3050/**
3051 * i40iw_sc_mw_alloc - mw allocate
3052 * @dev: sc device struct
3053 * @scratch: u64 saved to be used during cqp completion
3054 * @mw_stag_index:stag index
3055 * @pd_id: pd is for this mw
3056 * @post_sq: flag for cqp db to ring
3057 */
3058static enum i40iw_status_code i40iw_sc_mw_alloc(
3059 struct i40iw_sc_dev *dev,
3060 u64 scratch,
3061 u32 mw_stag_index,
3062 u16 pd_id,
3063 bool post_sq)
3064{
3065 u64 header;
3066 struct i40iw_sc_cqp *cqp;
3067 u64 *wqe;
3068
3069 cqp = dev->cqp;
3070 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3071 if (!wqe)
3072 return I40IW_ERR_RING_FULL;
3073 set_64bit_val(wqe, 8, LS_64(pd_id, I40IW_CQPSQ_STAG_PDID));
3074 set_64bit_val(wqe,
3075 16,
3076 LS_64(mw_stag_index, I40IW_CQPSQ_STAG_IDX));
3077
3078 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3079 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3080
3081 i40iw_insert_wqe_hdr(wqe, header);
3082
3083 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MW_ALLOC WQE",
3084 wqe, I40IW_CQP_WQE_SIZE * 8);
3085
3086 if (post_sq)
3087 i40iw_sc_cqp_post_sq(cqp);
3088 return 0;
3089}
3090
3091/**
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003092 * i40iw_sc_mr_fast_register - Posts RDMA fast register mr WR to iwarp qp
3093 * @qp: sc qp struct
3094 * @info: fast mr info
3095 * @post_sq: flag for cqp db to ring
3096 */
3097enum i40iw_status_code i40iw_sc_mr_fast_register(
3098 struct i40iw_sc_qp *qp,
3099 struct i40iw_fast_reg_stag_info *info,
3100 bool post_sq)
3101{
3102 u64 temp, header;
3103 u64 *wqe;
3104 u32 wqe_idx;
Henry Orosco68583ca2016-11-19 20:26:25 -06003105 enum i40iw_page_size page_size;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003106
Henry Orosco68583ca2016-11-19 20:26:25 -06003107 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003108 wqe = i40iw_qp_get_next_send_wqe(&qp->qp_uk, &wqe_idx, I40IW_QP_WQE_MIN_SIZE,
3109 0, info->wr_id);
3110 if (!wqe)
3111 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3112
3113 i40iw_debug(qp->dev, I40IW_DEBUG_MR, "%s: wr_id[%llxh] wqe_idx[%04d] location[%p]\n",
3114 __func__, info->wr_id, wqe_idx,
3115 &qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid);
3116 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
3117 set_64bit_val(wqe, 0, temp);
3118
3119 temp = RS_64(info->first_pm_pbl_index >> 16, I40IWQPSQ_FIRSTPMPBLIDXHI);
3120 set_64bit_val(wqe,
3121 8,
3122 LS_64(temp, I40IWQPSQ_FIRSTPMPBLIDXHI) |
3123 LS_64(info->reg_addr_pa >> I40IWQPSQ_PBLADDR_SHIFT, I40IWQPSQ_PBLADDR));
3124
3125 set_64bit_val(wqe,
3126 16,
3127 info->total_len |
3128 LS_64(info->first_pm_pbl_index, I40IWQPSQ_FIRSTPMPBLIDXLO));
3129
3130 header = LS_64(info->stag_key, I40IWQPSQ_STAGKEY) |
3131 LS_64(info->stag_idx, I40IWQPSQ_STAGINDEX) |
3132 LS_64(I40IWQP_OP_FAST_REGISTER, I40IWQPSQ_OPCODE) |
3133 LS_64(info->chunk_size, I40IWQPSQ_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06003134 LS_64(page_size, I40IWQPSQ_HPAGESIZE) |
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003135 LS_64(info->access_rights, I40IWQPSQ_STAGRIGHTS) |
3136 LS_64(info->addr_type, I40IWQPSQ_VABASEDTO) |
3137 LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
3138 LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
3139 LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
3140 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3141
3142 i40iw_insert_wqe_hdr(wqe, header);
3143
3144 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "FAST_REG WQE",
3145 wqe, I40IW_QP_WQE_MIN_SIZE);
3146
3147 if (post_sq)
3148 i40iw_qp_post_wr(&qp->qp_uk);
3149 return 0;
3150}
3151
3152/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003153 * i40iw_sc_send_lsmm - send last streaming mode message
3154 * @qp: sc qp struct
3155 * @lsmm_buf: buffer with lsmm message
3156 * @size: size of lsmm buffer
3157 * @stag: stag of lsmm buffer
3158 */
3159static void i40iw_sc_send_lsmm(struct i40iw_sc_qp *qp,
3160 void *lsmm_buf,
3161 u32 size,
3162 i40iw_stag stag)
3163{
3164 u64 *wqe;
3165 u64 header;
3166 struct i40iw_qp_uk *qp_uk;
3167
3168 qp_uk = &qp->qp_uk;
3169 wqe = qp_uk->sq_base->elem;
3170
3171 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3172
3173 set_64bit_val(wqe, 8, (size | LS_64(stag, I40IWQPSQ_FRAG_STAG)));
3174
3175 set_64bit_val(wqe, 16, 0);
3176
3177 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3178 LS_64(1, I40IWQPSQ_STREAMMODE) |
3179 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3180 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3181
3182 i40iw_insert_wqe_hdr(wqe, header);
3183
3184 i40iw_debug_buf(qp->dev, I40IW_DEBUG_QP, "SEND_LSMM WQE",
3185 wqe, I40IW_QP_WQE_MIN_SIZE);
3186}
3187
3188/**
3189 * i40iw_sc_send_lsmm_nostag - for privilege qp
3190 * @qp: sc qp struct
3191 * @lsmm_buf: buffer with lsmm message
3192 * @size: size of lsmm buffer
3193 */
3194static void i40iw_sc_send_lsmm_nostag(struct i40iw_sc_qp *qp,
3195 void *lsmm_buf,
3196 u32 size)
3197{
3198 u64 *wqe;
3199 u64 header;
3200 struct i40iw_qp_uk *qp_uk;
3201
3202 qp_uk = &qp->qp_uk;
3203 wqe = qp_uk->sq_base->elem;
3204
3205 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3206
3207 set_64bit_val(wqe, 8, size);
3208
3209 set_64bit_val(wqe, 16, 0);
3210
3211 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3212 LS_64(1, I40IWQPSQ_STREAMMODE) |
3213 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3214 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3215
3216 i40iw_insert_wqe_hdr(wqe, header);
3217
3218 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "SEND_LSMM_NOSTAG WQE",
3219 wqe, I40IW_QP_WQE_MIN_SIZE);
3220}
3221
3222/**
3223 * i40iw_sc_send_rtt - send last read0 or write0
3224 * @qp: sc qp struct
3225 * @read: Do read0 or write0
3226 */
3227static void i40iw_sc_send_rtt(struct i40iw_sc_qp *qp, bool read)
3228{
3229 u64 *wqe;
3230 u64 header;
3231 struct i40iw_qp_uk *qp_uk;
3232
3233 qp_uk = &qp->qp_uk;
3234 wqe = qp_uk->sq_base->elem;
3235
3236 set_64bit_val(wqe, 0, 0);
3237 set_64bit_val(wqe, 8, 0);
3238 set_64bit_val(wqe, 16, 0);
3239 if (read) {
3240 header = LS_64(0x1234, I40IWQPSQ_REMSTAG) |
3241 LS_64(I40IWQP_OP_RDMA_READ, I40IWQPSQ_OPCODE) |
3242 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3243 set_64bit_val(wqe, 8, ((u64)0xabcd << 32));
3244 } else {
3245 header = LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
3246 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3247 }
3248
3249 i40iw_insert_wqe_hdr(wqe, header);
3250
3251 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "RTR WQE",
3252 wqe, I40IW_QP_WQE_MIN_SIZE);
3253}
3254
3255/**
3256 * i40iw_sc_post_wqe0 - send wqe with opcode
3257 * @qp: sc qp struct
3258 * @opcode: opcode to use for wqe0
3259 */
3260static enum i40iw_status_code i40iw_sc_post_wqe0(struct i40iw_sc_qp *qp, u8 opcode)
3261{
3262 u64 *wqe;
3263 u64 header;
3264 struct i40iw_qp_uk *qp_uk;
3265
3266 qp_uk = &qp->qp_uk;
3267 wqe = qp_uk->sq_base->elem;
3268
3269 if (!wqe)
3270 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3271 switch (opcode) {
3272 case I40IWQP_OP_NOP:
3273 set_64bit_val(wqe, 0, 0);
3274 set_64bit_val(wqe, 8, 0);
3275 set_64bit_val(wqe, 16, 0);
3276 header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
3277 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3278
3279 i40iw_insert_wqe_hdr(wqe, header);
3280 break;
3281 case I40IWQP_OP_RDMA_SEND:
3282 set_64bit_val(wqe, 0, 0);
3283 set_64bit_val(wqe, 8, 0);
3284 set_64bit_val(wqe, 16, 0);
3285 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3286 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID) |
3287 LS_64(1, I40IWQPSQ_STREAMMODE) |
3288 LS_64(1, I40IWQPSQ_WAITFORRCVPDU);
3289
3290 i40iw_insert_wqe_hdr(wqe, header);
3291 break;
3292 default:
3293 i40iw_debug(qp->dev, I40IW_DEBUG_QP, "%s: Invalid WQE zero opcode\n",
3294 __func__);
3295 break;
3296 }
3297 return 0;
3298}
3299
3300/**
3301 * i40iw_sc_init_iw_hmc() - queries fpm values using cqp and populates hmc_info
3302 * @dev : ptr to i40iw_dev struct
3303 * @hmc_fn_id: hmc function id
3304 */
3305enum i40iw_status_code i40iw_sc_init_iw_hmc(struct i40iw_sc_dev *dev, u8 hmc_fn_id)
3306{
3307 struct i40iw_hmc_info *hmc_info;
3308 struct i40iw_dma_mem query_fpm_mem;
3309 struct i40iw_virt_mem virt_mem;
3310 struct i40iw_vfdev *vf_dev = NULL;
3311 u32 mem_size;
3312 enum i40iw_status_code ret_code = 0;
3313 bool poll_registers = true;
3314 u16 iw_vf_idx;
3315 u8 wait_type;
3316
3317 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3318 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3319 return I40IW_ERR_INVALID_HMCFN_ID;
3320
3321 i40iw_debug(dev, I40IW_DEBUG_HMC, "hmc_fn_id %u, dev->hmc_fn_id %u\n", hmc_fn_id,
3322 dev->hmc_fn_id);
3323 if (hmc_fn_id == dev->hmc_fn_id) {
3324 hmc_info = dev->hmc_info;
3325 query_fpm_mem.pa = dev->fpm_query_buf_pa;
3326 query_fpm_mem.va = dev->fpm_query_buf;
3327 } else {
3328 vf_dev = i40iw_vfdev_from_fpm(dev, hmc_fn_id);
3329 if (!vf_dev)
3330 return I40IW_ERR_INVALID_VF_ID;
3331
3332 hmc_info = &vf_dev->hmc_info;
3333 iw_vf_idx = vf_dev->iw_vf_idx;
3334 i40iw_debug(dev, I40IW_DEBUG_HMC, "vf_dev %p, hmc_info %p, hmc_obj %p\n", vf_dev,
3335 hmc_info, hmc_info->hmc_obj);
3336 if (!vf_dev->fpm_query_buf) {
3337 if (!dev->vf_fpm_query_buf[iw_vf_idx].va) {
3338 ret_code = i40iw_alloc_query_fpm_buf(dev,
3339 &dev->vf_fpm_query_buf[iw_vf_idx]);
3340 if (ret_code)
3341 return ret_code;
3342 }
3343 vf_dev->fpm_query_buf = dev->vf_fpm_query_buf[iw_vf_idx].va;
3344 vf_dev->fpm_query_buf_pa = dev->vf_fpm_query_buf[iw_vf_idx].pa;
3345 }
3346 query_fpm_mem.pa = vf_dev->fpm_query_buf_pa;
3347 query_fpm_mem.va = vf_dev->fpm_query_buf;
3348 /**
3349 * It is HARDWARE specific:
3350 * this call is done by PF for VF and
3351 * i40iw_sc_query_fpm_values needs ccq poll
3352 * because PF ccq is already created.
3353 */
3354 poll_registers = false;
3355 }
3356
3357 hmc_info->hmc_fn_id = hmc_fn_id;
3358
3359 if (hmc_fn_id != dev->hmc_fn_id) {
3360 ret_code =
3361 i40iw_cqp_query_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3362 } else {
3363 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3364 (u8)I40IW_CQP_WAIT_POLL_CQ;
3365
3366 ret_code = i40iw_sc_query_fpm_values(
3367 dev->cqp,
3368 0,
3369 hmc_info->hmc_fn_id,
3370 &query_fpm_mem,
3371 true,
3372 wait_type);
3373 }
3374 if (ret_code)
3375 return ret_code;
3376
3377 /* parse the fpm_query_buf and fill hmc obj info */
3378 ret_code =
3379 i40iw_sc_parse_fpm_query_buf((u64 *)query_fpm_mem.va,
3380 hmc_info,
3381 &dev->hmc_fpm_misc);
3382 if (ret_code)
3383 return ret_code;
3384 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "QUERY FPM BUFFER",
3385 query_fpm_mem.va, I40IW_QUERY_FPM_BUF_SIZE);
3386
3387 if (hmc_fn_id != dev->hmc_fn_id) {
3388 i40iw_cqp_commit_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3389
3390 /* parse the fpm_commit_buf and fill hmc obj info */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003391 i40iw_sc_parse_fpm_commit_buf((u64 *)query_fpm_mem.va, hmc_info->hmc_obj, &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003392 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3393 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index);
3394 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3395 if (ret_code)
3396 return ret_code;
3397 hmc_info->sd_table.sd_entry = virt_mem.va;
3398 }
3399
3400 /* fill size of objects which are fixed */
3401 hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].size = 4;
3402 hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].size = 4;
3403 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size = 8;
3404 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].size = 8192;
3405 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].max_cnt = 1;
3406
3407 return ret_code;
3408}
3409
3410/**
3411 * i40iw_sc_configure_iw_fpm() - commits hmc obj cnt values using cqp command and
3412 * populates fpm base address in hmc_info
3413 * @dev : ptr to i40iw_dev struct
3414 * @hmc_fn_id: hmc function id
3415 */
3416static enum i40iw_status_code i40iw_sc_configure_iw_fpm(struct i40iw_sc_dev *dev,
3417 u8 hmc_fn_id)
3418{
3419 struct i40iw_hmc_info *hmc_info;
3420 struct i40iw_hmc_obj_info *obj_info;
3421 u64 *buf;
3422 struct i40iw_dma_mem commit_fpm_mem;
3423 u32 i, j;
3424 enum i40iw_status_code ret_code = 0;
3425 bool poll_registers = true;
3426 u8 wait_type;
3427
3428 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3429 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3430 return I40IW_ERR_INVALID_HMCFN_ID;
3431
3432 if (hmc_fn_id == dev->hmc_fn_id) {
3433 hmc_info = dev->hmc_info;
3434 } else {
3435 hmc_info = i40iw_vf_hmcinfo_from_fpm(dev, hmc_fn_id);
3436 poll_registers = false;
3437 }
3438 if (!hmc_info)
3439 return I40IW_ERR_BAD_PTR;
3440
3441 obj_info = hmc_info->hmc_obj;
3442 buf = dev->fpm_commit_buf;
3443
3444 /* copy cnt values in commit buf */
3445 for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE;
3446 i++, j += 8)
3447 set_64bit_val(buf, j, (u64)obj_info[i].cnt);
3448
3449 set_64bit_val(buf, 40, 0); /* APBVT rsvd */
3450
3451 commit_fpm_mem.pa = dev->fpm_commit_buf_pa;
3452 commit_fpm_mem.va = dev->fpm_commit_buf;
3453 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3454 (u8)I40IW_CQP_WAIT_POLL_CQ;
3455 ret_code = i40iw_sc_commit_fpm_values(
3456 dev->cqp,
3457 0,
3458 hmc_info->hmc_fn_id,
3459 &commit_fpm_mem,
3460 true,
3461 wait_type);
3462
3463 /* parse the fpm_commit_buf and fill hmc obj info */
3464 if (!ret_code)
Ismail, Mustafafa415372016-04-18 10:33:08 -05003465 ret_code = i40iw_sc_parse_fpm_commit_buf(dev->fpm_commit_buf,
3466 hmc_info->hmc_obj,
3467 &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003468
3469 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "COMMIT FPM BUFFER",
3470 commit_fpm_mem.va, I40IW_COMMIT_FPM_BUF_SIZE);
3471
3472 return ret_code;
3473}
3474
3475/**
3476 * cqp_sds_wqe_fill - fill cqp wqe doe sd
3477 * @cqp: struct for cqp hw
3478 * @info; sd info for wqe
3479 * @scratch: u64 saved to be used during cqp completion
3480 */
3481static enum i40iw_status_code cqp_sds_wqe_fill(struct i40iw_sc_cqp *cqp,
3482 struct i40iw_update_sds_info *info,
3483 u64 scratch)
3484{
3485 u64 data;
3486 u64 header;
3487 u64 *wqe;
3488 int mem_entries, wqe_entries;
3489 struct i40iw_dma_mem *sdbuf = &cqp->sdbuf;
3490
3491 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3492 if (!wqe)
3493 return I40IW_ERR_RING_FULL;
3494
3495 I40IW_CQP_INIT_WQE(wqe);
3496 wqe_entries = (info->cnt > 3) ? 3 : info->cnt;
3497 mem_entries = info->cnt - wqe_entries;
3498
3499 header = LS_64(I40IW_CQP_OP_UPDATE_PE_SDS, I40IW_CQPSQ_OPCODE) |
3500 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
3501 LS_64(mem_entries, I40IW_CQPSQ_UPESD_ENTRY_COUNT);
3502
3503 if (mem_entries) {
3504 memcpy(sdbuf->va, &info->entry[3], (mem_entries << 4));
3505 data = sdbuf->pa;
3506 } else {
3507 data = 0;
3508 }
3509 data |= LS_64(info->hmc_fn_id, I40IW_CQPSQ_UPESD_HMCFNID);
3510
3511 set_64bit_val(wqe, 16, data);
3512
3513 switch (wqe_entries) {
3514 case 3:
3515 set_64bit_val(wqe, 48,
3516 (LS_64(info->entry[2].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3517 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3518
3519 set_64bit_val(wqe, 56, info->entry[2].data);
3520 /* fallthrough */
3521 case 2:
3522 set_64bit_val(wqe, 32,
3523 (LS_64(info->entry[1].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3524 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3525
3526 set_64bit_val(wqe, 40, info->entry[1].data);
3527 /* fallthrough */
3528 case 1:
3529 set_64bit_val(wqe, 0,
3530 LS_64(info->entry[0].cmd, I40IW_CQPSQ_UPESD_SDCMD));
3531
3532 set_64bit_val(wqe, 8, info->entry[0].data);
3533 break;
3534 default:
3535 break;
3536 }
3537
3538 i40iw_insert_wqe_hdr(wqe, header);
3539
3540 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "UPDATE_PE_SDS WQE",
3541 wqe, I40IW_CQP_WQE_SIZE * 8);
3542 return 0;
3543}
3544
3545/**
3546 * i40iw_update_pe_sds - cqp wqe for sd
3547 * @dev: ptr to i40iw_dev struct
3548 * @info: sd info for sd's
3549 * @scratch: u64 saved to be used during cqp completion
3550 */
3551static enum i40iw_status_code i40iw_update_pe_sds(struct i40iw_sc_dev *dev,
3552 struct i40iw_update_sds_info *info,
3553 u64 scratch)
3554{
3555 struct i40iw_sc_cqp *cqp = dev->cqp;
3556 enum i40iw_status_code ret_code;
3557
3558 ret_code = cqp_sds_wqe_fill(cqp, info, scratch);
3559 if (!ret_code)
3560 i40iw_sc_cqp_post_sq(cqp);
3561
3562 return ret_code;
3563}
3564
3565/**
3566 * i40iw_update_sds_noccq - update sd before ccq created
3567 * @dev: sc device struct
3568 * @info: sd info for sd's
3569 */
3570enum i40iw_status_code i40iw_update_sds_noccq(struct i40iw_sc_dev *dev,
3571 struct i40iw_update_sds_info *info)
3572{
3573 u32 error, val, tail;
3574 struct i40iw_sc_cqp *cqp = dev->cqp;
3575 enum i40iw_status_code ret_code;
3576
3577 ret_code = cqp_sds_wqe_fill(cqp, info, 0);
3578 if (ret_code)
3579 return ret_code;
3580 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3581 if (error)
3582 return I40IW_ERR_CQP_COMPL_ERROR;
3583
3584 i40iw_sc_cqp_post_sq(cqp);
3585 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
3586
3587 return ret_code;
3588}
3589
3590/**
3591 * i40iw_sc_suspend_qp - suspend qp for param change
3592 * @cqp: struct for cqp hw
3593 * @qp: sc qp struct
3594 * @scratch: u64 saved to be used during cqp completion
3595 */
3596enum i40iw_status_code i40iw_sc_suspend_qp(struct i40iw_sc_cqp *cqp,
3597 struct i40iw_sc_qp *qp,
3598 u64 scratch)
3599{
3600 u64 header;
3601 u64 *wqe;
3602
3603 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3604 if (!wqe)
3605 return I40IW_ERR_RING_FULL;
3606 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_SUSPENDQP_QPID) |
3607 LS_64(I40IW_CQP_OP_SUSPEND_QP, I40IW_CQPSQ_OPCODE) |
3608 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3609
3610 i40iw_insert_wqe_hdr(wqe, header);
3611
3612 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SUSPEND_QP WQE",
3613 wqe, I40IW_CQP_WQE_SIZE * 8);
3614
3615 i40iw_sc_cqp_post_sq(cqp);
3616 return 0;
3617}
3618
3619/**
3620 * i40iw_sc_resume_qp - resume qp after suspend
3621 * @cqp: struct for cqp hw
3622 * @qp: sc qp struct
3623 * @scratch: u64 saved to be used during cqp completion
3624 */
3625enum i40iw_status_code i40iw_sc_resume_qp(struct i40iw_sc_cqp *cqp,
3626 struct i40iw_sc_qp *qp,
3627 u64 scratch)
3628{
3629 u64 header;
3630 u64 *wqe;
3631
3632 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3633 if (!wqe)
3634 return I40IW_ERR_RING_FULL;
3635 set_64bit_val(wqe,
3636 16,
3637 LS_64(qp->qs_handle, I40IW_CQPSQ_RESUMEQP_QSHANDLE));
3638
3639 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_RESUMEQP_QPID) |
3640 LS_64(I40IW_CQP_OP_RESUME_QP, I40IW_CQPSQ_OPCODE) |
3641 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3642
3643 i40iw_insert_wqe_hdr(wqe, header);
3644
3645 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "RESUME_QP WQE",
3646 wqe, I40IW_CQP_WQE_SIZE * 8);
3647
3648 i40iw_sc_cqp_post_sq(cqp);
3649 return 0;
3650}
3651
3652/**
3653 * i40iw_sc_static_hmc_pages_allocated - cqp wqe to allocate hmc pages
3654 * @cqp: struct for cqp hw
3655 * @scratch: u64 saved to be used during cqp completion
3656 * @hmc_fn_id: hmc function id
3657 * @post_sq: flag for cqp db to ring
3658 * @poll_registers: flag to poll register for cqp completion
3659 */
3660enum i40iw_status_code i40iw_sc_static_hmc_pages_allocated(
3661 struct i40iw_sc_cqp *cqp,
3662 u64 scratch,
3663 u8 hmc_fn_id,
3664 bool post_sq,
3665 bool poll_registers)
3666{
3667 u64 header;
3668 u64 *wqe;
3669 u32 tail, val, error;
3670 enum i40iw_status_code ret_code = 0;
3671
3672 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3673 if (!wqe)
3674 return I40IW_ERR_RING_FULL;
3675 set_64bit_val(wqe,
3676 16,
3677 LS_64(hmc_fn_id, I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID));
3678
3679 header = LS_64(I40IW_CQP_OP_SHMC_PAGES_ALLOCATED, I40IW_CQPSQ_OPCODE) |
3680 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3681
3682 i40iw_insert_wqe_hdr(wqe, header);
3683
3684 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SHMC_PAGES_ALLOCATED WQE",
3685 wqe, I40IW_CQP_WQE_SIZE * 8);
3686 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3687 if (error) {
3688 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
3689 return ret_code;
3690 }
3691 if (post_sq) {
3692 i40iw_sc_cqp_post_sq(cqp);
3693 if (poll_registers)
3694 /* check for cqp sq tail update */
3695 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
3696 else
3697 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
3698 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
3699 NULL);
3700 }
3701
3702 return ret_code;
3703}
3704
3705/**
3706 * i40iw_ring_full - check if cqp ring is full
3707 * @cqp: struct for cqp hw
3708 */
3709static bool i40iw_ring_full(struct i40iw_sc_cqp *cqp)
3710{
3711 return I40IW_RING_FULL_ERR(cqp->sq_ring);
3712}
3713
3714/**
Ismail, Mustafafa415372016-04-18 10:33:08 -05003715 * i40iw_est_sd - returns approximate number of SDs for HMC
3716 * @dev: sc device struct
3717 * @hmc_info: hmc structure, size and count for HMC objects
3718 */
3719static u64 i40iw_est_sd(struct i40iw_sc_dev *dev, struct i40iw_hmc_info *hmc_info)
3720{
3721 int i;
3722 u64 size = 0;
3723 u64 sd;
3724
3725 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_PBLE; i++)
3726 size += hmc_info->hmc_obj[i].cnt * hmc_info->hmc_obj[i].size;
3727
3728 if (dev->is_pf)
3729 size += hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3730
3731 if (size & 0x1FFFFF)
3732 sd = (size >> 21) + 1; /* add 1 for remainder */
3733 else
3734 sd = size >> 21;
3735
3736 if (!dev->is_pf) {
3737 /* 2MB alignment for VF PBLE HMC */
3738 size = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3739 if (size & 0x1FFFFF)
3740 sd += (size >> 21) + 1; /* add 1 for remainder */
3741 else
3742 sd += size >> 21;
3743 }
3744
3745 return sd;
3746}
3747
3748/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003749 * i40iw_config_fpm_values - configure HMC objects
3750 * @dev: sc device struct
3751 * @qp_count: desired qp count
3752 */
3753enum i40iw_status_code i40iw_config_fpm_values(struct i40iw_sc_dev *dev, u32 qp_count)
3754{
3755 struct i40iw_virt_mem virt_mem;
3756 u32 i, mem_size;
3757 u32 qpwantedoriginal, qpwanted, mrwanted, pblewanted;
3758 u32 powerof2;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003759 u64 sd_needed;
Faisal Latif86dbcd02016-01-20 13:40:10 -06003760 u32 loop_count = 0;
3761
3762 struct i40iw_hmc_info *hmc_info;
3763 struct i40iw_hmc_fpm_misc *hmc_fpm_misc;
3764 enum i40iw_status_code ret_code = 0;
3765
3766 hmc_info = dev->hmc_info;
3767 hmc_fpm_misc = &dev->hmc_fpm_misc;
3768
3769 ret_code = i40iw_sc_init_iw_hmc(dev, dev->hmc_fn_id);
3770 if (ret_code) {
3771 i40iw_debug(dev, I40IW_DEBUG_HMC,
3772 "i40iw_sc_init_iw_hmc returned error_code = %d\n",
3773 ret_code);
3774 return ret_code;
3775 }
3776
Ismail, Mustafafa415372016-04-18 10:33:08 -05003777 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_MAX; i++)
Faisal Latif86dbcd02016-01-20 13:40:10 -06003778 hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003779 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003780 i40iw_debug(dev, I40IW_DEBUG_HMC,
3781 "%s: FW initial max sd_count[%08lld] first_sd_index[%04d]\n",
3782 __func__, sd_needed, hmc_info->first_sd_index);
3783 i40iw_debug(dev, I40IW_DEBUG_HMC,
Ismail, Mustafafa415372016-04-18 10:33:08 -05003784 "%s: sd count %d where max sd is %d\n",
3785 __func__, hmc_info->sd_table.sd_cnt,
Faisal Latif86dbcd02016-01-20 13:40:10 -06003786 hmc_fpm_misc->max_sds);
3787
3788 qpwanted = min(qp_count, hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt);
3789 qpwantedoriginal = qpwanted;
3790 mrwanted = hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt;
3791 pblewanted = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt;
3792
3793 i40iw_debug(dev, I40IW_DEBUG_HMC,
3794 "req_qp=%d max_sd=%d, max_qp = %d, max_cq=%d, max_mr=%d, max_pble=%d\n",
3795 qp_count, hmc_fpm_misc->max_sds,
3796 hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt,
3797 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].max_cnt,
3798 hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt,
3799 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt);
3800
3801 do {
3802 ++loop_count;
3803 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt = qpwanted;
3804 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt =
3805 min(2 * qpwanted, hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt);
3806 hmc_info->hmc_obj[I40IW_HMC_IW_SRQ].cnt = 0x00; /* Reserved */
3807 hmc_info->hmc_obj[I40IW_HMC_IW_HTE].cnt =
3808 qpwanted * hmc_fpm_misc->ht_multiplier;
3809 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].cnt =
3810 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].max_cnt;
3811 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].cnt = 1;
3812 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt = mrwanted;
3813
3814 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt = I40IW_MAX_WQ_ENTRIES * qpwanted;
3815 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt = 4 * I40IW_MAX_IRD_SIZE * qpwanted;
3816 hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].cnt =
3817 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt / hmc_fpm_misc->xf_block_size;
3818 hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].cnt =
3819 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size;
3820 hmc_info->hmc_obj[I40IW_HMC_IW_TIMER].cnt =
3821 ((qpwanted) / 512 + 1) * hmc_fpm_misc->timer_bucket;
3822 hmc_info->hmc_obj[I40IW_HMC_IW_FSIMC].cnt = 0x00;
3823 hmc_info->hmc_obj[I40IW_HMC_IW_FSIAV].cnt = 0x00;
3824 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt = pblewanted;
3825
3826 /* How much memory is needed for all the objects. */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003827 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003828 if ((loop_count > 1000) ||
3829 ((!(loop_count % 10)) &&
3830 (qpwanted > qpwantedoriginal * 2 / 3))) {
3831 if (qpwanted > FPM_MULTIPLIER) {
3832 qpwanted -= FPM_MULTIPLIER;
3833 powerof2 = 1;
3834 while (powerof2 < qpwanted)
3835 powerof2 *= 2;
3836 powerof2 /= 2;
3837 qpwanted = powerof2;
3838 } else {
3839 qpwanted /= 2;
3840 }
3841 }
3842 if (mrwanted > FPM_MULTIPLIER * 10)
3843 mrwanted -= FPM_MULTIPLIER * 10;
3844 if (pblewanted > FPM_MULTIPLIER * 1000)
3845 pblewanted -= FPM_MULTIPLIER * 1000;
3846 } while (sd_needed > hmc_fpm_misc->max_sds && loop_count < 2000);
3847
Ismail, Mustafafa415372016-04-18 10:33:08 -05003848 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003849
3850 i40iw_debug(dev, I40IW_DEBUG_HMC,
3851 "loop_cnt=%d, sd_needed=%lld, qpcnt = %d, cqcnt=%d, mrcnt=%d, pblecnt=%d\n",
3852 loop_count, sd_needed,
3853 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt,
3854 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt,
3855 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt,
3856 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt);
3857
3858 ret_code = i40iw_sc_configure_iw_fpm(dev, dev->hmc_fn_id);
3859 if (ret_code) {
3860 i40iw_debug(dev, I40IW_DEBUG_HMC,
3861 "configure_iw_fpm returned error_code[x%08X]\n",
3862 i40iw_rd32(dev->hw, dev->is_pf ? I40E_PFPE_CQPERRCODES : I40E_VFPE_CQPERRCODES1));
3863 return ret_code;
3864 }
3865
Faisal Latif86dbcd02016-01-20 13:40:10 -06003866 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3867 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index + 1);
3868 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3869 if (ret_code) {
3870 i40iw_debug(dev, I40IW_DEBUG_HMC,
3871 "%s: failed to allocate memory for sd_entry buffer\n",
3872 __func__);
3873 return ret_code;
3874 }
3875 hmc_info->sd_table.sd_entry = virt_mem.va;
3876
3877 return ret_code;
3878}
3879
3880/**
3881 * i40iw_exec_cqp_cmd - execute cqp cmd when wqe are available
3882 * @dev: rdma device
3883 * @pcmdinfo: cqp command info
3884 */
3885static enum i40iw_status_code i40iw_exec_cqp_cmd(struct i40iw_sc_dev *dev,
3886 struct cqp_commands_info *pcmdinfo)
3887{
3888 enum i40iw_status_code status;
3889 struct i40iw_dma_mem values_mem;
3890
3891 dev->cqp_cmd_stats[pcmdinfo->cqp_cmd]++;
3892 switch (pcmdinfo->cqp_cmd) {
3893 case OP_DELETE_LOCAL_MAC_IPADDR_ENTRY:
3894 status = i40iw_sc_del_local_mac_ipaddr_entry(
3895 pcmdinfo->in.u.del_local_mac_ipaddr_entry.cqp,
3896 pcmdinfo->in.u.del_local_mac_ipaddr_entry.scratch,
3897 pcmdinfo->in.u.del_local_mac_ipaddr_entry.entry_idx,
3898 pcmdinfo->in.u.del_local_mac_ipaddr_entry.ignore_ref_count,
3899 pcmdinfo->post_sq);
3900 break;
3901 case OP_CEQ_DESTROY:
3902 status = i40iw_sc_ceq_destroy(pcmdinfo->in.u.ceq_destroy.ceq,
3903 pcmdinfo->in.u.ceq_destroy.scratch,
3904 pcmdinfo->post_sq);
3905 break;
3906 case OP_AEQ_DESTROY:
3907 status = i40iw_sc_aeq_destroy(pcmdinfo->in.u.aeq_destroy.aeq,
3908 pcmdinfo->in.u.aeq_destroy.scratch,
3909 pcmdinfo->post_sq);
3910
3911 break;
3912 case OP_DELETE_ARP_CACHE_ENTRY:
3913 status = i40iw_sc_del_arp_cache_entry(
3914 pcmdinfo->in.u.del_arp_cache_entry.cqp,
3915 pcmdinfo->in.u.del_arp_cache_entry.scratch,
3916 pcmdinfo->in.u.del_arp_cache_entry.arp_index,
3917 pcmdinfo->post_sq);
3918 break;
3919 case OP_MANAGE_APBVT_ENTRY:
3920 status = i40iw_sc_manage_apbvt_entry(
3921 pcmdinfo->in.u.manage_apbvt_entry.cqp,
3922 &pcmdinfo->in.u.manage_apbvt_entry.info,
3923 pcmdinfo->in.u.manage_apbvt_entry.scratch,
3924 pcmdinfo->post_sq);
3925 break;
3926 case OP_CEQ_CREATE:
3927 status = i40iw_sc_ceq_create(pcmdinfo->in.u.ceq_create.ceq,
3928 pcmdinfo->in.u.ceq_create.scratch,
3929 pcmdinfo->post_sq);
3930 break;
3931 case OP_AEQ_CREATE:
3932 status = i40iw_sc_aeq_create(pcmdinfo->in.u.aeq_create.aeq,
3933 pcmdinfo->in.u.aeq_create.scratch,
3934 pcmdinfo->post_sq);
3935 break;
3936 case OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY:
3937 status = i40iw_sc_alloc_local_mac_ipaddr_entry(
3938 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.cqp,
3939 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.scratch,
3940 pcmdinfo->post_sq);
3941 break;
3942 case OP_ADD_LOCAL_MAC_IPADDR_ENTRY:
3943 status = i40iw_sc_add_local_mac_ipaddr_entry(
3944 pcmdinfo->in.u.add_local_mac_ipaddr_entry.cqp,
3945 &pcmdinfo->in.u.add_local_mac_ipaddr_entry.info,
3946 pcmdinfo->in.u.add_local_mac_ipaddr_entry.scratch,
3947 pcmdinfo->post_sq);
3948 break;
3949 case OP_MANAGE_QHASH_TABLE_ENTRY:
3950 status = i40iw_sc_manage_qhash_table_entry(
3951 pcmdinfo->in.u.manage_qhash_table_entry.cqp,
3952 &pcmdinfo->in.u.manage_qhash_table_entry.info,
3953 pcmdinfo->in.u.manage_qhash_table_entry.scratch,
3954 pcmdinfo->post_sq);
3955
3956 break;
3957 case OP_QP_MODIFY:
3958 status = i40iw_sc_qp_modify(
3959 pcmdinfo->in.u.qp_modify.qp,
3960 &pcmdinfo->in.u.qp_modify.info,
3961 pcmdinfo->in.u.qp_modify.scratch,
3962 pcmdinfo->post_sq);
3963
3964 break;
3965 case OP_QP_UPLOAD_CONTEXT:
3966 status = i40iw_sc_qp_upload_context(
3967 pcmdinfo->in.u.qp_upload_context.dev,
3968 &pcmdinfo->in.u.qp_upload_context.info,
3969 pcmdinfo->in.u.qp_upload_context.scratch,
3970 pcmdinfo->post_sq);
3971
3972 break;
3973 case OP_CQ_CREATE:
3974 status = i40iw_sc_cq_create(
3975 pcmdinfo->in.u.cq_create.cq,
3976 pcmdinfo->in.u.cq_create.scratch,
3977 pcmdinfo->in.u.cq_create.check_overflow,
3978 pcmdinfo->post_sq);
3979 break;
3980 case OP_CQ_DESTROY:
3981 status = i40iw_sc_cq_destroy(
3982 pcmdinfo->in.u.cq_destroy.cq,
3983 pcmdinfo->in.u.cq_destroy.scratch,
3984 pcmdinfo->post_sq);
3985
3986 break;
3987 case OP_QP_CREATE:
3988 status = i40iw_sc_qp_create(
3989 pcmdinfo->in.u.qp_create.qp,
3990 &pcmdinfo->in.u.qp_create.info,
3991 pcmdinfo->in.u.qp_create.scratch,
3992 pcmdinfo->post_sq);
3993 break;
3994 case OP_QP_DESTROY:
3995 status = i40iw_sc_qp_destroy(
3996 pcmdinfo->in.u.qp_destroy.qp,
3997 pcmdinfo->in.u.qp_destroy.scratch,
3998 pcmdinfo->in.u.qp_destroy.remove_hash_idx,
3999 pcmdinfo->in.u.qp_destroy.
4000 ignore_mw_bnd,
4001 pcmdinfo->post_sq);
4002
4003 break;
4004 case OP_ALLOC_STAG:
4005 status = i40iw_sc_alloc_stag(
4006 pcmdinfo->in.u.alloc_stag.dev,
4007 &pcmdinfo->in.u.alloc_stag.info,
4008 pcmdinfo->in.u.alloc_stag.scratch,
4009 pcmdinfo->post_sq);
4010 break;
4011 case OP_MR_REG_NON_SHARED:
4012 status = i40iw_sc_mr_reg_non_shared(
4013 pcmdinfo->in.u.mr_reg_non_shared.dev,
4014 &pcmdinfo->in.u.mr_reg_non_shared.info,
4015 pcmdinfo->in.u.mr_reg_non_shared.scratch,
4016 pcmdinfo->post_sq);
4017
4018 break;
4019 case OP_DEALLOC_STAG:
4020 status = i40iw_sc_dealloc_stag(
4021 pcmdinfo->in.u.dealloc_stag.dev,
4022 &pcmdinfo->in.u.dealloc_stag.info,
4023 pcmdinfo->in.u.dealloc_stag.scratch,
4024 pcmdinfo->post_sq);
4025
4026 break;
4027 case OP_MW_ALLOC:
4028 status = i40iw_sc_mw_alloc(
4029 pcmdinfo->in.u.mw_alloc.dev,
4030 pcmdinfo->in.u.mw_alloc.scratch,
4031 pcmdinfo->in.u.mw_alloc.mw_stag_index,
4032 pcmdinfo->in.u.mw_alloc.pd_id,
4033 pcmdinfo->post_sq);
4034
4035 break;
4036 case OP_QP_FLUSH_WQES:
4037 status = i40iw_sc_qp_flush_wqes(
4038 pcmdinfo->in.u.qp_flush_wqes.qp,
4039 &pcmdinfo->in.u.qp_flush_wqes.info,
4040 pcmdinfo->in.u.qp_flush_wqes.
4041 scratch, pcmdinfo->post_sq);
4042 break;
4043 case OP_ADD_ARP_CACHE_ENTRY:
4044 status = i40iw_sc_add_arp_cache_entry(
4045 pcmdinfo->in.u.add_arp_cache_entry.cqp,
4046 &pcmdinfo->in.u.add_arp_cache_entry.info,
4047 pcmdinfo->in.u.add_arp_cache_entry.scratch,
4048 pcmdinfo->post_sq);
4049 break;
4050 case OP_MANAGE_PUSH_PAGE:
4051 status = i40iw_sc_manage_push_page(
4052 pcmdinfo->in.u.manage_push_page.cqp,
4053 &pcmdinfo->in.u.manage_push_page.info,
4054 pcmdinfo->in.u.manage_push_page.scratch,
4055 pcmdinfo->post_sq);
4056 break;
4057 case OP_UPDATE_PE_SDS:
4058 /* case I40IW_CQP_OP_UPDATE_PE_SDS */
4059 status = i40iw_update_pe_sds(
4060 pcmdinfo->in.u.update_pe_sds.dev,
4061 &pcmdinfo->in.u.update_pe_sds.info,
4062 pcmdinfo->in.u.update_pe_sds.
4063 scratch);
4064
4065 break;
4066 case OP_MANAGE_HMC_PM_FUNC_TABLE:
4067 status = i40iw_sc_manage_hmc_pm_func_table(
4068 pcmdinfo->in.u.manage_hmc_pm.dev->cqp,
4069 pcmdinfo->in.u.manage_hmc_pm.scratch,
4070 (u8)pcmdinfo->in.u.manage_hmc_pm.info.vf_id,
4071 pcmdinfo->in.u.manage_hmc_pm.info.free_fcn,
4072 true);
4073 break;
4074 case OP_SUSPEND:
4075 status = i40iw_sc_suspend_qp(
4076 pcmdinfo->in.u.suspend_resume.cqp,
4077 pcmdinfo->in.u.suspend_resume.qp,
4078 pcmdinfo->in.u.suspend_resume.scratch);
4079 break;
4080 case OP_RESUME:
4081 status = i40iw_sc_resume_qp(
4082 pcmdinfo->in.u.suspend_resume.cqp,
4083 pcmdinfo->in.u.suspend_resume.qp,
4084 pcmdinfo->in.u.suspend_resume.scratch);
4085 break;
4086 case OP_MANAGE_VF_PBLE_BP:
4087 status = i40iw_manage_vf_pble_bp(
4088 pcmdinfo->in.u.manage_vf_pble_bp.cqp,
4089 &pcmdinfo->in.u.manage_vf_pble_bp.info,
4090 pcmdinfo->in.u.manage_vf_pble_bp.scratch, true);
4091 break;
4092 case OP_QUERY_FPM_VALUES:
4093 values_mem.pa = pcmdinfo->in.u.query_fpm_values.fpm_values_pa;
4094 values_mem.va = pcmdinfo->in.u.query_fpm_values.fpm_values_va;
4095 status = i40iw_sc_query_fpm_values(
4096 pcmdinfo->in.u.query_fpm_values.cqp,
4097 pcmdinfo->in.u.query_fpm_values.scratch,
4098 pcmdinfo->in.u.query_fpm_values.hmc_fn_id,
4099 &values_mem, true, I40IW_CQP_WAIT_EVENT);
4100 break;
4101 case OP_COMMIT_FPM_VALUES:
4102 values_mem.pa = pcmdinfo->in.u.commit_fpm_values.fpm_values_pa;
4103 values_mem.va = pcmdinfo->in.u.commit_fpm_values.fpm_values_va;
4104 status = i40iw_sc_commit_fpm_values(
4105 pcmdinfo->in.u.commit_fpm_values.cqp,
4106 pcmdinfo->in.u.commit_fpm_values.scratch,
4107 pcmdinfo->in.u.commit_fpm_values.hmc_fn_id,
4108 &values_mem,
4109 true,
4110 I40IW_CQP_WAIT_EVENT);
4111 break;
4112 default:
4113 status = I40IW_NOT_SUPPORTED;
4114 break;
4115 }
4116
4117 return status;
4118}
4119
4120/**
4121 * i40iw_process_cqp_cmd - process all cqp commands
4122 * @dev: sc device struct
4123 * @pcmdinfo: cqp command info
4124 */
4125enum i40iw_status_code i40iw_process_cqp_cmd(struct i40iw_sc_dev *dev,
4126 struct cqp_commands_info *pcmdinfo)
4127{
4128 enum i40iw_status_code status = 0;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004129 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004130
4131 spin_lock_irqsave(&dev->cqp_lock, flags);
4132 if (list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp))
4133 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4134 else
4135 list_add_tail(&pcmdinfo->cqp_cmd_entry, &dev->cqp_cmd_head);
4136 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4137 return status;
4138}
4139
4140/**
4141 * i40iw_process_bh - called from tasklet for cqp list
4142 * @dev: sc device struct
4143 */
4144enum i40iw_status_code i40iw_process_bh(struct i40iw_sc_dev *dev)
4145{
4146 enum i40iw_status_code status = 0;
4147 struct cqp_commands_info *pcmdinfo;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004148 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004149
4150 spin_lock_irqsave(&dev->cqp_lock, flags);
4151 while (!list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp)) {
4152 pcmdinfo = (struct cqp_commands_info *)i40iw_remove_head(&dev->cqp_cmd_head);
4153
4154 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4155 if (status)
4156 break;
4157 }
4158 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4159 return status;
4160}
4161
4162/**
4163 * i40iw_iwarp_opcode - determine if incoming is rdma layer
4164 * @info: aeq info for the packet
4165 * @pkt: packet for error
4166 */
4167static u32 i40iw_iwarp_opcode(struct i40iw_aeqe_info *info, u8 *pkt)
4168{
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004169 __be16 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004170 u32 opcode = 0xffffffff;
4171
4172 if (info->q2_data_written) {
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004173 mpa = (__be16 *)pkt;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004174 opcode = ntohs(mpa[1]) & 0xf;
4175 }
4176 return opcode;
4177}
4178
4179/**
4180 * i40iw_locate_mpa - return pointer to mpa in the pkt
4181 * @pkt: packet with data
4182 */
4183static u8 *i40iw_locate_mpa(u8 *pkt)
4184{
4185 /* skip over ethernet header */
4186 pkt += I40IW_MAC_HLEN;
4187
4188 /* Skip over IP and TCP headers */
4189 pkt += 4 * (pkt[0] & 0x0f);
4190 pkt += 4 * ((pkt[12] >> 4) & 0x0f);
4191 return pkt;
4192}
4193
4194/**
4195 * i40iw_setup_termhdr - termhdr for terminate pkt
4196 * @qp: sc qp ptr for pkt
4197 * @hdr: term hdr
4198 * @opcode: flush opcode for termhdr
4199 * @layer_etype: error layer + error type
4200 * @err: error cod ein the header
4201 */
4202static void i40iw_setup_termhdr(struct i40iw_sc_qp *qp,
4203 struct i40iw_terminate_hdr *hdr,
4204 enum i40iw_flush_opcode opcode,
4205 u8 layer_etype,
4206 u8 err)
4207{
4208 qp->flush_code = opcode;
4209 hdr->layer_etype = layer_etype;
4210 hdr->error_code = err;
4211}
4212
4213/**
4214 * i40iw_bld_terminate_hdr - build terminate message header
4215 * @qp: qp associated with received terminate AE
4216 * @info: the struct contiaing AE information
4217 */
4218static int i40iw_bld_terminate_hdr(struct i40iw_sc_qp *qp,
4219 struct i40iw_aeqe_info *info)
4220{
4221 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
4222 u16 ddp_seg_len;
4223 int copy_len = 0;
4224 u8 is_tagged = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004225 u32 opcode;
4226 struct i40iw_terminate_hdr *termhdr;
4227
4228 termhdr = (struct i40iw_terminate_hdr *)qp->q2_buf;
4229 memset(termhdr, 0, Q2_BAD_FRAME_OFFSET);
4230
4231 if (info->q2_data_written) {
4232 /* Use data from offending packet to fill in ddp & rdma hdrs */
4233 pkt = i40iw_locate_mpa(pkt);
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004234 ddp_seg_len = ntohs(*(__be16 *)pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004235 if (ddp_seg_len) {
4236 copy_len = 2;
4237 termhdr->hdrct = DDP_LEN_FLAG;
4238 if (pkt[2] & 0x80) {
4239 is_tagged = 1;
4240 if (ddp_seg_len >= TERM_DDP_LEN_TAGGED) {
4241 copy_len += TERM_DDP_LEN_TAGGED;
4242 termhdr->hdrct |= DDP_HDR_FLAG;
4243 }
4244 } else {
4245 if (ddp_seg_len >= TERM_DDP_LEN_UNTAGGED) {
4246 copy_len += TERM_DDP_LEN_UNTAGGED;
4247 termhdr->hdrct |= DDP_HDR_FLAG;
4248 }
4249
4250 if (ddp_seg_len >= (TERM_DDP_LEN_UNTAGGED + TERM_RDMA_LEN)) {
4251 if ((pkt[3] & RDMA_OPCODE_MASK) == RDMA_READ_REQ_OPCODE) {
4252 copy_len += TERM_RDMA_LEN;
4253 termhdr->hdrct |= RDMA_HDR_FLAG;
4254 }
4255 }
4256 }
4257 }
4258 }
4259
4260 opcode = i40iw_iwarp_opcode(info, pkt);
4261
4262 switch (info->ae_id) {
4263 case I40IW_AE_AMP_UNALLOCATED_STAG:
4264 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4265 if (opcode == I40IW_OP_TYPE_RDMA_WRITE)
4266 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4267 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_STAG);
4268 else
4269 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4270 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4271 break;
4272 case I40IW_AE_AMP_BOUNDS_VIOLATION:
4273 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4274 if (info->q2_data_written)
4275 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4276 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_BOUNDS);
4277 else
4278 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4279 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_BOUNDS);
4280 break;
4281 case I40IW_AE_AMP_BAD_PD:
4282 switch (opcode) {
4283 case I40IW_OP_TYPE_RDMA_WRITE:
4284 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4285 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_UNASSOC_STAG);
4286 break;
4287 case I40IW_OP_TYPE_SEND_INV:
4288 case I40IW_OP_TYPE_SEND_SOL_INV:
4289 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4290 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_CANT_INV_STAG);
4291 break;
4292 default:
4293 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4294 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_UNASSOC_STAG);
4295 }
4296 break;
4297 case I40IW_AE_AMP_INVALID_STAG:
4298 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4299 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4300 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4301 break;
4302 case I40IW_AE_AMP_BAD_QP:
4303 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4304 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4305 break;
4306 case I40IW_AE_AMP_BAD_STAG_KEY:
4307 case I40IW_AE_AMP_BAD_STAG_INDEX:
4308 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4309 switch (opcode) {
4310 case I40IW_OP_TYPE_SEND_INV:
4311 case I40IW_OP_TYPE_SEND_SOL_INV:
4312 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4313 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_CANT_INV_STAG);
4314 break;
4315 default:
4316 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4317 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_STAG);
4318 }
4319 break;
4320 case I40IW_AE_AMP_RIGHTS_VIOLATION:
4321 case I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS:
4322 case I40IW_AE_PRIV_OPERATION_DENIED:
4323 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4324 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4325 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_ACCESS);
4326 break;
4327 case I40IW_AE_AMP_TO_WRAP:
4328 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4329 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4330 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_TO_WRAP);
4331 break;
4332 case I40IW_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH:
4333 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4334 (LAYER_MPA << 4) | DDP_LLP, MPA_MARKER);
4335 break;
4336 case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
4337 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4338 (LAYER_MPA << 4) | DDP_LLP, MPA_CRC);
4339 break;
4340 case I40IW_AE_LLP_SEGMENT_TOO_LARGE:
4341 case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
4342 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4343 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4344 break;
4345 case I40IW_AE_LCE_QP_CATASTROPHIC:
4346 case I40IW_AE_DDP_NO_L_BIT:
4347 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4348 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4349 break;
4350 case I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN:
4351 case I40IW_AE_DDP_INVALID_MSN_RANGE_IS_NOT_VALID:
4352 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4353 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_RANGE);
4354 break;
4355 case I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER:
4356 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4357 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4358 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_TOO_LONG);
4359 break;
4360 case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
4361 if (is_tagged)
4362 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4363 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_DDP_VER);
4364 else
4365 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4366 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_DDP_VER);
4367 break;
4368 case I40IW_AE_DDP_UBE_INVALID_MO:
4369 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4370 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MO);
4371 break;
4372 case I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE:
4373 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4374 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_NO_BUF);
4375 break;
4376 case I40IW_AE_DDP_UBE_INVALID_QN:
4377 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4378 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4379 break;
4380 case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
4381 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4382 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_RDMAP_VER);
4383 break;
4384 case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
4385 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4386 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNEXPECTED_OP);
4387 break;
4388 default:
4389 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4390 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNSPECIFIED);
4391 break;
4392 }
4393
4394 if (copy_len)
4395 memcpy(termhdr + 1, pkt, copy_len);
4396
Faisal Latif86dbcd02016-01-20 13:40:10 -06004397 return sizeof(struct i40iw_terminate_hdr) + copy_len;
4398}
4399
4400/**
4401 * i40iw_terminate_send_fin() - Send fin for terminate message
4402 * @qp: qp associated with received terminate AE
4403 */
4404void i40iw_terminate_send_fin(struct i40iw_sc_qp *qp)
4405{
4406 /* Send the fin only */
4407 i40iw_term_modify_qp(qp,
4408 I40IW_QP_STATE_TERMINATE,
4409 I40IWQP_TERM_SEND_FIN_ONLY,
4410 0);
4411}
4412
4413/**
4414 * i40iw_terminate_connection() - Bad AE and send terminate to remote QP
4415 * @qp: qp associated with received terminate AE
4416 * @info: the struct contiaing AE information
4417 */
4418void i40iw_terminate_connection(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4419{
4420 u8 termlen = 0;
4421
4422 if (qp->term_flags & I40IW_TERM_SENT)
4423 return; /* Sanity check */
4424
4425 /* Eventtype can change from bld_terminate_hdr */
4426 qp->eventtype = TERM_EVENT_QP_FATAL;
4427 termlen = i40iw_bld_terminate_hdr(qp, info);
4428 i40iw_terminate_start_timer(qp);
4429 qp->term_flags |= I40IW_TERM_SENT;
4430 i40iw_term_modify_qp(qp, I40IW_QP_STATE_TERMINATE,
4431 I40IWQP_TERM_SEND_TERM_ONLY, termlen);
4432}
4433
4434/**
4435 * i40iw_terminate_received - handle terminate received AE
4436 * @qp: qp associated with received terminate AE
4437 * @info: the struct contiaing AE information
4438 */
4439void i40iw_terminate_received(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4440{
4441 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004442 __be32 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004443 u8 ddp_ctl;
4444 u8 rdma_ctl;
4445 u16 aeq_id = 0;
4446 struct i40iw_terminate_hdr *termhdr;
4447
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004448 mpa = (__be32 *)i40iw_locate_mpa(pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004449 if (info->q2_data_written) {
4450 /* did not validate the frame - do it now */
4451 ddp_ctl = (ntohl(mpa[0]) >> 8) & 0xff;
4452 rdma_ctl = ntohl(mpa[0]) & 0xff;
4453 if ((ddp_ctl & 0xc0) != 0x40)
4454 aeq_id = I40IW_AE_LCE_QP_CATASTROPHIC;
4455 else if ((ddp_ctl & 0x03) != 1)
4456 aeq_id = I40IW_AE_DDP_UBE_INVALID_DDP_VERSION;
4457 else if (ntohl(mpa[2]) != 2)
4458 aeq_id = I40IW_AE_DDP_UBE_INVALID_QN;
4459 else if (ntohl(mpa[3]) != 1)
4460 aeq_id = I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN;
4461 else if (ntohl(mpa[4]) != 0)
4462 aeq_id = I40IW_AE_DDP_UBE_INVALID_MO;
4463 else if ((rdma_ctl & 0xc0) != 0x40)
4464 aeq_id = I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION;
4465
4466 info->ae_id = aeq_id;
4467 if (info->ae_id) {
4468 /* Bad terminate recvd - send back a terminate */
4469 i40iw_terminate_connection(qp, info);
4470 return;
4471 }
4472 }
4473
4474 qp->term_flags |= I40IW_TERM_RCVD;
4475 qp->eventtype = TERM_EVENT_QP_FATAL;
4476 termhdr = (struct i40iw_terminate_hdr *)&mpa[5];
4477 if (termhdr->layer_etype == RDMAP_REMOTE_PROT ||
4478 termhdr->layer_etype == RDMAP_REMOTE_OP) {
4479 i40iw_terminate_done(qp, 0);
4480 } else {
4481 i40iw_terminate_start_timer(qp);
4482 i40iw_terminate_send_fin(qp);
4483 }
4484}
4485
4486/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004487 * i40iw_sc_vsi_init - Initialize virtual device
4488 * @vsi: pointer to the vsi structure
4489 * @info: parameters to initialize vsi
4490 **/
4491void i40iw_sc_vsi_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_init_info *info)
4492{
4493 int i;
4494
4495 vsi->dev = info->dev;
4496 vsi->back_vsi = info->back_vsi;
4497 vsi->mss = info->params->mss;
4498 i40iw_fill_qos_list(info->params->qs_handle_list);
4499
4500 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
4501 vsi->qos[i].qs_handle =
4502 info->params->qs_handle_list[i];
4503 i40iw_debug(vsi->dev, I40IW_DEBUG_DCB, "qset[%d]: %d\n", i, vsi->qos[i].qs_handle);
4504 spin_lock_init(&vsi->qos[i].lock);
4505 INIT_LIST_HEAD(&vsi->qos[i].qplist);
4506 }
4507}
4508
4509/**
4510 * i40iw_hw_stats_init - Initiliaze HW stats table
4511 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004512 * @fcn_idx: PCI fn id
Faisal Latif86dbcd02016-01-20 13:40:10 -06004513 * @is_pf: Is it a PF?
4514 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004515 * Populate the HW stats table with register offset addr for each
4516 * stats. And start the perioidic stats timer.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004517 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004518void i40iw_hw_stats_init(struct i40iw_vsi_pestat *stats, u8 fcn_idx, bool is_pf)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004519{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004520 u32 stats_reg_offset;
4521 u32 stats_index;
4522 struct i40iw_dev_hw_stats_offsets *stats_table =
4523 &stats->hw_stats_offsets;
4524 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004525
4526 if (is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004527 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004528 I40E_GLPES_PFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004529 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004530 I40E_GLPES_PFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004531 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004532 I40E_GLPES_PFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004533 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004534 I40E_GLPES_PFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004535 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004536 I40E_GLPES_PFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004537 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004538 I40E_GLPES_PFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004539 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004540 I40E_GLPES_PFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004541 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004542 I40E_GLPES_PFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004543 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004544 I40E_GLPES_PFTCPRXPROTOERR(fcn_idx);
4545
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004546 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004547 I40E_GLPES_PFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004548 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004549 I40E_GLPES_PFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004550 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004551 I40E_GLPES_PFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004552 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004553 I40E_GLPES_PFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004554 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004555 I40E_GLPES_PFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004556 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004557 I40E_GLPES_PFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004558 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004559 I40E_GLPES_PFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004560 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004561 I40E_GLPES_PFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004562 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004563 I40E_GLPES_PFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004564 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004565 I40E_GLPES_PFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004566 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004567 I40E_GLPES_PFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004568 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004569 I40E_GLPES_PFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004570 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004571 I40E_GLPES_PFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004572 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004573 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004574 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004575 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004576 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004577 I40E_GLPES_PFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004578 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004579 I40E_GLPES_PFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004580 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004581 I40E_GLPES_PFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004582 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004583 I40E_GLPES_PFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004584 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004585 I40E_GLPES_PFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004586 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004587 I40E_GLPES_PFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004588 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004589 I40E_GLPES_PFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004590 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004591 I40E_GLPES_PFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004592 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004593 I40E_GLPES_PFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004594 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004595 I40E_GLPES_PFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004596 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004597 I40E_GLPES_PFRDMAVINVLO(fcn_idx);
4598 } else {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004599 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004600 I40E_GLPES_VFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004601 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004602 I40E_GLPES_VFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004603 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004604 I40E_GLPES_VFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004605 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004606 I40E_GLPES_VFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004607 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004608 I40E_GLPES_VFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004609 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004610 I40E_GLPES_VFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004611 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004612 I40E_GLPES_VFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004613 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004614 I40E_GLPES_VFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004615 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004616 I40E_GLPES_VFTCPRXPROTOERR(fcn_idx);
4617
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004618 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004619 I40E_GLPES_VFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004620 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004621 I40E_GLPES_VFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004622 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004623 I40E_GLPES_VFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004624 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004625 I40E_GLPES_VFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004626 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004627 I40E_GLPES_VFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004628 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004629 I40E_GLPES_VFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004630 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004631 I40E_GLPES_VFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004632 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004633 I40E_GLPES_VFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004634 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004635 I40E_GLPES_VFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004636 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004637 I40E_GLPES_VFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004638 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004639 I40E_GLPES_VFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004640 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004641 I40E_GLPES_VFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004642 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004643 I40E_GLPES_VFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004644 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004645 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004646 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004647 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004648 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004649 I40E_GLPES_VFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004650 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004651 I40E_GLPES_VFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004652 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004653 I40E_GLPES_VFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004654 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004655 I40E_GLPES_VFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004656 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004657 I40E_GLPES_VFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004658 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004659 I40E_GLPES_VFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004660 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004661 I40E_GLPES_VFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004662 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004663 I40E_GLPES_VFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004664 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004665 I40E_GLPES_VFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004666 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004667 I40E_GLPES_VFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004668 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004669 I40E_GLPES_VFRDMAVINVLO(fcn_idx);
4670 }
4671
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004672 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4673 stats_index++) {
4674 stats_reg_offset = stats_table->stats_offset_64[stats_index];
4675 last_rd_stats->stats_value_64[stats_index] =
4676 readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004677 }
4678
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004679 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4680 stats_index++) {
4681 stats_reg_offset = stats_table->stats_offset_32[stats_index];
4682 last_rd_stats->stats_value_32[stats_index] =
4683 i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004684 }
4685}
4686
4687/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004688 * i40iw_hw_stats_read_32 - Read 32-bit HW stats counters and accommodates for roll-overs.
4689 * @stat: pestat struct
4690 * @index: index in HW stats table which contains offset reg-addr
4691 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004692 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004693void i40iw_hw_stats_read_32(struct i40iw_vsi_pestat *stats,
4694 enum i40iw_hw_stats_index_32b index,
4695 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004696{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004697 struct i40iw_dev_hw_stats_offsets *stats_table =
4698 &stats->hw_stats_offsets;
4699 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4700 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4701 u64 new_stats_value = 0;
4702 u32 stats_reg_offset = stats_table->stats_offset_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004703
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004704 new_stats_value = i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004705 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004706 if (new_stats_value < last_rd_stats->stats_value_32[index])
4707 hw_stats->stats_value_32[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004708 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004709 hw_stats->stats_value_32[index] +=
4710 new_stats_value - last_rd_stats->stats_value_32[index];
4711 last_rd_stats->stats_value_32[index] = new_stats_value;
4712 *value = hw_stats->stats_value_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004713}
4714
4715/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004716 * i40iw_hw_stats_read_64 - Read HW stats counters (greater than 32-bit) and accommodates for roll-overs.
4717 * @stats: pestat struct
4718 * @index: index in HW stats table which contains offset reg-addr
4719 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004720 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004721void i40iw_hw_stats_read_64(struct i40iw_vsi_pestat *stats,
4722 enum i40iw_hw_stats_index_64b index,
4723 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004724{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004725 struct i40iw_dev_hw_stats_offsets *stats_table =
4726 &stats->hw_stats_offsets;
4727 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4728 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4729 u64 new_stats_value = 0;
4730 u32 stats_reg_offset = stats_table->stats_offset_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004731
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004732 new_stats_value = readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004733 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004734 if (new_stats_value < last_rd_stats->stats_value_64[index])
4735 hw_stats->stats_value_64[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004736 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004737 hw_stats->stats_value_64[index] +=
4738 new_stats_value - last_rd_stats->stats_value_64[index];
4739 last_rd_stats->stats_value_64[index] = new_stats_value;
4740 *value = hw_stats->stats_value_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004741}
4742
4743/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004744 * i40iw_hw_stats_read_all - read all HW stat counters
4745 * @stats: pestat struct
4746 * @stats_values: hw stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004747 *
4748 * Read all the HW stat counters and populates hw_stats structure
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004749 * of passed-in vsi's pestat as well as copy created in stat_values.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004750 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004751void i40iw_hw_stats_read_all(struct i40iw_vsi_pestat *stats,
4752 struct i40iw_dev_hw_stats *stats_values)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004753{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004754 u32 stats_index;
4755 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004756
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004757 spin_lock_irqsave(&stats->lock, flags);
4758
4759 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4760 stats_index++)
4761 i40iw_hw_stats_read_32(stats, stats_index,
4762 &stats_values->stats_value_32[stats_index]);
4763 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4764 stats_index++)
4765 i40iw_hw_stats_read_64(stats, stats_index,
4766 &stats_values->stats_value_64[stats_index]);
4767 spin_unlock_irqrestore(&stats->lock, flags);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004768}
4769
4770/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004771 * i40iw_hw_stats_refresh_all - Update all HW stats structs
4772 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004773 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004774 * Read all the HW stats counters to refresh values in hw_stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004775 * of passed-in dev's pestat
4776 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004777void i40iw_hw_stats_refresh_all(struct i40iw_vsi_pestat *stats)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004778{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004779 u64 stats_value;
4780 u32 stats_index;
4781 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004782
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004783 spin_lock_irqsave(&stats->lock, flags);
4784
4785 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4786 stats_index++)
4787 i40iw_hw_stats_read_32(stats, stats_index, &stats_value);
4788 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4789 stats_index++)
4790 i40iw_hw_stats_read_64(stats, stats_index, &stats_value);
4791 spin_unlock_irqrestore(&stats->lock, flags);
4792}
4793
4794/**
4795 * i40iw_get_fcn_id - Return the function id
4796 * @dev: pointer to the device
4797 */
4798static u8 i40iw_get_fcn_id(struct i40iw_sc_dev *dev)
4799{
4800 u8 fcn_id = I40IW_INVALID_FCN_ID;
4801 u8 i;
4802
4803 for (i = I40IW_FIRST_NON_PF_STAT; i < I40IW_MAX_STATS_COUNT; i++)
4804 if (!dev->fcn_id_array[i]) {
4805 fcn_id = i;
4806 dev->fcn_id_array[i] = true;
4807 break;
4808 }
4809 return fcn_id;
4810}
4811
4812/**
4813 * i40iw_vsi_stats_init - Initialize the vsi statistics
4814 * @vsi: pointer to the vsi structure
4815 * @info: The info structure used for initialization
4816 */
4817enum i40iw_status_code i40iw_vsi_stats_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_stats_info *info)
4818{
4819 u8 fcn_id = info->fcn_id;
4820
4821 if (info->alloc_fcn_id)
4822 fcn_id = i40iw_get_fcn_id(vsi->dev);
4823
4824 if (fcn_id == I40IW_INVALID_FCN_ID)
4825 return I40IW_ERR_NOT_READY;
4826
4827 vsi->pestat = info->pestat;
4828 vsi->pestat->hw = vsi->dev->hw;
4829
4830 if (info->stats_initialize) {
4831 i40iw_hw_stats_init(vsi->pestat, fcn_id, true);
4832 spin_lock_init(&vsi->pestat->lock);
4833 i40iw_hw_stats_start_timer(vsi);
4834 }
4835 vsi->stats_fcn_id_alloc = info->alloc_fcn_id;
4836 vsi->fcn_id = fcn_id;
4837 return I40IW_SUCCESS;
4838}
4839
4840/**
4841 * i40iw_vsi_stats_free - Free the vsi stats
4842 * @vsi: pointer to the vsi structure
4843 */
4844void i40iw_vsi_stats_free(struct i40iw_sc_vsi *vsi)
4845{
4846 u8 fcn_id = vsi->fcn_id;
4847
4848 if ((vsi->stats_fcn_id_alloc) && (fcn_id != I40IW_INVALID_FCN_ID))
4849 vsi->dev->fcn_id_array[fcn_id] = false;
4850 i40iw_hw_stats_stop_timer(vsi);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004851}
4852
4853static struct i40iw_cqp_ops iw_cqp_ops = {
4854 i40iw_sc_cqp_init,
4855 i40iw_sc_cqp_create,
4856 i40iw_sc_cqp_post_sq,
4857 i40iw_sc_cqp_get_next_send_wqe,
4858 i40iw_sc_cqp_destroy,
4859 i40iw_sc_poll_for_cqp_op_done
4860};
4861
4862static struct i40iw_ccq_ops iw_ccq_ops = {
4863 i40iw_sc_ccq_init,
4864 i40iw_sc_ccq_create,
4865 i40iw_sc_ccq_destroy,
4866 i40iw_sc_ccq_create_done,
4867 i40iw_sc_ccq_get_cqe_info,
4868 i40iw_sc_ccq_arm
4869};
4870
4871static struct i40iw_ceq_ops iw_ceq_ops = {
4872 i40iw_sc_ceq_init,
4873 i40iw_sc_ceq_create,
4874 i40iw_sc_cceq_create_done,
4875 i40iw_sc_cceq_destroy_done,
4876 i40iw_sc_cceq_create,
4877 i40iw_sc_ceq_destroy,
4878 i40iw_sc_process_ceq
4879};
4880
4881static struct i40iw_aeq_ops iw_aeq_ops = {
4882 i40iw_sc_aeq_init,
4883 i40iw_sc_aeq_create,
4884 i40iw_sc_aeq_destroy,
4885 i40iw_sc_get_next_aeqe,
4886 i40iw_sc_repost_aeq_entries,
4887 i40iw_sc_aeq_create_done,
4888 i40iw_sc_aeq_destroy_done
4889};
4890
4891/* iwarp pd ops */
4892static struct i40iw_pd_ops iw_pd_ops = {
4893 i40iw_sc_pd_init,
4894};
4895
4896static struct i40iw_priv_qp_ops iw_priv_qp_ops = {
Ismail, Mustafab7aee852016-04-18 10:33:06 -05004897 .qp_init = i40iw_sc_qp_init,
4898 .qp_create = i40iw_sc_qp_create,
4899 .qp_modify = i40iw_sc_qp_modify,
4900 .qp_destroy = i40iw_sc_qp_destroy,
4901 .qp_flush_wqes = i40iw_sc_qp_flush_wqes,
4902 .qp_upload_context = i40iw_sc_qp_upload_context,
4903 .qp_setctx = i40iw_sc_qp_setctx,
4904 .qp_send_lsmm = i40iw_sc_send_lsmm,
4905 .qp_send_lsmm_nostag = i40iw_sc_send_lsmm_nostag,
4906 .qp_send_rtt = i40iw_sc_send_rtt,
4907 .qp_post_wqe0 = i40iw_sc_post_wqe0,
4908 .iw_mr_fast_register = i40iw_sc_mr_fast_register
Faisal Latif86dbcd02016-01-20 13:40:10 -06004909};
4910
4911static struct i40iw_priv_cq_ops iw_priv_cq_ops = {
4912 i40iw_sc_cq_init,
4913 i40iw_sc_cq_create,
4914 i40iw_sc_cq_destroy,
4915 i40iw_sc_cq_modify,
4916};
4917
4918static struct i40iw_mr_ops iw_mr_ops = {
4919 i40iw_sc_alloc_stag,
4920 i40iw_sc_mr_reg_non_shared,
4921 i40iw_sc_mr_reg_shared,
4922 i40iw_sc_dealloc_stag,
4923 i40iw_sc_query_stag,
4924 i40iw_sc_mw_alloc
4925};
4926
4927static struct i40iw_cqp_misc_ops iw_cqp_misc_ops = {
4928 i40iw_sc_manage_push_page,
4929 i40iw_sc_manage_hmc_pm_func_table,
4930 i40iw_sc_set_hmc_resource_profile,
4931 i40iw_sc_commit_fpm_values,
4932 i40iw_sc_query_fpm_values,
4933 i40iw_sc_static_hmc_pages_allocated,
4934 i40iw_sc_add_arp_cache_entry,
4935 i40iw_sc_del_arp_cache_entry,
4936 i40iw_sc_query_arp_cache_entry,
4937 i40iw_sc_manage_apbvt_entry,
4938 i40iw_sc_manage_qhash_table_entry,
4939 i40iw_sc_alloc_local_mac_ipaddr_entry,
4940 i40iw_sc_add_local_mac_ipaddr_entry,
4941 i40iw_sc_del_local_mac_ipaddr_entry,
4942 i40iw_sc_cqp_nop,
4943 i40iw_sc_commit_fpm_values_done,
4944 i40iw_sc_query_fpm_values_done,
4945 i40iw_sc_manage_hmc_pm_func_table_done,
4946 i40iw_sc_suspend_qp,
4947 i40iw_sc_resume_qp
4948};
4949
4950static struct i40iw_hmc_ops iw_hmc_ops = {
4951 i40iw_sc_init_iw_hmc,
4952 i40iw_sc_parse_fpm_query_buf,
4953 i40iw_sc_configure_iw_fpm,
4954 i40iw_sc_parse_fpm_commit_buf,
4955 i40iw_sc_create_hmc_obj,
4956 i40iw_sc_del_hmc_obj,
4957 NULL,
4958 NULL
4959};
4960
Faisal Latif86dbcd02016-01-20 13:40:10 -06004961/**
4962 * i40iw_device_init - Initialize IWARP device
4963 * @dev: IWARP device pointer
4964 * @info: IWARP init info
4965 */
4966enum i40iw_status_code i40iw_device_init(struct i40iw_sc_dev *dev,
4967 struct i40iw_device_init_info *info)
4968{
4969 u32 val;
4970 u32 vchnl_ver = 0;
4971 u16 hmc_fcn = 0;
4972 enum i40iw_status_code ret_code = 0;
4973 u8 db_size;
4974
4975 spin_lock_init(&dev->cqp_lock);
4976 INIT_LIST_HEAD(&dev->cqp_cmd_head); /* for the cqp commands backlog. */
4977
4978 i40iw_device_init_uk(&dev->dev_uk);
4979
4980 dev->debug_mask = info->debug_mask;
4981
Faisal Latif86dbcd02016-01-20 13:40:10 -06004982 dev->hmc_fn_id = info->hmc_fn_id;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004983 dev->exception_lan_queue = info->exception_lan_queue;
4984 dev->is_pf = info->is_pf;
4985
4986 dev->fpm_query_buf_pa = info->fpm_query_buf_pa;
4987 dev->fpm_query_buf = info->fpm_query_buf;
4988
4989 dev->fpm_commit_buf_pa = info->fpm_commit_buf_pa;
4990 dev->fpm_commit_buf = info->fpm_commit_buf;
4991
4992 dev->hw = info->hw;
4993 dev->hw->hw_addr = info->bar0;
4994
Faisal Latif86dbcd02016-01-20 13:40:10 -06004995 if (dev->is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004996 val = i40iw_rd32(dev->hw, I40E_GLPCI_DREVID);
4997 dev->hw_rev = (u8)RS_32(val, I40E_GLPCI_DREVID_DEFAULT_REVID);
4998
Faisal Latif86dbcd02016-01-20 13:40:10 -06004999 val = i40iw_rd32(dev->hw, I40E_GLPCI_LBARCTRL);
5000 db_size = (u8)RS_32(val, I40E_GLPCI_LBARCTRL_PE_DB_SIZE);
5001 if ((db_size != I40IW_PE_DB_SIZE_4M) &&
5002 (db_size != I40IW_PE_DB_SIZE_8M)) {
5003 i40iw_debug(dev, I40IW_DEBUG_DEV,
5004 "%s: PE doorbell is not enabled in CSR val 0x%x\n",
5005 __func__, val);
5006 ret_code = I40IW_ERR_PE_DOORBELL_NOT_ENABLED;
5007 return ret_code;
5008 }
5009 dev->db_addr = dev->hw->hw_addr + I40IW_DB_ADDR_OFFSET;
5010 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_pf;
5011 } else {
5012 dev->db_addr = dev->hw->hw_addr + I40IW_VF_DB_ADDR_OFFSET;
5013 }
5014
5015 dev->cqp_ops = &iw_cqp_ops;
5016 dev->ccq_ops = &iw_ccq_ops;
5017 dev->ceq_ops = &iw_ceq_ops;
5018 dev->aeq_ops = &iw_aeq_ops;
5019 dev->cqp_misc_ops = &iw_cqp_misc_ops;
5020 dev->iw_pd_ops = &iw_pd_ops;
5021 dev->iw_priv_qp_ops = &iw_priv_qp_ops;
5022 dev->iw_priv_cq_ops = &iw_priv_cq_ops;
5023 dev->mr_ops = &iw_mr_ops;
5024 dev->hmc_ops = &iw_hmc_ops;
5025 dev->vchnl_if.vchnl_send = info->vchnl_send;
5026 if (dev->vchnl_if.vchnl_send)
5027 dev->vchnl_up = true;
5028 else
5029 dev->vchnl_up = false;
5030 if (!dev->is_pf) {
5031 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_vf;
5032 ret_code = i40iw_vchnl_vf_get_ver(dev, &vchnl_ver);
5033 if (!ret_code) {
5034 i40iw_debug(dev, I40IW_DEBUG_DEV,
5035 "%s: Get Channel version rc = 0x%0x, version is %u\n",
5036 __func__, ret_code, vchnl_ver);
5037 ret_code = i40iw_vchnl_vf_get_hmc_fcn(dev, &hmc_fcn);
5038 if (!ret_code) {
5039 i40iw_debug(dev, I40IW_DEBUG_DEV,
5040 "%s Get HMC function rc = 0x%0x, hmc fcn is %u\n",
5041 __func__, ret_code, hmc_fcn);
5042 dev->hmc_fn_id = (u8)hmc_fcn;
5043 }
5044 }
5045 }
5046 dev->iw_vf_cqp_ops = &iw_vf_cqp_ops;
5047
5048 return ret_code;
5049}