blob: d82ff57214c54902a6ff6ea48f9fde96e556e8e4 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <linux/spinlock.h>
49#include <linux/seqlock.h>
50#include <linux/netdevice.h>
51#include <linux/moduleparam.h>
52#include <linux/bitops.h>
53#include <linux/timer.h>
54#include <linux/vmalloc.h>
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -040055#include <linux/highmem.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040056
57#include "hfi.h"
58#include "common.h"
59#include "qp.h"
60#include "sdma.h"
61#include "iowait.h"
62#include "trace.h"
63
64/* must be a power of 2 >= 64 <= 32768 */
Ignacio Hernandez028d7252015-10-26 10:28:42 -040065#define SDMA_DESCQ_CNT 2048
Mitko Haralanovee947852015-10-26 10:28:41 -040066#define SDMA_DESC_INTR 64
Mike Marciniszyn77241052015-07-30 15:17:43 -040067#define INVALID_TAIL 0xffff
68
69static uint sdma_descq_cnt = SDMA_DESCQ_CNT;
70module_param(sdma_descq_cnt, uint, S_IRUGO);
71MODULE_PARM_DESC(sdma_descq_cnt, "Number of SDMA descq entries");
72
73static uint sdma_idle_cnt = 250;
74module_param(sdma_idle_cnt, uint, S_IRUGO);
75MODULE_PARM_DESC(sdma_idle_cnt, "sdma interrupt idle delay (ns,default 250)");
76
77uint mod_num_sdma;
78module_param_named(num_sdma, mod_num_sdma, uint, S_IRUGO);
79MODULE_PARM_DESC(num_sdma, "Set max number SDMA engines to use");
80
Mitko Haralanovee947852015-10-26 10:28:41 -040081static uint sdma_desct_intr = SDMA_DESC_INTR;
82module_param_named(desct_intr, sdma_desct_intr, uint, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(desct_intr, "Number of SDMA descriptor before interrupt");
84
Mike Marciniszyn77241052015-07-30 15:17:43 -040085#define SDMA_WAIT_BATCH_SIZE 20
86/* max wait time for a SDMA engine to indicate it has halted */
87#define SDMA_ERR_HALT_TIMEOUT 10 /* ms */
88/* all SDMA engine errors that cause a halt */
89
90#define SD(name) SEND_DMA_##name
91#define ALL_SDMA_ENG_HALT_ERRS \
92 (SD(ENG_ERR_STATUS_SDMA_WRONG_DW_ERR_SMASK) \
93 | SD(ENG_ERR_STATUS_SDMA_GEN_MISMATCH_ERR_SMASK) \
94 | SD(ENG_ERR_STATUS_SDMA_TOO_LONG_ERR_SMASK) \
95 | SD(ENG_ERR_STATUS_SDMA_TAIL_OUT_OF_BOUNDS_ERR_SMASK) \
96 | SD(ENG_ERR_STATUS_SDMA_FIRST_DESC_ERR_SMASK) \
97 | SD(ENG_ERR_STATUS_SDMA_MEM_READ_ERR_SMASK) \
98 | SD(ENG_ERR_STATUS_SDMA_HALT_ERR_SMASK) \
99 | SD(ENG_ERR_STATUS_SDMA_LENGTH_MISMATCH_ERR_SMASK) \
100 | SD(ENG_ERR_STATUS_SDMA_PACKET_DESC_OVERFLOW_ERR_SMASK) \
101 | SD(ENG_ERR_STATUS_SDMA_HEADER_SELECT_ERR_SMASK) \
102 | SD(ENG_ERR_STATUS_SDMA_HEADER_ADDRESS_ERR_SMASK) \
103 | SD(ENG_ERR_STATUS_SDMA_HEADER_LENGTH_ERR_SMASK) \
104 | SD(ENG_ERR_STATUS_SDMA_TIMEOUT_ERR_SMASK) \
105 | SD(ENG_ERR_STATUS_SDMA_DESC_TABLE_UNC_ERR_SMASK) \
106 | SD(ENG_ERR_STATUS_SDMA_ASSEMBLY_UNC_ERR_SMASK) \
107 | SD(ENG_ERR_STATUS_SDMA_PACKET_TRACKING_UNC_ERR_SMASK) \
108 | SD(ENG_ERR_STATUS_SDMA_HEADER_STORAGE_UNC_ERR_SMASK) \
109 | SD(ENG_ERR_STATUS_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_SMASK))
110
111/* sdma_sendctrl operations */
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500112#define SDMA_SENDCTRL_OP_ENABLE BIT(0)
113#define SDMA_SENDCTRL_OP_INTENABLE BIT(1)
114#define SDMA_SENDCTRL_OP_HALT BIT(2)
115#define SDMA_SENDCTRL_OP_CLEANUP BIT(3)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400116
117/* handle long defines */
118#define SDMA_EGRESS_PACKET_OCCUPANCY_SMASK \
119SEND_EGRESS_SEND_DMA_STATUS_SDMA_EGRESS_PACKET_OCCUPANCY_SMASK
120#define SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT \
121SEND_EGRESS_SEND_DMA_STATUS_SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT
122
123static const char * const sdma_state_names[] = {
124 [sdma_state_s00_hw_down] = "s00_HwDown",
125 [sdma_state_s10_hw_start_up_halt_wait] = "s10_HwStartUpHaltWait",
126 [sdma_state_s15_hw_start_up_clean_wait] = "s15_HwStartUpCleanWait",
127 [sdma_state_s20_idle] = "s20_Idle",
128 [sdma_state_s30_sw_clean_up_wait] = "s30_SwCleanUpWait",
129 [sdma_state_s40_hw_clean_up_wait] = "s40_HwCleanUpWait",
130 [sdma_state_s50_hw_halt_wait] = "s50_HwHaltWait",
131 [sdma_state_s60_idle_halt_wait] = "s60_IdleHaltWait",
132 [sdma_state_s80_hw_freeze] = "s80_HwFreeze",
133 [sdma_state_s82_freeze_sw_clean] = "s82_FreezeSwClean",
134 [sdma_state_s99_running] = "s99_Running",
135};
136
Jubin Johneac71932016-05-19 05:21:37 -0700137#ifdef CONFIG_SDMA_VERBOSITY
Mike Marciniszyn77241052015-07-30 15:17:43 -0400138static const char * const sdma_event_names[] = {
139 [sdma_event_e00_go_hw_down] = "e00_GoHwDown",
140 [sdma_event_e10_go_hw_start] = "e10_GoHwStart",
141 [sdma_event_e15_hw_halt_done] = "e15_HwHaltDone",
142 [sdma_event_e25_hw_clean_up_done] = "e25_HwCleanUpDone",
143 [sdma_event_e30_go_running] = "e30_GoRunning",
144 [sdma_event_e40_sw_cleaned] = "e40_SwCleaned",
145 [sdma_event_e50_hw_cleaned] = "e50_HwCleaned",
146 [sdma_event_e60_hw_halted] = "e60_HwHalted",
147 [sdma_event_e70_go_idle] = "e70_GoIdle",
148 [sdma_event_e80_hw_freeze] = "e80_HwFreeze",
149 [sdma_event_e81_hw_frozen] = "e81_HwFrozen",
150 [sdma_event_e82_hw_unfreeze] = "e82_HwUnfreeze",
151 [sdma_event_e85_link_down] = "e85_LinkDown",
152 [sdma_event_e90_sw_halted] = "e90_SwHalted",
153};
Jubin Johneac71932016-05-19 05:21:37 -0700154#endif
Mike Marciniszyn77241052015-07-30 15:17:43 -0400155
156static const struct sdma_set_state_action sdma_action_table[] = {
157 [sdma_state_s00_hw_down] = {
158 .go_s99_running_tofalse = 1,
159 .op_enable = 0,
160 .op_intenable = 0,
161 .op_halt = 0,
162 .op_cleanup = 0,
163 },
164 [sdma_state_s10_hw_start_up_halt_wait] = {
165 .op_enable = 0,
166 .op_intenable = 0,
167 .op_halt = 1,
168 .op_cleanup = 0,
169 },
170 [sdma_state_s15_hw_start_up_clean_wait] = {
171 .op_enable = 0,
172 .op_intenable = 1,
173 .op_halt = 0,
174 .op_cleanup = 1,
175 },
176 [sdma_state_s20_idle] = {
177 .op_enable = 0,
178 .op_intenable = 1,
179 .op_halt = 0,
180 .op_cleanup = 0,
181 },
182 [sdma_state_s30_sw_clean_up_wait] = {
183 .op_enable = 0,
184 .op_intenable = 0,
185 .op_halt = 0,
186 .op_cleanup = 0,
187 },
188 [sdma_state_s40_hw_clean_up_wait] = {
189 .op_enable = 0,
190 .op_intenable = 0,
191 .op_halt = 0,
192 .op_cleanup = 1,
193 },
194 [sdma_state_s50_hw_halt_wait] = {
195 .op_enable = 0,
196 .op_intenable = 0,
197 .op_halt = 0,
198 .op_cleanup = 0,
199 },
200 [sdma_state_s60_idle_halt_wait] = {
201 .go_s99_running_tofalse = 1,
202 .op_enable = 0,
203 .op_intenable = 0,
204 .op_halt = 1,
205 .op_cleanup = 0,
206 },
207 [sdma_state_s80_hw_freeze] = {
208 .op_enable = 0,
209 .op_intenable = 0,
210 .op_halt = 0,
211 .op_cleanup = 0,
212 },
213 [sdma_state_s82_freeze_sw_clean] = {
214 .op_enable = 0,
215 .op_intenable = 0,
216 .op_halt = 0,
217 .op_cleanup = 0,
218 },
219 [sdma_state_s99_running] = {
220 .op_enable = 1,
221 .op_intenable = 1,
222 .op_halt = 0,
223 .op_cleanup = 0,
224 .go_s99_running_totrue = 1,
225 },
226};
227
228#define SDMA_TAIL_UPDATE_THRESH 0x1F
229
230/* declare all statics here rather than keep sorting */
231static void sdma_complete(struct kref *);
232static void sdma_finalput(struct sdma_state *);
233static void sdma_get(struct sdma_state *);
234static void sdma_hw_clean_up_task(unsigned long);
235static void sdma_put(struct sdma_state *);
236static void sdma_set_state(struct sdma_engine *, enum sdma_states);
237static void sdma_start_hw_clean_up(struct sdma_engine *);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400238static void sdma_sw_clean_up_task(unsigned long);
239static void sdma_sendctrl(struct sdma_engine *, unsigned);
240static void init_sdma_regs(struct sdma_engine *, u32, uint);
241static void sdma_process_event(
242 struct sdma_engine *sde,
243 enum sdma_events event);
244static void __sdma_process_event(
245 struct sdma_engine *sde,
246 enum sdma_events event);
247static void dump_sdma_state(struct sdma_engine *sde);
248static void sdma_make_progress(struct sdma_engine *sde, u64 status);
249static void sdma_desc_avail(struct sdma_engine *sde, unsigned avail);
250static void sdma_flush_descq(struct sdma_engine *sde);
251
252/**
253 * sdma_state_name() - return state string from enum
254 * @state: state
255 */
256static const char *sdma_state_name(enum sdma_states state)
257{
258 return sdma_state_names[state];
259}
260
261static void sdma_get(struct sdma_state *ss)
262{
263 kref_get(&ss->kref);
264}
265
266static void sdma_complete(struct kref *kref)
267{
268 struct sdma_state *ss =
269 container_of(kref, struct sdma_state, kref);
270
271 complete(&ss->comp);
272}
273
274static void sdma_put(struct sdma_state *ss)
275{
276 kref_put(&ss->kref, sdma_complete);
277}
278
279static void sdma_finalput(struct sdma_state *ss)
280{
281 sdma_put(ss);
282 wait_for_completion(&ss->comp);
283}
284
285static inline void write_sde_csr(
286 struct sdma_engine *sde,
287 u32 offset0,
288 u64 value)
289{
290 write_kctxt_csr(sde->dd, sde->this_idx, offset0, value);
291}
292
293static inline u64 read_sde_csr(
294 struct sdma_engine *sde,
295 u32 offset0)
296{
297 return read_kctxt_csr(sde->dd, sde->this_idx, offset0);
298}
299
300/*
301 * sdma_wait_for_packet_egress() - wait for the VL FIFO occupancy for
302 * sdma engine 'sde' to drop to 0.
303 */
304static void sdma_wait_for_packet_egress(struct sdma_engine *sde,
305 int pause)
306{
307 u64 off = 8 * sde->this_idx;
308 struct hfi1_devdata *dd = sde->dd;
309 int lcnt = 0;
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400310 u64 reg_prev;
311 u64 reg = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400312
313 while (1) {
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400314 reg_prev = reg;
315 reg = read_csr(dd, off + SEND_EGRESS_SEND_DMA_STATUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400316
317 reg &= SDMA_EGRESS_PACKET_OCCUPANCY_SMASK;
318 reg >>= SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT;
319 if (reg == 0)
320 break;
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400321 /* counter is reest if accupancy count changes */
322 if (reg != reg_prev)
323 lcnt = 0;
324 if (lcnt++ > 500) {
325 /* timed out - bounce the link */
326 dd_dev_err(dd, "%s: engine %u timeout waiting for packets to egress, remaining count %u, bouncing link\n",
Jubin John17fb4f22016-02-14 20:21:52 -0800327 __func__, sde->this_idx, (u32)reg);
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400328 queue_work(dd->pport->hfi1_wq,
Jubin John17fb4f22016-02-14 20:21:52 -0800329 &dd->pport->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400330 break;
331 }
332 udelay(1);
333 }
334}
335
336/*
337 * sdma_wait() - wait for packet egress to complete for all SDMA engines,
338 * and pause for credit return.
339 */
340void sdma_wait(struct hfi1_devdata *dd)
341{
342 int i;
343
344 for (i = 0; i < dd->num_sdma; i++) {
345 struct sdma_engine *sde = &dd->per_sdma[i];
346
347 sdma_wait_for_packet_egress(sde, 0);
348 }
349}
350
351static inline void sdma_set_desc_cnt(struct sdma_engine *sde, unsigned cnt)
352{
353 u64 reg;
354
355 if (!(sde->dd->flags & HFI1_HAS_SDMA_TIMEOUT))
356 return;
357 reg = cnt;
358 reg &= SD(DESC_CNT_CNT_MASK);
359 reg <<= SD(DESC_CNT_CNT_SHIFT);
360 write_sde_csr(sde, SD(DESC_CNT), reg);
361}
362
Mike Marciniszyna545f532016-02-14 12:45:53 -0800363static inline void complete_tx(struct sdma_engine *sde,
364 struct sdma_txreq *tx,
365 int res)
366{
367 /* protect against complete modifying */
368 struct iowait *wait = tx->wait;
369 callback_t complete = tx->complete;
370
371#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
Mike Marciniszyn6b5c5212016-02-18 11:11:59 -0800372 trace_hfi1_sdma_out_sn(sde, tx->sn);
373 if (WARN_ON_ONCE(sde->head_sn != tx->sn))
Mike Marciniszyna545f532016-02-14 12:45:53 -0800374 dd_dev_err(sde->dd, "expected %llu got %llu\n",
Mike Marciniszyn6b5c5212016-02-18 11:11:59 -0800375 sde->head_sn, tx->sn);
Mike Marciniszyna545f532016-02-14 12:45:53 -0800376 sde->head_sn++;
377#endif
Mike Marciniszyn63df8e02016-10-10 06:14:34 -0700378 __sdma_txclean(sde->dd, tx);
Mike Marciniszyna545f532016-02-14 12:45:53 -0800379 if (complete)
380 (*complete)(tx, res);
Mike Marciniszynb96b0402016-05-12 10:23:03 -0700381 if (wait && iowait_sdma_dec(wait))
Mike Marciniszyna545f532016-02-14 12:45:53 -0800382 iowait_drain_wakeup(wait);
383}
384
Mike Marciniszyn77241052015-07-30 15:17:43 -0400385/*
386 * Complete all the sdma requests with a SDMA_TXREQ_S_ABORTED status
387 *
388 * Depending on timing there can be txreqs in two places:
389 * - in the descq ring
390 * - in the flush list
391 *
392 * To avoid ordering issues the descq ring needs to be flushed
393 * first followed by the flush list.
394 *
395 * This routine is called from two places
396 * - From a work queue item
397 * - Directly from the state machine just before setting the
398 * state to running
399 *
400 * Must be called with head_lock held
401 *
402 */
403static void sdma_flush(struct sdma_engine *sde)
404{
405 struct sdma_txreq *txp, *txp_next;
406 LIST_HEAD(flushlist);
Dean Luickb77d7132015-10-26 10:28:43 -0400407 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400408
409 /* flush from head to tail */
410 sdma_flush_descq(sde);
Dean Luickb77d7132015-10-26 10:28:43 -0400411 spin_lock_irqsave(&sde->flushlist_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400412 /* copy flush list */
413 list_for_each_entry_safe(txp, txp_next, &sde->flushlist, list) {
414 list_del_init(&txp->list);
415 list_add_tail(&txp->list, &flushlist);
416 }
Dean Luickb77d7132015-10-26 10:28:43 -0400417 spin_unlock_irqrestore(&sde->flushlist_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400418 /* flush from flush list */
Mike Marciniszyna545f532016-02-14 12:45:53 -0800419 list_for_each_entry_safe(txp, txp_next, &flushlist, list)
420 complete_tx(sde, txp, SDMA_TXREQ_S_ABORTED);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400421}
422
423/*
424 * Fields a work request for flushing the descq ring
425 * and the flush list
426 *
427 * If the engine has been brought to running during
428 * the scheduling delay, the flush is ignored, assuming
429 * that the process of bringing the engine to running
430 * would have done this flush prior to going to running.
431 *
432 */
433static void sdma_field_flush(struct work_struct *work)
434{
435 unsigned long flags;
436 struct sdma_engine *sde =
437 container_of(work, struct sdma_engine, flush_worker);
438
439 write_seqlock_irqsave(&sde->head_lock, flags);
440 if (!__sdma_running(sde))
441 sdma_flush(sde);
442 write_sequnlock_irqrestore(&sde->head_lock, flags);
443}
444
445static void sdma_err_halt_wait(struct work_struct *work)
446{
447 struct sdma_engine *sde = container_of(work, struct sdma_engine,
448 err_halt_worker);
449 u64 statuscsr;
450 unsigned long timeout;
451
452 timeout = jiffies + msecs_to_jiffies(SDMA_ERR_HALT_TIMEOUT);
453 while (1) {
454 statuscsr = read_sde_csr(sde, SD(STATUS));
455 statuscsr &= SD(STATUS_ENG_HALTED_SMASK);
456 if (statuscsr)
457 break;
458 if (time_after(jiffies, timeout)) {
459 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -0800460 "SDMA engine %d - timeout waiting for engine to halt\n",
461 sde->this_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 /*
463 * Continue anyway. This could happen if there was
464 * an uncorrectable error in the wrong spot.
465 */
466 break;
467 }
468 usleep_range(80, 120);
469 }
470
471 sdma_process_event(sde, sdma_event_e15_hw_halt_done);
472}
473
Mike Marciniszyn77241052015-07-30 15:17:43 -0400474static void sdma_err_progress_check_schedule(struct sdma_engine *sde)
475{
476 if (!is_bx(sde->dd) && HFI1_CAP_IS_KSET(SDMA_AHG)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400477 unsigned index;
478 struct hfi1_devdata *dd = sde->dd;
479
480 for (index = 0; index < dd->num_sdma; index++) {
481 struct sdma_engine *curr_sdma = &dd->per_sdma[index];
482
483 if (curr_sdma != sde)
484 curr_sdma->progress_check_head =
485 curr_sdma->descq_head;
486 }
487 dd_dev_err(sde->dd,
488 "SDMA engine %d - check scheduled\n",
489 sde->this_idx);
490 mod_timer(&sde->err_progress_check_timer, jiffies + 10);
491 }
492}
493
494static void sdma_err_progress_check(unsigned long data)
495{
496 unsigned index;
497 struct sdma_engine *sde = (struct sdma_engine *)data;
498
499 dd_dev_err(sde->dd, "SDE progress check event\n");
500 for (index = 0; index < sde->dd->num_sdma; index++) {
501 struct sdma_engine *curr_sde = &sde->dd->per_sdma[index];
502 unsigned long flags;
503
504 /* check progress on each engine except the current one */
505 if (curr_sde == sde)
506 continue;
507 /*
508 * We must lock interrupts when acquiring sde->lock,
509 * to avoid a deadlock if interrupt triggers and spins on
510 * the same lock on same CPU
511 */
512 spin_lock_irqsave(&curr_sde->tail_lock, flags);
513 write_seqlock(&curr_sde->head_lock);
514
515 /* skip non-running queues */
516 if (curr_sde->state.current_state != sdma_state_s99_running) {
517 write_sequnlock(&curr_sde->head_lock);
518 spin_unlock_irqrestore(&curr_sde->tail_lock, flags);
519 continue;
520 }
521
522 if ((curr_sde->descq_head != curr_sde->descq_tail) &&
523 (curr_sde->descq_head ==
524 curr_sde->progress_check_head))
525 __sdma_process_event(curr_sde,
526 sdma_event_e90_sw_halted);
527 write_sequnlock(&curr_sde->head_lock);
528 spin_unlock_irqrestore(&curr_sde->tail_lock, flags);
529 }
530 schedule_work(&sde->err_halt_worker);
531}
532
533static void sdma_hw_clean_up_task(unsigned long opaque)
534{
Jubin John50e5dcb2016-02-14 20:19:41 -0800535 struct sdma_engine *sde = (struct sdma_engine *)opaque;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400536 u64 statuscsr;
537
538 while (1) {
539#ifdef CONFIG_SDMA_VERBOSITY
540 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
541 sde->this_idx, slashstrip(__FILE__), __LINE__,
542 __func__);
543#endif
544 statuscsr = read_sde_csr(sde, SD(STATUS));
545 statuscsr &= SD(STATUS_ENG_CLEANED_UP_SMASK);
546 if (statuscsr)
547 break;
548 udelay(10);
549 }
550
551 sdma_process_event(sde, sdma_event_e25_hw_clean_up_done);
552}
553
554static inline struct sdma_txreq *get_txhead(struct sdma_engine *sde)
555{
556 smp_read_barrier_depends(); /* see sdma_update_tail() */
557 return sde->tx_ring[sde->tx_head & sde->sdma_mask];
558}
559
560/*
561 * flush ring for recovery
562 */
563static void sdma_flush_descq(struct sdma_engine *sde)
564{
565 u16 head, tail;
566 int progress = 0;
567 struct sdma_txreq *txp = get_txhead(sde);
568
569 /* The reason for some of the complexity of this code is that
570 * not all descriptors have corresponding txps. So, we have to
571 * be able to skip over descs until we wander into the range of
572 * the next txp on the list.
573 */
574 head = sde->descq_head & sde->sdma_mask;
575 tail = sde->descq_tail & sde->sdma_mask;
576 while (head != tail) {
577 /* advance head, wrap if needed */
578 head = ++sde->descq_head & sde->sdma_mask;
579 /* if now past this txp's descs, do the callback */
580 if (txp && txp->next_descq_idx == head) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400581 /* remove from list */
582 sde->tx_ring[sde->tx_head++ & sde->sdma_mask] = NULL;
Mike Marciniszyna545f532016-02-14 12:45:53 -0800583 complete_tx(sde, txp, SDMA_TXREQ_S_ABORTED);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400584 trace_hfi1_sdma_progress(sde, head, tail, txp);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400585 txp = get_txhead(sde);
586 }
587 progress++;
588 }
589 if (progress)
590 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
591}
592
593static void sdma_sw_clean_up_task(unsigned long opaque)
594{
Jubin John50e5dcb2016-02-14 20:19:41 -0800595 struct sdma_engine *sde = (struct sdma_engine *)opaque;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400596 unsigned long flags;
597
598 spin_lock_irqsave(&sde->tail_lock, flags);
599 write_seqlock(&sde->head_lock);
600
601 /*
602 * At this point, the following should always be true:
603 * - We are halted, so no more descriptors are getting retired.
604 * - We are not running, so no one is submitting new work.
605 * - Only we can send the e40_sw_cleaned, so we can't start
606 * running again until we say so. So, the active list and
607 * descq are ours to play with.
608 */
609
Mike Marciniszyn77241052015-07-30 15:17:43 -0400610 /*
611 * In the error clean up sequence, software clean must be called
612 * before the hardware clean so we can use the hardware head in
613 * the progress routine. A hardware clean or SPC unfreeze will
614 * reset the hardware head.
615 *
616 * Process all retired requests. The progress routine will use the
617 * latest physical hardware head - we are not running so speed does
618 * not matter.
619 */
620 sdma_make_progress(sde, 0);
621
622 sdma_flush(sde);
623
624 /*
625 * Reset our notion of head and tail.
626 * Note that the HW registers have been reset via an earlier
627 * clean up.
628 */
629 sde->descq_tail = 0;
630 sde->descq_head = 0;
631 sde->desc_avail = sdma_descq_freecnt(sde);
632 *sde->head_dma = 0;
633
634 __sdma_process_event(sde, sdma_event_e40_sw_cleaned);
635
636 write_sequnlock(&sde->head_lock);
637 spin_unlock_irqrestore(&sde->tail_lock, flags);
638}
639
640static void sdma_sw_tear_down(struct sdma_engine *sde)
641{
642 struct sdma_state *ss = &sde->state;
643
644 /* Releasing this reference means the state machine has stopped. */
645 sdma_put(ss);
646
647 /* stop waiting for all unfreeze events to complete */
648 atomic_set(&sde->dd->sdma_unfreeze_count, -1);
649 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
650}
651
652static void sdma_start_hw_clean_up(struct sdma_engine *sde)
653{
654 tasklet_hi_schedule(&sde->sdma_hw_clean_up_task);
655}
656
Mike Marciniszyn77241052015-07-30 15:17:43 -0400657static void sdma_set_state(struct sdma_engine *sde,
Jubin John17fb4f22016-02-14 20:21:52 -0800658 enum sdma_states next_state)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400659{
660 struct sdma_state *ss = &sde->state;
661 const struct sdma_set_state_action *action = sdma_action_table;
662 unsigned op = 0;
663
664 trace_hfi1_sdma_state(
665 sde,
666 sdma_state_names[ss->current_state],
667 sdma_state_names[next_state]);
668
669 /* debugging bookkeeping */
670 ss->previous_state = ss->current_state;
671 ss->previous_op = ss->current_op;
672 ss->current_state = next_state;
673
Jubin Johnd0d236e2016-02-14 20:20:15 -0800674 if (ss->previous_state != sdma_state_s99_running &&
675 next_state == sdma_state_s99_running)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400676 sdma_flush(sde);
677
678 if (action[next_state].op_enable)
679 op |= SDMA_SENDCTRL_OP_ENABLE;
680
681 if (action[next_state].op_intenable)
682 op |= SDMA_SENDCTRL_OP_INTENABLE;
683
684 if (action[next_state].op_halt)
685 op |= SDMA_SENDCTRL_OP_HALT;
686
687 if (action[next_state].op_cleanup)
688 op |= SDMA_SENDCTRL_OP_CLEANUP;
689
690 if (action[next_state].go_s99_running_tofalse)
691 ss->go_s99_running = 0;
692
693 if (action[next_state].go_s99_running_totrue)
694 ss->go_s99_running = 1;
695
696 ss->current_op = op;
697 sdma_sendctrl(sde, ss->current_op);
698}
699
700/**
701 * sdma_get_descq_cnt() - called when device probed
702 *
703 * Return a validated descq count.
704 *
705 * This is currently only used in the verbs initialization to build the tx
706 * list.
707 *
708 * This will probably be deleted in favor of a more scalable approach to
709 * alloc tx's.
710 *
711 */
712u16 sdma_get_descq_cnt(void)
713{
714 u16 count = sdma_descq_cnt;
715
716 if (!count)
717 return SDMA_DESCQ_CNT;
718 /* count must be a power of 2 greater than 64 and less than
719 * 32768. Otherwise return default.
720 */
721 if (!is_power_of_2(count))
722 return SDMA_DESCQ_CNT;
Mike Marciniszynaeef0102015-09-15 10:19:27 -0400723 if (count < 64 || count > 32768)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400724 return SDMA_DESCQ_CNT;
725 return count;
726}
Geliang Tangb91cc572015-09-21 23:39:08 +0800727
Mike Marciniszyn77241052015-07-30 15:17:43 -0400728/**
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700729 * sdma_engine_get_vl() - return vl for a given sdma engine
730 * @sde: sdma engine
731 *
732 * This function returns the vl mapped to a given engine, or an error if
733 * the mapping can't be found. The mapping fields are protected by RCU.
734 */
735int sdma_engine_get_vl(struct sdma_engine *sde)
736{
737 struct hfi1_devdata *dd = sde->dd;
738 struct sdma_vl_map *m;
739 u8 vl;
740
741 if (sde->this_idx >= TXE_NUM_SDMA_ENGINES)
742 return -EINVAL;
743
744 rcu_read_lock();
745 m = rcu_dereference(dd->sdma_map);
746 if (unlikely(!m)) {
747 rcu_read_unlock();
748 return -EINVAL;
749 }
750 vl = m->engine_to_vl[sde->this_idx];
751 rcu_read_unlock();
752
753 return vl;
754}
755
756/**
Mike Marciniszyn77241052015-07-30 15:17:43 -0400757 * sdma_select_engine_vl() - select sdma engine
758 * @dd: devdata
759 * @selector: a spreading factor
760 * @vl: this vl
761 *
762 *
763 * This function returns an engine based on the selector and a vl. The
764 * mapping fields are protected by RCU.
765 */
766struct sdma_engine *sdma_select_engine_vl(
767 struct hfi1_devdata *dd,
768 u32 selector,
769 u8 vl)
770{
771 struct sdma_vl_map *m;
772 struct sdma_map_elem *e;
773 struct sdma_engine *rval;
774
Ira Weiny4be81992015-11-20 19:43:47 -0500775 /* NOTE This should only happen if SC->VL changed after the initial
776 * checks on the QP/AH
777 * Default will return engine 0 below
778 */
779 if (vl >= num_vls) {
780 rval = NULL;
781 goto done;
782 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400783
784 rcu_read_lock();
785 m = rcu_dereference(dd->sdma_map);
786 if (unlikely(!m)) {
787 rcu_read_unlock();
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -0500788 return &dd->per_sdma[0];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400789 }
790 e = m->map[vl & m->mask];
791 rval = e->sde[selector & e->mask];
792 rcu_read_unlock();
793
Ira Weiny4be81992015-11-20 19:43:47 -0500794done:
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -0500795 rval = !rval ? &dd->per_sdma[0] : rval;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400796 trace_hfi1_sdma_engine_select(dd, selector, vl, rval->this_idx);
797 return rval;
798}
799
800/**
801 * sdma_select_engine_sc() - select sdma engine
802 * @dd: devdata
803 * @selector: a spreading factor
804 * @sc5: the 5 bit sc
805 *
806 *
807 * This function returns an engine based on the selector and an sc.
808 */
809struct sdma_engine *sdma_select_engine_sc(
810 struct hfi1_devdata *dd,
811 u32 selector,
812 u8 sc5)
813{
814 u8 vl = sc_to_vlt(dd, sc5);
815
816 return sdma_select_engine_vl(dd, selector, vl);
817}
818
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700819struct sdma_rht_map_elem {
820 u32 mask;
821 u8 ctr;
822 struct sdma_engine *sde[0];
823};
824
825struct sdma_rht_node {
826 unsigned long cpu_id;
827 struct sdma_rht_map_elem *map[HFI1_MAX_VLS_SUPPORTED];
828 struct rhash_head node;
829};
830
831#define NR_CPUS_HINT 192
832
833static const struct rhashtable_params sdma_rht_params = {
834 .nelem_hint = NR_CPUS_HINT,
835 .head_offset = offsetof(struct sdma_rht_node, node),
836 .key_offset = offsetof(struct sdma_rht_node, cpu_id),
837 .key_len = FIELD_SIZEOF(struct sdma_rht_node, cpu_id),
838 .max_size = NR_CPUS,
839 .min_size = 8,
840 .automatic_shrinking = true,
841};
842
843/*
844 * sdma_select_user_engine() - select sdma engine based on user setup
845 * @dd: devdata
846 * @selector: a spreading factor
847 * @vl: this vl
848 *
849 * This function returns an sdma engine for a user sdma request.
850 * User defined sdma engine affinity setting is honored when applicable,
851 * otherwise system default sdma engine mapping is used. To ensure correct
852 * ordering, the mapping from <selector, vl> to sde must remain unchanged.
853 */
854struct sdma_engine *sdma_select_user_engine(struct hfi1_devdata *dd,
855 u32 selector, u8 vl)
856{
857 struct sdma_rht_node *rht_node;
858 struct sdma_engine *sde = NULL;
Ingo Molnar0c98d342017-02-05 15:38:10 +0100859 const struct cpumask *current_mask = &current->cpus_allowed;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700860 unsigned long cpu_id;
861
862 /*
863 * To ensure that always the same sdma engine(s) will be
864 * selected make sure the process is pinned to this CPU only.
865 */
866 if (cpumask_weight(current_mask) != 1)
867 goto out;
868
869 cpu_id = smp_processor_id();
870 rcu_read_lock();
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700871 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu_id,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700872 sdma_rht_params);
873
874 if (rht_node && rht_node->map[vl]) {
875 struct sdma_rht_map_elem *map = rht_node->map[vl];
876
877 sde = map->sde[selector & map->mask];
878 }
879 rcu_read_unlock();
880
881 if (sde)
882 return sde;
883
884out:
885 return sdma_select_engine_vl(dd, selector, vl);
886}
887
888static void sdma_populate_sde_map(struct sdma_rht_map_elem *map)
889{
890 int i;
891
892 for (i = 0; i < roundup_pow_of_two(map->ctr ? : 1) - map->ctr; i++)
893 map->sde[map->ctr + i] = map->sde[i];
894}
895
896static void sdma_cleanup_sde_map(struct sdma_rht_map_elem *map,
897 struct sdma_engine *sde)
898{
899 unsigned int i, pow;
900
901 /* only need to check the first ctr entries for a match */
902 for (i = 0; i < map->ctr; i++) {
903 if (map->sde[i] == sde) {
904 memmove(&map->sde[i], &map->sde[i + 1],
905 (map->ctr - i - 1) * sizeof(map->sde[0]));
906 map->ctr--;
907 pow = roundup_pow_of_two(map->ctr ? : 1);
908 map->mask = pow - 1;
909 sdma_populate_sde_map(map);
910 break;
911 }
912 }
913}
914
915/*
916 * Prevents concurrent reads and writes of the sdma engine cpu_mask
917 */
918static DEFINE_MUTEX(process_to_sde_mutex);
919
920ssize_t sdma_set_cpu_to_sde_map(struct sdma_engine *sde, const char *buf,
921 size_t count)
922{
923 struct hfi1_devdata *dd = sde->dd;
924 cpumask_var_t mask, new_mask;
925 unsigned long cpu;
926 int ret, vl, sz;
927
928 vl = sdma_engine_get_vl(sde);
929 if (unlikely(vl < 0))
930 return -EINVAL;
931
932 ret = zalloc_cpumask_var(&mask, GFP_KERNEL);
933 if (!ret)
934 return -ENOMEM;
935
936 ret = zalloc_cpumask_var(&new_mask, GFP_KERNEL);
937 if (!ret) {
938 free_cpumask_var(mask);
939 return -ENOMEM;
940 }
941 ret = cpulist_parse(buf, mask);
942 if (ret)
943 goto out_free;
944
945 if (!cpumask_subset(mask, cpu_online_mask)) {
946 dd_dev_warn(sde->dd, "Invalid CPU mask\n");
947 ret = -EINVAL;
948 goto out_free;
949 }
950
951 sz = sizeof(struct sdma_rht_map_elem) +
952 (TXE_NUM_SDMA_ENGINES * sizeof(struct sdma_engine *));
953
954 mutex_lock(&process_to_sde_mutex);
955
956 for_each_cpu(cpu, mask) {
957 struct sdma_rht_node *rht_node;
958
959 /* Check if we have this already mapped */
960 if (cpumask_test_cpu(cpu, &sde->cpu_mask)) {
961 cpumask_set_cpu(cpu, new_mask);
962 continue;
963 }
964
Michael J. Ruhlf7b42632017-03-20 17:26:07 -0700965 if (vl >= ARRAY_SIZE(rht_node->map)) {
966 ret = -EINVAL;
967 goto out;
968 }
969
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700970 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700971 sdma_rht_params);
972 if (!rht_node) {
973 rht_node = kzalloc(sizeof(*rht_node), GFP_KERNEL);
974 if (!rht_node) {
975 ret = -ENOMEM;
976 goto out;
977 }
978
979 rht_node->map[vl] = kzalloc(sz, GFP_KERNEL);
980 if (!rht_node->map[vl]) {
981 kfree(rht_node);
982 ret = -ENOMEM;
983 goto out;
984 }
985 rht_node->cpu_id = cpu;
986 rht_node->map[vl]->mask = 0;
987 rht_node->map[vl]->ctr = 1;
988 rht_node->map[vl]->sde[0] = sde;
989
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700990 ret = rhashtable_insert_fast(dd->sdma_rht,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700991 &rht_node->node,
992 sdma_rht_params);
993 if (ret) {
994 kfree(rht_node->map[vl]);
995 kfree(rht_node);
996 dd_dev_err(sde->dd, "Failed to set process to sde affinity for cpu %lu\n",
997 cpu);
998 goto out;
999 }
1000
1001 } else {
1002 int ctr, pow;
1003
1004 /* Add new user mappings */
1005 if (!rht_node->map[vl])
1006 rht_node->map[vl] = kzalloc(sz, GFP_KERNEL);
1007
1008 if (!rht_node->map[vl]) {
1009 ret = -ENOMEM;
1010 goto out;
1011 }
1012
1013 rht_node->map[vl]->ctr++;
1014 ctr = rht_node->map[vl]->ctr;
1015 rht_node->map[vl]->sde[ctr - 1] = sde;
1016 pow = roundup_pow_of_two(ctr);
1017 rht_node->map[vl]->mask = pow - 1;
1018
1019 /* Populate the sde map table */
1020 sdma_populate_sde_map(rht_node->map[vl]);
1021 }
1022 cpumask_set_cpu(cpu, new_mask);
1023 }
1024
1025 /* Clean up old mappings */
1026 for_each_cpu(cpu, cpu_online_mask) {
1027 struct sdma_rht_node *rht_node;
1028
1029 /* Don't cleanup sdes that are set in the new mask */
1030 if (cpumask_test_cpu(cpu, mask))
1031 continue;
1032
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001033 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001034 sdma_rht_params);
1035 if (rht_node) {
1036 bool empty = true;
1037 int i;
1038
1039 /* Remove mappings for old sde */
1040 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1041 if (rht_node->map[i])
1042 sdma_cleanup_sde_map(rht_node->map[i],
1043 sde);
1044
1045 /* Free empty hash table entries */
1046 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++) {
1047 if (!rht_node->map[i])
1048 continue;
1049
1050 if (rht_node->map[i]->ctr) {
1051 empty = false;
1052 break;
1053 }
1054 }
1055
1056 if (empty) {
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001057 ret = rhashtable_remove_fast(dd->sdma_rht,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001058 &rht_node->node,
1059 sdma_rht_params);
1060 WARN_ON(ret);
1061
1062 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1063 kfree(rht_node->map[i]);
1064
1065 kfree(rht_node);
1066 }
1067 }
1068 }
1069
1070 cpumask_copy(&sde->cpu_mask, new_mask);
1071out:
1072 mutex_unlock(&process_to_sde_mutex);
1073out_free:
1074 free_cpumask_var(mask);
1075 free_cpumask_var(new_mask);
1076 return ret ? : strnlen(buf, PAGE_SIZE);
1077}
1078
1079ssize_t sdma_get_cpu_to_sde_map(struct sdma_engine *sde, char *buf)
1080{
1081 mutex_lock(&process_to_sde_mutex);
1082 if (cpumask_empty(&sde->cpu_mask))
1083 snprintf(buf, PAGE_SIZE, "%s\n", "empty");
1084 else
1085 cpumap_print_to_pagebuf(true, buf, &sde->cpu_mask);
1086 mutex_unlock(&process_to_sde_mutex);
1087 return strnlen(buf, PAGE_SIZE);
1088}
1089
1090static void sdma_rht_free(void *ptr, void *arg)
1091{
1092 struct sdma_rht_node *rht_node = ptr;
1093 int i;
1094
1095 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1096 kfree(rht_node->map[i]);
1097
1098 kfree(rht_node);
1099}
1100
Tadeusz Strukaf3674d2016-09-25 07:44:44 -07001101/**
1102 * sdma_seqfile_dump_cpu_list() - debugfs dump the cpu to sdma mappings
1103 * @s: seq file
1104 * @dd: hfi1_devdata
1105 * @cpuid: cpu id
1106 *
1107 * This routine dumps the process to sde mappings per cpu
1108 */
1109void sdma_seqfile_dump_cpu_list(struct seq_file *s,
1110 struct hfi1_devdata *dd,
1111 unsigned long cpuid)
1112{
1113 struct sdma_rht_node *rht_node;
1114 int i, j;
1115
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001116 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpuid,
Tadeusz Strukaf3674d2016-09-25 07:44:44 -07001117 sdma_rht_params);
1118 if (!rht_node)
1119 return;
1120
1121 seq_printf(s, "cpu%3lu: ", cpuid);
1122 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++) {
1123 if (!rht_node->map[i] || !rht_node->map[i]->ctr)
1124 continue;
1125
1126 seq_printf(s, " vl%d: [", i);
1127
1128 for (j = 0; j < rht_node->map[i]->ctr; j++) {
1129 if (!rht_node->map[i]->sde[j])
1130 continue;
1131
1132 if (j > 0)
1133 seq_puts(s, ",");
1134
1135 seq_printf(s, " sdma%2d",
1136 rht_node->map[i]->sde[j]->this_idx);
1137 }
1138 seq_puts(s, " ]");
1139 }
1140
1141 seq_puts(s, "\n");
1142}
1143
Mike Marciniszyn77241052015-07-30 15:17:43 -04001144/*
1145 * Free the indicated map struct
1146 */
1147static void sdma_map_free(struct sdma_vl_map *m)
1148{
1149 int i;
1150
1151 for (i = 0; m && i < m->actual_vls; i++)
1152 kfree(m->map[i]);
1153 kfree(m);
1154}
1155
1156/*
1157 * Handle RCU callback
1158 */
1159static void sdma_map_rcu_callback(struct rcu_head *list)
1160{
1161 struct sdma_vl_map *m = container_of(list, struct sdma_vl_map, list);
1162
1163 sdma_map_free(m);
1164}
1165
1166/**
1167 * sdma_map_init - called when # vls change
1168 * @dd: hfi1_devdata
1169 * @port: port number
1170 * @num_vls: number of vls
1171 * @vl_engines: per vl engine mapping (optional)
1172 *
1173 * This routine changes the mapping based on the number of vls.
1174 *
1175 * vl_engines is used to specify a non-uniform vl/engine loading. NULL
1176 * implies auto computing the loading and giving each VLs a uniform
1177 * distribution of engines per VL.
1178 *
1179 * The auto algorithm computes the sde_per_vl and the number of extra
1180 * engines. Any extra engines are added from the last VL on down.
1181 *
1182 * rcu locking is used here to control access to the mapping fields.
1183 *
1184 * If either the num_vls or num_sdma are non-power of 2, the array sizes
1185 * in the struct sdma_vl_map and the struct sdma_map_elem are rounded
1186 * up to the next highest power of 2 and the first entry is reused
1187 * in a round robin fashion.
1188 *
1189 * If an error occurs the map change is not done and the mapping is
1190 * not changed.
1191 *
1192 */
1193int sdma_map_init(struct hfi1_devdata *dd, u8 port, u8 num_vls, u8 *vl_engines)
1194{
1195 int i, j;
1196 int extra, sde_per_vl;
1197 int engine = 0;
1198 u8 lvl_engines[OPA_MAX_VLS];
1199 struct sdma_vl_map *oldmap, *newmap;
1200
1201 if (!(dd->flags & HFI1_HAS_SEND_DMA))
1202 return 0;
1203
1204 if (!vl_engines) {
1205 /* truncate divide */
1206 sde_per_vl = dd->num_sdma / num_vls;
1207 /* extras */
1208 extra = dd->num_sdma % num_vls;
1209 vl_engines = lvl_engines;
1210 /* add extras from last vl down */
1211 for (i = num_vls - 1; i >= 0; i--, extra--)
1212 vl_engines[i] = sde_per_vl + (extra > 0 ? 1 : 0);
1213 }
1214 /* build new map */
1215 newmap = kzalloc(
1216 sizeof(struct sdma_vl_map) +
1217 roundup_pow_of_two(num_vls) *
1218 sizeof(struct sdma_map_elem *),
1219 GFP_KERNEL);
1220 if (!newmap)
1221 goto bail;
1222 newmap->actual_vls = num_vls;
1223 newmap->vls = roundup_pow_of_two(num_vls);
1224 newmap->mask = (1 << ilog2(newmap->vls)) - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001225 /* initialize back-map */
1226 for (i = 0; i < TXE_NUM_SDMA_ENGINES; i++)
1227 newmap->engine_to_vl[i] = -1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001228 for (i = 0; i < newmap->vls; i++) {
1229 /* save for wrap around */
1230 int first_engine = engine;
1231
1232 if (i < newmap->actual_vls) {
1233 int sz = roundup_pow_of_two(vl_engines[i]);
1234
1235 /* only allocate once */
1236 newmap->map[i] = kzalloc(
1237 sizeof(struct sdma_map_elem) +
1238 sz * sizeof(struct sdma_engine *),
1239 GFP_KERNEL);
1240 if (!newmap->map[i])
1241 goto bail;
1242 newmap->map[i]->mask = (1 << ilog2(sz)) - 1;
1243 /* assign engines */
1244 for (j = 0; j < sz; j++) {
1245 newmap->map[i]->sde[j] =
1246 &dd->per_sdma[engine];
1247 if (++engine >= first_engine + vl_engines[i])
1248 /* wrap back to first engine */
1249 engine = first_engine;
1250 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001251 /* assign back-map */
1252 for (j = 0; j < vl_engines[i]; j++)
1253 newmap->engine_to_vl[first_engine + j] = i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001254 } else {
1255 /* just re-use entry without allocating */
1256 newmap->map[i] = newmap->map[i % num_vls];
1257 }
1258 engine = first_engine + vl_engines[i];
1259 }
1260 /* newmap in hand, save old map */
1261 spin_lock_irq(&dd->sde_map_lock);
1262 oldmap = rcu_dereference_protected(dd->sdma_map,
Jubin John17fb4f22016-02-14 20:21:52 -08001263 lockdep_is_held(&dd->sde_map_lock));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264
1265 /* publish newmap */
1266 rcu_assign_pointer(dd->sdma_map, newmap);
1267
1268 spin_unlock_irq(&dd->sde_map_lock);
1269 /* success, free any old map after grace period */
1270 if (oldmap)
1271 call_rcu(&oldmap->list, sdma_map_rcu_callback);
1272 return 0;
1273bail:
1274 /* free any partial allocation */
1275 sdma_map_free(newmap);
1276 return -ENOMEM;
1277}
1278
1279/*
1280 * Clean up allocated memory.
1281 *
1282 * This routine is can be called regardless of the success of sdma_init()
1283 *
1284 */
1285static void sdma_clean(struct hfi1_devdata *dd, size_t num_engines)
1286{
1287 size_t i;
1288 struct sdma_engine *sde;
1289
1290 if (dd->sdma_pad_dma) {
1291 dma_free_coherent(&dd->pcidev->dev, 4,
1292 (void *)dd->sdma_pad_dma,
1293 dd->sdma_pad_phys);
1294 dd->sdma_pad_dma = NULL;
1295 dd->sdma_pad_phys = 0;
1296 }
1297 if (dd->sdma_heads_dma) {
1298 dma_free_coherent(&dd->pcidev->dev, dd->sdma_heads_size,
1299 (void *)dd->sdma_heads_dma,
1300 dd->sdma_heads_phys);
1301 dd->sdma_heads_dma = NULL;
1302 dd->sdma_heads_phys = 0;
1303 }
1304 for (i = 0; dd->per_sdma && i < num_engines; ++i) {
1305 sde = &dd->per_sdma[i];
1306
1307 sde->head_dma = NULL;
1308 sde->head_phys = 0;
1309
1310 if (sde->descq) {
1311 dma_free_coherent(
1312 &dd->pcidev->dev,
1313 sde->descq_cnt * sizeof(u64[2]),
1314 sde->descq,
1315 sde->descq_phys
1316 );
1317 sde->descq = NULL;
1318 sde->descq_phys = 0;
1319 }
Geliang Tang60f57ec2015-09-21 04:43:05 -07001320 kvfree(sde->tx_ring);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001321 sde->tx_ring = NULL;
1322 }
1323 spin_lock_irq(&dd->sde_map_lock);
Jubin John79d0c082016-02-26 13:33:33 -08001324 sdma_map_free(rcu_access_pointer(dd->sdma_map));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001325 RCU_INIT_POINTER(dd->sdma_map, NULL);
1326 spin_unlock_irq(&dd->sde_map_lock);
1327 synchronize_rcu();
1328 kfree(dd->per_sdma);
1329 dd->per_sdma = NULL;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001330
1331 if (dd->sdma_rht) {
1332 rhashtable_free_and_destroy(dd->sdma_rht, sdma_rht_free, NULL);
1333 kfree(dd->sdma_rht);
1334 dd->sdma_rht = NULL;
1335 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001336}
1337
1338/**
1339 * sdma_init() - called when device probed
1340 * @dd: hfi1_devdata
1341 * @port: port number (currently only zero)
1342 *
Ira Weiny90dba232017-05-26 05:36:04 -07001343 * Initializes each sde and its csrs.
1344 * Interrupts are not required to be enabled.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001345 *
1346 * Returns:
1347 * 0 - success, -errno on failure
1348 */
1349int sdma_init(struct hfi1_devdata *dd, u8 port)
1350{
1351 unsigned this_idx;
1352 struct sdma_engine *sde;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001353 struct rhashtable *tmp_sdma_rht;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001354 u16 descq_cnt;
1355 void *curr_head;
1356 struct hfi1_pportdata *ppd = dd->pport + port;
1357 u32 per_sdma_credits;
1358 uint idle_cnt = sdma_idle_cnt;
1359 size_t num_engines = dd->chip_sdma_engines;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001360 int ret = -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001361
1362 if (!HFI1_CAP_IS_KSET(SDMA)) {
1363 HFI1_CAP_CLEAR(SDMA_AHG);
1364 return 0;
1365 }
1366 if (mod_num_sdma &&
Jubin John17fb4f22016-02-14 20:21:52 -08001367 /* can't exceed chip support */
1368 mod_num_sdma <= dd->chip_sdma_engines &&
1369 /* count must be >= vls */
1370 mod_num_sdma >= num_vls)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001371 num_engines = mod_num_sdma;
1372
1373 dd_dev_info(dd, "SDMA mod_num_sdma: %u\n", mod_num_sdma);
1374 dd_dev_info(dd, "SDMA chip_sdma_engines: %u\n", dd->chip_sdma_engines);
1375 dd_dev_info(dd, "SDMA chip_sdma_mem_size: %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001376 dd->chip_sdma_mem_size);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377
1378 per_sdma_credits =
Jubin John8638b772016-02-14 20:19:24 -08001379 dd->chip_sdma_mem_size / (num_engines * SDMA_BLOCK_SIZE);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001380
1381 /* set up freeze waitqueue */
1382 init_waitqueue_head(&dd->sdma_unfreeze_wq);
1383 atomic_set(&dd->sdma_unfreeze_count, 0);
1384
1385 descq_cnt = sdma_get_descq_cnt();
1386 dd_dev_info(dd, "SDMA engines %zu descq_cnt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001387 num_engines, descq_cnt);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001388
1389 /* alloc memory for array of send engines */
1390 dd->per_sdma = kcalloc(num_engines, sizeof(*dd->per_sdma), GFP_KERNEL);
1391 if (!dd->per_sdma)
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001392 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001393
1394 idle_cnt = ns_to_cclock(dd, idle_cnt);
Mitko Haralanovee947852015-10-26 10:28:41 -04001395 if (!sdma_desct_intr)
1396 sdma_desct_intr = SDMA_DESC_INTR;
1397
Mike Marciniszyn77241052015-07-30 15:17:43 -04001398 /* Allocate memory for SendDMA descriptor FIFOs */
1399 for (this_idx = 0; this_idx < num_engines; ++this_idx) {
1400 sde = &dd->per_sdma[this_idx];
1401 sde->dd = dd;
1402 sde->ppd = ppd;
1403 sde->this_idx = this_idx;
1404 sde->descq_cnt = descq_cnt;
1405 sde->desc_avail = sdma_descq_freecnt(sde);
1406 sde->sdma_shift = ilog2(descq_cnt);
1407 sde->sdma_mask = (1 << sde->sdma_shift) - 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001408
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001409 /* Create a mask specifically for each interrupt source */
1410 sde->int_mask = (u64)1 << (0 * TXE_NUM_SDMA_ENGINES +
1411 this_idx);
1412 sde->progress_mask = (u64)1 << (1 * TXE_NUM_SDMA_ENGINES +
1413 this_idx);
1414 sde->idle_mask = (u64)1 << (2 * TXE_NUM_SDMA_ENGINES +
1415 this_idx);
1416 /* Create a combined mask to cover all 3 interrupt sources */
1417 sde->imask = sde->int_mask | sde->progress_mask |
1418 sde->idle_mask;
1419
Mike Marciniszyn77241052015-07-30 15:17:43 -04001420 spin_lock_init(&sde->tail_lock);
1421 seqlock_init(&sde->head_lock);
1422 spin_lock_init(&sde->senddmactrl_lock);
1423 spin_lock_init(&sde->flushlist_lock);
1424 /* insure there is always a zero bit */
1425 sde->ahg_bits = 0xfffffffe00000000ULL;
1426
1427 sdma_set_state(sde, sdma_state_s00_hw_down);
1428
1429 /* set up reference counting */
1430 kref_init(&sde->state.kref);
1431 init_completion(&sde->state.comp);
1432
1433 INIT_LIST_HEAD(&sde->flushlist);
1434 INIT_LIST_HEAD(&sde->dmawait);
1435
1436 sde->tail_csr =
1437 get_kctxt_csr_addr(dd, this_idx, SD(TAIL));
1438
1439 if (idle_cnt)
1440 dd->default_desc1 =
1441 SDMA_DESC1_HEAD_TO_HOST_FLAG;
1442 else
1443 dd->default_desc1 =
1444 SDMA_DESC1_INT_REQ_FLAG;
1445
1446 tasklet_init(&sde->sdma_hw_clean_up_task, sdma_hw_clean_up_task,
Jubin John17fb4f22016-02-14 20:21:52 -08001447 (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001448
1449 tasklet_init(&sde->sdma_sw_clean_up_task, sdma_sw_clean_up_task,
Jubin John17fb4f22016-02-14 20:21:52 -08001450 (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001451 INIT_WORK(&sde->err_halt_worker, sdma_err_halt_wait);
1452 INIT_WORK(&sde->flush_worker, sdma_field_flush);
1453
1454 sde->progress_check_head = 0;
1455
Muhammad Falak R Wanidaac7312015-10-25 16:13:25 +05301456 setup_timer(&sde->err_progress_check_timer,
1457 sdma_err_progress_check, (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001458
1459 sde->descq = dma_zalloc_coherent(
1460 &dd->pcidev->dev,
1461 descq_cnt * sizeof(u64[2]),
1462 &sde->descq_phys,
1463 GFP_KERNEL
1464 );
1465 if (!sde->descq)
1466 goto bail;
1467 sde->tx_ring =
1468 kcalloc(descq_cnt, sizeof(struct sdma_txreq *),
1469 GFP_KERNEL);
1470 if (!sde->tx_ring)
1471 sde->tx_ring =
1472 vzalloc(
1473 sizeof(struct sdma_txreq *) *
1474 descq_cnt);
1475 if (!sde->tx_ring)
1476 goto bail;
1477 }
1478
1479 dd->sdma_heads_size = L1_CACHE_BYTES * num_engines;
1480 /* Allocate memory for DMA of head registers to memory */
1481 dd->sdma_heads_dma = dma_zalloc_coherent(
1482 &dd->pcidev->dev,
1483 dd->sdma_heads_size,
1484 &dd->sdma_heads_phys,
1485 GFP_KERNEL
1486 );
1487 if (!dd->sdma_heads_dma) {
1488 dd_dev_err(dd, "failed to allocate SendDMA head memory\n");
1489 goto bail;
1490 }
1491
1492 /* Allocate memory for pad */
1493 dd->sdma_pad_dma = dma_zalloc_coherent(
1494 &dd->pcidev->dev,
1495 sizeof(u32),
1496 &dd->sdma_pad_phys,
1497 GFP_KERNEL
1498 );
1499 if (!dd->sdma_pad_dma) {
1500 dd_dev_err(dd, "failed to allocate SendDMA pad memory\n");
1501 goto bail;
1502 }
1503
1504 /* assign each engine to different cacheline and init registers */
1505 curr_head = (void *)dd->sdma_heads_dma;
1506 for (this_idx = 0; this_idx < num_engines; ++this_idx) {
1507 unsigned long phys_offset;
1508
1509 sde = &dd->per_sdma[this_idx];
1510
1511 sde->head_dma = curr_head;
1512 curr_head += L1_CACHE_BYTES;
1513 phys_offset = (unsigned long)sde->head_dma -
1514 (unsigned long)dd->sdma_heads_dma;
1515 sde->head_phys = dd->sdma_heads_phys + phys_offset;
1516 init_sdma_regs(sde, per_sdma_credits, idle_cnt);
1517 }
1518 dd->flags |= HFI1_HAS_SEND_DMA;
1519 dd->flags |= idle_cnt ? HFI1_HAS_SDMA_TIMEOUT : 0;
1520 dd->num_sdma = num_engines;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001521 ret = sdma_map_init(dd, port, ppd->vls_operational, NULL);
1522 if (ret < 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001523 goto bail;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001524
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001525 tmp_sdma_rht = kzalloc(sizeof(*tmp_sdma_rht), GFP_KERNEL);
1526 if (!tmp_sdma_rht) {
1527 ret = -ENOMEM;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001528 goto bail;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001529 }
1530
1531 ret = rhashtable_init(tmp_sdma_rht, &sdma_rht_params);
1532 if (ret < 0)
1533 goto bail;
1534 dd->sdma_rht = tmp_sdma_rht;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001535
Mike Marciniszyn77241052015-07-30 15:17:43 -04001536 dd_dev_info(dd, "SDMA num_sdma: %u\n", dd->num_sdma);
1537 return 0;
1538
1539bail:
1540 sdma_clean(dd, num_engines);
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001541 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001542}
1543
1544/**
1545 * sdma_all_running() - called when the link goes up
1546 * @dd: hfi1_devdata
1547 *
1548 * This routine moves all engines to the running state.
1549 */
1550void sdma_all_running(struct hfi1_devdata *dd)
1551{
1552 struct sdma_engine *sde;
1553 unsigned int i;
1554
1555 /* move all engines to running */
1556 for (i = 0; i < dd->num_sdma; ++i) {
1557 sde = &dd->per_sdma[i];
1558 sdma_process_event(sde, sdma_event_e30_go_running);
1559 }
1560}
1561
1562/**
1563 * sdma_all_idle() - called when the link goes down
1564 * @dd: hfi1_devdata
1565 *
1566 * This routine moves all engines to the idle state.
1567 */
1568void sdma_all_idle(struct hfi1_devdata *dd)
1569{
1570 struct sdma_engine *sde;
1571 unsigned int i;
1572
1573 /* idle all engines */
1574 for (i = 0; i < dd->num_sdma; ++i) {
1575 sde = &dd->per_sdma[i];
1576 sdma_process_event(sde, sdma_event_e70_go_idle);
1577 }
1578}
1579
1580/**
1581 * sdma_start() - called to kick off state processing for all engines
1582 * @dd: hfi1_devdata
1583 *
1584 * This routine is for kicking off the state processing for all required
1585 * sdma engines. Interrupts need to be working at this point.
1586 *
1587 */
1588void sdma_start(struct hfi1_devdata *dd)
1589{
1590 unsigned i;
1591 struct sdma_engine *sde;
1592
1593 /* kick off the engines state processing */
1594 for (i = 0; i < dd->num_sdma; ++i) {
1595 sde = &dd->per_sdma[i];
1596 sdma_process_event(sde, sdma_event_e10_go_hw_start);
1597 }
1598}
1599
1600/**
1601 * sdma_exit() - used when module is removed
1602 * @dd: hfi1_devdata
1603 */
1604void sdma_exit(struct hfi1_devdata *dd)
1605{
1606 unsigned this_idx;
1607 struct sdma_engine *sde;
1608
1609 for (this_idx = 0; dd->per_sdma && this_idx < dd->num_sdma;
1610 ++this_idx) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001611 sde = &dd->per_sdma[this_idx];
1612 if (!list_empty(&sde->dmawait))
1613 dd_dev_err(dd, "sde %u: dmawait list not empty!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001614 sde->this_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001615 sdma_process_event(sde, sdma_event_e00_go_hw_down);
1616
1617 del_timer_sync(&sde->err_progress_check_timer);
1618
1619 /*
1620 * This waits for the state machine to exit so it is not
1621 * necessary to kill the sdma_sw_clean_up_task to make sure
1622 * it is not running.
1623 */
1624 sdma_finalput(&sde->state);
1625 }
1626 sdma_clean(dd, dd->num_sdma);
1627}
1628
1629/*
1630 * unmap the indicated descriptor
1631 */
1632static inline void sdma_unmap_desc(
1633 struct hfi1_devdata *dd,
1634 struct sdma_desc *descp)
1635{
1636 switch (sdma_mapping_type(descp)) {
1637 case SDMA_MAP_SINGLE:
1638 dma_unmap_single(
1639 &dd->pcidev->dev,
1640 sdma_mapping_addr(descp),
1641 sdma_mapping_len(descp),
1642 DMA_TO_DEVICE);
1643 break;
1644 case SDMA_MAP_PAGE:
1645 dma_unmap_page(
1646 &dd->pcidev->dev,
1647 sdma_mapping_addr(descp),
1648 sdma_mapping_len(descp),
1649 DMA_TO_DEVICE);
1650 break;
1651 }
1652}
1653
1654/*
1655 * return the mode as indicated by the first
1656 * descriptor in the tx.
1657 */
1658static inline u8 ahg_mode(struct sdma_txreq *tx)
1659{
1660 return (tx->descp[0].qw[1] & SDMA_DESC1_HEADER_MODE_SMASK)
1661 >> SDMA_DESC1_HEADER_MODE_SHIFT;
1662}
1663
1664/**
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07001665 * __sdma_txclean() - clean tx of mappings, descp *kmalloc's
Mike Marciniszyn77241052015-07-30 15:17:43 -04001666 * @dd: hfi1_devdata for unmapping
1667 * @tx: tx request to clean
1668 *
1669 * This is used in the progress routine to clean the tx or
1670 * by the ULP to toss an in-process tx build.
1671 *
1672 * The code can be called multiple times without issue.
1673 *
1674 */
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07001675void __sdma_txclean(
Mike Marciniszyn77241052015-07-30 15:17:43 -04001676 struct hfi1_devdata *dd,
1677 struct sdma_txreq *tx)
1678{
1679 u16 i;
1680
1681 if (tx->num_desc) {
1682 u8 skip = 0, mode = ahg_mode(tx);
1683
1684 /* unmap first */
1685 sdma_unmap_desc(dd, &tx->descp[0]);
1686 /* determine number of AHG descriptors to skip */
1687 if (mode > SDMA_AHG_APPLY_UPDATE1)
1688 skip = mode >> 1;
1689 for (i = 1 + skip; i < tx->num_desc; i++)
1690 sdma_unmap_desc(dd, &tx->descp[i]);
1691 tx->num_desc = 0;
1692 }
1693 kfree(tx->coalesce_buf);
1694 tx->coalesce_buf = NULL;
1695 /* kmalloc'ed descp */
1696 if (unlikely(tx->desc_limit > ARRAY_SIZE(tx->descs))) {
1697 tx->desc_limit = ARRAY_SIZE(tx->descs);
1698 kfree(tx->descp);
1699 }
1700}
1701
1702static inline u16 sdma_gethead(struct sdma_engine *sde)
1703{
1704 struct hfi1_devdata *dd = sde->dd;
1705 int use_dmahead;
1706 u16 hwhead;
1707
1708#ifdef CONFIG_SDMA_VERBOSITY
1709 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
1710 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
1711#endif
1712
1713retry:
1714 use_dmahead = HFI1_CAP_IS_KSET(USE_SDMA_HEAD) && __sdma_running(sde) &&
1715 (dd->flags & HFI1_HAS_SDMA_TIMEOUT);
1716 hwhead = use_dmahead ?
Jubin John50e5dcb2016-02-14 20:19:41 -08001717 (u16)le64_to_cpu(*sde->head_dma) :
1718 (u16)read_sde_csr(sde, SD(HEAD));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001719
1720 if (unlikely(HFI1_CAP_IS_KSET(SDMA_HEAD_CHECK))) {
1721 u16 cnt;
1722 u16 swtail;
1723 u16 swhead;
1724 int sane;
1725
1726 swhead = sde->descq_head & sde->sdma_mask;
1727 /* this code is really bad for cache line trading */
1728 swtail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
1729 cnt = sde->descq_cnt;
1730
1731 if (swhead < swtail)
1732 /* not wrapped */
1733 sane = (hwhead >= swhead) & (hwhead <= swtail);
1734 else if (swhead > swtail)
1735 /* wrapped around */
1736 sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
1737 (hwhead <= swtail);
1738 else
1739 /* empty */
1740 sane = (hwhead == swhead);
1741
1742 if (unlikely(!sane)) {
1743 dd_dev_err(dd, "SDMA(%u) bad head (%s) hwhd=%hu swhd=%hu swtl=%hu cnt=%hu\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001744 sde->this_idx,
1745 use_dmahead ? "dma" : "kreg",
1746 hwhead, swhead, swtail, cnt);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001747 if (use_dmahead) {
1748 /* try one more time, using csr */
1749 use_dmahead = 0;
1750 goto retry;
1751 }
1752 /* proceed as if no progress */
1753 hwhead = swhead;
1754 }
1755 }
1756 return hwhead;
1757}
1758
1759/*
1760 * This is called when there are send DMA descriptors that might be
1761 * available.
1762 *
1763 * This is called with head_lock held.
1764 */
1765static void sdma_desc_avail(struct sdma_engine *sde, unsigned avail)
1766{
1767 struct iowait *wait, *nw;
1768 struct iowait *waits[SDMA_WAIT_BATCH_SIZE];
1769 unsigned i, n = 0, seq;
1770 struct sdma_txreq *stx;
1771 struct hfi1_ibdev *dev = &sde->dd->verbs_dev;
1772
1773#ifdef CONFIG_SDMA_VERBOSITY
1774 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
1775 slashstrip(__FILE__), __LINE__, __func__);
1776 dd_dev_err(sde->dd, "avail: %u\n", avail);
1777#endif
1778
1779 do {
1780 seq = read_seqbegin(&dev->iowait_lock);
1781 if (!list_empty(&sde->dmawait)) {
1782 /* at least one item */
1783 write_seqlock(&dev->iowait_lock);
1784 /* Harvest waiters wanting DMA descriptors */
1785 list_for_each_entry_safe(
1786 wait,
1787 nw,
1788 &sde->dmawait,
1789 list) {
1790 u16 num_desc = 0;
1791
1792 if (!wait->wakeup)
1793 continue;
1794 if (n == ARRAY_SIZE(waits))
1795 break;
1796 if (!list_empty(&wait->tx_head)) {
1797 stx = list_first_entry(
1798 &wait->tx_head,
1799 struct sdma_txreq,
1800 list);
1801 num_desc = stx->num_desc;
1802 }
1803 if (num_desc > avail)
1804 break;
1805 avail -= num_desc;
1806 list_del_init(&wait->list);
1807 waits[n++] = wait;
1808 }
1809 write_sequnlock(&dev->iowait_lock);
1810 break;
1811 }
1812 } while (read_seqretry(&dev->iowait_lock, seq));
1813
1814 for (i = 0; i < n; i++)
1815 waits[i]->wakeup(waits[i], SDMA_AVAIL_REASON);
1816}
1817
1818/* head_lock must be held */
1819static void sdma_make_progress(struct sdma_engine *sde, u64 status)
1820{
1821 struct sdma_txreq *txp = NULL;
1822 int progress = 0;
Mike Marciniszyna545f532016-02-14 12:45:53 -08001823 u16 hwhead, swhead;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001824 int idle_check_done = 0;
1825
1826 hwhead = sdma_gethead(sde);
1827
1828 /* The reason for some of the complexity of this code is that
1829 * not all descriptors have corresponding txps. So, we have to
1830 * be able to skip over descs until we wander into the range of
1831 * the next txp on the list.
1832 */
1833
1834retry:
1835 txp = get_txhead(sde);
1836 swhead = sde->descq_head & sde->sdma_mask;
1837 trace_hfi1_sdma_progress(sde, hwhead, swhead, txp);
1838 while (swhead != hwhead) {
1839 /* advance head, wrap if needed */
1840 swhead = ++sde->descq_head & sde->sdma_mask;
1841
1842 /* if now past this txp's descs, do the callback */
1843 if (txp && txp->next_descq_idx == swhead) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001844 /* remove from list */
1845 sde->tx_ring[sde->tx_head++ & sde->sdma_mask] = NULL;
Mike Marciniszyna545f532016-02-14 12:45:53 -08001846 complete_tx(sde, txp, SDMA_TXREQ_S_OK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001847 /* see if there is another txp */
1848 txp = get_txhead(sde);
1849 }
1850 trace_hfi1_sdma_progress(sde, hwhead, swhead, txp);
1851 progress++;
1852 }
1853
1854 /*
1855 * The SDMA idle interrupt is not guaranteed to be ordered with respect
1856 * to updates to the the dma_head location in host memory. The head
1857 * value read might not be fully up to date. If there are pending
1858 * descriptors and the SDMA idle interrupt fired then read from the
1859 * CSR SDMA head instead to get the latest value from the hardware.
1860 * The hardware SDMA head should be read at most once in this invocation
1861 * of sdma_make_progress(..) which is ensured by idle_check_done flag
1862 */
1863 if ((status & sde->idle_mask) && !idle_check_done) {
Mike Marciniszyna545f532016-02-14 12:45:53 -08001864 u16 swtail;
1865
Mike Marciniszyn77241052015-07-30 15:17:43 -04001866 swtail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
1867 if (swtail != hwhead) {
1868 hwhead = (u16)read_sde_csr(sde, SD(HEAD));
1869 idle_check_done = 1;
1870 goto retry;
1871 }
1872 }
1873
1874 sde->last_status = status;
1875 if (progress)
1876 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
1877}
1878
1879/*
1880 * sdma_engine_interrupt() - interrupt handler for engine
1881 * @sde: sdma engine
1882 * @status: sdma interrupt reason
1883 *
1884 * Status is a mask of the 3 possible interrupts for this engine. It will
1885 * contain bits _only_ for this SDMA engine. It will contain at least one
1886 * bit, it may contain more.
1887 */
1888void sdma_engine_interrupt(struct sdma_engine *sde, u64 status)
1889{
1890 trace_hfi1_sdma_engine_interrupt(sde, status);
1891 write_seqlock(&sde->head_lock);
Mitko Haralanovee947852015-10-26 10:28:41 -04001892 sdma_set_desc_cnt(sde, sdma_desct_intr);
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001893 if (status & sde->idle_mask)
1894 sde->idle_int_cnt++;
1895 else if (status & sde->progress_mask)
1896 sde->progress_int_cnt++;
1897 else if (status & sde->int_mask)
1898 sde->sdma_int_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001899 sdma_make_progress(sde, status);
1900 write_sequnlock(&sde->head_lock);
1901}
1902
1903/**
1904 * sdma_engine_error() - error handler for engine
1905 * @sde: sdma engine
1906 * @status: sdma interrupt reason
1907 */
1908void sdma_engine_error(struct sdma_engine *sde, u64 status)
1909{
1910 unsigned long flags;
1911
1912#ifdef CONFIG_SDMA_VERBOSITY
1913 dd_dev_err(sde->dd, "CONFIG SDMA(%u) error status 0x%llx state %s\n",
1914 sde->this_idx,
1915 (unsigned long long)status,
1916 sdma_state_names[sde->state.current_state]);
1917#endif
1918 spin_lock_irqsave(&sde->tail_lock, flags);
1919 write_seqlock(&sde->head_lock);
1920 if (status & ALL_SDMA_ENG_HALT_ERRS)
1921 __sdma_process_event(sde, sdma_event_e60_hw_halted);
1922 if (status & ~SD(ENG_ERR_STATUS_SDMA_HALT_ERR_SMASK)) {
1923 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001924 "SDMA (%u) engine error: 0x%llx state %s\n",
1925 sde->this_idx,
1926 (unsigned long long)status,
1927 sdma_state_names[sde->state.current_state]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001928 dump_sdma_state(sde);
1929 }
1930 write_sequnlock(&sde->head_lock);
1931 spin_unlock_irqrestore(&sde->tail_lock, flags);
1932}
1933
1934static void sdma_sendctrl(struct sdma_engine *sde, unsigned op)
1935{
1936 u64 set_senddmactrl = 0;
1937 u64 clr_senddmactrl = 0;
1938 unsigned long flags;
1939
1940#ifdef CONFIG_SDMA_VERBOSITY
1941 dd_dev_err(sde->dd, "CONFIG SDMA(%u) senddmactrl E=%d I=%d H=%d C=%d\n",
1942 sde->this_idx,
1943 (op & SDMA_SENDCTRL_OP_ENABLE) ? 1 : 0,
1944 (op & SDMA_SENDCTRL_OP_INTENABLE) ? 1 : 0,
1945 (op & SDMA_SENDCTRL_OP_HALT) ? 1 : 0,
1946 (op & SDMA_SENDCTRL_OP_CLEANUP) ? 1 : 0);
1947#endif
1948
1949 if (op & SDMA_SENDCTRL_OP_ENABLE)
1950 set_senddmactrl |= SD(CTRL_SDMA_ENABLE_SMASK);
1951 else
1952 clr_senddmactrl |= SD(CTRL_SDMA_ENABLE_SMASK);
1953
1954 if (op & SDMA_SENDCTRL_OP_INTENABLE)
1955 set_senddmactrl |= SD(CTRL_SDMA_INT_ENABLE_SMASK);
1956 else
1957 clr_senddmactrl |= SD(CTRL_SDMA_INT_ENABLE_SMASK);
1958
1959 if (op & SDMA_SENDCTRL_OP_HALT)
1960 set_senddmactrl |= SD(CTRL_SDMA_HALT_SMASK);
1961 else
1962 clr_senddmactrl |= SD(CTRL_SDMA_HALT_SMASK);
1963
1964 spin_lock_irqsave(&sde->senddmactrl_lock, flags);
1965
1966 sde->p_senddmactrl |= set_senddmactrl;
1967 sde->p_senddmactrl &= ~clr_senddmactrl;
1968
1969 if (op & SDMA_SENDCTRL_OP_CLEANUP)
1970 write_sde_csr(sde, SD(CTRL),
Jubin John17fb4f22016-02-14 20:21:52 -08001971 sde->p_senddmactrl |
1972 SD(CTRL_SDMA_CLEANUP_SMASK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001973 else
1974 write_sde_csr(sde, SD(CTRL), sde->p_senddmactrl);
1975
1976 spin_unlock_irqrestore(&sde->senddmactrl_lock, flags);
1977
1978#ifdef CONFIG_SDMA_VERBOSITY
1979 sdma_dumpstate(sde);
1980#endif
1981}
1982
1983static void sdma_setlengen(struct sdma_engine *sde)
1984{
1985#ifdef CONFIG_SDMA_VERBOSITY
1986 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
1987 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
1988#endif
1989
1990 /*
1991 * Set SendDmaLenGen and clear-then-set the MSB of the generation
1992 * count to enable generation checking and load the internal
1993 * generation counter.
1994 */
1995 write_sde_csr(sde, SD(LEN_GEN),
Jubin John17fb4f22016-02-14 20:21:52 -08001996 (sde->descq_cnt / 64) << SD(LEN_GEN_LENGTH_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001997 write_sde_csr(sde, SD(LEN_GEN),
Jubin John17fb4f22016-02-14 20:21:52 -08001998 ((sde->descq_cnt / 64) << SD(LEN_GEN_LENGTH_SHIFT)) |
1999 (4ULL << SD(LEN_GEN_GENERATION_SHIFT)));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002000}
2001
2002static inline void sdma_update_tail(struct sdma_engine *sde, u16 tail)
2003{
2004 /* Commit writes to memory and advance the tail on the chip */
2005 smp_wmb(); /* see get_txhead() */
2006 writeq(tail, sde->tail_csr);
2007}
2008
2009/*
2010 * This is called when changing to state s10_hw_start_up_halt_wait as
2011 * a result of send buffer errors or send DMA descriptor errors.
2012 */
2013static void sdma_hw_start_up(struct sdma_engine *sde)
2014{
2015 u64 reg;
2016
2017#ifdef CONFIG_SDMA_VERBOSITY
2018 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
2019 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
2020#endif
2021
2022 sdma_setlengen(sde);
2023 sdma_update_tail(sde, 0); /* Set SendDmaTail */
2024 *sde->head_dma = 0;
2025
2026 reg = SD(ENG_ERR_CLEAR_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_MASK) <<
2027 SD(ENG_ERR_CLEAR_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_SHIFT);
2028 write_sde_csr(sde, SD(ENG_ERR_CLEAR), reg);
2029}
2030
Mike Marciniszyn77241052015-07-30 15:17:43 -04002031/*
2032 * set_sdma_integrity
2033 *
2034 * Set the SEND_DMA_CHECK_ENABLE register for send DMA engine 'sde'.
2035 */
2036static void set_sdma_integrity(struct sdma_engine *sde)
2037{
2038 struct hfi1_devdata *dd = sde->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002039
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002040 write_sde_csr(sde, SD(CHECK_ENABLE),
2041 hfi1_pkt_base_sdma_integrity(dd));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002042}
2043
Mike Marciniszyn77241052015-07-30 15:17:43 -04002044static void init_sdma_regs(
2045 struct sdma_engine *sde,
2046 u32 credits,
2047 uint idle_cnt)
2048{
2049 u8 opval, opmask;
2050#ifdef CONFIG_SDMA_VERBOSITY
2051 struct hfi1_devdata *dd = sde->dd;
2052
2053 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n",
2054 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
2055#endif
2056
2057 write_sde_csr(sde, SD(BASE_ADDR), sde->descq_phys);
2058 sdma_setlengen(sde);
2059 sdma_update_tail(sde, 0); /* Set SendDmaTail */
2060 write_sde_csr(sde, SD(RELOAD_CNT), idle_cnt);
2061 write_sde_csr(sde, SD(DESC_CNT), 0);
2062 write_sde_csr(sde, SD(HEAD_ADDR), sde->head_phys);
2063 write_sde_csr(sde, SD(MEMORY),
Jubin John17fb4f22016-02-14 20:21:52 -08002064 ((u64)credits << SD(MEMORY_SDMA_MEMORY_CNT_SHIFT)) |
2065 ((u64)(credits * sde->this_idx) <<
2066 SD(MEMORY_SDMA_MEMORY_INDEX_SHIFT)));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002067 write_sde_csr(sde, SD(ENG_ERR_MASK), ~0ull);
2068 set_sdma_integrity(sde);
2069 opmask = OPCODE_CHECK_MASK_DISABLED;
2070 opval = OPCODE_CHECK_VAL_DISABLED;
2071 write_sde_csr(sde, SD(CHECK_OPCODE),
Jubin John17fb4f22016-02-14 20:21:52 -08002072 (opmask << SEND_CTXT_CHECK_OPCODE_MASK_SHIFT) |
2073 (opval << SEND_CTXT_CHECK_OPCODE_VALUE_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002074}
2075
2076#ifdef CONFIG_SDMA_VERBOSITY
2077
2078#define sdma_dumpstate_helper0(reg) do { \
2079 csr = read_csr(sde->dd, reg); \
2080 dd_dev_err(sde->dd, "%36s 0x%016llx\n", #reg, csr); \
2081 } while (0)
2082
2083#define sdma_dumpstate_helper(reg) do { \
2084 csr = read_sde_csr(sde, reg); \
2085 dd_dev_err(sde->dd, "%36s[%02u] 0x%016llx\n", \
2086 #reg, sde->this_idx, csr); \
2087 } while (0)
2088
2089#define sdma_dumpstate_helper2(reg) do { \
2090 csr = read_csr(sde->dd, reg + (8 * i)); \
2091 dd_dev_err(sde->dd, "%33s_%02u 0x%016llx\n", \
2092 #reg, i, csr); \
2093 } while (0)
2094
2095void sdma_dumpstate(struct sdma_engine *sde)
2096{
2097 u64 csr;
2098 unsigned i;
2099
2100 sdma_dumpstate_helper(SD(CTRL));
2101 sdma_dumpstate_helper(SD(STATUS));
2102 sdma_dumpstate_helper0(SD(ERR_STATUS));
2103 sdma_dumpstate_helper0(SD(ERR_MASK));
2104 sdma_dumpstate_helper(SD(ENG_ERR_STATUS));
2105 sdma_dumpstate_helper(SD(ENG_ERR_MASK));
2106
2107 for (i = 0; i < CCE_NUM_INT_CSRS; ++i) {
Jubin John6fd8eda2015-09-02 10:43:24 -04002108 sdma_dumpstate_helper2(CCE_INT_STATUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002109 sdma_dumpstate_helper2(CCE_INT_MASK);
2110 sdma_dumpstate_helper2(CCE_INT_BLOCKED);
2111 }
2112
2113 sdma_dumpstate_helper(SD(TAIL));
2114 sdma_dumpstate_helper(SD(HEAD));
2115 sdma_dumpstate_helper(SD(PRIORITY_THLD));
Jubin John6fd8eda2015-09-02 10:43:24 -04002116 sdma_dumpstate_helper(SD(IDLE_CNT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002117 sdma_dumpstate_helper(SD(RELOAD_CNT));
2118 sdma_dumpstate_helper(SD(DESC_CNT));
2119 sdma_dumpstate_helper(SD(DESC_FETCHED_CNT));
2120 sdma_dumpstate_helper(SD(MEMORY));
2121 sdma_dumpstate_helper0(SD(ENGINES));
2122 sdma_dumpstate_helper0(SD(MEM_SIZE));
2123 /* sdma_dumpstate_helper(SEND_EGRESS_SEND_DMA_STATUS); */
2124 sdma_dumpstate_helper(SD(BASE_ADDR));
2125 sdma_dumpstate_helper(SD(LEN_GEN));
2126 sdma_dumpstate_helper(SD(HEAD_ADDR));
2127 sdma_dumpstate_helper(SD(CHECK_ENABLE));
2128 sdma_dumpstate_helper(SD(CHECK_VL));
2129 sdma_dumpstate_helper(SD(CHECK_JOB_KEY));
2130 sdma_dumpstate_helper(SD(CHECK_PARTITION_KEY));
2131 sdma_dumpstate_helper(SD(CHECK_SLID));
2132 sdma_dumpstate_helper(SD(CHECK_OPCODE));
2133}
2134#endif
2135
2136static void dump_sdma_state(struct sdma_engine *sde)
2137{
2138 struct hw_sdma_desc *descq;
2139 struct hw_sdma_desc *descqp;
2140 u64 desc[2];
2141 u64 addr;
2142 u8 gen;
2143 u16 len;
2144 u16 head, tail, cnt;
2145
2146 head = sde->descq_head & sde->sdma_mask;
2147 tail = sde->descq_tail & sde->sdma_mask;
2148 cnt = sdma_descq_freecnt(sde);
2149 descq = sde->descq;
2150
2151 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002152 "SDMA (%u) descq_head: %u descq_tail: %u freecnt: %u FLE %d\n",
2153 sde->this_idx, head, tail, cnt,
2154 !list_empty(&sde->flushlist));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002155
2156 /* print info for each entry in the descriptor queue */
2157 while (head != tail) {
2158 char flags[6] = { 'x', 'x', 'x', 'x', 0 };
2159
2160 descqp = &sde->descq[head];
2161 desc[0] = le64_to_cpu(descqp->qw[0]);
2162 desc[1] = le64_to_cpu(descqp->qw[1]);
2163 flags[0] = (desc[1] & SDMA_DESC1_INT_REQ_FLAG) ? 'I' : '-';
2164 flags[1] = (desc[1] & SDMA_DESC1_HEAD_TO_HOST_FLAG) ?
2165 'H' : '-';
2166 flags[2] = (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG) ? 'F' : '-';
2167 flags[3] = (desc[0] & SDMA_DESC0_LAST_DESC_FLAG) ? 'L' : '-';
2168 addr = (desc[0] >> SDMA_DESC0_PHY_ADDR_SHIFT)
2169 & SDMA_DESC0_PHY_ADDR_MASK;
2170 gen = (desc[1] >> SDMA_DESC1_GENERATION_SHIFT)
2171 & SDMA_DESC1_GENERATION_MASK;
2172 len = (desc[0] >> SDMA_DESC0_BYTE_COUNT_SHIFT)
2173 & SDMA_DESC0_BYTE_COUNT_MASK;
2174 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002175 "SDMA sdmadesc[%u]: flags:%s addr:0x%016llx gen:%u len:%u bytes\n",
2176 head, flags, addr, gen, len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002177 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002178 "\tdesc0:0x%016llx desc1 0x%016llx\n",
2179 desc[0], desc[1]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002180 if (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG)
2181 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002182 "\taidx: %u amode: %u alen: %u\n",
2183 (u8)((desc[1] &
2184 SDMA_DESC1_HEADER_INDEX_SMASK) >>
2185 SDMA_DESC1_HEADER_INDEX_SHIFT),
2186 (u8)((desc[1] &
2187 SDMA_DESC1_HEADER_MODE_SMASK) >>
2188 SDMA_DESC1_HEADER_MODE_SHIFT),
2189 (u8)((desc[1] &
2190 SDMA_DESC1_HEADER_DWS_SMASK) >>
2191 SDMA_DESC1_HEADER_DWS_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002192 head++;
2193 head &= sde->sdma_mask;
2194 }
2195}
2196
2197#define SDE_FMT \
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -05002198 "SDE %u CPU %d STE %s C 0x%llx S 0x%016llx E 0x%llx T(HW) 0x%llx T(SW) 0x%x H(HW) 0x%llx H(SW) 0x%x H(D) 0x%llx DM 0x%llx GL 0x%llx R 0x%llx LIS 0x%llx AHGI 0x%llx TXT %u TXH %u DT %u DH %u FLNE %d DQF %u SLC 0x%llx\n"
Mike Marciniszyn77241052015-07-30 15:17:43 -04002199/**
2200 * sdma_seqfile_dump_sde() - debugfs dump of sde
2201 * @s: seq file
2202 * @sde: send dma engine to dump
2203 *
2204 * This routine dumps the sde to the indicated seq file.
2205 */
2206void sdma_seqfile_dump_sde(struct seq_file *s, struct sdma_engine *sde)
2207{
2208 u16 head, tail;
2209 struct hw_sdma_desc *descqp;
2210 u64 desc[2];
2211 u64 addr;
2212 u8 gen;
2213 u16 len;
2214
2215 head = sde->descq_head & sde->sdma_mask;
2216 tail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
2217 seq_printf(s, SDE_FMT, sde->this_idx,
Jubin John17fb4f22016-02-14 20:21:52 -08002218 sde->cpu,
2219 sdma_state_name(sde->state.current_state),
2220 (unsigned long long)read_sde_csr(sde, SD(CTRL)),
2221 (unsigned long long)read_sde_csr(sde, SD(STATUS)),
2222 (unsigned long long)read_sde_csr(sde, SD(ENG_ERR_STATUS)),
2223 (unsigned long long)read_sde_csr(sde, SD(TAIL)), tail,
2224 (unsigned long long)read_sde_csr(sde, SD(HEAD)), head,
2225 (unsigned long long)le64_to_cpu(*sde->head_dma),
2226 (unsigned long long)read_sde_csr(sde, SD(MEMORY)),
2227 (unsigned long long)read_sde_csr(sde, SD(LEN_GEN)),
2228 (unsigned long long)read_sde_csr(sde, SD(RELOAD_CNT)),
2229 (unsigned long long)sde->last_status,
2230 (unsigned long long)sde->ahg_bits,
2231 sde->tx_tail,
2232 sde->tx_head,
2233 sde->descq_tail,
2234 sde->descq_head,
Mike Marciniszyn77241052015-07-30 15:17:43 -04002235 !list_empty(&sde->flushlist),
Jubin John17fb4f22016-02-14 20:21:52 -08002236 sde->descq_full_count,
2237 (unsigned long long)read_sde_csr(sde, SEND_DMA_CHECK_SLID));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002238
2239 /* print info for each entry in the descriptor queue */
2240 while (head != tail) {
2241 char flags[6] = { 'x', 'x', 'x', 'x', 0 };
2242
2243 descqp = &sde->descq[head];
2244 desc[0] = le64_to_cpu(descqp->qw[0]);
2245 desc[1] = le64_to_cpu(descqp->qw[1]);
2246 flags[0] = (desc[1] & SDMA_DESC1_INT_REQ_FLAG) ? 'I' : '-';
2247 flags[1] = (desc[1] & SDMA_DESC1_HEAD_TO_HOST_FLAG) ?
2248 'H' : '-';
2249 flags[2] = (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG) ? 'F' : '-';
2250 flags[3] = (desc[0] & SDMA_DESC0_LAST_DESC_FLAG) ? 'L' : '-';
2251 addr = (desc[0] >> SDMA_DESC0_PHY_ADDR_SHIFT)
2252 & SDMA_DESC0_PHY_ADDR_MASK;
2253 gen = (desc[1] >> SDMA_DESC1_GENERATION_SHIFT)
2254 & SDMA_DESC1_GENERATION_MASK;
2255 len = (desc[0] >> SDMA_DESC0_BYTE_COUNT_SHIFT)
2256 & SDMA_DESC0_BYTE_COUNT_MASK;
2257 seq_printf(s,
Jubin John17fb4f22016-02-14 20:21:52 -08002258 "\tdesc[%u]: flags:%s addr:0x%016llx gen:%u len:%u bytes\n",
2259 head, flags, addr, gen, len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002260 if (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG)
2261 seq_printf(s, "\t\tahgidx: %u ahgmode: %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08002262 (u8)((desc[1] &
2263 SDMA_DESC1_HEADER_INDEX_SMASK) >>
2264 SDMA_DESC1_HEADER_INDEX_SHIFT),
2265 (u8)((desc[1] &
2266 SDMA_DESC1_HEADER_MODE_SMASK) >>
2267 SDMA_DESC1_HEADER_MODE_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002268 head = (head + 1) & sde->sdma_mask;
2269 }
2270}
2271
2272/*
2273 * add the generation number into
2274 * the qw1 and return
2275 */
2276static inline u64 add_gen(struct sdma_engine *sde, u64 qw1)
2277{
2278 u8 generation = (sde->descq_tail >> sde->sdma_shift) & 3;
2279
2280 qw1 &= ~SDMA_DESC1_GENERATION_SMASK;
2281 qw1 |= ((u64)generation & SDMA_DESC1_GENERATION_MASK)
2282 << SDMA_DESC1_GENERATION_SHIFT;
2283 return qw1;
2284}
2285
2286/*
2287 * This routine submits the indicated tx
2288 *
2289 * Space has already been guaranteed and
2290 * tail side of ring is locked.
2291 *
2292 * The hardware tail update is done
2293 * in the caller and that is facilitated
2294 * by returning the new tail.
2295 *
2296 * There is special case logic for ahg
2297 * to not add the generation number for
2298 * up to 2 descriptors that follow the
2299 * first descriptor.
2300 *
2301 */
2302static inline u16 submit_tx(struct sdma_engine *sde, struct sdma_txreq *tx)
2303{
2304 int i;
2305 u16 tail;
2306 struct sdma_desc *descp = tx->descp;
2307 u8 skip = 0, mode = ahg_mode(tx);
2308
2309 tail = sde->descq_tail & sde->sdma_mask;
2310 sde->descq[tail].qw[0] = cpu_to_le64(descp->qw[0]);
2311 sde->descq[tail].qw[1] = cpu_to_le64(add_gen(sde, descp->qw[1]));
2312 trace_hfi1_sdma_descriptor(sde, descp->qw[0], descp->qw[1],
2313 tail, &sde->descq[tail]);
2314 tail = ++sde->descq_tail & sde->sdma_mask;
2315 descp++;
2316 if (mode > SDMA_AHG_APPLY_UPDATE1)
2317 skip = mode >> 1;
2318 for (i = 1; i < tx->num_desc; i++, descp++) {
2319 u64 qw1;
2320
2321 sde->descq[tail].qw[0] = cpu_to_le64(descp->qw[0]);
2322 if (skip) {
2323 /* edits don't have generation */
2324 qw1 = descp->qw[1];
2325 skip--;
2326 } else {
2327 /* replace generation with real one for non-edits */
2328 qw1 = add_gen(sde, descp->qw[1]);
2329 }
2330 sde->descq[tail].qw[1] = cpu_to_le64(qw1);
2331 trace_hfi1_sdma_descriptor(sde, descp->qw[0], qw1,
2332 tail, &sde->descq[tail]);
2333 tail = ++sde->descq_tail & sde->sdma_mask;
2334 }
2335 tx->next_descq_idx = tail;
2336#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2337 tx->sn = sde->tail_sn++;
2338 trace_hfi1_sdma_in_sn(sde, tx->sn);
2339 WARN_ON_ONCE(sde->tx_ring[sde->tx_tail & sde->sdma_mask]);
2340#endif
2341 sde->tx_ring[sde->tx_tail++ & sde->sdma_mask] = tx;
2342 sde->desc_avail -= tx->num_desc;
2343 return tail;
2344}
2345
2346/*
2347 * Check for progress
2348 */
2349static int sdma_check_progress(
2350 struct sdma_engine *sde,
2351 struct iowait *wait,
2352 struct sdma_txreq *tx)
2353{
2354 int ret;
2355
2356 sde->desc_avail = sdma_descq_freecnt(sde);
2357 if (tx->num_desc <= sde->desc_avail)
2358 return -EAGAIN;
2359 /* pulse the head_lock */
2360 if (wait && wait->sleep) {
2361 unsigned seq;
2362
2363 seq = raw_seqcount_begin(
2364 (const seqcount_t *)&sde->head_lock.seqcount);
2365 ret = wait->sleep(sde, wait, tx, seq);
2366 if (ret == -EAGAIN)
2367 sde->desc_avail = sdma_descq_freecnt(sde);
Jubin Johne4909742016-02-14 20:22:00 -08002368 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -04002369 ret = -EBUSY;
Jubin Johne4909742016-02-14 20:22:00 -08002370 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04002371 return ret;
2372}
2373
2374/**
2375 * sdma_send_txreq() - submit a tx req to ring
2376 * @sde: sdma engine to use
2377 * @wait: wait structure to use when full (may be NULL)
2378 * @tx: sdma_txreq to submit
2379 *
2380 * The call submits the tx into the ring. If a iowait structure is non-NULL
2381 * the packet will be queued to the list in wait.
2382 *
2383 * Return:
2384 * 0 - Success, -EINVAL - sdma_txreq incomplete, -EBUSY - no space in
2385 * ring (wait == NULL)
2386 * -EIOCBQUEUED - tx queued to iowait, -ECOMM bad sdma state
2387 */
2388int sdma_send_txreq(struct sdma_engine *sde,
2389 struct iowait *wait,
2390 struct sdma_txreq *tx)
2391{
2392 int ret = 0;
2393 u16 tail;
2394 unsigned long flags;
2395
2396 /* user should have supplied entire packet */
2397 if (unlikely(tx->tlen))
2398 return -EINVAL;
2399 tx->wait = wait;
2400 spin_lock_irqsave(&sde->tail_lock, flags);
2401retry:
2402 if (unlikely(!__sdma_running(sde)))
2403 goto unlock_noconn;
2404 if (unlikely(tx->num_desc > sde->desc_avail))
2405 goto nodesc;
2406 tail = submit_tx(sde, tx);
2407 if (wait)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08002408 iowait_sdma_inc(wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002409 sdma_update_tail(sde, tail);
2410unlock:
2411 spin_unlock_irqrestore(&sde->tail_lock, flags);
2412 return ret;
2413unlock_noconn:
2414 if (wait)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08002415 iowait_sdma_inc(wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002416 tx->next_descq_idx = 0;
2417#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2418 tx->sn = sde->tail_sn++;
2419 trace_hfi1_sdma_in_sn(sde, tx->sn);
2420#endif
Dean Luickf4f30031c2015-10-26 10:28:44 -04002421 spin_lock(&sde->flushlist_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002422 list_add_tail(&tx->list, &sde->flushlist);
Dean Luickf4f30031c2015-10-26 10:28:44 -04002423 spin_unlock(&sde->flushlist_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002424 if (wait) {
2425 wait->tx_count++;
2426 wait->count += tx->num_desc;
2427 }
2428 schedule_work(&sde->flush_worker);
2429 ret = -ECOMM;
2430 goto unlock;
2431nodesc:
2432 ret = sdma_check_progress(sde, wait, tx);
2433 if (ret == -EAGAIN) {
2434 ret = 0;
2435 goto retry;
2436 }
2437 sde->descq_full_count++;
2438 goto unlock;
2439}
2440
2441/**
2442 * sdma_send_txlist() - submit a list of tx req to ring
2443 * @sde: sdma engine to use
2444 * @wait: wait structure to use when full (may be NULL)
2445 * @tx_list: list of sdma_txreqs to submit
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002446 * @count: pointer to a u32 which, after return will contain the total number of
2447 * sdma_txreqs removed from the tx_list. This will include sdma_txreqs
2448 * whose SDMA descriptors are submitted to the ring and the sdma_txreqs
2449 * which are added to SDMA engine flush list if the SDMA engine state is
2450 * not running.
Mike Marciniszyn77241052015-07-30 15:17:43 -04002451 *
2452 * The call submits the list into the ring.
2453 *
2454 * If the iowait structure is non-NULL and not equal to the iowait list
2455 * the unprocessed part of the list will be appended to the list in wait.
2456 *
2457 * In all cases, the tx_list will be updated so the head of the tx_list is
2458 * the list of descriptors that have yet to be transmitted.
2459 *
2460 * The intent of this call is to provide a more efficient
2461 * way of submitting multiple packets to SDMA while holding the tail
2462 * side locking.
2463 *
2464 * Return:
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002465 * 0 - Success,
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08002466 * -EINVAL - sdma_txreq incomplete, -EBUSY - no space in ring (wait == NULL)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002467 * -EIOCBQUEUED - tx queued to iowait, -ECOMM bad sdma state
2468 */
Jubin John17fb4f22016-02-14 20:21:52 -08002469int sdma_send_txlist(struct sdma_engine *sde, struct iowait *wait,
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002470 struct list_head *tx_list, u32 *count_out)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002471{
2472 struct sdma_txreq *tx, *tx_next;
2473 int ret = 0;
2474 unsigned long flags;
2475 u16 tail = INVALID_TAIL;
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002476 u32 submit_count = 0, flush_count = 0, total_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002477
2478 spin_lock_irqsave(&sde->tail_lock, flags);
2479retry:
2480 list_for_each_entry_safe(tx, tx_next, tx_list, list) {
2481 tx->wait = wait;
2482 if (unlikely(!__sdma_running(sde)))
2483 goto unlock_noconn;
2484 if (unlikely(tx->num_desc > sde->desc_avail))
2485 goto nodesc;
2486 if (unlikely(tx->tlen)) {
2487 ret = -EINVAL;
2488 goto update_tail;
2489 }
2490 list_del_init(&tx->list);
2491 tail = submit_tx(sde, tx);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002492 submit_count++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002493 if (tail != INVALID_TAIL &&
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002494 (submit_count & SDMA_TAIL_UPDATE_THRESH) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04002495 sdma_update_tail(sde, tail);
2496 tail = INVALID_TAIL;
2497 }
2498 }
2499update_tail:
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002500 total_count = submit_count + flush_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002501 if (wait)
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002502 iowait_sdma_add(wait, total_count);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002503 if (tail != INVALID_TAIL)
2504 sdma_update_tail(sde, tail);
2505 spin_unlock_irqrestore(&sde->tail_lock, flags);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002506 *count_out = total_count;
2507 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002508unlock_noconn:
2509 spin_lock(&sde->flushlist_lock);
2510 list_for_each_entry_safe(tx, tx_next, tx_list, list) {
2511 tx->wait = wait;
2512 list_del_init(&tx->list);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002513 tx->next_descq_idx = 0;
2514#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2515 tx->sn = sde->tail_sn++;
2516 trace_hfi1_sdma_in_sn(sde, tx->sn);
2517#endif
2518 list_add_tail(&tx->list, &sde->flushlist);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002519 flush_count++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002520 if (wait) {
2521 wait->tx_count++;
2522 wait->count += tx->num_desc;
2523 }
2524 }
2525 spin_unlock(&sde->flushlist_lock);
2526 schedule_work(&sde->flush_worker);
2527 ret = -ECOMM;
2528 goto update_tail;
2529nodesc:
2530 ret = sdma_check_progress(sde, wait, tx);
2531 if (ret == -EAGAIN) {
2532 ret = 0;
2533 goto retry;
2534 }
2535 sde->descq_full_count++;
2536 goto update_tail;
2537}
2538
Jubin John17fb4f22016-02-14 20:21:52 -08002539static void sdma_process_event(struct sdma_engine *sde, enum sdma_events event)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002540{
2541 unsigned long flags;
2542
2543 spin_lock_irqsave(&sde->tail_lock, flags);
2544 write_seqlock(&sde->head_lock);
2545
2546 __sdma_process_event(sde, event);
2547
2548 if (sde->state.current_state == sdma_state_s99_running)
2549 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
2550
2551 write_sequnlock(&sde->head_lock);
2552 spin_unlock_irqrestore(&sde->tail_lock, flags);
2553}
2554
2555static void __sdma_process_event(struct sdma_engine *sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002556 enum sdma_events event)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002557{
2558 struct sdma_state *ss = &sde->state;
2559 int need_progress = 0;
2560
2561 /* CONFIG SDMA temporary */
2562#ifdef CONFIG_SDMA_VERBOSITY
2563 dd_dev_err(sde->dd, "CONFIG SDMA(%u) [%s] %s\n", sde->this_idx,
2564 sdma_state_names[ss->current_state],
2565 sdma_event_names[event]);
2566#endif
2567
2568 switch (ss->current_state) {
2569 case sdma_state_s00_hw_down:
2570 switch (event) {
2571 case sdma_event_e00_go_hw_down:
2572 break;
2573 case sdma_event_e30_go_running:
2574 /*
2575 * If down, but running requested (usually result
2576 * of link up, then we need to start up.
2577 * This can happen when hw down is requested while
2578 * bringing the link up with traffic active on
Jubin John4d114fd2016-02-14 20:21:43 -08002579 * 7220, e.g.
2580 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04002581 ss->go_s99_running = 1;
2582 /* fall through and start dma engine */
2583 case sdma_event_e10_go_hw_start:
2584 /* This reference means the state machine is started */
2585 sdma_get(&sde->state);
2586 sdma_set_state(sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002587 sdma_state_s10_hw_start_up_halt_wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002588 break;
2589 case sdma_event_e15_hw_halt_done:
2590 break;
2591 case sdma_event_e25_hw_clean_up_done:
2592 break;
2593 case sdma_event_e40_sw_cleaned:
2594 sdma_sw_tear_down(sde);
2595 break;
2596 case sdma_event_e50_hw_cleaned:
2597 break;
2598 case sdma_event_e60_hw_halted:
2599 break;
2600 case sdma_event_e70_go_idle:
2601 break;
2602 case sdma_event_e80_hw_freeze:
2603 break;
2604 case sdma_event_e81_hw_frozen:
2605 break;
2606 case sdma_event_e82_hw_unfreeze:
2607 break;
2608 case sdma_event_e85_link_down:
2609 break;
2610 case sdma_event_e90_sw_halted:
2611 break;
2612 }
2613 break;
2614
2615 case sdma_state_s10_hw_start_up_halt_wait:
2616 switch (event) {
2617 case sdma_event_e00_go_hw_down:
2618 sdma_set_state(sde, sdma_state_s00_hw_down);
2619 sdma_sw_tear_down(sde);
2620 break;
2621 case sdma_event_e10_go_hw_start:
2622 break;
2623 case sdma_event_e15_hw_halt_done:
2624 sdma_set_state(sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002625 sdma_state_s15_hw_start_up_clean_wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002626 sdma_start_hw_clean_up(sde);
2627 break;
2628 case sdma_event_e25_hw_clean_up_done:
2629 break;
2630 case sdma_event_e30_go_running:
2631 ss->go_s99_running = 1;
2632 break;
2633 case sdma_event_e40_sw_cleaned:
2634 break;
2635 case sdma_event_e50_hw_cleaned:
2636 break;
2637 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302638 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002639 break;
2640 case sdma_event_e70_go_idle:
2641 ss->go_s99_running = 0;
2642 break;
2643 case sdma_event_e80_hw_freeze:
2644 break;
2645 case sdma_event_e81_hw_frozen:
2646 break;
2647 case sdma_event_e82_hw_unfreeze:
2648 break;
2649 case sdma_event_e85_link_down:
2650 break;
2651 case sdma_event_e90_sw_halted:
2652 break;
2653 }
2654 break;
2655
2656 case sdma_state_s15_hw_start_up_clean_wait:
2657 switch (event) {
2658 case sdma_event_e00_go_hw_down:
2659 sdma_set_state(sde, sdma_state_s00_hw_down);
2660 sdma_sw_tear_down(sde);
2661 break;
2662 case sdma_event_e10_go_hw_start:
2663 break;
2664 case sdma_event_e15_hw_halt_done:
2665 break;
2666 case sdma_event_e25_hw_clean_up_done:
2667 sdma_hw_start_up(sde);
2668 sdma_set_state(sde, ss->go_s99_running ?
2669 sdma_state_s99_running :
2670 sdma_state_s20_idle);
2671 break;
2672 case sdma_event_e30_go_running:
2673 ss->go_s99_running = 1;
2674 break;
2675 case sdma_event_e40_sw_cleaned:
2676 break;
2677 case sdma_event_e50_hw_cleaned:
2678 break;
2679 case sdma_event_e60_hw_halted:
2680 break;
2681 case sdma_event_e70_go_idle:
2682 ss->go_s99_running = 0;
2683 break;
2684 case sdma_event_e80_hw_freeze:
2685 break;
2686 case sdma_event_e81_hw_frozen:
2687 break;
2688 case sdma_event_e82_hw_unfreeze:
2689 break;
2690 case sdma_event_e85_link_down:
2691 break;
2692 case sdma_event_e90_sw_halted:
2693 break;
2694 }
2695 break;
2696
2697 case sdma_state_s20_idle:
2698 switch (event) {
2699 case sdma_event_e00_go_hw_down:
2700 sdma_set_state(sde, sdma_state_s00_hw_down);
2701 sdma_sw_tear_down(sde);
2702 break;
2703 case sdma_event_e10_go_hw_start:
2704 break;
2705 case sdma_event_e15_hw_halt_done:
2706 break;
2707 case sdma_event_e25_hw_clean_up_done:
2708 break;
2709 case sdma_event_e30_go_running:
2710 sdma_set_state(sde, sdma_state_s99_running);
2711 ss->go_s99_running = 1;
2712 break;
2713 case sdma_event_e40_sw_cleaned:
2714 break;
2715 case sdma_event_e50_hw_cleaned:
2716 break;
2717 case sdma_event_e60_hw_halted:
2718 sdma_set_state(sde, sdma_state_s50_hw_halt_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302719 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002720 break;
2721 case sdma_event_e70_go_idle:
2722 break;
2723 case sdma_event_e85_link_down:
2724 /* fall through */
2725 case sdma_event_e80_hw_freeze:
2726 sdma_set_state(sde, sdma_state_s80_hw_freeze);
2727 atomic_dec(&sde->dd->sdma_unfreeze_count);
2728 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
2729 break;
2730 case sdma_event_e81_hw_frozen:
2731 break;
2732 case sdma_event_e82_hw_unfreeze:
2733 break;
2734 case sdma_event_e90_sw_halted:
2735 break;
2736 }
2737 break;
2738
2739 case sdma_state_s30_sw_clean_up_wait:
2740 switch (event) {
2741 case sdma_event_e00_go_hw_down:
2742 sdma_set_state(sde, sdma_state_s00_hw_down);
2743 break;
2744 case sdma_event_e10_go_hw_start:
2745 break;
2746 case sdma_event_e15_hw_halt_done:
2747 break;
2748 case sdma_event_e25_hw_clean_up_done:
2749 break;
2750 case sdma_event_e30_go_running:
2751 ss->go_s99_running = 1;
2752 break;
2753 case sdma_event_e40_sw_cleaned:
2754 sdma_set_state(sde, sdma_state_s40_hw_clean_up_wait);
2755 sdma_start_hw_clean_up(sde);
2756 break;
2757 case sdma_event_e50_hw_cleaned:
2758 break;
2759 case sdma_event_e60_hw_halted:
2760 break;
2761 case sdma_event_e70_go_idle:
2762 ss->go_s99_running = 0;
2763 break;
2764 case sdma_event_e80_hw_freeze:
2765 break;
2766 case sdma_event_e81_hw_frozen:
2767 break;
2768 case sdma_event_e82_hw_unfreeze:
2769 break;
2770 case sdma_event_e85_link_down:
2771 ss->go_s99_running = 0;
2772 break;
2773 case sdma_event_e90_sw_halted:
2774 break;
2775 }
2776 break;
2777
2778 case sdma_state_s40_hw_clean_up_wait:
2779 switch (event) {
2780 case sdma_event_e00_go_hw_down:
2781 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302782 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002783 break;
2784 case sdma_event_e10_go_hw_start:
2785 break;
2786 case sdma_event_e15_hw_halt_done:
2787 break;
2788 case sdma_event_e25_hw_clean_up_done:
2789 sdma_hw_start_up(sde);
2790 sdma_set_state(sde, ss->go_s99_running ?
2791 sdma_state_s99_running :
2792 sdma_state_s20_idle);
2793 break;
2794 case sdma_event_e30_go_running:
2795 ss->go_s99_running = 1;
2796 break;
2797 case sdma_event_e40_sw_cleaned:
2798 break;
2799 case sdma_event_e50_hw_cleaned:
2800 break;
2801 case sdma_event_e60_hw_halted:
2802 break;
2803 case sdma_event_e70_go_idle:
2804 ss->go_s99_running = 0;
2805 break;
2806 case sdma_event_e80_hw_freeze:
2807 break;
2808 case sdma_event_e81_hw_frozen:
2809 break;
2810 case sdma_event_e82_hw_unfreeze:
2811 break;
2812 case sdma_event_e85_link_down:
2813 ss->go_s99_running = 0;
2814 break;
2815 case sdma_event_e90_sw_halted:
2816 break;
2817 }
2818 break;
2819
2820 case sdma_state_s50_hw_halt_wait:
2821 switch (event) {
2822 case sdma_event_e00_go_hw_down:
2823 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302824 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002825 break;
2826 case sdma_event_e10_go_hw_start:
2827 break;
2828 case sdma_event_e15_hw_halt_done:
2829 sdma_set_state(sde, sdma_state_s30_sw_clean_up_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302830 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002831 break;
2832 case sdma_event_e25_hw_clean_up_done:
2833 break;
2834 case sdma_event_e30_go_running:
2835 ss->go_s99_running = 1;
2836 break;
2837 case sdma_event_e40_sw_cleaned:
2838 break;
2839 case sdma_event_e50_hw_cleaned:
2840 break;
2841 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302842 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002843 break;
2844 case sdma_event_e70_go_idle:
2845 ss->go_s99_running = 0;
2846 break;
2847 case sdma_event_e80_hw_freeze:
2848 break;
2849 case sdma_event_e81_hw_frozen:
2850 break;
2851 case sdma_event_e82_hw_unfreeze:
2852 break;
2853 case sdma_event_e85_link_down:
2854 ss->go_s99_running = 0;
2855 break;
2856 case sdma_event_e90_sw_halted:
2857 break;
2858 }
2859 break;
2860
2861 case sdma_state_s60_idle_halt_wait:
2862 switch (event) {
2863 case sdma_event_e00_go_hw_down:
2864 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302865 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002866 break;
2867 case sdma_event_e10_go_hw_start:
2868 break;
2869 case sdma_event_e15_hw_halt_done:
2870 sdma_set_state(sde, sdma_state_s30_sw_clean_up_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302871 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002872 break;
2873 case sdma_event_e25_hw_clean_up_done:
2874 break;
2875 case sdma_event_e30_go_running:
2876 ss->go_s99_running = 1;
2877 break;
2878 case sdma_event_e40_sw_cleaned:
2879 break;
2880 case sdma_event_e50_hw_cleaned:
2881 break;
2882 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302883 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002884 break;
2885 case sdma_event_e70_go_idle:
2886 ss->go_s99_running = 0;
2887 break;
2888 case sdma_event_e80_hw_freeze:
2889 break;
2890 case sdma_event_e81_hw_frozen:
2891 break;
2892 case sdma_event_e82_hw_unfreeze:
2893 break;
2894 case sdma_event_e85_link_down:
2895 break;
2896 case sdma_event_e90_sw_halted:
2897 break;
2898 }
2899 break;
2900
2901 case sdma_state_s80_hw_freeze:
2902 switch (event) {
2903 case sdma_event_e00_go_hw_down:
2904 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302905 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002906 break;
2907 case sdma_event_e10_go_hw_start:
2908 break;
2909 case sdma_event_e15_hw_halt_done:
2910 break;
2911 case sdma_event_e25_hw_clean_up_done:
2912 break;
2913 case sdma_event_e30_go_running:
2914 ss->go_s99_running = 1;
2915 break;
2916 case sdma_event_e40_sw_cleaned:
2917 break;
2918 case sdma_event_e50_hw_cleaned:
2919 break;
2920 case sdma_event_e60_hw_halted:
2921 break;
2922 case sdma_event_e70_go_idle:
2923 ss->go_s99_running = 0;
2924 break;
2925 case sdma_event_e80_hw_freeze:
2926 break;
2927 case sdma_event_e81_hw_frozen:
2928 sdma_set_state(sde, sdma_state_s82_freeze_sw_clean);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302929 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002930 break;
2931 case sdma_event_e82_hw_unfreeze:
2932 break;
2933 case sdma_event_e85_link_down:
2934 break;
2935 case sdma_event_e90_sw_halted:
2936 break;
2937 }
2938 break;
2939
2940 case sdma_state_s82_freeze_sw_clean:
2941 switch (event) {
2942 case sdma_event_e00_go_hw_down:
2943 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302944 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002945 break;
2946 case sdma_event_e10_go_hw_start:
2947 break;
2948 case sdma_event_e15_hw_halt_done:
2949 break;
2950 case sdma_event_e25_hw_clean_up_done:
2951 break;
2952 case sdma_event_e30_go_running:
2953 ss->go_s99_running = 1;
2954 break;
2955 case sdma_event_e40_sw_cleaned:
2956 /* notify caller this engine is done cleaning */
2957 atomic_dec(&sde->dd->sdma_unfreeze_count);
2958 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
2959 break;
2960 case sdma_event_e50_hw_cleaned:
2961 break;
2962 case sdma_event_e60_hw_halted:
2963 break;
2964 case sdma_event_e70_go_idle:
2965 ss->go_s99_running = 0;
2966 break;
2967 case sdma_event_e80_hw_freeze:
2968 break;
2969 case sdma_event_e81_hw_frozen:
2970 break;
2971 case sdma_event_e82_hw_unfreeze:
2972 sdma_hw_start_up(sde);
2973 sdma_set_state(sde, ss->go_s99_running ?
2974 sdma_state_s99_running :
2975 sdma_state_s20_idle);
2976 break;
2977 case sdma_event_e85_link_down:
2978 break;
2979 case sdma_event_e90_sw_halted:
2980 break;
2981 }
2982 break;
2983
2984 case sdma_state_s99_running:
2985 switch (event) {
2986 case sdma_event_e00_go_hw_down:
2987 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302988 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002989 break;
2990 case sdma_event_e10_go_hw_start:
2991 break;
2992 case sdma_event_e15_hw_halt_done:
2993 break;
2994 case sdma_event_e25_hw_clean_up_done:
2995 break;
2996 case sdma_event_e30_go_running:
2997 break;
2998 case sdma_event_e40_sw_cleaned:
2999 break;
3000 case sdma_event_e50_hw_cleaned:
3001 break;
3002 case sdma_event_e60_hw_halted:
3003 need_progress = 1;
3004 sdma_err_progress_check_schedule(sde);
3005 case sdma_event_e90_sw_halted:
3006 /*
3007 * SW initiated halt does not perform engines
3008 * progress check
3009 */
3010 sdma_set_state(sde, sdma_state_s50_hw_halt_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05303011 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003012 break;
3013 case sdma_event_e70_go_idle:
3014 sdma_set_state(sde, sdma_state_s60_idle_halt_wait);
3015 break;
3016 case sdma_event_e85_link_down:
3017 ss->go_s99_running = 0;
3018 /* fall through */
3019 case sdma_event_e80_hw_freeze:
3020 sdma_set_state(sde, sdma_state_s80_hw_freeze);
3021 atomic_dec(&sde->dd->sdma_unfreeze_count);
3022 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
3023 break;
3024 case sdma_event_e81_hw_frozen:
3025 break;
3026 case sdma_event_e82_hw_unfreeze:
3027 break;
3028 }
3029 break;
3030 }
3031
3032 ss->last_event = event;
3033 if (need_progress)
3034 sdma_make_progress(sde, 0);
3035}
3036
3037/*
3038 * _extend_sdma_tx_descs() - helper to extend txreq
3039 *
3040 * This is called once the initial nominal allocation
3041 * of descriptors in the sdma_txreq is exhausted.
3042 *
3043 * The code will bump the allocation up to the max
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003044 * of MAX_DESC (64) descriptors. There doesn't seem
3045 * much point in an interim step. The last descriptor
3046 * is reserved for coalesce buffer in order to support
3047 * cases where input packet has >MAX_DESC iovecs.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003048 *
3049 */
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003050static int _extend_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx)
Mike Marciniszyn77241052015-07-30 15:17:43 -04003051{
3052 int i;
3053
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003054 /* Handle last descriptor */
3055 if (unlikely((tx->num_desc == (MAX_DESC - 1)))) {
3056 /* if tlen is 0, it is for padding, release last descriptor */
3057 if (!tx->tlen) {
3058 tx->desc_limit = MAX_DESC;
3059 } else if (!tx->coalesce_buf) {
3060 /* allocate coalesce buffer with space for padding */
3061 tx->coalesce_buf = kmalloc(tx->tlen + sizeof(u32),
3062 GFP_ATOMIC);
3063 if (!tx->coalesce_buf)
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003064 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003065 tx->coalesce_idx = 0;
3066 }
3067 return 0;
3068 }
3069
3070 if (unlikely(tx->num_desc == MAX_DESC))
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003071 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003072
Mike Marciniszyn77241052015-07-30 15:17:43 -04003073 tx->descp = kmalloc_array(
3074 MAX_DESC,
3075 sizeof(struct sdma_desc),
3076 GFP_ATOMIC);
3077 if (!tx->descp)
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003078 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003079
3080 /* reserve last descriptor for coalescing */
3081 tx->desc_limit = MAX_DESC - 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003082 /* copy ones already built */
3083 for (i = 0; i < tx->num_desc; i++)
3084 tx->descp[i] = tx->descs[i];
3085 return 0;
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003086enomem:
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003087 __sdma_txclean(dd, tx);
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003088 return -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003089}
3090
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003091/*
3092 * ext_coal_sdma_tx_descs() - extend or coalesce sdma tx descriptors
3093 *
3094 * This is called once the initial nominal allocation of descriptors
3095 * in the sdma_txreq is exhausted.
3096 *
3097 * This function calls _extend_sdma_tx_descs to extend or allocate
3098 * coalesce buffer. If there is a allocated coalesce buffer, it will
3099 * copy the input packet data into the coalesce buffer. It also adds
Jubin John16733b82016-02-14 20:20:58 -08003100 * coalesce buffer descriptor once when whole packet is received.
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003101 *
3102 * Return:
3103 * <0 - error
3104 * 0 - coalescing, don't populate descriptor
3105 * 1 - continue with populating descriptor
3106 */
3107int ext_coal_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx,
3108 int type, void *kvaddr, struct page *page,
3109 unsigned long offset, u16 len)
3110{
3111 int pad_len, rval;
3112 dma_addr_t addr;
3113
3114 rval = _extend_sdma_tx_descs(dd, tx);
3115 if (rval) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003116 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003117 return rval;
3118 }
3119
3120 /* If coalesce buffer is allocated, copy data into it */
3121 if (tx->coalesce_buf) {
3122 if (type == SDMA_MAP_NONE) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003123 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003124 return -EINVAL;
3125 }
3126
3127 if (type == SDMA_MAP_PAGE) {
3128 kvaddr = kmap(page);
3129 kvaddr += offset;
3130 } else if (WARN_ON(!kvaddr)) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003131 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003132 return -EINVAL;
3133 }
3134
3135 memcpy(tx->coalesce_buf + tx->coalesce_idx, kvaddr, len);
3136 tx->coalesce_idx += len;
3137 if (type == SDMA_MAP_PAGE)
3138 kunmap(page);
3139
3140 /* If there is more data, return */
3141 if (tx->tlen - tx->coalesce_idx)
3142 return 0;
3143
3144 /* Whole packet is received; add any padding */
3145 pad_len = tx->packet_len & (sizeof(u32) - 1);
3146 if (pad_len) {
3147 pad_len = sizeof(u32) - pad_len;
3148 memset(tx->coalesce_buf + tx->coalesce_idx, 0, pad_len);
3149 /* padding is taken care of for coalescing case */
3150 tx->packet_len += pad_len;
3151 tx->tlen += pad_len;
3152 }
3153
3154 /* dma map the coalesce buffer */
3155 addr = dma_map_single(&dd->pcidev->dev,
3156 tx->coalesce_buf,
3157 tx->tlen,
3158 DMA_TO_DEVICE);
3159
3160 if (unlikely(dma_mapping_error(&dd->pcidev->dev, addr))) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003161 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003162 return -ENOSPC;
3163 }
3164
3165 /* Add descriptor for coalesce buffer */
3166 tx->desc_limit = MAX_DESC;
3167 return _sdma_txadd_daddr(dd, SDMA_MAP_SINGLE, tx,
3168 addr, tx->tlen);
3169 }
3170
3171 return 1;
3172}
3173
Mike Marciniszyn77241052015-07-30 15:17:43 -04003174/* Update sdes when the lmc changes */
3175void sdma_update_lmc(struct hfi1_devdata *dd, u64 mask, u32 lid)
3176{
3177 struct sdma_engine *sde;
3178 int i;
3179 u64 sreg;
3180
3181 sreg = ((mask & SD(CHECK_SLID_MASK_MASK)) <<
3182 SD(CHECK_SLID_MASK_SHIFT)) |
3183 (((lid & mask) & SD(CHECK_SLID_VALUE_MASK)) <<
3184 SD(CHECK_SLID_VALUE_SHIFT));
3185
3186 for (i = 0; i < dd->num_sdma; i++) {
3187 hfi1_cdbg(LINKVERB, "SendDmaEngine[%d].SLID_CHECK = 0x%x",
3188 i, (u32)sreg);
3189 sde = &dd->per_sdma[i];
3190 write_sde_csr(sde, SD(CHECK_SLID), sreg);
3191 }
3192}
3193
3194/* tx not dword sized - pad */
3195int _pad_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx)
3196{
3197 int rval = 0;
3198
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003199 tx->num_desc++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003200 if ((unlikely(tx->num_desc == tx->desc_limit))) {
3201 rval = _extend_sdma_tx_descs(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003202 if (rval) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003203 __sdma_txclean(dd, tx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003204 return rval;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003205 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04003206 }
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003207 /* finish the one just added */
Mike Marciniszyn77241052015-07-30 15:17:43 -04003208 make_tx_sdma_desc(
3209 tx,
3210 SDMA_MAP_NONE,
3211 dd->sdma_pad_phys,
3212 sizeof(u32) - (tx->packet_len & (sizeof(u32) - 1)));
3213 _sdma_close_tx(dd, tx);
3214 return rval;
3215}
3216
3217/*
3218 * Add ahg to the sdma_txreq
3219 *
3220 * The logic will consume up to 3
3221 * descriptors at the beginning of
3222 * sdma_txreq.
3223 */
3224void _sdma_txreq_ahgadd(
3225 struct sdma_txreq *tx,
3226 u8 num_ahg,
3227 u8 ahg_entry,
3228 u32 *ahg,
3229 u8 ahg_hlen)
3230{
3231 u32 i, shift = 0, desc = 0;
3232 u8 mode;
3233
3234 WARN_ON_ONCE(num_ahg > 9 || (ahg_hlen & 3) || ahg_hlen == 4);
3235 /* compute mode */
3236 if (num_ahg == 1)
3237 mode = SDMA_AHG_APPLY_UPDATE1;
3238 else if (num_ahg <= 5)
3239 mode = SDMA_AHG_APPLY_UPDATE2;
3240 else
3241 mode = SDMA_AHG_APPLY_UPDATE3;
3242 tx->num_desc++;
3243 /* initialize to consumed descriptors to zero */
3244 switch (mode) {
3245 case SDMA_AHG_APPLY_UPDATE3:
3246 tx->num_desc++;
3247 tx->descs[2].qw[0] = 0;
3248 tx->descs[2].qw[1] = 0;
3249 /* FALLTHROUGH */
3250 case SDMA_AHG_APPLY_UPDATE2:
3251 tx->num_desc++;
3252 tx->descs[1].qw[0] = 0;
3253 tx->descs[1].qw[1] = 0;
3254 break;
3255 }
3256 ahg_hlen >>= 2;
3257 tx->descs[0].qw[1] |=
3258 (((u64)ahg_entry & SDMA_DESC1_HEADER_INDEX_MASK)
3259 << SDMA_DESC1_HEADER_INDEX_SHIFT) |
3260 (((u64)ahg_hlen & SDMA_DESC1_HEADER_DWS_MASK)
3261 << SDMA_DESC1_HEADER_DWS_SHIFT) |
3262 (((u64)mode & SDMA_DESC1_HEADER_MODE_MASK)
3263 << SDMA_DESC1_HEADER_MODE_SHIFT) |
3264 (((u64)ahg[0] & SDMA_DESC1_HEADER_UPDATE1_MASK)
3265 << SDMA_DESC1_HEADER_UPDATE1_SHIFT);
3266 for (i = 0; i < (num_ahg - 1); i++) {
3267 if (!shift && !(i & 2))
3268 desc++;
3269 tx->descs[desc].qw[!!(i & 2)] |=
3270 (((u64)ahg[i + 1])
3271 << shift);
3272 shift = (shift + 32) & 63;
3273 }
3274}
3275
3276/**
3277 * sdma_ahg_alloc - allocate an AHG entry
3278 * @sde: engine to allocate from
3279 *
3280 * Return:
3281 * 0-31 when successful, -EOPNOTSUPP if AHG is not enabled,
3282 * -ENOSPC if an entry is not available
3283 */
3284int sdma_ahg_alloc(struct sdma_engine *sde)
3285{
3286 int nr;
3287 int oldbit;
3288
3289 if (!sde) {
3290 trace_hfi1_ahg_allocate(sde, -EINVAL);
3291 return -EINVAL;
3292 }
3293 while (1) {
3294 nr = ffz(ACCESS_ONCE(sde->ahg_bits));
3295 if (nr > 31) {
3296 trace_hfi1_ahg_allocate(sde, -ENOSPC);
3297 return -ENOSPC;
3298 }
3299 oldbit = test_and_set_bit(nr, &sde->ahg_bits);
3300 if (!oldbit)
3301 break;
3302 cpu_relax();
3303 }
3304 trace_hfi1_ahg_allocate(sde, nr);
3305 return nr;
3306}
3307
3308/**
3309 * sdma_ahg_free - free an AHG entry
3310 * @sde: engine to return AHG entry
3311 * @ahg_index: index to free
3312 *
3313 * This routine frees the indicate AHG entry.
3314 */
3315void sdma_ahg_free(struct sdma_engine *sde, int ahg_index)
3316{
3317 if (!sde)
3318 return;
3319 trace_hfi1_ahg_deallocate(sde, ahg_index);
3320 if (ahg_index < 0 || ahg_index > 31)
3321 return;
3322 clear_bit(ahg_index, &sde->ahg_bits);
3323}
3324
3325/*
3326 * SPC freeze handling for SDMA engines. Called when the driver knows
3327 * the SPC is going into a freeze but before the freeze is fully
3328 * settled. Generally an error interrupt.
3329 *
3330 * This event will pull the engine out of running so no more entries can be
3331 * added to the engine's queue.
3332 */
3333void sdma_freeze_notify(struct hfi1_devdata *dd, int link_down)
3334{
3335 int i;
3336 enum sdma_events event = link_down ? sdma_event_e85_link_down :
3337 sdma_event_e80_hw_freeze;
3338
3339 /* set up the wait but do not wait here */
3340 atomic_set(&dd->sdma_unfreeze_count, dd->num_sdma);
3341
3342 /* tell all engines to stop running and wait */
3343 for (i = 0; i < dd->num_sdma; i++)
3344 sdma_process_event(&dd->per_sdma[i], event);
3345
3346 /* sdma_freeze() will wait for all engines to have stopped */
3347}
3348
3349/*
3350 * SPC freeze handling for SDMA engines. Called when the driver knows
3351 * the SPC is fully frozen.
3352 */
3353void sdma_freeze(struct hfi1_devdata *dd)
3354{
3355 int i;
3356 int ret;
3357
3358 /*
3359 * Make sure all engines have moved out of the running state before
3360 * continuing.
3361 */
3362 ret = wait_event_interruptible(dd->sdma_unfreeze_wq,
Jubin John17fb4f22016-02-14 20:21:52 -08003363 atomic_read(&dd->sdma_unfreeze_count) <=
3364 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003365 /* interrupted or count is negative, then unloading - just exit */
3366 if (ret || atomic_read(&dd->sdma_unfreeze_count) < 0)
3367 return;
3368
3369 /* set up the count for the next wait */
3370 atomic_set(&dd->sdma_unfreeze_count, dd->num_sdma);
3371
3372 /* tell all engines that the SPC is frozen, they can start cleaning */
3373 for (i = 0; i < dd->num_sdma; i++)
3374 sdma_process_event(&dd->per_sdma[i], sdma_event_e81_hw_frozen);
3375
3376 /*
3377 * Wait for everyone to finish software clean before exiting. The
3378 * software clean will read engine CSRs, so must be completed before
3379 * the next step, which will clear the engine CSRs.
3380 */
Jubin John50e5dcb2016-02-14 20:19:41 -08003381 (void)wait_event_interruptible(dd->sdma_unfreeze_wq,
Mike Marciniszyn77241052015-07-30 15:17:43 -04003382 atomic_read(&dd->sdma_unfreeze_count) <= 0);
3383 /* no need to check results - done no matter what */
3384}
3385
3386/*
3387 * SPC freeze handling for the SDMA engines. Called after the SPC is unfrozen.
3388 *
3389 * The SPC freeze acts like a SDMA halt and a hardware clean combined. All
3390 * that is left is a software clean. We could do it after the SPC is fully
3391 * frozen, but then we'd have to add another state to wait for the unfreeze.
3392 * Instead, just defer the software clean until the unfreeze step.
3393 */
3394void sdma_unfreeze(struct hfi1_devdata *dd)
3395{
3396 int i;
3397
3398 /* tell all engines start freeze clean up */
3399 for (i = 0; i < dd->num_sdma; i++)
3400 sdma_process_event(&dd->per_sdma[i],
Jubin John17fb4f22016-02-14 20:21:52 -08003401 sdma_event_e82_hw_unfreeze);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003402}
3403
3404/**
3405 * _sdma_engine_progress_schedule() - schedule progress on engine
3406 * @sde: sdma_engine to schedule progress
3407 *
3408 */
3409void _sdma_engine_progress_schedule(
3410 struct sdma_engine *sde)
3411{
3412 trace_hfi1_sdma_engine_progress(sde, sde->progress_mask);
3413 /* assume we have selected a good cpu */
3414 write_csr(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08003415 CCE_INT_FORCE + (8 * (IS_SDMA_START / 64)),
3416 sde->progress_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003417}