blob: baa3a9fa26387842de1dc33f112799220e491c0c [file] [log] [blame]
Andi Shyti78b5d702017-12-14 15:28:27 +09001// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (c) 2009 Samsung Electronics Co., Ltd.
4// Jaswinder Singh <jassi.brar@samsung.com>
Jassi Brar230d42d2009-11-30 07:39:42 +00005
6#include <linux/init.h>
7#include <linux/module.h>
Mark Brownc2573122011-11-10 10:57:32 +00008#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +00009#include <linux/delay.h>
10#include <linux/clk.h>
11#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020012#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000013#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000014#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000015#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090016#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090017#include <linux/of.h>
18#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000019
Arnd Bergmann436d42c2012-08-24 15:22:12 +020020#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000021
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053022#define MAX_SPI_PORTS 6
Girish K S7e995552013-05-20 12:21:32 +053023#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053024#define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
Heiner Kallweit483867e2015-09-03 22:39:36 +020025#define AUTOSUSPEND_TIMEOUT 2000
Thomas Abrahama5238e32012-07-13 07:15:14 +090026
Jassi Brar230d42d2009-11-30 07:39:42 +000027/* Registers and bit-fields */
28
29#define S3C64XX_SPI_CH_CFG 0x00
30#define S3C64XX_SPI_CLK_CFG 0x04
31#define S3C64XX_SPI_MODE_CFG 0x08
32#define S3C64XX_SPI_SLAVE_SEL 0x0C
33#define S3C64XX_SPI_INT_EN 0x10
34#define S3C64XX_SPI_STATUS 0x14
35#define S3C64XX_SPI_TX_DATA 0x18
36#define S3C64XX_SPI_RX_DATA 0x1C
37#define S3C64XX_SPI_PACKET_CNT 0x20
38#define S3C64XX_SPI_PENDING_CLR 0x24
39#define S3C64XX_SPI_SWAP_CFG 0x28
40#define S3C64XX_SPI_FB_CLK 0x2C
41
42#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
43#define S3C64XX_SPI_CH_SW_RST (1<<5)
44#define S3C64XX_SPI_CH_SLAVE (1<<4)
45#define S3C64XX_SPI_CPOL_L (1<<3)
46#define S3C64XX_SPI_CPHA_B (1<<2)
47#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
48#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
49
50#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
51#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
52#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090053#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000054
55#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
56#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
57#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
58#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
59#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
60#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
61#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
62#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
63#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
64#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
65#define S3C64XX_SPI_MODE_4BURST (1<<0)
66
67#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
68#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053069#define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000070
Jassi Brar230d42d2009-11-30 07:39:42 +000071#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
72#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
73#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
74#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
75#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
76#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
77#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
78
79#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
80#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
81#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
82#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
83#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
84#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
85
86#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
87
88#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
89#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
90#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
91#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
92#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
93
94#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
95#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
96#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
97#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
98#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
99#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
100#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
101#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
102
103#define S3C64XX_SPI_FBCLK_MSK (3<<0)
104
Thomas Abrahama5238e32012-07-13 07:15:14 +0900105#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
106#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
107 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
108#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
109#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
110 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000111
112#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
113#define S3C64XX_SPI_TRAILCNT_OFF 19
114
115#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
116
117#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530118#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000119
Jassi Brar230d42d2009-11-30 07:39:42 +0000120#define RXBUSY (1<<2)
121#define TXBUSY (1<<3)
122
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900123struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200124 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000125 enum dma_transfer_direction direction;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900126};
127
Jassi Brar230d42d2009-11-30 07:39:42 +0000128/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900129 * struct s3c64xx_spi_info - SPI Controller hardware info
130 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
131 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
132 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
133 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
134 * @clk_from_cmu: True, if the controller does not include a clock mux and
135 * prescaler unit.
136 *
137 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
138 * differ in some aspects such as the size of the fifo and spi bus clock
139 * setup. Such differences are specified to the driver using this structure
140 * which is provided as driver data to the driver.
141 */
142struct s3c64xx_spi_port_config {
143 int fifo_lvl_mask[MAX_SPI_PORTS];
144 int rx_lvl_offset;
145 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530146 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900147 bool high_speed;
148 bool clk_from_cmu;
Andi Shyti7990b002016-07-12 19:02:14 +0900149 bool clk_ioclk;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900150};
151
152/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000153 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
154 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700155 * @src_clk: Pointer to the clock used to generate SPI signals.
Andi Shyti7990b002016-07-12 19:02:14 +0900156 * @ioclk: Pointer to the i/o clock between master and slave
Jassi Brar230d42d2009-11-30 07:39:42 +0000157 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000158 * @cntrlr_info: Platform specific data for the controller this driver manages.
159 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000160 * @lock: Controller specific lock.
161 * @state: Set of FLAGS to indicate status.
162 * @rx_dmach: Controller's DMA channel for Rx.
163 * @tx_dmach: Controller's DMA channel for Tx.
164 * @sfr_start: BUS address of SPI controller regs.
165 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000166 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000167 * @xfer_completion: To indicate completion of xfer task.
168 * @cur_mode: Stores the active configuration of the controller.
169 * @cur_bpw: Stores the active bits per word settings.
170 * @cur_speed: Stores the active xfer clock speed.
171 */
172struct s3c64xx_spi_driver_data {
173 void __iomem *regs;
174 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700175 struct clk *src_clk;
Andi Shyti7990b002016-07-12 19:02:14 +0900176 struct clk *ioclk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000177 struct platform_device *pdev;
178 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700179 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000180 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000181 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000182 unsigned long sfr_start;
183 struct completion xfer_completion;
184 unsigned state;
185 unsigned cur_mode, cur_bpw;
186 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900187 struct s3c64xx_spi_dma_data rx_dma;
188 struct s3c64xx_spi_dma_data tx_dma;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900189 struct s3c64xx_spi_port_config *port_conf;
190 unsigned int port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +0000191};
192
Jassi Brar230d42d2009-11-30 07:39:42 +0000193static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
194{
Jassi Brar230d42d2009-11-30 07:39:42 +0000195 void __iomem *regs = sdd->regs;
196 unsigned long loops;
197 u32 val;
198
199 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
200
201 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900202 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
203 writel(val, regs + S3C64XX_SPI_CH_CFG);
204
205 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000206 val |= S3C64XX_SPI_CH_SW_RST;
207 val &= ~S3C64XX_SPI_CH_HS_EN;
208 writel(val, regs + S3C64XX_SPI_CH_CFG);
209
210 /* Flush TxFIFO*/
211 loops = msecs_to_loops(1);
212 do {
213 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900214 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000215
Mark Brownbe7852a2010-08-23 17:40:56 +0100216 if (loops == 0)
217 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
218
Jassi Brar230d42d2009-11-30 07:39:42 +0000219 /* Flush RxFIFO*/
220 loops = msecs_to_loops(1);
221 do {
222 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900223 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000224 readl(regs + S3C64XX_SPI_RX_DATA);
225 else
226 break;
227 } while (loops--);
228
Mark Brownbe7852a2010-08-23 17:40:56 +0100229 if (loops == 0)
230 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
231
Jassi Brar230d42d2009-11-30 07:39:42 +0000232 val = readl(regs + S3C64XX_SPI_CH_CFG);
233 val &= ~S3C64XX_SPI_CH_SW_RST;
234 writel(val, regs + S3C64XX_SPI_CH_CFG);
235
236 val = readl(regs + S3C64XX_SPI_MODE_CFG);
237 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
238 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000239}
240
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900241static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900242{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900243 struct s3c64xx_spi_driver_data *sdd;
244 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900245 unsigned long flags;
246
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900247 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900248 sdd = container_of(data,
249 struct s3c64xx_spi_driver_data, rx_dma);
250 else
251 sdd = container_of(data,
252 struct s3c64xx_spi_driver_data, tx_dma);
253
Boojin Kim39d3e802011-09-02 09:44:41 +0900254 spin_lock_irqsave(&sdd->lock, flags);
255
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900256 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900257 sdd->state &= ~RXBUSY;
258 if (!(sdd->state & TXBUSY))
259 complete(&sdd->xfer_completion);
260 } else {
261 sdd->state &= ~TXBUSY;
262 if (!(sdd->state & RXBUSY))
263 complete(&sdd->xfer_completion);
264 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900265
266 spin_unlock_irqrestore(&sdd->lock, flags);
267}
268
Arnd Bergmann78843722013-04-11 22:42:03 +0200269static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
Mark Brown6ad45a22014-02-02 13:47:47 +0000270 struct sg_table *sgt)
Arnd Bergmann78843722013-04-11 22:42:03 +0200271{
272 struct s3c64xx_spi_driver_data *sdd;
273 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200274 struct dma_async_tx_descriptor *desc;
275
Tomasz Figab1a8e782013-08-11 02:33:28 +0200276 memset(&config, 0, sizeof(config));
277
Arnd Bergmann78843722013-04-11 22:42:03 +0200278 if (dma->direction == DMA_DEV_TO_MEM) {
279 sdd = container_of((void *)dma,
280 struct s3c64xx_spi_driver_data, rx_dma);
281 config.direction = dma->direction;
282 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
283 config.src_addr_width = sdd->cur_bpw / 8;
284 config.src_maxburst = 1;
285 dmaengine_slave_config(dma->ch, &config);
286 } else {
287 sdd = container_of((void *)dma,
288 struct s3c64xx_spi_driver_data, tx_dma);
289 config.direction = dma->direction;
290 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
291 config.dst_addr_width = sdd->cur_bpw / 8;
292 config.dst_maxburst = 1;
293 dmaengine_slave_config(dma->ch, &config);
294 }
295
Mark Brown6ad45a22014-02-02 13:47:47 +0000296 desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
297 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200298
299 desc->callback = s3c64xx_spi_dmacb;
300 desc->callback_param = dma;
301
302 dmaengine_submit(desc);
303 dma_async_issue_pending(dma->ch);
304}
305
Andi Shytiaa4964c2016-06-28 11:41:11 +0900306static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
307{
308 struct s3c64xx_spi_driver_data *sdd =
309 spi_master_get_devdata(spi->master);
310
Andi Shytia92e7c32016-06-28 11:41:12 +0900311 if (sdd->cntrlr_info->no_cs)
312 return;
313
Andi Shytiaa4964c2016-06-28 11:41:11 +0900314 if (enable) {
315 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
316 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
317 } else {
318 u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
319
320 ssel |= (S3C64XX_SPI_SLAVE_AUTO |
321 S3C64XX_SPI_SLAVE_NSC_CNT_2);
322 writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
323 }
324 } else {
325 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Dan Carpenter47c169ee2016-07-04 10:47:48 +0300326 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
327 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900328 }
329}
330
Arnd Bergmann78843722013-04-11 22:42:03 +0200331static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
332{
333 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
Arnd Bergmann78843722013-04-11 22:42:03 +0200334
Andi Shyti730d9d42016-06-28 11:41:14 +0900335 if (is_polling(sdd))
336 return 0;
Girish K Sd96760f92013-06-27 12:26:53 +0530337
Andi Shyti730d9d42016-06-28 11:41:14 +0900338 spi->dma_rx = sdd->rx_dma.ch;
Andi Shyti730d9d42016-06-28 11:41:14 +0900339 spi->dma_tx = sdd->tx_dma.ch;
Mark Brownfb9d0442013-04-18 18:12:00 +0100340
Arnd Bergmann78843722013-04-11 22:42:03 +0200341 return 0;
342}
343
Mark Brown3f295882014-01-16 12:25:46 +0000344static bool s3c64xx_spi_can_dma(struct spi_master *master,
345 struct spi_device *spi,
346 struct spi_transfer *xfer)
347{
348 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
349
350 return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
351}
352
Jassi Brar230d42d2009-11-30 07:39:42 +0000353static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
354 struct spi_device *spi,
355 struct spi_transfer *xfer, int dma_mode)
356{
Jassi Brar230d42d2009-11-30 07:39:42 +0000357 void __iomem *regs = sdd->regs;
358 u32 modecfg, chcfg;
359
360 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
361 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
362
363 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
364 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
365
366 if (dma_mode) {
367 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
368 } else {
369 /* Always shift in data in FIFO, even if xfer is Tx only,
370 * this helps setting PCKT_CNT value for generating clocks
371 * as exactly needed.
372 */
373 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
374 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
375 | S3C64XX_SPI_PACKET_CNT_EN,
376 regs + S3C64XX_SPI_PACKET_CNT);
377 }
378
379 if (xfer->tx_buf != NULL) {
380 sdd->state |= TXBUSY;
381 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
382 if (dma_mode) {
383 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Mark Brown6ad45a22014-02-02 13:47:47 +0000384 prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000385 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900386 switch (sdd->cur_bpw) {
387 case 32:
388 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
389 xfer->tx_buf, xfer->len / 4);
390 break;
391 case 16:
392 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
393 xfer->tx_buf, xfer->len / 2);
394 break;
395 default:
396 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
397 xfer->tx_buf, xfer->len);
398 break;
399 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000400 }
401 }
402
403 if (xfer->rx_buf != NULL) {
404 sdd->state |= RXBUSY;
405
Thomas Abrahama5238e32012-07-13 07:15:14 +0900406 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000407 && !(sdd->cur_mode & SPI_CPHA))
408 chcfg |= S3C64XX_SPI_CH_HS_EN;
409
410 if (dma_mode) {
411 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
412 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
413 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
414 | S3C64XX_SPI_PACKET_CNT_EN,
415 regs + S3C64XX_SPI_PACKET_CNT);
Mark Brown6ad45a22014-02-02 13:47:47 +0000416 prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000417 }
418 }
419
420 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
421 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
422}
423
Mark Brown79617072013-06-19 19:12:39 +0100424static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530425 int timeout_ms)
426{
427 void __iomem *regs = sdd->regs;
428 unsigned long val = 1;
429 u32 status;
430
431 /* max fifo depth available */
432 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
433
434 if (timeout_ms)
435 val = msecs_to_loops(timeout_ms);
436
437 do {
438 status = readl(regs + S3C64XX_SPI_STATUS);
439 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
440
441 /* return the actual received data length */
442 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000443}
444
Mark Brown3700c6e2014-01-24 20:05:43 +0000445static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
446 struct spi_transfer *xfer)
Jassi Brar230d42d2009-11-30 07:39:42 +0000447{
Jassi Brar230d42d2009-11-30 07:39:42 +0000448 void __iomem *regs = sdd->regs;
449 unsigned long val;
Mark Brown3700c6e2014-01-24 20:05:43 +0000450 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000451 int ms;
452
453 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
454 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100455 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000456
Mark Brown3700c6e2014-01-24 20:05:43 +0000457 val = msecs_to_jiffies(ms) + 10;
458 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
459
460 /*
461 * If the previous xfer was completed within timeout, then
462 * proceed further else return -EIO.
463 * DmaTx returns after simply writing data in the FIFO,
464 * w/o waiting for real transmission on the bus to finish.
465 * DmaRx returns only after Dma read data from FIFO which
466 * needs bus transmission to finish, so we don't worry if
467 * Xfer involved Rx(with or without Tx).
468 */
469 if (val && !xfer->rx_buf) {
470 val = msecs_to_loops(10);
471 status = readl(regs + S3C64XX_SPI_STATUS);
472 while ((TX_FIFO_LVL(status, sdd)
473 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
474 && --val) {
475 cpu_relax();
Jassi Brarc3f139b2010-09-03 10:36:46 +0900476 status = readl(regs + S3C64XX_SPI_STATUS);
Jassi Brar230d42d2009-11-30 07:39:42 +0000477 }
Girish K S7e995552013-05-20 12:21:32 +0530478
Mark Brown3700c6e2014-01-24 20:05:43 +0000479 }
Girish K S7e995552013-05-20 12:21:32 +0530480
Mark Brown3700c6e2014-01-24 20:05:43 +0000481 /* If timed out while checking rx/tx status return error */
482 if (!val)
483 return -EIO;
484
485 return 0;
486}
487
488static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
489 struct spi_transfer *xfer)
490{
491 void __iomem *regs = sdd->regs;
492 unsigned long val;
493 u32 status;
494 int loops;
495 u32 cpy_len;
496 u8 *buf;
497 int ms;
498
499 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
500 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
501 ms += 10; /* some tolerance */
502
503 val = msecs_to_loops(ms);
504 do {
505 status = readl(regs + S3C64XX_SPI_STATUS);
506 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
507
508
509 /* If it was only Tx */
510 if (!xfer->rx_buf) {
511 sdd->state &= ~TXBUSY;
512 return 0;
513 }
514
515 /*
516 * If the receive length is bigger than the controller fifo
517 * size, calculate the loops and read the fifo as many times.
518 * loops = length / max fifo size (calculated by using the
519 * fifo mask).
520 * For any size less than the fifo size the below code is
521 * executed atleast once.
522 */
523 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
524 buf = xfer->rx_buf;
525 do {
526 /* wait for data to be received in the fifo */
527 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
528 (loops ? ms : 0));
529
530 switch (sdd->cur_bpw) {
531 case 32:
532 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
533 buf, cpy_len / 4);
534 break;
535 case 16:
536 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
537 buf, cpy_len / 2);
538 break;
539 default:
540 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
541 buf, cpy_len);
542 break;
Jassi Brar230d42d2009-11-30 07:39:42 +0000543 }
544
Mark Brown3700c6e2014-01-24 20:05:43 +0000545 buf = buf + cpy_len;
546 } while (loops--);
547 sdd->state &= ~RXBUSY;
Jassi Brar230d42d2009-11-30 07:39:42 +0000548
549 return 0;
550}
551
Jassi Brar230d42d2009-11-30 07:39:42 +0000552static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
553{
Jassi Brar230d42d2009-11-30 07:39:42 +0000554 void __iomem *regs = sdd->regs;
555 u32 val;
556
557 /* Disable Clock */
Andi Shytid9aaf1d2016-07-07 16:23:57 +0900558 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900559 val = readl(regs + S3C64XX_SPI_CLK_CFG);
560 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
561 writel(val, regs + S3C64XX_SPI_CLK_CFG);
562 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000563
564 /* Set Polarity and Phase */
565 val = readl(regs + S3C64XX_SPI_CH_CFG);
566 val &= ~(S3C64XX_SPI_CH_SLAVE |
567 S3C64XX_SPI_CPOL_L |
568 S3C64XX_SPI_CPHA_B);
569
570 if (sdd->cur_mode & SPI_CPOL)
571 val |= S3C64XX_SPI_CPOL_L;
572
573 if (sdd->cur_mode & SPI_CPHA)
574 val |= S3C64XX_SPI_CPHA_B;
575
576 writel(val, regs + S3C64XX_SPI_CH_CFG);
577
578 /* Set Channel & DMA Mode */
579 val = readl(regs + S3C64XX_SPI_MODE_CFG);
580 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
581 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
582
583 switch (sdd->cur_bpw) {
584 case 32:
585 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900586 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000587 break;
588 case 16:
589 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900590 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000591 break;
592 default:
593 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900594 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000595 break;
596 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000597
598 writel(val, regs + S3C64XX_SPI_MODE_CFG);
599
Thomas Abrahama5238e32012-07-13 07:15:14 +0900600 if (sdd->port_conf->clk_from_cmu) {
Andi Shyti0dbe70a2016-07-12 19:02:15 +0900601 /* The src_clk clock is divided internally by 2 */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900602 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900603 } else {
604 /* Configure Clock */
605 val = readl(regs + S3C64XX_SPI_CLK_CFG);
606 val &= ~S3C64XX_SPI_PSR_MASK;
607 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
608 & S3C64XX_SPI_PSR_MASK);
609 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000610
Jassi Brarb42a81c2010-09-29 17:31:33 +0900611 /* Enable Clock */
612 val = readl(regs + S3C64XX_SPI_CLK_CFG);
613 val |= S3C64XX_SPI_ENCLK_ENABLE;
614 writel(val, regs + S3C64XX_SPI_CLK_CFG);
615 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000616}
617
Jassi Brar230d42d2009-11-30 07:39:42 +0000618#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
619
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100620static int s3c64xx_spi_prepare_message(struct spi_master *master,
621 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000622{
Mark Brownad2a99a2012-02-15 14:48:32 -0800623 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000624 struct spi_device *spi = msg->spi;
625 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000626
Jassi Brar230d42d2009-11-30 07:39:42 +0000627 /* Configure feedback delay */
628 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
629
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100630 return 0;
631}
Jassi Brar230d42d2009-11-30 07:39:42 +0000632
Mark Brown0732a9d2013-10-05 11:51:14 +0100633static int s3c64xx_spi_transfer_one(struct spi_master *master,
634 struct spi_device *spi,
635 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100636{
637 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown0732a9d2013-10-05 11:51:14 +0100638 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100639 u32 speed;
640 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100641 unsigned long flags;
642 int use_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +0000643
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100644 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000645
Mark Brown0732a9d2013-10-05 11:51:14 +0100646 /* Only BPW and Speed may change across transfers */
647 bpw = xfer->bits_per_word;
Jarkko Nikula88d4a742015-09-15 16:26:14 +0300648 speed = xfer->speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000649
Mark Brown0732a9d2013-10-05 11:51:14 +0100650 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
651 sdd->cur_bpw = bpw;
652 sdd->cur_speed = speed;
Andi Shyti11f66f02016-06-28 11:41:13 +0900653 sdd->cur_mode = spi->mode;
Mark Brown0732a9d2013-10-05 11:51:14 +0100654 s3c64xx_spi_config(sdd);
655 }
656
657 /* Polling method for xfers not bigger than FIFO capacity */
658 use_dma = 0;
659 if (!is_polling(sdd) &&
660 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
661 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
662 use_dma = 1;
663
664 spin_lock_irqsave(&sdd->lock, flags);
665
666 /* Pending only which is to be done */
667 sdd->state &= ~RXBUSY;
668 sdd->state &= ~TXBUSY;
669
670 enable_datapath(sdd, spi, xfer, use_dma);
671
672 /* Start the signals */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900673 s3c64xx_spi_set_cs(spi, true);
Mark Brown0732a9d2013-10-05 11:51:14 +0100674
Mark Brown0732a9d2013-10-05 11:51:14 +0100675 spin_unlock_irqrestore(&sdd->lock, flags);
676
Mark Brown3700c6e2014-01-24 20:05:43 +0000677 if (use_dma)
678 status = wait_for_dma(sdd, xfer);
679 else
680 status = wait_for_pio(sdd, xfer);
Mark Brown0732a9d2013-10-05 11:51:14 +0100681
682 if (status) {
683 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
684 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
685 (sdd->state & RXBUSY) ? 'f' : 'p',
686 (sdd->state & TXBUSY) ? 'f' : 'p',
687 xfer->len);
688
689 if (use_dma) {
690 if (xfer->tx_buf != NULL
691 && (sdd->state & TXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000692 dmaengine_terminate_all(sdd->tx_dma.ch);
Mark Brown0732a9d2013-10-05 11:51:14 +0100693 if (xfer->rx_buf != NULL
694 && (sdd->state & RXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000695 dmaengine_terminate_all(sdd->rx_dma.ch);
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900696 }
Mark Brown8c09daa2013-09-27 19:56:31 +0100697 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000698 flush_fifo(sdd);
699 }
700
Mark Brown0732a9d2013-10-05 11:51:14 +0100701 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000702}
703
Thomas Abraham2b908072012-07-13 07:15:15 +0900704static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900705 struct spi_device *spi)
706{
707 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000708 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900709 u32 fb_delay = 0;
710
711 slave_np = spi->dev.of_node;
712 if (!slave_np) {
713 dev_err(&spi->dev, "device node not found\n");
714 return ERR_PTR(-EINVAL);
715 }
716
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100717 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900718 if (!data_np) {
719 dev_err(&spi->dev, "child node 'controller-data' not found\n");
720 return ERR_PTR(-EINVAL);
721 }
722
723 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
724 if (!cs) {
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100725 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900726 return ERR_PTR(-ENOMEM);
727 }
728
Thomas Abraham2b908072012-07-13 07:15:15 +0900729 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
730 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100731 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900732 return cs;
733}
734
Jassi Brar230d42d2009-11-30 07:39:42 +0000735/*
736 * Here we only check the validity of requested configuration
737 * and save the configuration in a local data-structure.
738 * The controller is actually configured only just before we
739 * get a message to transfer.
740 */
741static int s3c64xx_spi_setup(struct spi_device *spi)
742{
743 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
744 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +0900745 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000746
Thomas Abraham2b908072012-07-13 07:15:15 +0900747 sdd = spi_master_get_devdata(spi->master);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200748 if (spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100749 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +0900750 spi->controller_data = cs;
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200751 } else if (cs) {
752 /* On non-DT platforms the SPI core will set spi->cs_gpio
753 * to -ENOENT. The GPIO pin used to drive the chip select
754 * is defined by using platform data so spi->cs_gpio value
755 * has to be override to have the proper GPIO pin number.
756 */
757 spi->cs_gpio = cs->line;
Thomas Abraham2b908072012-07-13 07:15:15 +0900758 }
759
760 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000761 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
762 return -ENODEV;
763 }
764
Tomasz Figa01498712013-08-11 02:33:29 +0200765 if (!spi_get_ctldata(spi)) {
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200766 if (gpio_is_valid(spi->cs_gpio)) {
767 err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
768 dev_name(&spi->dev));
769 if (err) {
770 dev_err(&spi->dev,
771 "Failed to get /CS gpio [%d]: %d\n",
772 spi->cs_gpio, err);
773 goto err_gpio_req;
774 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900775 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900776
Girish K S3146bee2013-06-21 11:26:12 +0530777 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +0200778 }
Girish K S3146bee2013-06-21 11:26:12 +0530779
Mark Brownb97b6622011-12-04 00:58:06 +0000780 pm_runtime_get_sync(&sdd->pdev->dev);
781
Jassi Brar230d42d2009-11-30 07:39:42 +0000782 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900783 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900784 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000785
Jassi Brarb42a81c2010-09-29 17:31:33 +0900786 /* Max possible */
787 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000788
Jassi Brarb42a81c2010-09-29 17:31:33 +0900789 if (spi->max_speed_hz > speed)
790 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000791
Jassi Brarb42a81c2010-09-29 17:31:33 +0900792 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
793 psr &= S3C64XX_SPI_PSR_MASK;
794 if (psr == S3C64XX_SPI_PSR_MASK)
795 psr--;
796
797 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
798 if (spi->max_speed_hz < speed) {
799 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
800 psr++;
801 } else {
802 err = -EINVAL;
803 goto setup_exit;
804 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000805 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000806
Jassi Brarb42a81c2010-09-29 17:31:33 +0900807 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +0900808 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900809 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +0900810 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +0000811 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
812 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900813 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900814 goto setup_exit;
815 }
Jassi Brarb42a81c2010-09-29 17:31:33 +0900816 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000817
Heiner Kallweit483867e2015-09-03 22:39:36 +0200818 pm_runtime_mark_last_busy(&sdd->pdev->dev);
819 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900820 s3c64xx_spi_set_cs(spi, false);
821
Thomas Abraham2b908072012-07-13 07:15:15 +0900822 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +0000823
Jassi Brar230d42d2009-11-30 07:39:42 +0000824setup_exit:
Heiner Kallweit483867e2015-09-03 22:39:36 +0200825 pm_runtime_mark_last_busy(&sdd->pdev->dev);
826 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000827 /* setup() returns with device de-selected */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900828 s3c64xx_spi_set_cs(spi, false);
Jassi Brar230d42d2009-11-30 07:39:42 +0000829
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200830 if (gpio_is_valid(spi->cs_gpio))
831 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900832 spi_set_ctldata(spi, NULL);
833
834err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +0200835 if (spi->dev.of_node)
836 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +0900837
Jassi Brar230d42d2009-11-30 07:39:42 +0000838 return err;
839}
840
Thomas Abraham1c20c202012-07-13 07:15:14 +0900841static void s3c64xx_spi_cleanup(struct spi_device *spi)
842{
843 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
844
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200845 if (gpio_is_valid(spi->cs_gpio)) {
Mark Browndd97e262013-09-27 18:58:55 +0100846 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900847 if (spi->dev.of_node)
848 kfree(cs);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200849 else {
850 /* On non-DT platforms, the SPI core sets
851 * spi->cs_gpio to -ENOENT and .setup()
852 * overrides it with the GPIO pin value
853 * passed using platform data.
854 */
855 spi->cs_gpio = -ENOENT;
856 }
Thomas Abraham2b908072012-07-13 07:15:15 +0900857 }
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200858
Thomas Abraham1c20c202012-07-13 07:15:14 +0900859 spi_set_ctldata(spi, NULL);
860}
861
Mark Brownc2573122011-11-10 10:57:32 +0000862static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
863{
864 struct s3c64xx_spi_driver_data *sdd = data;
865 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +0530866 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +0000867
Girish K S375981f2013-03-13 12:13:30 +0530868 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +0000869
Girish K S375981f2013-03-13 12:13:30 +0530870 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
871 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000872 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530873 }
874 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
875 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000876 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530877 }
878 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
879 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000880 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530881 }
882 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
883 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000884 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530885 }
886
887 /* Clear the pending irq by setting and then clearing it */
888 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
889 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +0000890
891 return IRQ_HANDLED;
892}
893
Jassi Brar230d42d2009-11-30 07:39:42 +0000894static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
895{
Jassi Brarad7de722010-01-20 13:49:44 -0700896 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000897 void __iomem *regs = sdd->regs;
898 unsigned int val;
899
900 sdd->cur_speed = 0;
901
Andi Shytia92e7c32016-06-28 11:41:12 +0900902 if (sci->no_cs)
903 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
904 else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Padmavathi Vennabf77cba2014-11-06 15:21:49 +0530905 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000906
907 /* Disable Interrupts - we use Polling if not DMA mode */
908 writel(0, regs + S3C64XX_SPI_INT_EN);
909
Thomas Abrahama5238e32012-07-13 07:15:14 +0900910 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +0900911 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000912 regs + S3C64XX_SPI_CLK_CFG);
913 writel(0, regs + S3C64XX_SPI_MODE_CFG);
914 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
915
Girish K S375981f2013-03-13 12:13:30 +0530916 /* Clear any irq pending bits, should set and clear the bits */
917 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
918 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
919 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
920 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
921 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
922 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +0000923
924 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
925
926 val = readl(regs + S3C64XX_SPI_MODE_CFG);
927 val &= ~S3C64XX_SPI_MODE_4BURST;
928 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
929 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
930 writel(val, regs + S3C64XX_SPI_MODE_CFG);
931
932 flush_fifo(sdd);
933}
934
Thomas Abraham2b908072012-07-13 07:15:15 +0900935#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +0900936static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +0900937{
938 struct s3c64xx_spi_info *sci;
939 u32 temp;
940
941 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
Jingoo Han1273eb02014-04-29 17:20:20 +0900942 if (!sci)
Thomas Abraham2b908072012-07-13 07:15:15 +0900943 return ERR_PTR(-ENOMEM);
Thomas Abraham2b908072012-07-13 07:15:15 +0900944
945 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900946 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900947 sci->src_clk_nr = 0;
948 } else {
949 sci->src_clk_nr = temp;
950 }
951
952 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900953 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900954 sci->num_cs = 1;
955 } else {
956 sci->num_cs = temp;
957 }
958
Andi Shyti379f8312017-02-10 11:20:19 +0900959 sci->no_cs = of_property_read_bool(dev->of_node, "no-cs-readback");
Andi Shytia92e7c32016-06-28 11:41:12 +0900960
Thomas Abraham2b908072012-07-13 07:15:15 +0900961 return sci;
962}
963#else
964static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
965{
Jingoo Han8074cf02013-07-30 16:58:59 +0900966 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +0900967}
Thomas Abraham2b908072012-07-13 07:15:15 +0900968#endif
969
970static const struct of_device_id s3c64xx_spi_dt_match[];
971
Thomas Abrahama5238e32012-07-13 07:15:14 +0900972static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
973 struct platform_device *pdev)
974{
Thomas Abraham2b908072012-07-13 07:15:15 +0900975#ifdef CONFIG_OF
976 if (pdev->dev.of_node) {
977 const struct of_device_id *match;
978 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
979 return (struct s3c64xx_spi_port_config *)match->data;
980 }
981#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +0900982 return (struct s3c64xx_spi_port_config *)
983 platform_get_device_id(pdev)->driver_data;
984}
985
Grant Likely2deff8d2013-02-05 13:27:35 +0000986static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +0000987{
Thomas Abraham2b908072012-07-13 07:15:15 +0900988 struct resource *mem_res;
Jassi Brar230d42d2009-11-30 07:39:42 +0000989 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +0900990 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000991 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +0000992 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +0900993 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +0000994
Thomas Abraham2b908072012-07-13 07:15:15 +0900995 if (!sci && pdev->dev.of_node) {
996 sci = s3c64xx_spi_parse_dt(&pdev->dev);
997 if (IS_ERR(sci))
998 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +0000999 }
1000
Thomas Abraham2b908072012-07-13 07:15:15 +09001001 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001002 dev_err(&pdev->dev, "platform_data missing!\n");
1003 return -ENODEV;
1004 }
1005
Jassi Brar230d42d2009-11-30 07:39:42 +00001006 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1007 if (mem_res == NULL) {
1008 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1009 return -ENXIO;
1010 }
1011
Mark Brownc2573122011-11-10 10:57:32 +00001012 irq = platform_get_irq(pdev, 0);
1013 if (irq < 0) {
1014 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1015 return irq;
1016 }
1017
Jassi Brar230d42d2009-11-30 07:39:42 +00001018 master = spi_alloc_master(&pdev->dev,
1019 sizeof(struct s3c64xx_spi_driver_data));
1020 if (master == NULL) {
1021 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1022 return -ENOMEM;
1023 }
1024
Jassi Brar230d42d2009-11-30 07:39:42 +00001025 platform_set_drvdata(pdev, master);
1026
1027 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001028 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001029 sdd->master = master;
1030 sdd->cntrlr_info = sci;
1031 sdd->pdev = pdev;
1032 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001033 if (pdev->dev.of_node) {
1034 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1035 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001036 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1037 ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001038 goto err_deref_master;
Thomas Abraham2b908072012-07-13 07:15:15 +09001039 }
1040 sdd->port_id = ret;
1041 } else {
1042 sdd->port_id = pdev->id;
1043 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001044
1045 sdd->cur_bpw = 8;
1046
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301047 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1048 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001049
1050 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001051 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001052 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001053 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001054 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001055 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001056 master->transfer_one = s3c64xx_spi_transfer_one;
Jassi Brar230d42d2009-11-30 07:39:42 +00001057 master->num_chipselect = sci->num_cs;
1058 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001059 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1060 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001061 /* the spi->mode bits understood by this driver: */
1062 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001063 master->auto_runtime_pm = true;
Mark Brown3f295882014-01-16 12:25:46 +00001064 if (!is_polling(sdd))
1065 master->can_dma = s3c64xx_spi_can_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +00001066
Thierry Redingb0ee5602013-01-21 11:09:18 +01001067 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1068 if (IS_ERR(sdd->regs)) {
1069 ret = PTR_ERR(sdd->regs);
Andi Shyti60a9a962016-07-12 19:02:12 +09001070 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001071 }
1072
Thomas Abraham00ab5392013-04-15 20:42:57 -07001073 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001074 dev_err(&pdev->dev, "Unable to config gpio\n");
1075 ret = -EBUSY;
Andi Shyti60a9a962016-07-12 19:02:12 +09001076 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001077 }
1078
1079 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001080 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001081 if (IS_ERR(sdd->clk)) {
1082 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1083 ret = PTR_ERR(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001084 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001085 }
1086
Andi Shyti25981d82016-07-12 19:02:13 +09001087 ret = clk_prepare_enable(sdd->clk);
1088 if (ret) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001089 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
Andi Shyti60a9a962016-07-12 19:02:12 +09001090 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001091 }
1092
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001093 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001094 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001095 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001096 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001097 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001098 ret = PTR_ERR(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001099 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001100 }
1101
Andi Shyti25981d82016-07-12 19:02:13 +09001102 ret = clk_prepare_enable(sdd->src_clk);
1103 if (ret) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001104 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Andi Shyti60a9a962016-07-12 19:02:12 +09001105 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001106 }
1107
Andi Shyti7990b002016-07-12 19:02:14 +09001108 if (sdd->port_conf->clk_ioclk) {
1109 sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk");
1110 if (IS_ERR(sdd->ioclk)) {
1111 dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n");
1112 ret = PTR_ERR(sdd->ioclk);
1113 goto err_disable_src_clk;
1114 }
1115
1116 ret = clk_prepare_enable(sdd->ioclk);
1117 if (ret) {
1118 dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n");
1119 goto err_disable_src_clk;
1120 }
1121 }
1122
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001123 if (!is_polling(sdd)) {
1124 /* Acquire DMA channels */
1125 sdd->rx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
1126 "rx");
1127 if (IS_ERR(sdd->rx_dma.ch)) {
1128 dev_err(&pdev->dev, "Failed to get RX DMA channel\n");
1129 ret = PTR_ERR(sdd->rx_dma.ch);
1130 goto err_disable_io_clk;
1131 }
1132 sdd->tx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
1133 "tx");
1134 if (IS_ERR(sdd->tx_dma.ch)) {
1135 dev_err(&pdev->dev, "Failed to get TX DMA channel\n");
1136 ret = PTR_ERR(sdd->tx_dma.ch);
Dan Carpenter72bc7ae2017-01-13 10:42:53 +03001137 goto err_release_rx_dma;
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001138 }
1139 }
1140
Heiner Kallweit483867e2015-09-03 22:39:36 +02001141 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1142 pm_runtime_use_autosuspend(&pdev->dev);
1143 pm_runtime_set_active(&pdev->dev);
1144 pm_runtime_enable(&pdev->dev);
1145 pm_runtime_get_sync(&pdev->dev);
1146
Jassi Brar230d42d2009-11-30 07:39:42 +00001147 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001148 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001149
1150 spin_lock_init(&sdd->lock);
1151 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001152
Jingoo Han4eb77002013-01-10 11:04:21 +09001153 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1154 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001155 if (ret != 0) {
1156 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1157 irq, ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001158 goto err_pm_put;
Mark Brownc2573122011-11-10 10:57:32 +00001159 }
1160
1161 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1162 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1163 sdd->regs + S3C64XX_SPI_INT_EN);
1164
Mark Brown91800f02013-08-31 18:55:53 +01001165 ret = devm_spi_register_master(&pdev->dev, master);
1166 if (ret != 0) {
1167 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001168 goto err_pm_put;
Jassi Brar230d42d2009-11-30 07:39:42 +00001169 }
1170
Jingoo Han75bf3362013-01-31 15:25:01 +09001171 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001172 sdd->port_id, master->num_chipselect);
Sylwester Nawrocki6f8dc9d2016-11-10 16:17:51 +01001173 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\n",
1174 mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001175
Heiner Kallweit483867e2015-09-03 22:39:36 +02001176 pm_runtime_mark_last_busy(&pdev->dev);
1177 pm_runtime_put_autosuspend(&pdev->dev);
1178
Jassi Brar230d42d2009-11-30 07:39:42 +00001179 return 0;
1180
Andi Shyti60a9a962016-07-12 19:02:12 +09001181err_pm_put:
Heiner Kallweit483867e2015-09-03 22:39:36 +02001182 pm_runtime_put_noidle(&pdev->dev);
Heiner Kallweit3c863792015-09-03 22:38:46 +02001183 pm_runtime_disable(&pdev->dev);
1184 pm_runtime_set_suspended(&pdev->dev);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001185
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001186 if (!is_polling(sdd))
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001187 dma_release_channel(sdd->tx_dma.ch);
Dan Carpenter72bc7ae2017-01-13 10:42:53 +03001188err_release_rx_dma:
1189 if (!is_polling(sdd))
1190 dma_release_channel(sdd->rx_dma.ch);
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001191err_disable_io_clk:
Andi Shyti7990b002016-07-12 19:02:14 +09001192 clk_disable_unprepare(sdd->ioclk);
1193err_disable_src_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001194 clk_disable_unprepare(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001195err_disable_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001196 clk_disable_unprepare(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001197err_deref_master:
Jassi Brar230d42d2009-11-30 07:39:42 +00001198 spi_master_put(master);
1199
1200 return ret;
1201}
1202
1203static int s3c64xx_spi_remove(struct platform_device *pdev)
1204{
Wei Yongjun9f135782016-07-12 11:08:42 +00001205 struct spi_master *master = platform_get_drvdata(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001206 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001207
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001208 pm_runtime_get_sync(&pdev->dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001209
Mark Brownc2573122011-11-10 10:57:32 +00001210 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1211
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001212 if (!is_polling(sdd)) {
1213 dma_release_channel(sdd->rx_dma.ch);
1214 dma_release_channel(sdd->tx_dma.ch);
1215 }
1216
Andi Shyti7990b002016-07-12 19:02:14 +09001217 clk_disable_unprepare(sdd->ioclk);
1218
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001219 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001220
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001221 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001222
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001223 pm_runtime_put_noidle(&pdev->dev);
1224 pm_runtime_disable(&pdev->dev);
1225 pm_runtime_set_suspended(&pdev->dev);
1226
Jassi Brar230d42d2009-11-30 07:39:42 +00001227 return 0;
1228}
1229
Jingoo Han997230d2013-03-22 02:09:08 +00001230#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001231static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001232{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001233 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001234 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001235
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001236 int ret = spi_master_suspend(master);
1237 if (ret)
1238 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001239
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001240 ret = pm_runtime_force_suspend(dev);
1241 if (ret < 0)
1242 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001243
1244 sdd->cur_speed = 0; /* Output Clock is stopped */
1245
1246 return 0;
1247}
1248
Mark Browne25d0bf2011-12-04 00:36:18 +00001249static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001250{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001251 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001252 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001253 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001254 int ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001255
Thomas Abraham00ab5392013-04-15 20:42:57 -07001256 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001257 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001258
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001259 ret = pm_runtime_force_resume(dev);
1260 if (ret < 0)
1261 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001262
Thomas Abrahama5238e32012-07-13 07:15:14 +09001263 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001264
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001265 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001266}
Jingoo Han997230d2013-03-22 02:09:08 +00001267#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001268
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001269#ifdef CONFIG_PM
Mark Brownb97b6622011-12-04 00:58:06 +00001270static int s3c64xx_spi_runtime_suspend(struct device *dev)
1271{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001272 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001273 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1274
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001275 clk_disable_unprepare(sdd->clk);
1276 clk_disable_unprepare(sdd->src_clk);
Andi Shyti7990b002016-07-12 19:02:14 +09001277 clk_disable_unprepare(sdd->ioclk);
Mark Brownb97b6622011-12-04 00:58:06 +00001278
1279 return 0;
1280}
1281
1282static int s3c64xx_spi_runtime_resume(struct device *dev)
1283{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001284 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001285 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001286 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001287
Andi Shyti7990b002016-07-12 19:02:14 +09001288 if (sdd->port_conf->clk_ioclk) {
1289 ret = clk_prepare_enable(sdd->ioclk);
1290 if (ret != 0)
1291 return ret;
Mark Brown8b06d5b2013-09-27 18:44:53 +01001292 }
Mark Brownb97b6622011-12-04 00:58:06 +00001293
Andi Shyti7990b002016-07-12 19:02:14 +09001294 ret = clk_prepare_enable(sdd->src_clk);
1295 if (ret != 0)
1296 goto err_disable_ioclk;
1297
1298 ret = clk_prepare_enable(sdd->clk);
1299 if (ret != 0)
1300 goto err_disable_src_clk;
1301
Mark Brownb97b6622011-12-04 00:58:06 +00001302 return 0;
Andi Shyti7990b002016-07-12 19:02:14 +09001303
1304err_disable_src_clk:
1305 clk_disable_unprepare(sdd->src_clk);
1306err_disable_ioclk:
1307 clk_disable_unprepare(sdd->ioclk);
1308
1309 return ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001310}
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001311#endif /* CONFIG_PM */
Mark Brownb97b6622011-12-04 00:58:06 +00001312
Mark Browne25d0bf2011-12-04 00:36:18 +00001313static const struct dev_pm_ops s3c64xx_spi_pm = {
1314 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001315 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1316 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001317};
1318
Sachin Kamat10ce0472012-08-03 10:08:12 +05301319static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001320 .fifo_lvl_mask = { 0x7f },
1321 .rx_lvl_offset = 13,
1322 .tx_st_done = 21,
1323 .high_speed = true,
1324};
1325
Sachin Kamat10ce0472012-08-03 10:08:12 +05301326static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001327 .fifo_lvl_mask = { 0x7f, 0x7F },
1328 .rx_lvl_offset = 13,
1329 .tx_st_done = 21,
1330};
1331
Sachin Kamat10ce0472012-08-03 10:08:12 +05301332static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001333 .fifo_lvl_mask = { 0x1ff, 0x7F },
1334 .rx_lvl_offset = 15,
1335 .tx_st_done = 25,
1336 .high_speed = true,
1337};
1338
Sachin Kamat10ce0472012-08-03 10:08:12 +05301339static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001340 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1341 .rx_lvl_offset = 15,
1342 .tx_st_done = 25,
1343 .high_speed = true,
1344 .clk_from_cmu = true,
1345};
1346
Girish K Sbff82032013-06-21 11:26:13 +05301347static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1348 .fifo_lvl_mask = { 0x1ff },
1349 .rx_lvl_offset = 15,
1350 .tx_st_done = 25,
1351 .high_speed = true,
1352 .clk_from_cmu = true,
1353 .quirks = S3C64XX_SPI_QUIRK_POLL,
1354};
1355
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301356static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
1357 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
1358 .rx_lvl_offset = 15,
1359 .tx_st_done = 25,
1360 .high_speed = true,
1361 .clk_from_cmu = true,
1362 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1363};
1364
Andi Shyti7990b002016-07-12 19:02:14 +09001365static struct s3c64xx_spi_port_config exynos5433_spi_port_config = {
1366 .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff},
1367 .rx_lvl_offset = 15,
1368 .tx_st_done = 25,
1369 .high_speed = true,
1370 .clk_from_cmu = true,
1371 .clk_ioclk = true,
1372 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1373};
1374
Krzysztof Kozlowski23f6d392015-05-02 00:44:06 +09001375static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001376 {
1377 .name = "s3c2443-spi",
1378 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1379 }, {
1380 .name = "s3c6410-spi",
1381 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001382 },
1383 { },
1384};
1385
Thomas Abraham2b908072012-07-13 07:15:15 +09001386static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001387 { .compatible = "samsung,s3c2443-spi",
1388 .data = (void *)&s3c2443_spi_port_config,
1389 },
1390 { .compatible = "samsung,s3c6410-spi",
1391 .data = (void *)&s3c6410_spi_port_config,
1392 },
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001393 { .compatible = "samsung,s5pv210-spi",
1394 .data = (void *)&s5pv210_spi_port_config,
1395 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001396 { .compatible = "samsung,exynos4210-spi",
1397 .data = (void *)&exynos4_spi_port_config,
1398 },
Girish K Sbff82032013-06-21 11:26:13 +05301399 { .compatible = "samsung,exynos5440-spi",
1400 .data = (void *)&exynos5440_spi_port_config,
1401 },
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301402 { .compatible = "samsung,exynos7-spi",
1403 .data = (void *)&exynos7_spi_port_config,
1404 },
Andi Shyti7990b002016-07-12 19:02:14 +09001405 { .compatible = "samsung,exynos5433-spi",
1406 .data = (void *)&exynos5433_spi_port_config,
1407 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001408 { },
1409};
1410MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001411
Jassi Brar230d42d2009-11-30 07:39:42 +00001412static struct platform_driver s3c64xx_spi_driver = {
1413 .driver = {
1414 .name = "s3c64xx-spi",
Mark Browne25d0bf2011-12-04 00:36:18 +00001415 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001416 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001417 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001418 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001419 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001420 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001421};
1422MODULE_ALIAS("platform:s3c64xx-spi");
1423
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001424module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001425
1426MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1427MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1428MODULE_LICENSE("GPL");