blob: 2417f099931b4197b16ec1c68f55cf7f94a8c66b [file] [log] [blame]
Jiri Pirko31557f02015-07-29 23:33:49 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/switchx2.c
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/types.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/slab.h>
43#include <linux/device.h>
44#include <linux/skbuff.h>
45#include <linux/if_vlan.h>
46#include <net/switchdev.h>
47#include <generated/utsrelease.h>
48
49#include "core.h"
50#include "reg.h"
51#include "port.h"
52#include "trap.h"
53#include "txheader.h"
54
55static const char mlxsw_sx_driver_name[] = "mlxsw_switchx2";
56static const char mlxsw_sx_driver_version[] = "1.0";
57
58struct mlxsw_sx_port;
59
Jiri Pirko31557f02015-07-29 23:33:49 +020060struct mlxsw_sx {
61 struct mlxsw_sx_port **ports;
62 struct mlxsw_core *core;
63 const struct mlxsw_bus_info *bus_info;
Jiri Pirkoffe05322015-10-15 17:43:16 +020064 u8 hw_id[ETH_ALEN];
Jiri Pirko31557f02015-07-29 23:33:49 +020065};
66
67struct mlxsw_sx_port_pcpu_stats {
68 u64 rx_packets;
69 u64 rx_bytes;
70 u64 tx_packets;
71 u64 tx_bytes;
72 struct u64_stats_sync syncp;
73 u32 tx_dropped;
74};
75
76struct mlxsw_sx_port {
Jiri Pirko932762b2016-04-08 19:11:21 +020077 struct mlxsw_core_port core_port; /* must be first */
Jiri Pirko31557f02015-07-29 23:33:49 +020078 struct net_device *dev;
79 struct mlxsw_sx_port_pcpu_stats __percpu *pcpu_stats;
80 struct mlxsw_sx *mlxsw_sx;
81 u8 local_port;
82};
83
84/* tx_hdr_version
85 * Tx header version.
86 * Must be set to 0.
87 */
88MLXSW_ITEM32(tx, hdr, version, 0x00, 28, 4);
89
90/* tx_hdr_ctl
91 * Packet control type.
92 * 0 - Ethernet control (e.g. EMADs, LACP)
93 * 1 - Ethernet data
94 */
95MLXSW_ITEM32(tx, hdr, ctl, 0x00, 26, 2);
96
97/* tx_hdr_proto
98 * Packet protocol type. Must be set to 1 (Ethernet).
99 */
100MLXSW_ITEM32(tx, hdr, proto, 0x00, 21, 3);
101
102/* tx_hdr_etclass
103 * Egress TClass to be used on the egress device on the egress port.
104 * The MSB is specified in the 'ctclass3' field.
105 * Range is 0-15, where 15 is the highest priority.
106 */
107MLXSW_ITEM32(tx, hdr, etclass, 0x00, 18, 3);
108
109/* tx_hdr_swid
110 * Switch partition ID.
111 */
112MLXSW_ITEM32(tx, hdr, swid, 0x00, 12, 3);
113
114/* tx_hdr_port_mid
115 * Destination local port for unicast packets.
116 * Destination multicast ID for multicast packets.
117 *
118 * Control packets are directed to a specific egress port, while data
119 * packets are transmitted through the CPU port (0) into the switch partition,
120 * where forwarding rules are applied.
121 */
122MLXSW_ITEM32(tx, hdr, port_mid, 0x04, 16, 16);
123
124/* tx_hdr_ctclass3
125 * See field 'etclass'.
126 */
127MLXSW_ITEM32(tx, hdr, ctclass3, 0x04, 14, 1);
128
129/* tx_hdr_rdq
130 * RDQ for control packets sent to remote CPU.
131 * Must be set to 0x1F for EMADs, otherwise 0.
132 */
133MLXSW_ITEM32(tx, hdr, rdq, 0x04, 9, 5);
134
135/* tx_hdr_cpu_sig
136 * Signature control for packets going to CPU. Must be set to 0.
137 */
138MLXSW_ITEM32(tx, hdr, cpu_sig, 0x04, 0, 9);
139
140/* tx_hdr_sig
141 * Stacking protocl signature. Must be set to 0xE0E0.
142 */
143MLXSW_ITEM32(tx, hdr, sig, 0x0C, 16, 16);
144
145/* tx_hdr_stclass
146 * Stacking TClass.
147 */
148MLXSW_ITEM32(tx, hdr, stclass, 0x0C, 13, 3);
149
150/* tx_hdr_emad
151 * EMAD bit. Must be set for EMADs.
152 */
153MLXSW_ITEM32(tx, hdr, emad, 0x0C, 5, 1);
154
155/* tx_hdr_type
156 * 0 - Data packets
157 * 6 - Control packets
158 */
159MLXSW_ITEM32(tx, hdr, type, 0x0C, 0, 4);
160
161static void mlxsw_sx_txhdr_construct(struct sk_buff *skb,
162 const struct mlxsw_tx_info *tx_info)
163{
164 char *txhdr = skb_push(skb, MLXSW_TXHDR_LEN);
165 bool is_emad = tx_info->is_emad;
166
167 memset(txhdr, 0, MLXSW_TXHDR_LEN);
168
169 /* We currently set default values for the egress tclass (QoS). */
170 mlxsw_tx_hdr_version_set(txhdr, MLXSW_TXHDR_VERSION_0);
171 mlxsw_tx_hdr_ctl_set(txhdr, MLXSW_TXHDR_ETH_CTL);
172 mlxsw_tx_hdr_proto_set(txhdr, MLXSW_TXHDR_PROTO_ETH);
173 mlxsw_tx_hdr_etclass_set(txhdr, is_emad ? MLXSW_TXHDR_ETCLASS_6 :
174 MLXSW_TXHDR_ETCLASS_5);
175 mlxsw_tx_hdr_swid_set(txhdr, 0);
176 mlxsw_tx_hdr_port_mid_set(txhdr, tx_info->local_port);
177 mlxsw_tx_hdr_ctclass3_set(txhdr, MLXSW_TXHDR_CTCLASS3);
178 mlxsw_tx_hdr_rdq_set(txhdr, is_emad ? MLXSW_TXHDR_RDQ_EMAD :
179 MLXSW_TXHDR_RDQ_OTHER);
180 mlxsw_tx_hdr_cpu_sig_set(txhdr, MLXSW_TXHDR_CPU_SIG);
181 mlxsw_tx_hdr_sig_set(txhdr, MLXSW_TXHDR_SIG);
182 mlxsw_tx_hdr_stclass_set(txhdr, MLXSW_TXHDR_STCLASS_NONE);
183 mlxsw_tx_hdr_emad_set(txhdr, is_emad ? MLXSW_TXHDR_EMAD :
184 MLXSW_TXHDR_NOT_EMAD);
185 mlxsw_tx_hdr_type_set(txhdr, MLXSW_TXHDR_TYPE_CONTROL);
186}
187
188static int mlxsw_sx_port_admin_status_set(struct mlxsw_sx_port *mlxsw_sx_port,
189 bool is_up)
190{
191 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
192 char paos_pl[MLXSW_REG_PAOS_LEN];
193
194 mlxsw_reg_paos_pack(paos_pl, mlxsw_sx_port->local_port,
195 is_up ? MLXSW_PORT_ADMIN_STATUS_UP :
196 MLXSW_PORT_ADMIN_STATUS_DOWN);
197 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(paos), paos_pl);
198}
199
200static int mlxsw_sx_port_oper_status_get(struct mlxsw_sx_port *mlxsw_sx_port,
201 bool *p_is_up)
202{
203 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
204 char paos_pl[MLXSW_REG_PAOS_LEN];
205 u8 oper_status;
206 int err;
207
208 mlxsw_reg_paos_pack(paos_pl, mlxsw_sx_port->local_port, 0);
209 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(paos), paos_pl);
210 if (err)
211 return err;
212 oper_status = mlxsw_reg_paos_oper_status_get(paos_pl);
213 *p_is_up = oper_status == MLXSW_PORT_ADMIN_STATUS_UP ? true : false;
214 return 0;
215}
216
217static int mlxsw_sx_port_mtu_set(struct mlxsw_sx_port *mlxsw_sx_port, u16 mtu)
218{
219 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
220 char pmtu_pl[MLXSW_REG_PMTU_LEN];
221 int max_mtu;
222 int err;
223
224 mtu += MLXSW_TXHDR_LEN + ETH_HLEN;
225 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sx_port->local_port, 0);
226 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(pmtu), pmtu_pl);
227 if (err)
228 return err;
229 max_mtu = mlxsw_reg_pmtu_max_mtu_get(pmtu_pl);
230
231 if (mtu > max_mtu)
232 return -EINVAL;
233
234 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sx_port->local_port, mtu);
235 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(pmtu), pmtu_pl);
236}
237
238static int mlxsw_sx_port_swid_set(struct mlxsw_sx_port *mlxsw_sx_port, u8 swid)
239{
240 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
241 char pspa_pl[MLXSW_REG_PSPA_LEN];
242
243 mlxsw_reg_pspa_pack(pspa_pl, swid, mlxsw_sx_port->local_port);
244 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(pspa), pspa_pl);
245}
246
Ido Schimmele61011b2015-08-06 16:41:53 +0200247static int
248mlxsw_sx_port_system_port_mapping_set(struct mlxsw_sx_port *mlxsw_sx_port)
249{
250 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
251 char sspr_pl[MLXSW_REG_SSPR_LEN];
252
253 mlxsw_reg_sspr_pack(sspr_pl, mlxsw_sx_port->local_port);
254 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sspr), sspr_pl);
255}
256
Jiri Pirko31557f02015-07-29 23:33:49 +0200257static int mlxsw_sx_port_module_check(struct mlxsw_sx_port *mlxsw_sx_port,
258 bool *p_usable)
259{
260 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
261 char pmlp_pl[MLXSW_REG_PMLP_LEN];
262 int err;
263
264 mlxsw_reg_pmlp_pack(pmlp_pl, mlxsw_sx_port->local_port);
265 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(pmlp), pmlp_pl);
266 if (err)
267 return err;
268 *p_usable = mlxsw_reg_pmlp_width_get(pmlp_pl) ? true : false;
269 return 0;
270}
271
272static int mlxsw_sx_port_open(struct net_device *dev)
273{
274 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
275 int err;
276
277 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, true);
278 if (err)
279 return err;
280 netif_start_queue(dev);
281 return 0;
282}
283
284static int mlxsw_sx_port_stop(struct net_device *dev)
285{
286 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
287
288 netif_stop_queue(dev);
289 return mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
290}
291
292static netdev_tx_t mlxsw_sx_port_xmit(struct sk_buff *skb,
293 struct net_device *dev)
294{
295 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
296 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
297 struct mlxsw_sx_port_pcpu_stats *pcpu_stats;
298 const struct mlxsw_tx_info tx_info = {
299 .local_port = mlxsw_sx_port->local_port,
300 .is_emad = false,
301 };
Ido Schimmele5775162015-08-06 16:41:58 +0200302 u64 len;
Jiri Pirko31557f02015-07-29 23:33:49 +0200303 int err;
304
Ido Schimmeld0034622015-08-06 16:41:56 +0200305 if (mlxsw_core_skb_transmit_busy(mlxsw_sx, &tx_info))
306 return NETDEV_TX_BUSY;
Jiri Pirko31557f02015-07-29 23:33:49 +0200307
Ido Schimmeld0034622015-08-06 16:41:56 +0200308 if (unlikely(skb_headroom(skb) < MLXSW_TXHDR_LEN)) {
309 struct sk_buff *skb_orig = skb;
310
311 skb = skb_realloc_headroom(skb, MLXSW_TXHDR_LEN);
312 if (!skb) {
Jiri Pirko31557f02015-07-29 23:33:49 +0200313 this_cpu_inc(mlxsw_sx_port->pcpu_stats->tx_dropped);
Ido Schimmeld0034622015-08-06 16:41:56 +0200314 dev_kfree_skb_any(skb_orig);
Jiri Pirko31557f02015-07-29 23:33:49 +0200315 return NETDEV_TX_OK;
316 }
Jiri Pirko31557f02015-07-29 23:33:49 +0200317 }
318 mlxsw_sx_txhdr_construct(skb, &tx_info);
Ido Schimmele5775162015-08-06 16:41:58 +0200319 len = skb->len;
Ido Schimmeld0034622015-08-06 16:41:56 +0200320 /* Due to a race we might fail here because of a full queue. In that
321 * unlikely case we simply drop the packet.
322 */
Jiri Pirko31557f02015-07-29 23:33:49 +0200323 err = mlxsw_core_skb_transmit(mlxsw_sx, skb, &tx_info);
Jiri Pirko31557f02015-07-29 23:33:49 +0200324
325 if (!err) {
326 pcpu_stats = this_cpu_ptr(mlxsw_sx_port->pcpu_stats);
327 u64_stats_update_begin(&pcpu_stats->syncp);
328 pcpu_stats->tx_packets++;
Ido Schimmele5775162015-08-06 16:41:58 +0200329 pcpu_stats->tx_bytes += len;
Jiri Pirko31557f02015-07-29 23:33:49 +0200330 u64_stats_update_end(&pcpu_stats->syncp);
331 } else {
332 this_cpu_inc(mlxsw_sx_port->pcpu_stats->tx_dropped);
333 dev_kfree_skb_any(skb);
334 }
335 return NETDEV_TX_OK;
336}
337
338static int mlxsw_sx_port_change_mtu(struct net_device *dev, int mtu)
339{
340 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
341 int err;
342
343 err = mlxsw_sx_port_mtu_set(mlxsw_sx_port, mtu);
344 if (err)
345 return err;
346 dev->mtu = mtu;
347 return 0;
348}
349
350static struct rtnl_link_stats64 *
351mlxsw_sx_port_get_stats64(struct net_device *dev,
352 struct rtnl_link_stats64 *stats)
353{
354 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
355 struct mlxsw_sx_port_pcpu_stats *p;
356 u64 rx_packets, rx_bytes, tx_packets, tx_bytes;
357 u32 tx_dropped = 0;
358 unsigned int start;
359 int i;
360
361 for_each_possible_cpu(i) {
362 p = per_cpu_ptr(mlxsw_sx_port->pcpu_stats, i);
363 do {
364 start = u64_stats_fetch_begin_irq(&p->syncp);
365 rx_packets = p->rx_packets;
366 rx_bytes = p->rx_bytes;
367 tx_packets = p->tx_packets;
368 tx_bytes = p->tx_bytes;
369 } while (u64_stats_fetch_retry_irq(&p->syncp, start));
370
371 stats->rx_packets += rx_packets;
372 stats->rx_bytes += rx_bytes;
373 stats->tx_packets += tx_packets;
374 stats->tx_bytes += tx_bytes;
375 /* tx_dropped is u32, updated without syncp protection. */
376 tx_dropped += p->tx_dropped;
377 }
378 stats->tx_dropped = tx_dropped;
379 return stats;
380}
381
382static const struct net_device_ops mlxsw_sx_port_netdev_ops = {
383 .ndo_open = mlxsw_sx_port_open,
384 .ndo_stop = mlxsw_sx_port_stop,
385 .ndo_start_xmit = mlxsw_sx_port_xmit,
386 .ndo_change_mtu = mlxsw_sx_port_change_mtu,
387 .ndo_get_stats64 = mlxsw_sx_port_get_stats64,
388};
389
390static void mlxsw_sx_port_get_drvinfo(struct net_device *dev,
391 struct ethtool_drvinfo *drvinfo)
392{
393 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
394 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
395
396 strlcpy(drvinfo->driver, mlxsw_sx_driver_name, sizeof(drvinfo->driver));
397 strlcpy(drvinfo->version, mlxsw_sx_driver_version,
398 sizeof(drvinfo->version));
399 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
400 "%d.%d.%d",
401 mlxsw_sx->bus_info->fw_rev.major,
402 mlxsw_sx->bus_info->fw_rev.minor,
403 mlxsw_sx->bus_info->fw_rev.subminor);
404 strlcpy(drvinfo->bus_info, mlxsw_sx->bus_info->device_name,
405 sizeof(drvinfo->bus_info));
406}
407
408struct mlxsw_sx_port_hw_stats {
409 char str[ETH_GSTRING_LEN];
410 u64 (*getter)(char *payload);
411};
412
413static const struct mlxsw_sx_port_hw_stats mlxsw_sx_port_hw_stats[] = {
414 {
415 .str = "a_frames_transmitted_ok",
416 .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get,
417 },
418 {
419 .str = "a_frames_received_ok",
420 .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get,
421 },
422 {
423 .str = "a_frame_check_sequence_errors",
424 .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get,
425 },
426 {
427 .str = "a_alignment_errors",
428 .getter = mlxsw_reg_ppcnt_a_alignment_errors_get,
429 },
430 {
431 .str = "a_octets_transmitted_ok",
432 .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get,
433 },
434 {
435 .str = "a_octets_received_ok",
436 .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get,
437 },
438 {
439 .str = "a_multicast_frames_xmitted_ok",
440 .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get,
441 },
442 {
443 .str = "a_broadcast_frames_xmitted_ok",
444 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get,
445 },
446 {
447 .str = "a_multicast_frames_received_ok",
448 .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get,
449 },
450 {
451 .str = "a_broadcast_frames_received_ok",
452 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get,
453 },
454 {
455 .str = "a_in_range_length_errors",
456 .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get,
457 },
458 {
459 .str = "a_out_of_range_length_field",
460 .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get,
461 },
462 {
463 .str = "a_frame_too_long_errors",
464 .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get,
465 },
466 {
467 .str = "a_symbol_error_during_carrier",
468 .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get,
469 },
470 {
471 .str = "a_mac_control_frames_transmitted",
472 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get,
473 },
474 {
475 .str = "a_mac_control_frames_received",
476 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get,
477 },
478 {
479 .str = "a_unsupported_opcodes_received",
480 .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get,
481 },
482 {
483 .str = "a_pause_mac_ctrl_frames_received",
484 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get,
485 },
486 {
487 .str = "a_pause_mac_ctrl_frames_xmitted",
488 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get,
489 },
490};
491
492#define MLXSW_SX_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sx_port_hw_stats)
493
494static void mlxsw_sx_port_get_strings(struct net_device *dev,
495 u32 stringset, u8 *data)
496{
497 u8 *p = data;
498 int i;
499
500 switch (stringset) {
501 case ETH_SS_STATS:
502 for (i = 0; i < MLXSW_SX_PORT_HW_STATS_LEN; i++) {
503 memcpy(p, mlxsw_sx_port_hw_stats[i].str,
504 ETH_GSTRING_LEN);
505 p += ETH_GSTRING_LEN;
506 }
507 break;
508 }
509}
510
511static void mlxsw_sx_port_get_stats(struct net_device *dev,
512 struct ethtool_stats *stats, u64 *data)
513{
514 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
515 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
516 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
517 int i;
518 int err;
519
Ido Schimmel34dba0a2016-04-06 17:10:15 +0200520 mlxsw_reg_ppcnt_pack(ppcnt_pl, mlxsw_sx_port->local_port,
521 MLXSW_REG_PPCNT_IEEE_8023_CNT, 0);
Jiri Pirko31557f02015-07-29 23:33:49 +0200522 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ppcnt), ppcnt_pl);
523 for (i = 0; i < MLXSW_SX_PORT_HW_STATS_LEN; i++)
524 data[i] = !err ? mlxsw_sx_port_hw_stats[i].getter(ppcnt_pl) : 0;
525}
526
527static int mlxsw_sx_port_get_sset_count(struct net_device *dev, int sset)
528{
529 switch (sset) {
530 case ETH_SS_STATS:
531 return MLXSW_SX_PORT_HW_STATS_LEN;
532 default:
533 return -EOPNOTSUPP;
534 }
535}
536
537struct mlxsw_sx_port_link_mode {
538 u32 mask;
539 u32 supported;
540 u32 advertised;
541 u32 speed;
542};
543
544static const struct mlxsw_sx_port_link_mode mlxsw_sx_port_link_mode[] = {
545 {
546 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_T,
547 .supported = SUPPORTED_100baseT_Full,
548 .advertised = ADVERTISED_100baseT_Full,
549 .speed = 100,
550 },
551 {
552 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX,
553 .speed = 100,
554 },
555 {
556 .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII |
557 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX,
558 .supported = SUPPORTED_1000baseKX_Full,
559 .advertised = ADVERTISED_1000baseKX_Full,
560 .speed = 1000,
561 },
562 {
563 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T,
564 .supported = SUPPORTED_10000baseT_Full,
565 .advertised = ADVERTISED_10000baseT_Full,
566 .speed = 10000,
567 },
568 {
569 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 |
570 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4,
571 .supported = SUPPORTED_10000baseKX4_Full,
572 .advertised = ADVERTISED_10000baseKX4_Full,
573 .speed = 10000,
574 },
575 {
576 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
577 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
578 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
579 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR,
580 .supported = SUPPORTED_10000baseKR_Full,
581 .advertised = ADVERTISED_10000baseKR_Full,
582 .speed = 10000,
583 },
584 {
585 .mask = MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2,
586 .supported = SUPPORTED_20000baseKR2_Full,
587 .advertised = ADVERTISED_20000baseKR2_Full,
588 .speed = 20000,
589 },
590 {
591 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4,
592 .supported = SUPPORTED_40000baseCR4_Full,
593 .advertised = ADVERTISED_40000baseCR4_Full,
594 .speed = 40000,
595 },
596 {
597 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4,
598 .supported = SUPPORTED_40000baseKR4_Full,
599 .advertised = ADVERTISED_40000baseKR4_Full,
600 .speed = 40000,
601 },
602 {
603 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4,
604 .supported = SUPPORTED_40000baseSR4_Full,
605 .advertised = ADVERTISED_40000baseSR4_Full,
606 .speed = 40000,
607 },
608 {
609 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4,
610 .supported = SUPPORTED_40000baseLR4_Full,
611 .advertised = ADVERTISED_40000baseLR4_Full,
612 .speed = 40000,
613 },
614 {
615 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR |
616 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR |
617 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR,
618 .speed = 25000,
619 },
620 {
621 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 |
622 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 |
623 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2,
624 .speed = 50000,
625 },
626 {
627 .mask = MLXSW_REG_PTYS_ETH_SPEED_56GBASE_R4,
628 .supported = SUPPORTED_56000baseKR4_Full,
629 .advertised = ADVERTISED_56000baseKR4_Full,
630 .speed = 56000,
631 },
632 {
633 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 |
634 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
635 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
636 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4,
637 .speed = 100000,
638 },
639};
640
641#define MLXSW_SX_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sx_port_link_mode)
642
643static u32 mlxsw_sx_from_ptys_supported_port(u32 ptys_eth_proto)
644{
645 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
646 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
647 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
648 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
649 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
650 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
651 return SUPPORTED_FIBRE;
652
653 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
654 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
655 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
656 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
657 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX))
658 return SUPPORTED_Backplane;
659 return 0;
660}
661
662static u32 mlxsw_sx_from_ptys_supported_link(u32 ptys_eth_proto)
663{
664 u32 modes = 0;
665 int i;
666
667 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
668 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask)
669 modes |= mlxsw_sx_port_link_mode[i].supported;
670 }
671 return modes;
672}
673
674static u32 mlxsw_sx_from_ptys_advert_link(u32 ptys_eth_proto)
675{
676 u32 modes = 0;
677 int i;
678
679 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
680 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask)
681 modes |= mlxsw_sx_port_link_mode[i].advertised;
682 }
683 return modes;
684}
685
686static void mlxsw_sx_from_ptys_speed_duplex(bool carrier_ok, u32 ptys_eth_proto,
687 struct ethtool_cmd *cmd)
688{
689 u32 speed = SPEED_UNKNOWN;
690 u8 duplex = DUPLEX_UNKNOWN;
691 int i;
692
693 if (!carrier_ok)
694 goto out;
695
696 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
697 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask) {
698 speed = mlxsw_sx_port_link_mode[i].speed;
699 duplex = DUPLEX_FULL;
700 break;
701 }
702 }
703out:
704 ethtool_cmd_speed_set(cmd, speed);
705 cmd->duplex = duplex;
706}
707
708static u8 mlxsw_sx_port_connector_port(u32 ptys_eth_proto)
709{
710 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
711 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
712 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
713 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
714 return PORT_FIBRE;
715
716 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
717 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
718 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4))
719 return PORT_DA;
720
721 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
722 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
723 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
724 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4))
725 return PORT_NONE;
726
727 return PORT_OTHER;
728}
729
730static int mlxsw_sx_port_get_settings(struct net_device *dev,
731 struct ethtool_cmd *cmd)
732{
733 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
734 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
735 char ptys_pl[MLXSW_REG_PTYS_LEN];
736 u32 eth_proto_cap;
737 u32 eth_proto_admin;
738 u32 eth_proto_oper;
739 int err;
740
741 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, 0);
742 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
743 if (err) {
744 netdev_err(dev, "Failed to get proto");
745 return err;
746 }
747 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap,
748 &eth_proto_admin, &eth_proto_oper);
749
750 cmd->supported = mlxsw_sx_from_ptys_supported_port(eth_proto_cap) |
751 mlxsw_sx_from_ptys_supported_link(eth_proto_cap) |
752 SUPPORTED_Pause | SUPPORTED_Asym_Pause;
753 cmd->advertising = mlxsw_sx_from_ptys_advert_link(eth_proto_admin);
754 mlxsw_sx_from_ptys_speed_duplex(netif_carrier_ok(dev),
755 eth_proto_oper, cmd);
756
757 eth_proto_oper = eth_proto_oper ? eth_proto_oper : eth_proto_cap;
758 cmd->port = mlxsw_sx_port_connector_port(eth_proto_oper);
759 cmd->lp_advertising = mlxsw_sx_from_ptys_advert_link(eth_proto_oper);
760
761 cmd->transceiver = XCVR_INTERNAL;
762 return 0;
763}
764
765static u32 mlxsw_sx_to_ptys_advert_link(u32 advertising)
766{
767 u32 ptys_proto = 0;
768 int i;
769
770 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
771 if (advertising & mlxsw_sx_port_link_mode[i].advertised)
772 ptys_proto |= mlxsw_sx_port_link_mode[i].mask;
773 }
774 return ptys_proto;
775}
776
777static u32 mlxsw_sx_to_ptys_speed(u32 speed)
778{
779 u32 ptys_proto = 0;
780 int i;
781
782 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
783 if (speed == mlxsw_sx_port_link_mode[i].speed)
784 ptys_proto |= mlxsw_sx_port_link_mode[i].mask;
785 }
786 return ptys_proto;
787}
788
789static int mlxsw_sx_port_set_settings(struct net_device *dev,
790 struct ethtool_cmd *cmd)
791{
792 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
793 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
794 char ptys_pl[MLXSW_REG_PTYS_LEN];
795 u32 speed;
796 u32 eth_proto_new;
797 u32 eth_proto_cap;
798 u32 eth_proto_admin;
799 bool is_up;
800 int err;
801
802 speed = ethtool_cmd_speed(cmd);
803
804 eth_proto_new = cmd->autoneg == AUTONEG_ENABLE ?
805 mlxsw_sx_to_ptys_advert_link(cmd->advertising) :
806 mlxsw_sx_to_ptys_speed(speed);
807
808 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, 0);
809 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
810 if (err) {
811 netdev_err(dev, "Failed to get proto");
812 return err;
813 }
814 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap, &eth_proto_admin, NULL);
815
816 eth_proto_new = eth_proto_new & eth_proto_cap;
817 if (!eth_proto_new) {
818 netdev_err(dev, "Not supported proto admin requested");
819 return -EINVAL;
820 }
821 if (eth_proto_new == eth_proto_admin)
822 return 0;
823
824 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, eth_proto_new);
825 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
826 if (err) {
827 netdev_err(dev, "Failed to set proto admin");
828 return err;
829 }
830
831 err = mlxsw_sx_port_oper_status_get(mlxsw_sx_port, &is_up);
832 if (err) {
833 netdev_err(dev, "Failed to get oper status");
834 return err;
835 }
836 if (!is_up)
837 return 0;
838
839 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
840 if (err) {
841 netdev_err(dev, "Failed to set admin status");
842 return err;
843 }
844
845 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, true);
846 if (err) {
847 netdev_err(dev, "Failed to set admin status");
848 return err;
849 }
850
851 return 0;
852}
853
854static const struct ethtool_ops mlxsw_sx_port_ethtool_ops = {
855 .get_drvinfo = mlxsw_sx_port_get_drvinfo,
856 .get_link = ethtool_op_get_link,
857 .get_strings = mlxsw_sx_port_get_strings,
858 .get_ethtool_stats = mlxsw_sx_port_get_stats,
859 .get_sset_count = mlxsw_sx_port_get_sset_count,
860 .get_settings = mlxsw_sx_port_get_settings,
861 .set_settings = mlxsw_sx_port_set_settings,
862};
863
864static int mlxsw_sx_port_attr_get(struct net_device *dev,
865 struct switchdev_attr *attr)
866{
867 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
868 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
869
870 switch (attr->id) {
Jiri Pirko1f868392015-10-01 11:03:42 +0200871 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
Jiri Pirko31557f02015-07-29 23:33:49 +0200872 attr->u.ppid.id_len = sizeof(mlxsw_sx->hw_id);
873 memcpy(&attr->u.ppid.id, &mlxsw_sx->hw_id, attr->u.ppid.id_len);
874 break;
875 default:
876 return -EOPNOTSUPP;
877 }
878
879 return 0;
880}
881
882static const struct switchdev_ops mlxsw_sx_port_switchdev_ops = {
883 .switchdev_port_attr_get = mlxsw_sx_port_attr_get,
884};
885
886static int mlxsw_sx_hw_id_get(struct mlxsw_sx *mlxsw_sx)
887{
888 char spad_pl[MLXSW_REG_SPAD_LEN];
889 int err;
890
891 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(spad), spad_pl);
892 if (err)
893 return err;
894 mlxsw_reg_spad_base_mac_memcpy_from(spad_pl, mlxsw_sx->hw_id);
895 return 0;
896}
897
898static int mlxsw_sx_port_dev_addr_get(struct mlxsw_sx_port *mlxsw_sx_port)
899{
900 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
901 struct net_device *dev = mlxsw_sx_port->dev;
902 char ppad_pl[MLXSW_REG_PPAD_LEN];
903 int err;
904
905 mlxsw_reg_ppad_pack(ppad_pl, false, 0);
906 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ppad), ppad_pl);
907 if (err)
908 return err;
909 mlxsw_reg_ppad_mac_memcpy_from(ppad_pl, dev->dev_addr);
910 /* The last byte value in base mac address is guaranteed
911 * to be such it does not overflow when adding local_port
912 * value.
913 */
914 dev->dev_addr[ETH_ALEN - 1] += mlxsw_sx_port->local_port;
915 return 0;
916}
917
918static int mlxsw_sx_port_stp_state_set(struct mlxsw_sx_port *mlxsw_sx_port,
919 u16 vid, enum mlxsw_reg_spms_state state)
920{
921 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
922 char *spms_pl;
923 int err;
924
925 spms_pl = kmalloc(MLXSW_REG_SPMS_LEN, GFP_KERNEL);
926 if (!spms_pl)
927 return -ENOMEM;
Jiri Pirkoebb79632015-10-15 17:43:26 +0200928 mlxsw_reg_spms_pack(spms_pl, mlxsw_sx_port->local_port);
929 mlxsw_reg_spms_vid_pack(spms_pl, vid, state);
Jiri Pirko31557f02015-07-29 23:33:49 +0200930 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(spms), spms_pl);
931 kfree(spms_pl);
932 return err;
933}
934
935static int mlxsw_sx_port_speed_set(struct mlxsw_sx_port *mlxsw_sx_port,
936 u32 speed)
937{
938 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
939 char ptys_pl[MLXSW_REG_PTYS_LEN];
940
941 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, speed);
942 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
943}
944
945static int
946mlxsw_sx_port_mac_learning_mode_set(struct mlxsw_sx_port *mlxsw_sx_port,
947 enum mlxsw_reg_spmlr_learn_mode mode)
948{
949 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
950 char spmlr_pl[MLXSW_REG_SPMLR_LEN];
951
952 mlxsw_reg_spmlr_pack(spmlr_pl, mlxsw_sx_port->local_port, mode);
953 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(spmlr), spmlr_pl);
954}
955
956static int mlxsw_sx_port_create(struct mlxsw_sx *mlxsw_sx, u8 local_port)
957{
958 struct mlxsw_sx_port *mlxsw_sx_port;
959 struct net_device *dev;
960 bool usable;
961 int err;
962
963 dev = alloc_etherdev(sizeof(struct mlxsw_sx_port));
964 if (!dev)
965 return -ENOMEM;
966 mlxsw_sx_port = netdev_priv(dev);
967 mlxsw_sx_port->dev = dev;
968 mlxsw_sx_port->mlxsw_sx = mlxsw_sx;
969 mlxsw_sx_port->local_port = local_port;
970
971 mlxsw_sx_port->pcpu_stats =
972 netdev_alloc_pcpu_stats(struct mlxsw_sx_port_pcpu_stats);
973 if (!mlxsw_sx_port->pcpu_stats) {
974 err = -ENOMEM;
975 goto err_alloc_stats;
976 }
977
978 dev->netdev_ops = &mlxsw_sx_port_netdev_ops;
979 dev->ethtool_ops = &mlxsw_sx_port_ethtool_ops;
980 dev->switchdev_ops = &mlxsw_sx_port_switchdev_ops;
981
982 err = mlxsw_sx_port_dev_addr_get(mlxsw_sx_port);
983 if (err) {
984 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Unable to get port mac address\n",
985 mlxsw_sx_port->local_port);
986 goto err_dev_addr_get;
987 }
988
989 netif_carrier_off(dev);
990
991 dev->features |= NETIF_F_NETNS_LOCAL | NETIF_F_LLTX | NETIF_F_SG |
992 NETIF_F_VLAN_CHALLENGED;
993
994 /* Each packet needs to have a Tx header (metadata) on top all other
995 * headers.
996 */
997 dev->hard_header_len += MLXSW_TXHDR_LEN;
998
999 err = mlxsw_sx_port_module_check(mlxsw_sx_port, &usable);
1000 if (err) {
1001 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to check module\n",
1002 mlxsw_sx_port->local_port);
1003 goto err_port_module_check;
1004 }
1005
1006 if (!usable) {
1007 dev_dbg(mlxsw_sx->bus_info->dev, "Port %d: Not usable, skipping initialization\n",
1008 mlxsw_sx_port->local_port);
1009 goto port_not_usable;
1010 }
1011
Ido Schimmele61011b2015-08-06 16:41:53 +02001012 err = mlxsw_sx_port_system_port_mapping_set(mlxsw_sx_port);
1013 if (err) {
1014 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set system port mapping\n",
1015 mlxsw_sx_port->local_port);
1016 goto err_port_system_port_mapping_set;
1017 }
1018
Jiri Pirko31557f02015-07-29 23:33:49 +02001019 err = mlxsw_sx_port_swid_set(mlxsw_sx_port, 0);
1020 if (err) {
1021 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set SWID\n",
1022 mlxsw_sx_port->local_port);
1023 goto err_port_swid_set;
1024 }
1025
1026 err = mlxsw_sx_port_speed_set(mlxsw_sx_port,
1027 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4);
1028 if (err) {
1029 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set speed\n",
1030 mlxsw_sx_port->local_port);
1031 goto err_port_speed_set;
1032 }
1033
1034 err = mlxsw_sx_port_mtu_set(mlxsw_sx_port, ETH_DATA_LEN);
1035 if (err) {
1036 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set MTU\n",
1037 mlxsw_sx_port->local_port);
1038 goto err_port_mtu_set;
1039 }
1040
1041 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
1042 if (err)
1043 goto err_port_admin_status_set;
1044
1045 err = mlxsw_sx_port_stp_state_set(mlxsw_sx_port,
1046 MLXSW_PORT_DEFAULT_VID,
1047 MLXSW_REG_SPMS_STATE_FORWARDING);
1048 if (err) {
1049 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set STP state\n",
1050 mlxsw_sx_port->local_port);
1051 goto err_port_stp_state_set;
1052 }
1053
1054 err = mlxsw_sx_port_mac_learning_mode_set(mlxsw_sx_port,
1055 MLXSW_REG_SPMLR_LEARN_MODE_DISABLE);
1056 if (err) {
1057 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set MAC learning mode\n",
1058 mlxsw_sx_port->local_port);
1059 goto err_port_mac_learning_mode_set;
1060 }
1061
1062 err = register_netdev(dev);
1063 if (err) {
1064 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to register netdev\n",
1065 mlxsw_sx_port->local_port);
1066 goto err_register_netdev;
1067 }
1068
Jiri Pirko932762b2016-04-08 19:11:21 +02001069 err = mlxsw_core_port_init(mlxsw_sx->core, &mlxsw_sx_port->core_port,
1070 mlxsw_sx_port->local_port, dev, false, 0);
1071 if (err) {
1072 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to init core port\n",
1073 mlxsw_sx_port->local_port);
1074 goto err_core_port_init;
1075 }
Jiri Pirkoc4745502016-02-26 17:32:26 +01001076
Jiri Pirko31557f02015-07-29 23:33:49 +02001077 mlxsw_sx->ports[local_port] = mlxsw_sx_port;
1078 return 0;
1079
Jiri Pirko932762b2016-04-08 19:11:21 +02001080err_core_port_init:
1081 unregister_netdev(dev);
Jiri Pirko31557f02015-07-29 23:33:49 +02001082err_register_netdev:
Jiri Pirko31557f02015-07-29 23:33:49 +02001083err_port_mac_learning_mode_set:
1084err_port_stp_state_set:
Elad Raz4b0c2542015-10-08 15:17:37 +02001085err_port_admin_status_set:
Jiri Pirko31557f02015-07-29 23:33:49 +02001086err_port_mtu_set:
1087err_port_speed_set:
1088err_port_swid_set:
Ido Schimmele61011b2015-08-06 16:41:53 +02001089err_port_system_port_mapping_set:
Jiri Pirko31557f02015-07-29 23:33:49 +02001090port_not_usable:
1091err_port_module_check:
1092err_dev_addr_get:
1093 free_percpu(mlxsw_sx_port->pcpu_stats);
1094err_alloc_stats:
1095 free_netdev(dev);
1096 return err;
1097}
1098
1099static void mlxsw_sx_port_remove(struct mlxsw_sx *mlxsw_sx, u8 local_port)
1100{
1101 struct mlxsw_sx_port *mlxsw_sx_port = mlxsw_sx->ports[local_port];
1102
1103 if (!mlxsw_sx_port)
1104 return;
Jiri Pirko932762b2016-04-08 19:11:21 +02001105 mlxsw_core_port_fini(&mlxsw_sx_port->core_port);
Jiri Pirko31557f02015-07-29 23:33:49 +02001106 unregister_netdev(mlxsw_sx_port->dev); /* This calls ndo_stop */
1107 mlxsw_sx_port_swid_set(mlxsw_sx_port, MLXSW_PORT_SWID_DISABLED_PORT);
1108 free_percpu(mlxsw_sx_port->pcpu_stats);
Ido Schimmel26a80f62015-08-06 16:41:52 +02001109 free_netdev(mlxsw_sx_port->dev);
Jiri Pirko31557f02015-07-29 23:33:49 +02001110}
1111
1112static void mlxsw_sx_ports_remove(struct mlxsw_sx *mlxsw_sx)
1113{
1114 int i;
1115
1116 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++)
1117 mlxsw_sx_port_remove(mlxsw_sx, i);
1118 kfree(mlxsw_sx->ports);
1119}
1120
1121static int mlxsw_sx_ports_create(struct mlxsw_sx *mlxsw_sx)
1122{
1123 size_t alloc_size;
1124 int i;
1125 int err;
1126
1127 alloc_size = sizeof(struct mlxsw_sx_port *) * MLXSW_PORT_MAX_PORTS;
1128 mlxsw_sx->ports = kzalloc(alloc_size, GFP_KERNEL);
1129 if (!mlxsw_sx->ports)
1130 return -ENOMEM;
1131
1132 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++) {
1133 err = mlxsw_sx_port_create(mlxsw_sx, i);
1134 if (err)
1135 goto err_port_create;
1136 }
1137 return 0;
1138
1139err_port_create:
1140 for (i--; i >= 1; i--)
1141 mlxsw_sx_port_remove(mlxsw_sx, i);
1142 kfree(mlxsw_sx->ports);
1143 return err;
1144}
1145
1146static void mlxsw_sx_pude_event_func(const struct mlxsw_reg_info *reg,
1147 char *pude_pl, void *priv)
1148{
1149 struct mlxsw_sx *mlxsw_sx = priv;
1150 struct mlxsw_sx_port *mlxsw_sx_port;
1151 enum mlxsw_reg_pude_oper_status status;
1152 u8 local_port;
1153
1154 local_port = mlxsw_reg_pude_local_port_get(pude_pl);
1155 mlxsw_sx_port = mlxsw_sx->ports[local_port];
1156 if (!mlxsw_sx_port) {
1157 dev_warn(mlxsw_sx->bus_info->dev, "Port %d: Link event received for non-existent port\n",
1158 local_port);
1159 return;
1160 }
1161
1162 status = mlxsw_reg_pude_oper_status_get(pude_pl);
Or Gerlitzef743fd2015-10-28 10:17:03 +01001163 if (status == MLXSW_PORT_OPER_STATUS_UP) {
Jiri Pirko31557f02015-07-29 23:33:49 +02001164 netdev_info(mlxsw_sx_port->dev, "link up\n");
1165 netif_carrier_on(mlxsw_sx_port->dev);
1166 } else {
1167 netdev_info(mlxsw_sx_port->dev, "link down\n");
1168 netif_carrier_off(mlxsw_sx_port->dev);
1169 }
1170}
1171
1172static struct mlxsw_event_listener mlxsw_sx_pude_event = {
1173 .func = mlxsw_sx_pude_event_func,
1174 .trap_id = MLXSW_TRAP_ID_PUDE,
1175};
1176
1177static int mlxsw_sx_event_register(struct mlxsw_sx *mlxsw_sx,
1178 enum mlxsw_event_trap_id trap_id)
1179{
1180 struct mlxsw_event_listener *el;
1181 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1182 int err;
1183
1184 switch (trap_id) {
1185 case MLXSW_TRAP_ID_PUDE:
1186 el = &mlxsw_sx_pude_event;
1187 break;
1188 }
1189 err = mlxsw_core_event_listener_register(mlxsw_sx->core, el, mlxsw_sx);
1190 if (err)
1191 return err;
1192
Ido Schimmelf24af332015-10-15 17:43:27 +02001193 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD, trap_id);
Jiri Pirko31557f02015-07-29 23:33:49 +02001194 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1195 if (err)
1196 goto err_event_trap_set;
1197
1198 return 0;
1199
1200err_event_trap_set:
1201 mlxsw_core_event_listener_unregister(mlxsw_sx->core, el, mlxsw_sx);
1202 return err;
1203}
1204
1205static void mlxsw_sx_event_unregister(struct mlxsw_sx *mlxsw_sx,
1206 enum mlxsw_event_trap_id trap_id)
1207{
1208 struct mlxsw_event_listener *el;
1209
1210 switch (trap_id) {
1211 case MLXSW_TRAP_ID_PUDE:
1212 el = &mlxsw_sx_pude_event;
1213 break;
1214 }
1215 mlxsw_core_event_listener_unregister(mlxsw_sx->core, el, mlxsw_sx);
1216}
1217
1218static void mlxsw_sx_rx_listener_func(struct sk_buff *skb, u8 local_port,
1219 void *priv)
1220{
1221 struct mlxsw_sx *mlxsw_sx = priv;
1222 struct mlxsw_sx_port *mlxsw_sx_port = mlxsw_sx->ports[local_port];
1223 struct mlxsw_sx_port_pcpu_stats *pcpu_stats;
1224
1225 if (unlikely(!mlxsw_sx_port)) {
Jiri Pirko6cf9dc82015-10-15 17:43:22 +02001226 dev_warn_ratelimited(mlxsw_sx->bus_info->dev, "Port %d: skb received for non-existent port\n",
1227 local_port);
Jiri Pirko31557f02015-07-29 23:33:49 +02001228 return;
1229 }
1230
1231 skb->dev = mlxsw_sx_port->dev;
1232
1233 pcpu_stats = this_cpu_ptr(mlxsw_sx_port->pcpu_stats);
1234 u64_stats_update_begin(&pcpu_stats->syncp);
1235 pcpu_stats->rx_packets++;
1236 pcpu_stats->rx_bytes += skb->len;
1237 u64_stats_update_end(&pcpu_stats->syncp);
1238
1239 skb->protocol = eth_type_trans(skb, skb->dev);
1240 netif_receive_skb(skb);
1241}
1242
1243static const struct mlxsw_rx_listener mlxsw_sx_rx_listener[] = {
1244 {
1245 .func = mlxsw_sx_rx_listener_func,
1246 .local_port = MLXSW_PORT_DONT_CARE,
1247 .trap_id = MLXSW_TRAP_ID_FDB_MC,
1248 },
1249 /* Traps for specific L2 packet types, not trapped as FDB MC */
1250 {
1251 .func = mlxsw_sx_rx_listener_func,
1252 .local_port = MLXSW_PORT_DONT_CARE,
1253 .trap_id = MLXSW_TRAP_ID_STP,
1254 },
1255 {
1256 .func = mlxsw_sx_rx_listener_func,
1257 .local_port = MLXSW_PORT_DONT_CARE,
1258 .trap_id = MLXSW_TRAP_ID_LACP,
1259 },
1260 {
1261 .func = mlxsw_sx_rx_listener_func,
1262 .local_port = MLXSW_PORT_DONT_CARE,
1263 .trap_id = MLXSW_TRAP_ID_EAPOL,
1264 },
1265 {
1266 .func = mlxsw_sx_rx_listener_func,
1267 .local_port = MLXSW_PORT_DONT_CARE,
1268 .trap_id = MLXSW_TRAP_ID_LLDP,
1269 },
1270 {
1271 .func = mlxsw_sx_rx_listener_func,
1272 .local_port = MLXSW_PORT_DONT_CARE,
1273 .trap_id = MLXSW_TRAP_ID_MMRP,
1274 },
1275 {
1276 .func = mlxsw_sx_rx_listener_func,
1277 .local_port = MLXSW_PORT_DONT_CARE,
1278 .trap_id = MLXSW_TRAP_ID_MVRP,
1279 },
1280 {
1281 .func = mlxsw_sx_rx_listener_func,
1282 .local_port = MLXSW_PORT_DONT_CARE,
1283 .trap_id = MLXSW_TRAP_ID_RPVST,
1284 },
1285 {
1286 .func = mlxsw_sx_rx_listener_func,
1287 .local_port = MLXSW_PORT_DONT_CARE,
1288 .trap_id = MLXSW_TRAP_ID_DHCP,
1289 },
1290 {
1291 .func = mlxsw_sx_rx_listener_func,
1292 .local_port = MLXSW_PORT_DONT_CARE,
1293 .trap_id = MLXSW_TRAP_ID_IGMP_QUERY,
1294 },
1295 {
1296 .func = mlxsw_sx_rx_listener_func,
1297 .local_port = MLXSW_PORT_DONT_CARE,
1298 .trap_id = MLXSW_TRAP_ID_IGMP_V1_REPORT,
1299 },
1300 {
1301 .func = mlxsw_sx_rx_listener_func,
1302 .local_port = MLXSW_PORT_DONT_CARE,
1303 .trap_id = MLXSW_TRAP_ID_IGMP_V2_REPORT,
1304 },
1305 {
1306 .func = mlxsw_sx_rx_listener_func,
1307 .local_port = MLXSW_PORT_DONT_CARE,
1308 .trap_id = MLXSW_TRAP_ID_IGMP_V2_LEAVE,
1309 },
1310 {
1311 .func = mlxsw_sx_rx_listener_func,
1312 .local_port = MLXSW_PORT_DONT_CARE,
1313 .trap_id = MLXSW_TRAP_ID_IGMP_V3_REPORT,
1314 },
1315};
1316
1317static int mlxsw_sx_traps_init(struct mlxsw_sx *mlxsw_sx)
1318{
1319 char htgt_pl[MLXSW_REG_HTGT_LEN];
1320 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1321 int i;
1322 int err;
1323
1324 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_RX);
1325 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(htgt), htgt_pl);
1326 if (err)
1327 return err;
1328
Ido Schimmel801bd3d2015-10-15 17:43:28 +02001329 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_CTRL);
1330 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(htgt), htgt_pl);
1331 if (err)
1332 return err;
1333
Jiri Pirko31557f02015-07-29 23:33:49 +02001334 for (i = 0; i < ARRAY_SIZE(mlxsw_sx_rx_listener); i++) {
1335 err = mlxsw_core_rx_listener_register(mlxsw_sx->core,
1336 &mlxsw_sx_rx_listener[i],
1337 mlxsw_sx);
1338 if (err)
1339 goto err_rx_listener_register;
1340
1341 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU,
Jiri Pirko31557f02015-07-29 23:33:49 +02001342 mlxsw_sx_rx_listener[i].trap_id);
1343 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1344 if (err)
1345 goto err_rx_trap_set;
1346 }
1347 return 0;
1348
1349err_rx_trap_set:
1350 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1351 &mlxsw_sx_rx_listener[i],
1352 mlxsw_sx);
1353err_rx_listener_register:
1354 for (i--; i >= 0; i--) {
1355 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
Jiri Pirko31557f02015-07-29 23:33:49 +02001356 mlxsw_sx_rx_listener[i].trap_id);
1357 mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1358
1359 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1360 &mlxsw_sx_rx_listener[i],
1361 mlxsw_sx);
1362 }
1363 return err;
1364}
1365
1366static void mlxsw_sx_traps_fini(struct mlxsw_sx *mlxsw_sx)
1367{
1368 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1369 int i;
1370
1371 for (i = 0; i < ARRAY_SIZE(mlxsw_sx_rx_listener); i++) {
1372 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
Jiri Pirko31557f02015-07-29 23:33:49 +02001373 mlxsw_sx_rx_listener[i].trap_id);
1374 mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1375
1376 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1377 &mlxsw_sx_rx_listener[i],
1378 mlxsw_sx);
1379 }
1380}
1381
1382static int mlxsw_sx_flood_init(struct mlxsw_sx *mlxsw_sx)
1383{
1384 char sfgc_pl[MLXSW_REG_SFGC_LEN];
1385 char sgcr_pl[MLXSW_REG_SGCR_LEN];
Jiri Pirko31557f02015-07-29 23:33:49 +02001386 char *sftr_pl;
1387 int err;
1388
Jiri Pirko31557f02015-07-29 23:33:49 +02001389 /* Configure a flooding table, which includes only CPU port. */
1390 sftr_pl = kmalloc(MLXSW_REG_SFTR_LEN, GFP_KERNEL);
1391 if (!sftr_pl)
1392 return -ENOMEM;
Ido Schimmelbc2055f2015-10-16 14:01:23 +02001393 mlxsw_reg_sftr_pack(sftr_pl, 0, 0, MLXSW_REG_SFGC_TABLE_TYPE_SINGLE, 0,
1394 MLXSW_PORT_CPU_PORT, true);
Jiri Pirko31557f02015-07-29 23:33:49 +02001395 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sftr), sftr_pl);
1396 kfree(sftr_pl);
1397 if (err)
1398 return err;
1399
1400 /* Flood different packet types using the flooding table. */
1401 mlxsw_reg_sfgc_pack(sfgc_pl,
1402 MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST,
1403 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1404 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1405 0);
1406 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1407 if (err)
1408 return err;
1409
1410 mlxsw_reg_sfgc_pack(sfgc_pl,
1411 MLXSW_REG_SFGC_TYPE_BROADCAST,
1412 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1413 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1414 0);
1415 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1416 if (err)
1417 return err;
1418
1419 mlxsw_reg_sfgc_pack(sfgc_pl,
1420 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_NON_IP,
1421 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1422 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1423 0);
1424 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1425 if (err)
1426 return err;
1427
1428 mlxsw_reg_sfgc_pack(sfgc_pl,
1429 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV6,
1430 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1431 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1432 0);
1433 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1434 if (err)
1435 return err;
1436
1437 mlxsw_reg_sfgc_pack(sfgc_pl,
1438 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV4,
1439 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1440 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1441 0);
1442 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1443 if (err)
1444 return err;
1445
1446 mlxsw_reg_sgcr_pack(sgcr_pl, true);
1447 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sgcr), sgcr_pl);
1448}
1449
1450static int mlxsw_sx_init(void *priv, struct mlxsw_core *mlxsw_core,
1451 const struct mlxsw_bus_info *mlxsw_bus_info)
1452{
1453 struct mlxsw_sx *mlxsw_sx = priv;
1454 int err;
1455
1456 mlxsw_sx->core = mlxsw_core;
1457 mlxsw_sx->bus_info = mlxsw_bus_info;
1458
1459 err = mlxsw_sx_hw_id_get(mlxsw_sx);
1460 if (err) {
1461 dev_err(mlxsw_sx->bus_info->dev, "Failed to get switch HW ID\n");
1462 return err;
1463 }
1464
1465 err = mlxsw_sx_ports_create(mlxsw_sx);
1466 if (err) {
1467 dev_err(mlxsw_sx->bus_info->dev, "Failed to create ports\n");
1468 return err;
1469 }
1470
1471 err = mlxsw_sx_event_register(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1472 if (err) {
1473 dev_err(mlxsw_sx->bus_info->dev, "Failed to register for PUDE events\n");
1474 goto err_event_register;
1475 }
1476
1477 err = mlxsw_sx_traps_init(mlxsw_sx);
1478 if (err) {
1479 dev_err(mlxsw_sx->bus_info->dev, "Failed to set traps for RX\n");
1480 goto err_rx_listener_register;
1481 }
1482
1483 err = mlxsw_sx_flood_init(mlxsw_sx);
1484 if (err) {
1485 dev_err(mlxsw_sx->bus_info->dev, "Failed to initialize flood tables\n");
1486 goto err_flood_init;
1487 }
1488
1489 return 0;
1490
1491err_flood_init:
1492 mlxsw_sx_traps_fini(mlxsw_sx);
1493err_rx_listener_register:
1494 mlxsw_sx_event_unregister(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1495err_event_register:
1496 mlxsw_sx_ports_remove(mlxsw_sx);
1497 return err;
1498}
1499
1500static void mlxsw_sx_fini(void *priv)
1501{
1502 struct mlxsw_sx *mlxsw_sx = priv;
1503
1504 mlxsw_sx_traps_fini(mlxsw_sx);
1505 mlxsw_sx_event_unregister(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1506 mlxsw_sx_ports_remove(mlxsw_sx);
1507}
1508
1509static struct mlxsw_config_profile mlxsw_sx_config_profile = {
1510 .used_max_vepa_channels = 1,
1511 .max_vepa_channels = 0,
1512 .used_max_lag = 1,
1513 .max_lag = 64,
1514 .used_max_port_per_lag = 1,
1515 .max_port_per_lag = 16,
1516 .used_max_mid = 1,
1517 .max_mid = 7000,
1518 .used_max_pgt = 1,
1519 .max_pgt = 0,
1520 .used_max_system_port = 1,
1521 .max_system_port = 48000,
1522 .used_max_vlan_groups = 1,
1523 .max_vlan_groups = 127,
1524 .used_max_regions = 1,
1525 .max_regions = 400,
1526 .used_flood_tables = 1,
1527 .max_flood_tables = 2,
1528 .max_vid_flood_tables = 1,
1529 .used_flood_mode = 1,
1530 .flood_mode = 3,
1531 .used_max_ib_mc = 1,
1532 .max_ib_mc = 0,
1533 .used_max_pkey = 1,
1534 .max_pkey = 0,
1535 .swid_config = {
1536 {
1537 .used_type = 1,
1538 .type = MLXSW_PORT_SWID_TYPE_ETH,
1539 }
1540 },
1541};
1542
1543static struct mlxsw_driver mlxsw_sx_driver = {
1544 .kind = MLXSW_DEVICE_KIND_SWITCHX2,
1545 .owner = THIS_MODULE,
1546 .priv_size = sizeof(struct mlxsw_sx),
1547 .init = mlxsw_sx_init,
1548 .fini = mlxsw_sx_fini,
1549 .txhdr_construct = mlxsw_sx_txhdr_construct,
1550 .txhdr_len = MLXSW_TXHDR_LEN,
1551 .profile = &mlxsw_sx_config_profile,
1552};
1553
1554static int __init mlxsw_sx_module_init(void)
1555{
1556 return mlxsw_core_driver_register(&mlxsw_sx_driver);
1557}
1558
1559static void __exit mlxsw_sx_module_exit(void)
1560{
1561 mlxsw_core_driver_unregister(&mlxsw_sx_driver);
1562}
1563
1564module_init(mlxsw_sx_module_init);
1565module_exit(mlxsw_sx_module_exit);
1566
1567MODULE_LICENSE("Dual BSD/GPL");
1568MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
1569MODULE_DESCRIPTION("Mellanox SwitchX-2 driver");
1570MODULE_MLXSW_DRIVER_ALIAS(MLXSW_DEVICE_KIND_SWITCHX2);