blob: 49a1db3787c555ff16247b49464fe96f2cd7d0bb [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
45
Todd Previte559be302015-05-04 07:48:20 -070046/* Compliance test status bits */
47#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
48#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030053 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080054 struct dpll dpll;
55};
56
57static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030060 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080061 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
62};
63
64static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030067 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080068 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
69};
70
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080071static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080073 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030074 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080075 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
76};
77
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078/*
79 * CHV supports eDP 1.4 that have more link rates.
80 * Below only provides the fixed rate but exclude variable rate.
81 */
82static const struct dp_link_dpll chv_dpll[] = {
83 /*
84 * CHV requires to program fractional division for m2.
85 * m2 is stored in fixed point format using formula below
86 * (m2_int << 22) | m2_fraction
87 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030092 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030093 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
94};
Sonika Jindal637a9c62015-05-07 09:52:08 +053095
Sonika Jindal64987fc2015-05-26 17:50:13 +053096static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
97 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053098static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099 324000, 432000, 540000 };
100static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300101
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102/**
103 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
104 * @intel_dp: DP struct
105 *
106 * If a CPU or PCH DP output is attached to an eDP panel, this function
107 * will return true, and false otherwise.
108 */
109static bool is_edp(struct intel_dp *intel_dp)
110{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Imre Deak68b4d822013-05-08 13:14:06 +0300116static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700117{
Imre Deak68b4d822013-05-08 13:14:06 +0300118 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
119
120 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121}
122
Chris Wilsondf0e9242010-09-09 16:20:55 +0100123static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
124{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200125 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100126}
127
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300129static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100130static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300131static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300132static void vlv_steal_power_sequencer(struct drm_device *dev,
133 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530134static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Jani Nikula68f357c2017-03-28 17:59:05 +0300136static int intel_dp_num_rates(u8 link_bw_code)
137{
138 switch (link_bw_code) {
139 default:
140 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
141 link_bw_code);
142 case DP_LINK_BW_1_62:
143 return 1;
144 case DP_LINK_BW_2_7:
145 return 2;
146 case DP_LINK_BW_5_4:
147 return 3;
148 }
149}
150
151/* update sink rates from dpcd */
152static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
153{
154 int i, num_rates;
155
156 num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);
157
158 for (i = 0; i < num_rates; i++)
159 intel_dp->sink_rates[i] = default_rates[i];
160
161 intel_dp->num_sink_rates = num_rates;
162}
163
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300164/* Theoretical max between source and sink */
165static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300167 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168}
169
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300170/* Theoretical max between source and sink */
171static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300172{
173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300174 int source_max = intel_dig_port->max_lanes;
175 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300176
177 return min(source_max, sink_max);
178}
179
Jani Nikula3d65a732017-04-06 16:44:14 +0300180int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300181{
182 return intel_dp->max_link_lane_count;
183}
184
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800185int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800188 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
189 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800192int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800195 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
196 * link rate that is generally expressed in Gbps. Since, 8 bits of data
197 * is transmitted every LS_Clk per lane, there is no need to account for
198 * the channel encoding that is done in the PHY layer here.
199 */
200
201 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000202}
203
Mika Kahola70ec0642016-09-09 14:10:55 +0300204static int
205intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
206{
207 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
208 struct intel_encoder *encoder = &intel_dig_port->base;
209 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
210 int max_dotclk = dev_priv->max_dotclk_freq;
211 int ds_max_dotclk;
212
213 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
214
215 if (type != DP_DS_PORT_TYPE_VGA)
216 return max_dotclk;
217
218 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
219 intel_dp->downstream_ports);
220
221 if (ds_max_dotclk != 0)
222 max_dotclk = min(max_dotclk, ds_max_dotclk);
223
224 return max_dotclk;
225}
226
Jani Nikula55cfc582017-03-28 17:59:04 +0300227static void
228intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700229{
230 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
231 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula55cfc582017-03-28 17:59:04 +0300232 const int *source_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700233 int size;
234
Jani Nikula55cfc582017-03-28 17:59:04 +0300235 /* This should only be done once */
236 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
237
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200238 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300239 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700240 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800241 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300242 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700243 size = ARRAY_SIZE(skl_rates);
244 } else {
Jani Nikula55cfc582017-03-28 17:59:04 +0300245 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700246 size = ARRAY_SIZE(default_rates);
247 }
248
249 /* This depends on the fact that 5.4 is last value in the array */
250 if (!intel_dp_source_supports_hbr2(intel_dp))
251 size--;
252
Jani Nikula55cfc582017-03-28 17:59:04 +0300253 intel_dp->source_rates = source_rates;
254 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700255}
256
257static int intersect_rates(const int *source_rates, int source_len,
258 const int *sink_rates, int sink_len,
259 int *common_rates)
260{
261 int i = 0, j = 0, k = 0;
262
263 while (i < source_len && j < sink_len) {
264 if (source_rates[i] == sink_rates[j]) {
265 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
266 return k;
267 common_rates[k] = source_rates[i];
268 ++k;
269 ++i;
270 ++j;
271 } else if (source_rates[i] < sink_rates[j]) {
272 ++i;
273 } else {
274 ++j;
275 }
276 }
277 return k;
278}
279
Jani Nikula8001b752017-03-28 17:59:03 +0300280/* return index of rate in rates array, or -1 if not found */
281static int intel_dp_rate_index(const int *rates, int len, int rate)
282{
283 int i;
284
285 for (i = 0; i < len; i++)
286 if (rate == rates[i])
287 return i;
288
289 return -1;
290}
291
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300292static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700293{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300294 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700295
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300296 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
297 intel_dp->num_source_rates,
298 intel_dp->sink_rates,
299 intel_dp->num_sink_rates,
300 intel_dp->common_rates);
301
302 /* Paranoia, there should always be something in common. */
303 if (WARN_ON(intel_dp->num_common_rates == 0)) {
304 intel_dp->common_rates[0] = default_rates[0];
305 intel_dp->num_common_rates = 1;
306 }
307}
308
309/* get length of common rates potentially limited by max_rate */
310static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
311 int max_rate)
312{
313 const int *common_rates = intel_dp->common_rates;
314 int i, common_len = intel_dp->num_common_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700315
Jani Nikula68f357c2017-03-28 17:59:05 +0300316 /* Limit results by potentially reduced max rate */
317 for (i = 0; i < common_len; i++) {
318 if (common_rates[common_len - i - 1] <= max_rate)
319 return common_len - i;
320 }
321
322 return 0;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700323}
324
Manasi Navare14c562c2017-04-06 14:00:12 -0700325static bool intel_dp_link_params_valid(struct intel_dp *intel_dp)
326{
327 /*
328 * FIXME: we need to synchronize the current link parameters with
329 * hardware readout. Currently fast link training doesn't work on
330 * boot-up.
331 */
332 if (intel_dp->link_rate == 0 ||
333 intel_dp->link_rate > intel_dp->max_link_rate)
334 return false;
335
336 if (intel_dp->lane_count == 0 ||
337 intel_dp->lane_count > intel_dp_max_lane_count(intel_dp))
338 return false;
339
340 return true;
341}
342
Manasi Navarefdb14d32016-12-08 19:05:12 -0800343int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
344 int link_rate, uint8_t lane_count)
345{
Jani Nikulab1810a72017-04-06 16:44:11 +0300346 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800347
Jani Nikulab1810a72017-04-06 16:44:11 +0300348 index = intel_dp_rate_index(intel_dp->common_rates,
349 intel_dp->num_common_rates,
350 link_rate);
351 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300352 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
353 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800354 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300355 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300356 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800357 } else {
358 DRM_ERROR("Link Training Unsuccessful\n");
359 return -1;
360 }
361
362 return 0;
363}
364
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000365static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700366intel_dp_mode_valid(struct drm_connector *connector,
367 struct drm_display_mode *mode)
368{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100369 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300370 struct intel_connector *intel_connector = to_intel_connector(connector);
371 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100372 int target_clock = mode->clock;
373 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300374 int max_dotclk;
375
376 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700377
Jani Nikuladd06f902012-10-19 14:51:50 +0300378 if (is_edp(intel_dp) && fixed_mode) {
379 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100380 return MODE_PANEL;
381
Jani Nikuladd06f902012-10-19 14:51:50 +0300382 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100383 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200384
385 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100386 }
387
Ville Syrjälä50fec212015-03-12 17:10:34 +0200388 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300389 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100390
391 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
392 mode_rate = intel_dp_link_required(target_clock, 18);
393
Mika Kahola799487f2016-02-02 15:16:38 +0200394 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200395 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700396
397 if (mode->clock < 10000)
398 return MODE_CLOCK_LOW;
399
Daniel Vetter0af78a22012-05-23 11:30:55 +0200400 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
401 return MODE_H_ILLEGAL;
402
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700403 return MODE_OK;
404}
405
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800406uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407{
408 int i;
409 uint32_t v = 0;
410
411 if (src_bytes > 4)
412 src_bytes = 4;
413 for (i = 0; i < src_bytes; i++)
414 v |= ((uint32_t) src[i]) << ((3-i) * 8);
415 return v;
416}
417
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000418static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700419{
420 int i;
421 if (dst_bytes > 4)
422 dst_bytes = 4;
423 for (i = 0; i < dst_bytes; i++)
424 dst[i] = src >> ((3-i) * 8);
425}
426
Jani Nikulabf13e812013-09-06 07:40:05 +0300427static void
428intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300429 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300430static void
431intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200432 struct intel_dp *intel_dp,
433 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300434static void
435intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300436
Ville Syrjälä773538e82014-09-04 14:54:56 +0300437static void pps_lock(struct intel_dp *intel_dp)
438{
439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
440 struct intel_encoder *encoder = &intel_dig_port->base;
441 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100442 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300443
444 /*
445 * See vlv_power_sequencer_reset() why we need
446 * a power domain reference here.
447 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200448 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300449
450 mutex_lock(&dev_priv->pps_mutex);
451}
452
453static void pps_unlock(struct intel_dp *intel_dp)
454{
455 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
456 struct intel_encoder *encoder = &intel_dig_port->base;
457 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100458 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300459
460 mutex_unlock(&dev_priv->pps_mutex);
461
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200462 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300463}
464
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300465static void
466vlv_power_sequencer_kick(struct intel_dp *intel_dp)
467{
468 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200469 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300470 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300471 bool pll_enabled, release_cl_override = false;
472 enum dpio_phy phy = DPIO_PHY(pipe);
473 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300474 uint32_t DP;
475
476 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
477 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
478 pipe_name(pipe), port_name(intel_dig_port->port)))
479 return;
480
481 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
482 pipe_name(pipe), port_name(intel_dig_port->port));
483
484 /* Preserve the BIOS-computed detected bit. This is
485 * supposed to be read-only.
486 */
487 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
488 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
489 DP |= DP_PORT_WIDTH(1);
490 DP |= DP_LINK_TRAIN_PAT_1;
491
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100492 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300493 DP |= DP_PIPE_SELECT_CHV(pipe);
494 else if (pipe == PIPE_B)
495 DP |= DP_PIPEB_SELECT;
496
Ville Syrjäläd288f652014-10-28 13:20:22 +0200497 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
498
499 /*
500 * The DPLL for the pipe must be enabled for this to work.
501 * So enable temporarily it if it's not already enabled.
502 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300503 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100504 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300505 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
506
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200507 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000508 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
509 DRM_ERROR("Failed to force on pll for pipe %c!\n",
510 pipe_name(pipe));
511 return;
512 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300513 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200514
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300515 /*
516 * Similar magic as in intel_dp_enable_port().
517 * We _must_ do this port enable + disable trick
518 * to make this power seqeuencer lock onto the port.
519 * Otherwise even VDD force bit won't work.
520 */
521 I915_WRITE(intel_dp->output_reg, DP);
522 POSTING_READ(intel_dp->output_reg);
523
524 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
525 POSTING_READ(intel_dp->output_reg);
526
527 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
528 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200529
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300530 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200531 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300532
533 if (release_cl_override)
534 chv_phy_powergate_ch(dev_priv, phy, ch, false);
535 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300536}
537
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200538static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
539{
540 struct intel_encoder *encoder;
541 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
542
543 /*
544 * We don't have power sequencer currently.
545 * Pick one that's not used by other ports.
546 */
547 for_each_intel_encoder(&dev_priv->drm, encoder) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_DP &&
551 encoder->type != INTEL_OUTPUT_EDP)
552 continue;
553
554 intel_dp = enc_to_intel_dp(&encoder->base);
555
556 if (encoder->type == INTEL_OUTPUT_EDP) {
557 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
558 intel_dp->active_pipe != intel_dp->pps_pipe);
559
560 if (intel_dp->pps_pipe != INVALID_PIPE)
561 pipes &= ~(1 << intel_dp->pps_pipe);
562 } else {
563 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
564
565 if (intel_dp->active_pipe != INVALID_PIPE)
566 pipes &= ~(1 << intel_dp->active_pipe);
567 }
568 }
569
570 if (pipes == 0)
571 return INVALID_PIPE;
572
573 return ffs(pipes) - 1;
574}
575
Jani Nikulabf13e812013-09-06 07:40:05 +0300576static enum pipe
577vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
578{
579 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300580 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100581 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300582 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300583
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 lockdep_assert_held(&dev_priv->pps_mutex);
585
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300586 /* We should never land here with regular DP ports */
587 WARN_ON(!is_edp(intel_dp));
588
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200589 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
590 intel_dp->active_pipe != intel_dp->pps_pipe);
591
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300592 if (intel_dp->pps_pipe != INVALID_PIPE)
593 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300594
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200595 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300596
597 /*
598 * Didn't find one. This should not happen since there
599 * are two power sequencers and up to two eDP ports.
600 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200601 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300602 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300603
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300604 vlv_steal_power_sequencer(dev, pipe);
605 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300606
607 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
608 pipe_name(intel_dp->pps_pipe),
609 port_name(intel_dig_port->port));
610
611 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300612 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200613 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300614
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300615 /*
616 * Even vdd force doesn't work until we've made
617 * the power sequencer lock in on the port.
618 */
619 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300620
621 return intel_dp->pps_pipe;
622}
623
Imre Deak78597992016-06-16 16:37:20 +0300624static int
625bxt_power_sequencer_idx(struct intel_dp *intel_dp)
626{
627 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
628 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100629 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300630
631 lockdep_assert_held(&dev_priv->pps_mutex);
632
633 /* We should never land here with regular DP ports */
634 WARN_ON(!is_edp(intel_dp));
635
636 /*
637 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
638 * mapping needs to be retrieved from VBT, for now just hard-code to
639 * use instance #0 always.
640 */
641 if (!intel_dp->pps_reset)
642 return 0;
643
644 intel_dp->pps_reset = false;
645
646 /*
647 * Only the HW needs to be reprogrammed, the SW state is fixed and
648 * has been setup during connector init.
649 */
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200650 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300651
652 return 0;
653}
654
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300655typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
656 enum pipe pipe);
657
658static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
659 enum pipe pipe)
660{
Imre Deak44cb7342016-08-10 14:07:29 +0300661 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300662}
663
664static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
665 enum pipe pipe)
666{
Imre Deak44cb7342016-08-10 14:07:29 +0300667 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300668}
669
670static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
671 enum pipe pipe)
672{
673 return true;
674}
675
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300676static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300677vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
678 enum port port,
679 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300680{
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 enum pipe pipe;
682
Jani Nikulabf13e812013-09-06 07:40:05 +0300683 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300684 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300685 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300686
687 if (port_sel != PANEL_PORT_SELECT_VLV(port))
688 continue;
689
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300690 if (!pipe_check(dev_priv, pipe))
691 continue;
692
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300693 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300694 }
695
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300696 return INVALID_PIPE;
697}
698
699static void
700vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
701{
702 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
703 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100704 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300705 enum port port = intel_dig_port->port;
706
707 lockdep_assert_held(&dev_priv->pps_mutex);
708
709 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300710 /* first pick one where the panel is on */
711 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
712 vlv_pipe_has_pp_on);
713 /* didn't find one? pick one where vdd is on */
714 if (intel_dp->pps_pipe == INVALID_PIPE)
715 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
716 vlv_pipe_has_vdd_on);
717 /* didn't find one? pick one with just the correct port */
718 if (intel_dp->pps_pipe == INVALID_PIPE)
719 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
720 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300721
722 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
723 if (intel_dp->pps_pipe == INVALID_PIPE) {
724 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
725 port_name(port));
726 return;
727 }
728
729 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
730 port_name(port), pipe_name(intel_dp->pps_pipe));
731
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300732 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200733 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300734}
735
Imre Deak78597992016-06-16 16:37:20 +0300736void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300737{
Chris Wilson91c8a322016-07-05 10:40:23 +0100738 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300739 struct intel_encoder *encoder;
740
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100741 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200742 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300743 return;
744
745 /*
746 * We can't grab pps_mutex here due to deadlock with power_domain
747 * mutex when power_domain functions are called while holding pps_mutex.
748 * That also means that in order to use pps_pipe the code needs to
749 * hold both a power domain reference and pps_mutex, and the power domain
750 * reference get/put must be done while _not_ holding pps_mutex.
751 * pps_{lock,unlock}() do these steps in the correct order, so one
752 * should use them always.
753 */
754
Jani Nikula19c80542015-12-16 12:48:16 +0200755 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300756 struct intel_dp *intel_dp;
757
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200758 if (encoder->type != INTEL_OUTPUT_DP &&
759 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300760 continue;
761
762 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200763
764 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
765
766 if (encoder->type != INTEL_OUTPUT_EDP)
767 continue;
768
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200769 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300770 intel_dp->pps_reset = true;
771 else
772 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300773 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300774}
775
Imre Deak8e8232d2016-06-16 16:37:21 +0300776struct pps_registers {
777 i915_reg_t pp_ctrl;
778 i915_reg_t pp_stat;
779 i915_reg_t pp_on;
780 i915_reg_t pp_off;
781 i915_reg_t pp_div;
782};
783
784static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
785 struct intel_dp *intel_dp,
786 struct pps_registers *regs)
787{
Imre Deak44cb7342016-08-10 14:07:29 +0300788 int pps_idx = 0;
789
Imre Deak8e8232d2016-06-16 16:37:21 +0300790 memset(regs, 0, sizeof(*regs));
791
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200792 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300793 pps_idx = bxt_power_sequencer_idx(intel_dp);
794 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
795 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300796
Imre Deak44cb7342016-08-10 14:07:29 +0300797 regs->pp_ctrl = PP_CONTROL(pps_idx);
798 regs->pp_stat = PP_STATUS(pps_idx);
799 regs->pp_on = PP_ON_DELAYS(pps_idx);
800 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200801 if (!IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300802 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300803}
804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200805static i915_reg_t
806_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300807{
Imre Deak8e8232d2016-06-16 16:37:21 +0300808 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300809
Imre Deak8e8232d2016-06-16 16:37:21 +0300810 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
811 &regs);
812
813 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300814}
815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200816static i915_reg_t
817_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300818{
Imre Deak8e8232d2016-06-16 16:37:21 +0300819 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300820
Imre Deak8e8232d2016-06-16 16:37:21 +0300821 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
822 &regs);
823
824 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300825}
826
Clint Taylor01527b32014-07-07 13:01:46 -0700827/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
828 This function only applicable when panel PM state is not to be tracked */
829static int edp_notify_handler(struct notifier_block *this, unsigned long code,
830 void *unused)
831{
832 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
833 edp_notifier);
834 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100835 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700836
837 if (!is_edp(intel_dp) || code != SYS_RESTART)
838 return 0;
839
Ville Syrjälä773538e82014-09-04 14:54:56 +0300840 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300841
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100842 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300843 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200844 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300845 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300846
Imre Deak44cb7342016-08-10 14:07:29 +0300847 pp_ctrl_reg = PP_CONTROL(pipe);
848 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700849 pp_div = I915_READ(pp_div_reg);
850 pp_div &= PP_REFERENCE_DIVIDER_MASK;
851
852 /* 0x1F write to PP_DIV_REG sets max cycle delay */
853 I915_WRITE(pp_div_reg, pp_div | 0x1F);
854 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
855 msleep(intel_dp->panel_power_cycle_delay);
856 }
857
Ville Syrjälä773538e82014-09-04 14:54:56 +0300858 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300859
Clint Taylor01527b32014-07-07 13:01:46 -0700860 return 0;
861}
862
Daniel Vetter4be73782014-01-17 14:39:48 +0100863static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700864{
Paulo Zanoni30add222012-10-26 19:05:45 -0200865 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100866 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700867
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300868 lockdep_assert_held(&dev_priv->pps_mutex);
869
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100870 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300871 intel_dp->pps_pipe == INVALID_PIPE)
872 return false;
873
Jani Nikulabf13e812013-09-06 07:40:05 +0300874 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700875}
876
Daniel Vetter4be73782014-01-17 14:39:48 +0100877static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700878{
Paulo Zanoni30add222012-10-26 19:05:45 -0200879 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100880 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700881
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300882 lockdep_assert_held(&dev_priv->pps_mutex);
883
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100884 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300885 intel_dp->pps_pipe == INVALID_PIPE)
886 return false;
887
Ville Syrjälä773538e82014-09-04 14:54:56 +0300888 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700889}
890
Keith Packard9b984da2011-09-19 13:54:47 -0700891static void
892intel_dp_check_edp(struct intel_dp *intel_dp)
893{
Paulo Zanoni30add222012-10-26 19:05:45 -0200894 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100895 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700896
Keith Packard9b984da2011-09-19 13:54:47 -0700897 if (!is_edp(intel_dp))
898 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700899
Daniel Vetter4be73782014-01-17 14:39:48 +0100900 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700901 WARN(1, "eDP powered off while attempting aux channel communication.\n");
902 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300903 I915_READ(_pp_stat_reg(intel_dp)),
904 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700905 }
906}
907
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908static uint32_t
909intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
910{
911 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
912 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100913 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200914 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100915 uint32_t status;
916 bool done;
917
Daniel Vetteref04f002012-12-01 21:03:59 +0100918#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300920 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300921 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 else
Imre Deak713a6b662016-06-28 13:37:33 +0300923 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924 if (!done)
925 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
926 has_aux_irq);
927#undef C
928
929 return status;
930}
931
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200932static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000933{
934 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200935 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000936
Ville Syrjäläa457f542016-03-02 17:22:17 +0200937 if (index)
938 return 0;
939
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000940 /*
941 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200942 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000943 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200944 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000945}
946
947static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
948{
949 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200950 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000951
952 if (index)
953 return 0;
954
Ville Syrjäläa457f542016-03-02 17:22:17 +0200955 /*
956 * The clock divider is based off the cdclk or PCH rawclk, and would
957 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
958 * divide by 2000 and use that
959 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200960 if (intel_dig_port->port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200961 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200962 else
963 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000964}
965
966static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300967{
968 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200969 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300970
Ville Syrjäläa457f542016-03-02 17:22:17 +0200971 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300972 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100973 switch (index) {
974 case 0: return 63;
975 case 1: return 72;
976 default: return 0;
977 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300978 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200979
980 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300981}
982
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000983static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
984{
985 /*
986 * SKL doesn't need us to program the AUX clock divider (Hardware will
987 * derive the clock from CDCLK automatically). We still implement the
988 * get_aux_clock_divider vfunc to plug-in into the existing code.
989 */
990 return index ? 0 : 1;
991}
992
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200993static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
994 bool has_aux_irq,
995 int send_bytes,
996 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000997{
998 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100999 struct drm_i915_private *dev_priv =
1000 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001001 uint32_t precharge, timeout;
1002
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001003 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001004 precharge = 3;
1005 else
1006 precharge = 5;
1007
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001008 if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001009 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1010 else
1011 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1012
1013 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001014 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001015 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001016 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001017 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001018 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001019 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1020 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001021 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001022}
1023
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001024static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1025 bool has_aux_irq,
1026 int send_bytes,
1027 uint32_t unused)
1028{
1029 return DP_AUX_CH_CTL_SEND_BUSY |
1030 DP_AUX_CH_CTL_DONE |
1031 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1032 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1033 DP_AUX_CH_CTL_TIME_OUT_1600us |
1034 DP_AUX_CH_CTL_RECEIVE_ERROR |
1035 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001036 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001037 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1038}
1039
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001040static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001041intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001042 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043 uint8_t *recv, int recv_size)
1044{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001045 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001046 struct drm_i915_private *dev_priv =
1047 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001048 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001049 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001050 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001051 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001052 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001053 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001054 bool vdd;
1055
Ville Syrjälä773538e82014-09-04 14:54:56 +03001056 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001057
Ville Syrjälä72c35002014-08-18 22:16:00 +03001058 /*
1059 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1060 * In such cases we want to leave VDD enabled and it's up to upper layers
1061 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1062 * ourselves.
1063 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001064 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001065
1066 /* dp aux is extremely sensitive to irq latency, hence request the
1067 * lowest possible wakeup latency and so prevent the cpu from going into
1068 * deep sleep states.
1069 */
1070 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001071
Keith Packard9b984da2011-09-19 13:54:47 -07001072 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001073
Jesse Barnes11bee432011-08-01 15:02:20 -07001074 /* Try to wait for any previous AUX channel activity */
1075 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001076 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001077 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1078 break;
1079 msleep(1);
1080 }
1081
1082 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001083 static u32 last_status = -1;
1084 const u32 status = I915_READ(ch_ctl);
1085
1086 if (status != last_status) {
1087 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1088 status);
1089 last_status = status;
1090 }
1091
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001092 ret = -EBUSY;
1093 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001094 }
1095
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001096 /* Only 5 data registers! */
1097 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1098 ret = -E2BIG;
1099 goto out;
1100 }
1101
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001102 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001103 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1104 has_aux_irq,
1105 send_bytes,
1106 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001107
Chris Wilsonbc866252013-07-21 16:00:03 +01001108 /* Must try at least 3 times according to DP spec */
1109 for (try = 0; try < 5; try++) {
1110 /* Load the send data into the aux channel data registers */
1111 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001112 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001113 intel_dp_pack_aux(send + i,
1114 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001115
Chris Wilsonbc866252013-07-21 16:00:03 +01001116 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001117 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001118
Chris Wilsonbc866252013-07-21 16:00:03 +01001119 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001120
Chris Wilsonbc866252013-07-21 16:00:03 +01001121 /* Clear done status and any errors */
1122 I915_WRITE(ch_ctl,
1123 status |
1124 DP_AUX_CH_CTL_DONE |
1125 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1126 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001127
Todd Previte74ebf292015-04-15 08:38:41 -07001128 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001129 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001130
1131 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1132 * 400us delay required for errors and timeouts
1133 * Timeout errors from the HW already meet this
1134 * requirement so skip to next iteration
1135 */
1136 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1137 usleep_range(400, 500);
1138 continue;
1139 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001140 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001141 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001142 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001143 }
1144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001145 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001146 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001147 ret = -EBUSY;
1148 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001149 }
1150
Jim Bridee058c942015-05-27 10:21:48 -07001151done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001152 /* Check for timeout or receive error.
1153 * Timeouts occur when the sink is not connected
1154 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001155 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001156 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001157 ret = -EIO;
1158 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001159 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001160
1161 /* Timeouts occur when the device isn't connected, so they're
1162 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001163 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001164 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001165 ret = -ETIMEDOUT;
1166 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001167 }
1168
1169 /* Unload any bytes sent back from the other side */
1170 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1171 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001172
1173 /*
1174 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1175 * We have no idea of what happened so we return -EBUSY so
1176 * drm layer takes care for the necessary retries.
1177 */
1178 if (recv_bytes == 0 || recv_bytes > 20) {
1179 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1180 recv_bytes);
1181 /*
1182 * FIXME: This patch was created on top of a series that
1183 * organize the retries at drm level. There EBUSY should
1184 * also take care for 1ms wait before retrying.
1185 * That aux retries re-org is still needed and after that is
1186 * merged we remove this sleep from here.
1187 */
1188 usleep_range(1000, 1500);
1189 ret = -EBUSY;
1190 goto out;
1191 }
1192
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001193 if (recv_bytes > recv_size)
1194 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001195
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001196 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001198 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001200 ret = recv_bytes;
1201out:
1202 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1203
Jani Nikula884f19e2014-03-14 16:51:14 +02001204 if (vdd)
1205 edp_panel_vdd_off(intel_dp, false);
1206
Ville Syrjälä773538e82014-09-04 14:54:56 +03001207 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001208
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001209 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001210}
1211
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001212#define BARE_ADDRESS_SIZE 3
1213#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001214static ssize_t
1215intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001216{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001217 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1218 uint8_t txbuf[20], rxbuf[20];
1219 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001221
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001222 txbuf[0] = (msg->request << 4) |
1223 ((msg->address >> 16) & 0xf);
1224 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001225 txbuf[2] = msg->address & 0xff;
1226 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001227
Jani Nikula9d1a1032014-03-14 16:51:15 +02001228 switch (msg->request & ~DP_AUX_I2C_MOT) {
1229 case DP_AUX_NATIVE_WRITE:
1230 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001231 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001232 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001233 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001234
Jani Nikula9d1a1032014-03-14 16:51:15 +02001235 if (WARN_ON(txsize > 20))
1236 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237
Ville Syrjälädd788092016-07-28 17:55:04 +03001238 WARN_ON(!msg->buffer != !msg->size);
1239
Imre Deakd81a67c2016-01-29 14:52:26 +02001240 if (msg->buffer)
1241 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001242
Jani Nikula9d1a1032014-03-14 16:51:15 +02001243 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1244 if (ret > 0) {
1245 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001246
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001247 if (ret > 1) {
1248 /* Number of bytes written in a short write. */
1249 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1250 } else {
1251 /* Return payload size. */
1252 ret = msg->size;
1253 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001255 break;
1256
1257 case DP_AUX_NATIVE_READ:
1258 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001259 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001260 rxsize = msg->size + 1;
1261
1262 if (WARN_ON(rxsize > 20))
1263 return -E2BIG;
1264
1265 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1266 if (ret > 0) {
1267 msg->reply = rxbuf[0] >> 4;
1268 /*
1269 * Assume happy day, and copy the data. The caller is
1270 * expected to check msg->reply before touching it.
1271 *
1272 * Return payload size.
1273 */
1274 ret--;
1275 memcpy(msg->buffer, rxbuf + 1, ret);
1276 }
1277 break;
1278
1279 default:
1280 ret = -EINVAL;
1281 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001282 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001283
Jani Nikula9d1a1032014-03-14 16:51:15 +02001284 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001285}
1286
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001287static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1288 enum port port)
1289{
1290 const struct ddi_vbt_port_info *info =
1291 &dev_priv->vbt.ddi_port_info[port];
1292 enum port aux_port;
1293
1294 if (!info->alternate_aux_channel) {
1295 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1296 port_name(port), port_name(port));
1297 return port;
1298 }
1299
1300 switch (info->alternate_aux_channel) {
1301 case DP_AUX_A:
1302 aux_port = PORT_A;
1303 break;
1304 case DP_AUX_B:
1305 aux_port = PORT_B;
1306 break;
1307 case DP_AUX_C:
1308 aux_port = PORT_C;
1309 break;
1310 case DP_AUX_D:
1311 aux_port = PORT_D;
1312 break;
1313 default:
1314 MISSING_CASE(info->alternate_aux_channel);
1315 aux_port = PORT_A;
1316 break;
1317 }
1318
1319 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1320 port_name(aux_port), port_name(port));
1321
1322 return aux_port;
1323}
1324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001325static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001326 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001327{
1328 switch (port) {
1329 case PORT_B:
1330 case PORT_C:
1331 case PORT_D:
1332 return DP_AUX_CH_CTL(port);
1333 default:
1334 MISSING_CASE(port);
1335 return DP_AUX_CH_CTL(PORT_B);
1336 }
1337}
1338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001339static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001340 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001341{
1342 switch (port) {
1343 case PORT_B:
1344 case PORT_C:
1345 case PORT_D:
1346 return DP_AUX_CH_DATA(port, index);
1347 default:
1348 MISSING_CASE(port);
1349 return DP_AUX_CH_DATA(PORT_B, index);
1350 }
1351}
1352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001353static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001354 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001355{
1356 switch (port) {
1357 case PORT_A:
1358 return DP_AUX_CH_CTL(port);
1359 case PORT_B:
1360 case PORT_C:
1361 case PORT_D:
1362 return PCH_DP_AUX_CH_CTL(port);
1363 default:
1364 MISSING_CASE(port);
1365 return DP_AUX_CH_CTL(PORT_A);
1366 }
1367}
1368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001369static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001370 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001371{
1372 switch (port) {
1373 case PORT_A:
1374 return DP_AUX_CH_DATA(port, index);
1375 case PORT_B:
1376 case PORT_C:
1377 case PORT_D:
1378 return PCH_DP_AUX_CH_DATA(port, index);
1379 default:
1380 MISSING_CASE(port);
1381 return DP_AUX_CH_DATA(PORT_A, index);
1382 }
1383}
1384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001385static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001386 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001387{
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001388 switch (port) {
1389 case PORT_A:
1390 case PORT_B:
1391 case PORT_C:
1392 case PORT_D:
1393 return DP_AUX_CH_CTL(port);
1394 default:
1395 MISSING_CASE(port);
1396 return DP_AUX_CH_CTL(PORT_A);
1397 }
1398}
1399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001400static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001401 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001402{
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001403 switch (port) {
1404 case PORT_A:
1405 case PORT_B:
1406 case PORT_C:
1407 case PORT_D:
1408 return DP_AUX_CH_DATA(port, index);
1409 default:
1410 MISSING_CASE(port);
1411 return DP_AUX_CH_DATA(PORT_A, index);
1412 }
1413}
1414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001415static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001416 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001417{
1418 if (INTEL_INFO(dev_priv)->gen >= 9)
1419 return skl_aux_ctl_reg(dev_priv, port);
1420 else if (HAS_PCH_SPLIT(dev_priv))
1421 return ilk_aux_ctl_reg(dev_priv, port);
1422 else
1423 return g4x_aux_ctl_reg(dev_priv, port);
1424}
1425
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001426static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001427 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001428{
1429 if (INTEL_INFO(dev_priv)->gen >= 9)
1430 return skl_aux_data_reg(dev_priv, port, index);
1431 else if (HAS_PCH_SPLIT(dev_priv))
1432 return ilk_aux_data_reg(dev_priv, port, index);
1433 else
1434 return g4x_aux_data_reg(dev_priv, port, index);
1435}
1436
1437static void intel_aux_reg_init(struct intel_dp *intel_dp)
1438{
1439 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001440 enum port port = intel_aux_port(dev_priv,
1441 dp_to_dig_port(intel_dp)->port);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001442 int i;
1443
1444 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1445 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1446 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1447}
1448
Jani Nikula9d1a1032014-03-14 16:51:15 +02001449static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001450intel_dp_aux_fini(struct intel_dp *intel_dp)
1451{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001452 kfree(intel_dp->aux.name);
1453}
1454
Chris Wilson7a418e32016-06-24 14:00:14 +01001455static void
Mika Kaholab6339582016-09-09 14:10:52 +03001456intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001457{
Jani Nikula33ad6622014-03-14 16:51:16 +02001458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1459 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001461 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001462 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001463
Chris Wilson7a418e32016-06-24 14:00:14 +01001464 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001465 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001466 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001467}
1468
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001469bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301470{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001471 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Navare, Manasi D577c5432016-09-27 16:36:53 -07001472 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001473
Navare, Manasi D577c5432016-09-27 16:36:53 -07001474 if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
1475 IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301476 return true;
1477 else
1478 return false;
1479}
1480
Daniel Vetter0e503382014-07-04 11:26:04 -03001481static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001482intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001483 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001484{
1485 struct drm_device *dev = encoder->base.dev;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001486 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001487 const struct dp_link_dpll *divisor = NULL;
1488 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001489
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001490 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001491 divisor = gen4_dpll;
1492 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001493 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001494 divisor = pch_dpll;
1495 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001496 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001497 divisor = chv_dpll;
1498 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001499 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001500 divisor = vlv_dpll;
1501 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001502 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001503
1504 if (divisor && count) {
1505 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001506 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001507 pipe_config->dpll = divisor[i].dpll;
1508 pipe_config->clock_set = true;
1509 break;
1510 }
1511 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001512 }
1513}
1514
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001515static void snprintf_int_array(char *str, size_t len,
1516 const int *array, int nelem)
1517{
1518 int i;
1519
1520 str[0] = '\0';
1521
1522 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001523 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001524 if (r >= len)
1525 return;
1526 str += r;
1527 len -= r;
1528 }
1529}
1530
1531static void intel_dp_print_rates(struct intel_dp *intel_dp)
1532{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001533 char str[128]; /* FIXME: too big for stack? */
1534
1535 if ((drm_debug & DRM_UT_KMS) == 0)
1536 return;
1537
Jani Nikula55cfc582017-03-28 17:59:04 +03001538 snprintf_int_array(str, sizeof(str),
1539 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001540 DRM_DEBUG_KMS("source rates: %s\n", str);
1541
Jani Nikula68f357c2017-03-28 17:59:05 +03001542 snprintf_int_array(str, sizeof(str),
1543 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001544 DRM_DEBUG_KMS("sink rates: %s\n", str);
1545
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001546 snprintf_int_array(str, sizeof(str),
1547 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001548 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001549}
1550
Imre Deak489375c2016-10-24 19:33:31 +03001551bool
Imre Deak7b3fc172016-10-25 16:12:39 +03001552__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
Mika Kahola0e390a32016-09-09 14:10:53 +03001553{
Imre Deak7b3fc172016-10-25 16:12:39 +03001554 u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
1555 DP_SINK_OUI;
Mika Kahola0e390a32016-09-09 14:10:53 +03001556
Imre Deak7b3fc172016-10-25 16:12:39 +03001557 return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
1558 sizeof(*desc);
Mika Kahola0e390a32016-09-09 14:10:53 +03001559}
1560
Imre Deak12a47a422016-10-24 19:33:29 +03001561bool intel_dp_read_desc(struct intel_dp *intel_dp)
Mika Kahola1a2724f2016-09-09 14:10:54 +03001562{
Imre Deak7b3fc172016-10-25 16:12:39 +03001563 struct intel_dp_desc *desc = &intel_dp->desc;
1564 bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1565 DP_OUI_SUPPORT;
1566 int dev_id_len;
Mika Kahola1a2724f2016-09-09 14:10:54 +03001567
Imre Deak7b3fc172016-10-25 16:12:39 +03001568 if (!__intel_dp_read_desc(intel_dp, desc))
1569 return false;
Mika Kahola1a2724f2016-09-09 14:10:54 +03001570
Imre Deak7b3fc172016-10-25 16:12:39 +03001571 dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
1572 DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
1573 drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
1574 (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
1575 dev_id_len, desc->device_id,
1576 desc->hw_rev >> 4, desc->hw_rev & 0xf,
1577 desc->sw_major_rev, desc->sw_minor_rev);
Mika Kahola1a2724f2016-09-09 14:10:54 +03001578
Imre Deak7b3fc172016-10-25 16:12:39 +03001579 return true;
Mika Kahola1a2724f2016-09-09 14:10:54 +03001580}
1581
Ville Syrjälä50fec212015-03-12 17:10:34 +02001582int
1583intel_dp_max_link_rate(struct intel_dp *intel_dp)
1584{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001585 int len;
1586
Jani Nikulae6c0c642017-04-06 16:44:12 +03001587 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001588 if (WARN_ON(len <= 0))
1589 return 162000;
1590
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001591 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001592}
1593
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001594int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1595{
Jani Nikula8001b752017-03-28 17:59:03 +03001596 int i = intel_dp_rate_index(intel_dp->sink_rates,
1597 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001598
1599 if (WARN_ON(i < 0))
1600 i = 0;
1601
1602 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001603}
1604
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001605void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1606 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001607{
Jani Nikula68f357c2017-03-28 17:59:05 +03001608 /* eDP 1.4 rate select method. */
1609 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001610 *link_bw = 0;
1611 *rate_select =
1612 intel_dp_rate_select(intel_dp, port_clock);
1613 } else {
1614 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1615 *rate_select = 0;
1616 }
1617}
1618
Jani Nikulaf580bea2016-09-15 16:28:52 +03001619static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1620 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001621{
1622 int bpp, bpc;
1623
1624 bpp = pipe_config->pipe_bpp;
1625 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1626
1627 if (bpc > 0)
1628 bpp = min(bpp, 3*bpc);
1629
Manasi Navare611032b2017-01-24 08:21:49 -08001630 /* For DP Compliance we override the computed bpp for the pipe */
1631 if (intel_dp->compliance.test_data.bpc != 0) {
1632 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1633 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1634 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1635 pipe_config->pipe_bpp);
1636 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001637 return bpp;
1638}
1639
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001640bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001641intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001642 struct intel_crtc_state *pipe_config,
1643 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001644{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001645 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001646 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001647 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001648 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001649 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001650 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001651 struct intel_digital_connector_state *intel_conn_state =
1652 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001653 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001654 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001655 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001656 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001657 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301658 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001659 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001660 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001661 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001662 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301663
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001664 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001665 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301666
1667 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001668 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301669
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001670 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001672 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001673 pipe_config->has_pch_encoder = true;
1674
Vandana Kannanf769cd22014-08-05 07:51:22 -07001675 pipe_config->has_drrs = false;
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001676 if (port == PORT_A)
1677 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001678 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001679 pipe_config->has_audio = intel_dp->has_audio;
1680 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001681 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682
Jani Nikuladd06f902012-10-19 14:51:50 +03001683 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1684 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1685 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001686
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001687 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001688 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001689 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001690 if (ret)
1691 return ret;
1692 }
1693
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001694 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001695 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001696 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001697 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001698 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001699 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001700 }
1701
Daniel Vettercb1793c2012-06-04 18:39:21 +02001702 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001703 return false;
1704
Manasi Navareda15f7c2017-01-24 08:16:34 -08001705 /* Use values requested by Compliance Test Request */
1706 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001707 int index;
1708
1709 index = intel_dp_rate_index(intel_dp->common_rates,
1710 intel_dp->num_common_rates,
1711 intel_dp->compliance.test_link_rate);
1712 if (index >= 0)
1713 min_clock = max_clock = index;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001714 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1715 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001716 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301717 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001718 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001719 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001720
Daniel Vetter36008362013-03-27 00:44:59 +01001721 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1722 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001723 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula56071a22014-05-06 14:56:52 +03001724 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301725
1726 /* Get bpp from vbt only for panels that dont have bpp in edid */
1727 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001728 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001729 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001730 dev_priv->vbt.edp.bpp);
1731 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001732 }
1733
Jani Nikula344c5bb2014-09-09 11:25:13 +03001734 /*
1735 * Use the maximum clock and number of lanes the eDP panel
1736 * advertizes being capable of. The panels are generally
1737 * designed to support only a single clock and lane
1738 * configuration, and typically these values correspond to the
1739 * native resolution of the panel.
1740 */
1741 min_lane_count = max_lane_count;
1742 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001743 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001744
Daniel Vetter36008362013-03-27 00:44:59 +01001745 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001746 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1747 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001748
Dave Airliec6930992014-07-14 11:04:39 +10001749 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301750 for (lane_count = min_lane_count;
1751 lane_count <= max_lane_count;
1752 lane_count <<= 1) {
1753
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001754 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001755 link_avail = intel_dp_max_data_rate(link_clock,
1756 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001757
Daniel Vetter36008362013-03-27 00:44:59 +01001758 if (mode_rate <= link_avail) {
1759 goto found;
1760 }
1761 }
1762 }
1763 }
1764
1765 return false;
1766
1767found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001768 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001769 /*
1770 * See:
1771 * CEA-861-E - 5.1 Default Encoding Parameters
1772 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1773 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001774 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001775 bpp != 18 &&
1776 drm_default_rgb_quant_range(adjusted_mode) ==
1777 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001778 } else {
1779 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001780 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001781 }
1782
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001783 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301784
Daniel Vetter657445f2013-05-04 10:09:18 +02001785 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001786 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001787
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001788 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1789 &link_bw, &rate_select);
1790
1791 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1792 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001793 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001794 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1795 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001797 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001798 adjusted_mode->crtc_clock,
1799 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001800 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001801
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301802 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301803 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001804 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301805 intel_link_compute_m_n(bpp, lane_count,
1806 intel_connector->panel.downclock_mode->clock,
1807 pipe_config->port_clock,
1808 &pipe_config->dp_m2_n2);
1809 }
1810
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001811 /*
1812 * DPLL0 VCO may need to be adjusted to get the correct
1813 * clock for eDP. This will affect cdclk as well.
1814 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001815 if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001816 int vco;
1817
1818 switch (pipe_config->port_clock / 2) {
1819 case 108000:
1820 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001821 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001822 break;
1823 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001824 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001825 break;
1826 }
1827
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001828 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001829 }
1830
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001831 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001832 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001833
Daniel Vetter36008362013-03-27 00:44:59 +01001834 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835}
1836
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001837void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001838 int link_rate, uint8_t lane_count,
1839 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001840{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001841 intel_dp->link_rate = link_rate;
1842 intel_dp->lane_count = lane_count;
1843 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001844}
1845
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001846static void intel_dp_prepare(struct intel_encoder *encoder,
1847 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001848{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001849 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001850 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001851 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001852 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001853 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001854 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001856 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1857 pipe_config->lane_count,
1858 intel_crtc_has_type(pipe_config,
1859 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001860
Keith Packard417e8222011-11-01 19:54:11 -07001861 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001862 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001863 *
1864 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001865 * SNB CPU
1866 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001867 * CPT PCH
1868 *
1869 * IBX PCH and CPU are the same for almost everything,
1870 * except that the CPU DP PLL is configured in this
1871 * register
1872 *
1873 * CPT PCH is quite different, having many bits moved
1874 * to the TRANS_DP_CTL register instead. That
1875 * configuration happens (oddly) in ironlake_pch_enable
1876 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001877
Keith Packard417e8222011-11-01 19:54:11 -07001878 /* Preserve the BIOS-computed detected bit. This is
1879 * supposed to be read-only.
1880 */
1881 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882
Keith Packard417e8222011-11-01 19:54:11 -07001883 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001884 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001885 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001886
Keith Packard417e8222011-11-01 19:54:11 -07001887 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001888
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001889 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001890 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1891 intel_dp->DP |= DP_SYNC_HS_HIGH;
1892 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1893 intel_dp->DP |= DP_SYNC_VS_HIGH;
1894 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1895
Jani Nikula6aba5b62013-10-04 15:08:10 +03001896 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001897 intel_dp->DP |= DP_ENHANCED_FRAMING;
1898
Daniel Vetter7c62a162013-06-01 17:16:20 +02001899 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001900 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001901 u32 trans_dp;
1902
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001903 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001904
1905 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1906 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1907 trans_dp |= TRANS_DP_ENH_FRAMING;
1908 else
1909 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1910 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001911 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001912 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001913 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001914
1915 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1916 intel_dp->DP |= DP_SYNC_HS_HIGH;
1917 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1918 intel_dp->DP |= DP_SYNC_VS_HIGH;
1919 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1920
Jani Nikula6aba5b62013-10-04 15:08:10 +03001921 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001922 intel_dp->DP |= DP_ENHANCED_FRAMING;
1923
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001924 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001925 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001926 else if (crtc->pipe == PIPE_B)
1927 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001928 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001929}
1930
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001931#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1932#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001933
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001934#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1935#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001936
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001937#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1938#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001939
Imre Deakde9c1b62016-06-16 20:01:46 +03001940static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1941 struct intel_dp *intel_dp);
1942
Daniel Vetter4be73782014-01-17 14:39:48 +01001943static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001944 u32 mask,
1945 u32 value)
1946{
Paulo Zanoni30add222012-10-26 19:05:45 -02001947 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001948 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001949 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001950
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001951 lockdep_assert_held(&dev_priv->pps_mutex);
1952
Imre Deakde9c1b62016-06-16 20:01:46 +03001953 intel_pps_verify_state(dev_priv, intel_dp);
1954
Jani Nikulabf13e812013-09-06 07:40:05 +03001955 pp_stat_reg = _pp_stat_reg(intel_dp);
1956 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001957
1958 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001959 mask, value,
1960 I915_READ(pp_stat_reg),
1961 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001962
Chris Wilson9036ff02016-06-30 15:33:09 +01001963 if (intel_wait_for_register(dev_priv,
1964 pp_stat_reg, mask, value,
1965 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001966 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001967 I915_READ(pp_stat_reg),
1968 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001969
1970 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001971}
1972
Daniel Vetter4be73782014-01-17 14:39:48 +01001973static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001974{
1975 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001976 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001977}
1978
Daniel Vetter4be73782014-01-17 14:39:48 +01001979static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001980{
Keith Packardbd943152011-09-18 23:09:52 -07001981 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001982 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001983}
Keith Packardbd943152011-09-18 23:09:52 -07001984
Daniel Vetter4be73782014-01-17 14:39:48 +01001985static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001986{
Abhay Kumard28d4732016-01-22 17:39:04 -08001987 ktime_t panel_power_on_time;
1988 s64 panel_power_off_duration;
1989
Keith Packard99ea7122011-11-01 19:57:50 -07001990 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001991
Abhay Kumard28d4732016-01-22 17:39:04 -08001992 /* take the difference of currrent time and panel power off time
1993 * and then make panel wait for t11_t12 if needed. */
1994 panel_power_on_time = ktime_get_boottime();
1995 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1996
Paulo Zanonidce56b32013-12-19 14:29:40 -02001997 /* When we disable the VDD override bit last we have to do the manual
1998 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001999 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2000 wait_remaining_ms_from_jiffies(jiffies,
2001 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002002
Daniel Vetter4be73782014-01-17 14:39:48 +01002003 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002004}
Keith Packardbd943152011-09-18 23:09:52 -07002005
Daniel Vetter4be73782014-01-17 14:39:48 +01002006static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002007{
2008 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2009 intel_dp->backlight_on_delay);
2010}
2011
Daniel Vetter4be73782014-01-17 14:39:48 +01002012static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002013{
2014 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2015 intel_dp->backlight_off_delay);
2016}
Keith Packard99ea7122011-11-01 19:57:50 -07002017
Keith Packard832dd3c2011-11-01 19:34:06 -07002018/* Read the current pp_control value, unlocking the register if it
2019 * is locked
2020 */
2021
Jesse Barnes453c5422013-03-28 09:55:41 -07002022static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002023{
Jesse Barnes453c5422013-03-28 09:55:41 -07002024 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002025 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07002026 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002027
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002028 lockdep_assert_held(&dev_priv->pps_mutex);
2029
Jani Nikulabf13e812013-09-06 07:40:05 +03002030 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002031 if (WARN_ON(!HAS_DDI(dev_priv) &&
2032 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302033 control &= ~PANEL_UNLOCK_MASK;
2034 control |= PANEL_UNLOCK_REGS;
2035 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002036 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002037}
2038
Ville Syrjälä951468f2014-09-04 14:55:31 +03002039/*
2040 * Must be paired with edp_panel_vdd_off().
2041 * Must hold pps_mutex around the whole on/off sequence.
2042 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2043 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002044static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002045{
Paulo Zanoni30add222012-10-26 19:05:45 -02002046 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002047 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002048 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes5d613502011-01-24 17:10:54 -08002049 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002050 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002051 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002052
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002053 lockdep_assert_held(&dev_priv->pps_mutex);
2054
Keith Packard97af61f572011-09-28 16:23:51 -07002055 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002056 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002057
Egbert Eich2c623c12014-11-25 12:54:57 +01002058 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002059 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002060
Daniel Vetter4be73782014-01-17 14:39:48 +01002061 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002062 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002063
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002064 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002065
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002066 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2067 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07002068
Daniel Vetter4be73782014-01-17 14:39:48 +01002069 if (!edp_have_panel_power(intel_dp))
2070 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002071
Jesse Barnes453c5422013-03-28 09:55:41 -07002072 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002073 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002074
Jani Nikulabf13e812013-09-06 07:40:05 +03002075 pp_stat_reg = _pp_stat_reg(intel_dp);
2076 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002077
2078 I915_WRITE(pp_ctrl_reg, pp);
2079 POSTING_READ(pp_ctrl_reg);
2080 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2081 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002082 /*
2083 * If the panel wasn't on, delay before accessing aux channel
2084 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002085 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002086 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2087 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07002088 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002089 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002090
2091 return need_to_disable;
2092}
2093
Ville Syrjälä951468f2014-09-04 14:55:31 +03002094/*
2095 * Must be paired with intel_edp_panel_vdd_off() or
2096 * intel_edp_panel_off().
2097 * Nested calls to these functions are not allowed since
2098 * we drop the lock. Caller must use some higher level
2099 * locking to prevent nested calls from other threads.
2100 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002101void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002102{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002103 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002104
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002105 if (!is_edp(intel_dp))
2106 return;
2107
Ville Syrjälä773538e82014-09-04 14:54:56 +03002108 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002109 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002110 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002111
Rob Clarke2c719b2014-12-15 13:56:32 -05002112 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002113 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002114}
2115
Daniel Vetter4be73782014-01-17 14:39:48 +01002116static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002117{
Paulo Zanoni30add222012-10-26 19:05:45 -02002118 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002119 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002120 struct intel_digital_port *intel_dig_port =
2121 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002122 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002123 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002124
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002125 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002126
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002127 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002128
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002129 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002130 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002131
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002132 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2133 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002134
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002135 pp = ironlake_get_pp_control(intel_dp);
2136 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002137
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002138 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2139 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002140
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002141 I915_WRITE(pp_ctrl_reg, pp);
2142 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002143
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002144 /* Make sure sequencer is idle before allowing subsequent activity */
2145 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2146 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002147
Imre Deak5a162e22016-08-10 14:07:30 +03002148 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002149 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002150
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002151 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002152}
2153
Daniel Vetter4be73782014-01-17 14:39:48 +01002154static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002155{
2156 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2157 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002158
Ville Syrjälä773538e82014-09-04 14:54:56 +03002159 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002160 if (!intel_dp->want_panel_vdd)
2161 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002162 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002163}
2164
Imre Deakaba86892014-07-30 15:57:31 +03002165static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2166{
2167 unsigned long delay;
2168
2169 /*
2170 * Queue the timer to fire a long time from now (relative to the power
2171 * down delay) to keep the panel power up across a sequence of
2172 * operations.
2173 */
2174 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2175 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2176}
2177
Ville Syrjälä951468f2014-09-04 14:55:31 +03002178/*
2179 * Must be paired with edp_panel_vdd_on().
2180 * Must hold pps_mutex around the whole on/off sequence.
2181 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2182 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002183static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002184{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002185 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002186
2187 lockdep_assert_held(&dev_priv->pps_mutex);
2188
Keith Packard97af61f572011-09-28 16:23:51 -07002189 if (!is_edp(intel_dp))
2190 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002191
Rob Clarke2c719b2014-12-15 13:56:32 -05002192 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002193 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002194
Keith Packardbd943152011-09-18 23:09:52 -07002195 intel_dp->want_panel_vdd = false;
2196
Imre Deakaba86892014-07-30 15:57:31 +03002197 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002198 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002199 else
2200 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002201}
2202
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002203static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002204{
Paulo Zanoni30add222012-10-26 19:05:45 -02002205 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002206 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002207 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002208 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002209
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002210 lockdep_assert_held(&dev_priv->pps_mutex);
2211
Keith Packard97af61f572011-09-28 16:23:51 -07002212 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002213 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002214
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002215 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2216 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002217
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002218 if (WARN(edp_have_panel_power(intel_dp),
2219 "eDP port %c panel power already on\n",
2220 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002221 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002222
Daniel Vetter4be73782014-01-17 14:39:48 +01002223 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002224
Jani Nikulabf13e812013-09-06 07:40:05 +03002225 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002226 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002227 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002228 /* ILK workaround: disable reset around power sequence */
2229 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002230 I915_WRITE(pp_ctrl_reg, pp);
2231 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002232 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002233
Imre Deak5a162e22016-08-10 14:07:30 +03002234 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002235 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002236 pp |= PANEL_POWER_RESET;
2237
Jesse Barnes453c5422013-03-28 09:55:41 -07002238 I915_WRITE(pp_ctrl_reg, pp);
2239 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002240
Daniel Vetter4be73782014-01-17 14:39:48 +01002241 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002242 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002243
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002244 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002245 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002246 I915_WRITE(pp_ctrl_reg, pp);
2247 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002248 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002249}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002250
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002251void intel_edp_panel_on(struct intel_dp *intel_dp)
2252{
2253 if (!is_edp(intel_dp))
2254 return;
2255
2256 pps_lock(intel_dp);
2257 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002258 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002259}
2260
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002261
2262static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002263{
Paulo Zanoni30add222012-10-26 19:05:45 -02002264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002265 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002266 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002267 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002268
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002269 lockdep_assert_held(&dev_priv->pps_mutex);
2270
Keith Packard97af61f572011-09-28 16:23:51 -07002271 if (!is_edp(intel_dp))
2272 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002273
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002274 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2275 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002276
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002277 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2278 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002279
Jesse Barnes453c5422013-03-28 09:55:41 -07002280 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002281 /* We need to switch off panel power _and_ force vdd, for otherwise some
2282 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002283 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002284 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002285
Jani Nikulabf13e812013-09-06 07:40:05 +03002286 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002287
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002288 intel_dp->want_panel_vdd = false;
2289
Jesse Barnes453c5422013-03-28 09:55:41 -07002290 I915_WRITE(pp_ctrl_reg, pp);
2291 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002292
Abhay Kumard28d4732016-01-22 17:39:04 -08002293 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002294 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002295
2296 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002297 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002298}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002299
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002300void intel_edp_panel_off(struct intel_dp *intel_dp)
2301{
2302 if (!is_edp(intel_dp))
2303 return;
2304
2305 pps_lock(intel_dp);
2306 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002307 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002308}
2309
Jani Nikula1250d102014-08-12 17:11:39 +03002310/* Enable backlight in the panel power control. */
2311static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002312{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2314 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002315 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002316 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002318
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002319 /*
2320 * If we enable the backlight right away following a panel power
2321 * on, we may see slight flicker as the panel syncs with the eDP
2322 * link. So delay a bit to make sure the image is solid before
2323 * allowing it to appear.
2324 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002325 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002326
Ville Syrjälä773538e82014-09-04 14:54:56 +03002327 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002328
Jesse Barnes453c5422013-03-28 09:55:41 -07002329 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002330 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002331
Jani Nikulabf13e812013-09-06 07:40:05 +03002332 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002333
2334 I915_WRITE(pp_ctrl_reg, pp);
2335 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002336
Ville Syrjälä773538e82014-09-04 14:54:56 +03002337 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002338}
2339
Jani Nikula1250d102014-08-12 17:11:39 +03002340/* Enable backlight PWM and backlight PP control. */
2341void intel_edp_backlight_on(struct intel_dp *intel_dp)
2342{
2343 if (!is_edp(intel_dp))
2344 return;
2345
2346 DRM_DEBUG_KMS("\n");
2347
2348 intel_panel_enable_backlight(intel_dp->attached_connector);
2349 _intel_edp_backlight_on(intel_dp);
2350}
2351
2352/* Disable backlight in the panel power control. */
2353static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002354{
Paulo Zanoni30add222012-10-26 19:05:45 -02002355 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002356 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002357 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002358 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002359
Keith Packardf01eca22011-09-28 16:48:10 -07002360 if (!is_edp(intel_dp))
2361 return;
2362
Ville Syrjälä773538e82014-09-04 14:54:56 +03002363 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002364
Jesse Barnes453c5422013-03-28 09:55:41 -07002365 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002366 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002367
Jani Nikulabf13e812013-09-06 07:40:05 +03002368 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002369
2370 I915_WRITE(pp_ctrl_reg, pp);
2371 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002372
Ville Syrjälä773538e82014-09-04 14:54:56 +03002373 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002374
Paulo Zanonidce56b32013-12-19 14:29:40 -02002375 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002376 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002377}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002378
Jani Nikula1250d102014-08-12 17:11:39 +03002379/* Disable backlight PP control and backlight PWM. */
2380void intel_edp_backlight_off(struct intel_dp *intel_dp)
2381{
2382 if (!is_edp(intel_dp))
2383 return;
2384
2385 DRM_DEBUG_KMS("\n");
2386
2387 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002388 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002389}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002390
Jani Nikula73580fb72014-08-12 17:11:41 +03002391/*
2392 * Hook for controlling the panel power control backlight through the bl_power
2393 * sysfs attribute. Take care to handle multiple calls.
2394 */
2395static void intel_edp_backlight_power(struct intel_connector *connector,
2396 bool enable)
2397{
2398 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002399 bool is_enabled;
2400
Ville Syrjälä773538e82014-09-04 14:54:56 +03002401 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002402 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002403 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002404
2405 if (is_enabled == enable)
2406 return;
2407
Jani Nikula23ba9372014-08-27 14:08:43 +03002408 DRM_DEBUG_KMS("panel power control backlight %s\n",
2409 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002410
2411 if (enable)
2412 _intel_edp_backlight_on(intel_dp);
2413 else
2414 _intel_edp_backlight_off(intel_dp);
2415}
2416
Ville Syrjälä64e10772015-10-29 21:26:01 +02002417static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2418{
2419 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2420 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2421 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2422
2423 I915_STATE_WARN(cur_state != state,
2424 "DP port %c state assertion failure (expected %s, current %s)\n",
2425 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002426 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002427}
2428#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2429
2430static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2431{
2432 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2433
2434 I915_STATE_WARN(cur_state != state,
2435 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002436 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002437}
2438#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2439#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2440
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002441static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2442 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002443{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002444 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002445 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002446
Ville Syrjälä64e10772015-10-29 21:26:01 +02002447 assert_pipe_disabled(dev_priv, crtc->pipe);
2448 assert_dp_port_disabled(intel_dp);
2449 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002450
Ville Syrjäläabfce942015-10-29 21:26:03 +02002451 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002452 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002453
2454 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2455
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002456 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002457 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2458 else
2459 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2460
2461 I915_WRITE(DP_A, intel_dp->DP);
2462 POSTING_READ(DP_A);
2463 udelay(500);
2464
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002465 /*
2466 * [DevILK] Work around required when enabling DP PLL
2467 * while a pipe is enabled going to FDI:
2468 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2469 * 2. Program DP PLL enable
2470 */
2471 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002472 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002473
Daniel Vetter07679352012-09-06 22:15:42 +02002474 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002475
Daniel Vetter07679352012-09-06 22:15:42 +02002476 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002477 POSTING_READ(DP_A);
2478 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002479}
2480
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002481static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002482{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002484 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2485 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002486
Ville Syrjälä64e10772015-10-29 21:26:01 +02002487 assert_pipe_disabled(dev_priv, crtc->pipe);
2488 assert_dp_port_disabled(intel_dp);
2489 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002490
Ville Syrjäläabfce942015-10-29 21:26:03 +02002491 DRM_DEBUG_KMS("disabling eDP PLL\n");
2492
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002493 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002494
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002495 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002496 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002497 udelay(200);
2498}
2499
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002500/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002501void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002502{
2503 int ret, i;
2504
2505 /* Should have a valid DPCD by this point */
2506 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2507 return;
2508
2509 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002510 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2511 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002512 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002513 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2514
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002515 /*
2516 * When turning on, we need to retry for 1ms to give the sink
2517 * time to wake up.
2518 */
2519 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002520 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2521 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002522 if (ret == 1)
2523 break;
2524 msleep(1);
2525 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002526
2527 if (ret == 1 && lspcon->active)
2528 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002529 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002530
2531 if (ret != 1)
2532 DRM_DEBUG_KMS("failed to %s sink power state\n",
2533 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002534}
2535
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002536static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2537 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002538{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002539 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002540 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002541 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002542 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002543 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002544 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002545
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002546 if (!intel_display_power_get_if_enabled(dev_priv,
2547 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002548 return false;
2549
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002550 ret = false;
2551
Imre Deak6d129be2014-03-05 16:20:54 +02002552 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002553
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002554 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002555 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002557 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002558 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002559 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002560 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002561
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002562 for_each_pipe(dev_priv, p) {
2563 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2564 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2565 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002566 ret = true;
2567
2568 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002569 }
2570 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002571
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002572 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002573 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002574 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002575 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2576 } else {
2577 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002578 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002579
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002580 ret = true;
2581
2582out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002583 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002584
2585 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002586}
2587
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002588static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002589 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002590{
2591 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002592 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002593 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002594 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002595 enum port port = dp_to_dig_port(intel_dp)->port;
2596 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002597
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002598 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002599
2600 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002601
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002602 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002603 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2604
2605 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002606 flags |= DRM_MODE_FLAG_PHSYNC;
2607 else
2608 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002609
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002610 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002611 flags |= DRM_MODE_FLAG_PVSYNC;
2612 else
2613 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002614 } else {
2615 if (tmp & DP_SYNC_HS_HIGH)
2616 flags |= DRM_MODE_FLAG_PHSYNC;
2617 else
2618 flags |= DRM_MODE_FLAG_NHSYNC;
2619
2620 if (tmp & DP_SYNC_VS_HIGH)
2621 flags |= DRM_MODE_FLAG_PVSYNC;
2622 else
2623 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002624 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002625
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002626 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002627
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002628 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002629 pipe_config->limited_color_range = true;
2630
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002631 pipe_config->lane_count =
2632 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2633
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002634 intel_dp_get_m_n(crtc, pipe_config);
2635
Ville Syrjälä18442d02013-09-13 16:00:08 +03002636 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002637 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002638 pipe_config->port_clock = 162000;
2639 else
2640 pipe_config->port_clock = 270000;
2641 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002642
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002643 pipe_config->base.adjusted_mode.crtc_clock =
2644 intel_dotclock_calculate(pipe_config->port_clock,
2645 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002646
Jani Nikula6aa23e62016-03-24 17:50:20 +02002647 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2648 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002649 /*
2650 * This is a big fat ugly hack.
2651 *
2652 * Some machines in UEFI boot mode provide us a VBT that has 18
2653 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2654 * unknown we fail to light up. Yet the same BIOS boots up with
2655 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2656 * max, not what it tells us to use.
2657 *
2658 * Note: This will still be broken if the eDP panel is not lit
2659 * up by the BIOS, and thus we can't get the mode at module
2660 * load.
2661 */
2662 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002663 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2664 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002665 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002666}
2667
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002668static void intel_disable_dp(struct intel_encoder *encoder,
2669 struct intel_crtc_state *old_crtc_state,
2670 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002671{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002672 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002673 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002674
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002675 if (old_crtc_state->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002676 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002677
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002678 if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002679 intel_psr_disable(intel_dp);
2680
Daniel Vetter6cb49832012-05-20 17:14:50 +02002681 /* Make sure the panel is off before trying to change the mode. But also
2682 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002683 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002684 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002685 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002686 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002687
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002688 /* disable the port before the pipe on g4x */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002689 if (INTEL_GEN(dev_priv) < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002690 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002691}
2692
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002693static void ilk_post_disable_dp(struct intel_encoder *encoder,
2694 struct intel_crtc_state *old_crtc_state,
2695 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002696{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002697 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002698 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002699
Ville Syrjälä49277c32014-03-31 18:21:26 +03002700 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002701
2702 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002703 if (port == PORT_A)
2704 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002705}
2706
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002707static void vlv_post_disable_dp(struct intel_encoder *encoder,
2708 struct intel_crtc_state *old_crtc_state,
2709 struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002710{
2711 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2712
2713 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002714}
2715
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002716static void chv_post_disable_dp(struct intel_encoder *encoder,
2717 struct intel_crtc_state *old_crtc_state,
2718 struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002719{
2720 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002721 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002722 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002723
2724 intel_dp_link_down(intel_dp);
2725
Ville Syrjäläa5805162015-05-26 20:42:30 +03002726 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002727
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002728 /* Assert data lane reset */
2729 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002730
Ville Syrjäläa5805162015-05-26 20:42:30 +03002731 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002732}
2733
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002734static void
2735_intel_dp_set_link_train(struct intel_dp *intel_dp,
2736 uint32_t *DP,
2737 uint8_t dp_train_pat)
2738{
2739 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2740 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002741 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002742 enum port port = intel_dig_port->port;
2743
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002744 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2745 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2746 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2747
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002748 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002749 uint32_t temp = I915_READ(DP_TP_CTL(port));
2750
2751 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2752 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2753 else
2754 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2755
2756 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2757 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2758 case DP_TRAINING_PATTERN_DISABLE:
2759 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2760
2761 break;
2762 case DP_TRAINING_PATTERN_1:
2763 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2764 break;
2765 case DP_TRAINING_PATTERN_2:
2766 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2767 break;
2768 case DP_TRAINING_PATTERN_3:
2769 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2770 break;
2771 }
2772 I915_WRITE(DP_TP_CTL(port), temp);
2773
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002774 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002775 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002776 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2777
2778 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2779 case DP_TRAINING_PATTERN_DISABLE:
2780 *DP |= DP_LINK_TRAIN_OFF_CPT;
2781 break;
2782 case DP_TRAINING_PATTERN_1:
2783 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2784 break;
2785 case DP_TRAINING_PATTERN_2:
2786 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2787 break;
2788 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002789 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002790 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2791 break;
2792 }
2793
2794 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002795 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002796 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2797 else
2798 *DP &= ~DP_LINK_TRAIN_MASK;
2799
2800 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2801 case DP_TRAINING_PATTERN_DISABLE:
2802 *DP |= DP_LINK_TRAIN_OFF;
2803 break;
2804 case DP_TRAINING_PATTERN_1:
2805 *DP |= DP_LINK_TRAIN_PAT_1;
2806 break;
2807 case DP_TRAINING_PATTERN_2:
2808 *DP |= DP_LINK_TRAIN_PAT_2;
2809 break;
2810 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002811 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002812 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2813 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002814 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002815 *DP |= DP_LINK_TRAIN_PAT_2;
2816 }
2817 break;
2818 }
2819 }
2820}
2821
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002822static void intel_dp_enable_port(struct intel_dp *intel_dp,
2823 struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002824{
2825 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002826 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002827
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002828 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002829
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002830 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002831
2832 /*
2833 * Magic for VLV/CHV. We _must_ first set up the register
2834 * without actually enabling the port, and then do another
2835 * write to enable the port. Otherwise link training will
2836 * fail when the power sequencer is freshly used for this port.
2837 */
2838 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002839 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002840 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002841
2842 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2843 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002844}
2845
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002846static void intel_enable_dp(struct intel_encoder *encoder,
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002847 struct intel_crtc_state *pipe_config,
2848 struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002849{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002850 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2851 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002852 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002853 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002854 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002855 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002856
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002857 if (WARN_ON(dp_reg & DP_PORT_EN))
2858 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002859
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002860 pps_lock(intel_dp);
2861
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002862 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002863 vlv_init_panel_power_sequencer(intel_dp);
2864
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002865 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002866
2867 edp_panel_vdd_on(intel_dp);
2868 edp_panel_on(intel_dp);
2869 edp_panel_vdd_off(intel_dp, true);
2870
2871 pps_unlock(intel_dp);
2872
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002873 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002874 unsigned int lane_mask = 0x0;
2875
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002876 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002877 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002878
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002879 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2880 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002881 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002882
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002883 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2884 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002885 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002886
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002887 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002888 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002889 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002890 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002891 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002892}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002893
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002894static void g4x_enable_dp(struct intel_encoder *encoder,
2895 struct intel_crtc_state *pipe_config,
2896 struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002897{
Jani Nikula828f5c62013-09-05 16:44:45 +03002898 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2899
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002900 intel_enable_dp(encoder, pipe_config, conn_state);
Daniel Vetter4be73782014-01-17 14:39:48 +01002901 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002902}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002903
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002904static void vlv_enable_dp(struct intel_encoder *encoder,
2905 struct intel_crtc_state *pipe_config,
2906 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002907{
Jani Nikula828f5c62013-09-05 16:44:45 +03002908 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2909
Daniel Vetter4be73782014-01-17 14:39:48 +01002910 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002911 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002912}
2913
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002914static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2915 struct intel_crtc_state *pipe_config,
2916 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002918 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002919 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002920
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002921 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002922
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002923 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002924 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002925 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002926}
2927
Ville Syrjälä83b84592014-10-16 21:29:51 +03002928static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2929{
2930 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002931 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002932 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002933 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002934
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002935 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2936
Ville Syrjäläd1586942017-02-08 19:52:54 +02002937 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2938 return;
2939
Ville Syrjälä83b84592014-10-16 21:29:51 +03002940 edp_panel_vdd_off_sync(intel_dp);
2941
2942 /*
2943 * VLV seems to get confused when multiple power seqeuencers
2944 * have the same port selected (even if only one has power/vdd
2945 * enabled). The failure manifests as vlv_wait_port_ready() failing
2946 * CHV on the other hand doesn't seem to mind having the same port
2947 * selected in multiple power seqeuencers, but let's clear the
2948 * port select always when logically disconnecting a power sequencer
2949 * from a port.
2950 */
2951 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2952 pipe_name(pipe), port_name(intel_dig_port->port));
2953 I915_WRITE(pp_on_reg, 0);
2954 POSTING_READ(pp_on_reg);
2955
2956 intel_dp->pps_pipe = INVALID_PIPE;
2957}
2958
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002959static void vlv_steal_power_sequencer(struct drm_device *dev,
2960 enum pipe pipe)
2961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002962 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002963 struct intel_encoder *encoder;
2964
2965 lockdep_assert_held(&dev_priv->pps_mutex);
2966
Jani Nikula19c80542015-12-16 12:48:16 +02002967 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002968 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002969 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002970
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002971 if (encoder->type != INTEL_OUTPUT_DP &&
2972 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002973 continue;
2974
2975 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002976 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002977
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002978 WARN(intel_dp->active_pipe == pipe,
2979 "stealing pipe %c power sequencer from active (e)DP port %c\n",
2980 pipe_name(pipe), port_name(port));
2981
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002982 if (intel_dp->pps_pipe != pipe)
2983 continue;
2984
2985 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002986 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002987
2988 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002989 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002990 }
2991}
2992
2993static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2994{
2995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2996 struct intel_encoder *encoder = &intel_dig_port->base;
2997 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002998 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002999 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003000
3001 lockdep_assert_held(&dev_priv->pps_mutex);
3002
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003003 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003004
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003005 if (intel_dp->pps_pipe != INVALID_PIPE &&
3006 intel_dp->pps_pipe != crtc->pipe) {
3007 /*
3008 * If another power sequencer was being used on this
3009 * port previously make sure to turn off vdd there while
3010 * we still have control of it.
3011 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003012 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003013 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003014
3015 /*
3016 * We may be stealing the power
3017 * sequencer from another port.
3018 */
3019 vlv_steal_power_sequencer(dev, crtc->pipe);
3020
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003021 intel_dp->active_pipe = crtc->pipe;
3022
3023 if (!is_edp(intel_dp))
3024 return;
3025
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003026 /* now it's all ours */
3027 intel_dp->pps_pipe = crtc->pipe;
3028
3029 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3030 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
3031
3032 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03003033 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02003034 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003035}
3036
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003037static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3038 struct intel_crtc_state *pipe_config,
3039 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003040{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003041 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003042
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003043 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003044}
3045
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003046static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3047 struct intel_crtc_state *pipe_config,
3048 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003049{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003050 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003051
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003052 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003053}
3054
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003055static void chv_pre_enable_dp(struct intel_encoder *encoder,
3056 struct intel_crtc_state *pipe_config,
3057 struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003059 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003060
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003061 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003062
3063 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003064 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003065}
3066
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003067static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3068 struct intel_crtc_state *pipe_config,
3069 struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003070{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003071 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003072
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003073 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003074}
3075
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003076static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3077 struct intel_crtc_state *pipe_config,
3078 struct drm_connector_state *conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003079{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003080 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003081}
3082
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083/*
3084 * Fetch AUX CH registers 0x202 - 0x207 which contain
3085 * link status information
3086 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003087bool
Keith Packard93f62da2011-11-01 19:45:03 -07003088intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003089{
Lyude9f085eb2016-04-13 10:58:33 -04003090 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3091 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092}
3093
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303094static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3095{
3096 uint8_t psr_caps = 0;
3097
Imre Deak9bacd4b2017-05-10 12:21:48 +03003098 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3099 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303100 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3101}
3102
3103static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3104{
3105 uint8_t dprx = 0;
3106
Imre Deak9bacd4b2017-05-10 12:21:48 +03003107 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3108 &dprx) != 1)
3109 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303110 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3111}
3112
Chris Wilsona76f73d2017-01-14 10:51:13 +00003113static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303114{
3115 uint8_t alpm_caps = 0;
3116
Imre Deak9bacd4b2017-05-10 12:21:48 +03003117 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3118 &alpm_caps) != 1)
3119 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303120 return alpm_caps & DP_ALPM_CAP;
3121}
3122
Paulo Zanoni11002442014-06-13 18:45:41 -03003123/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003124uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003125intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003126{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003127 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deakbc7d38a2013-05-16 14:40:36 +03003128 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003129
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003130 if (IS_GEN9_LP(dev_priv))
Vandana Kannan93147262014-11-18 15:45:29 +05303131 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003132 else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003133 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3134 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003135 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003137 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003139 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003141 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003143}
3144
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003145uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003146intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3147{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003148 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deakbc7d38a2013-05-16 14:40:36 +03003149 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003150
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003151 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003152 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3154 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3156 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3158 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3160 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003161 default:
3162 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3163 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003164 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003165 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3167 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3169 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3171 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003173 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003175 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003176 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003177 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3179 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3181 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3183 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003185 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003187 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003188 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003189 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3191 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3192 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3194 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003195 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303196 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003197 }
3198 } else {
3199 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303200 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3201 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3202 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3203 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3205 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003207 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003209 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003210 }
3211}
3212
Daniel Vetter5829975c2015-04-16 11:36:52 +02003213static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003214{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003215 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003216 unsigned long demph_reg_value, preemph_reg_value,
3217 uniqtranscale_reg_value;
3218 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003219
3220 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003222 preemph_reg_value = 0x0004000;
3223 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003225 demph_reg_value = 0x2B405555;
3226 uniqtranscale_reg_value = 0x552AB83A;
3227 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003229 demph_reg_value = 0x2B404040;
3230 uniqtranscale_reg_value = 0x5548B83A;
3231 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003233 demph_reg_value = 0x2B245555;
3234 uniqtranscale_reg_value = 0x5560B83A;
3235 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003237 demph_reg_value = 0x2B405555;
3238 uniqtranscale_reg_value = 0x5598DA3A;
3239 break;
3240 default:
3241 return 0;
3242 }
3243 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003245 preemph_reg_value = 0x0002000;
3246 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003248 demph_reg_value = 0x2B404040;
3249 uniqtranscale_reg_value = 0x5552B83A;
3250 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003252 demph_reg_value = 0x2B404848;
3253 uniqtranscale_reg_value = 0x5580B83A;
3254 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003256 demph_reg_value = 0x2B404040;
3257 uniqtranscale_reg_value = 0x55ADDA3A;
3258 break;
3259 default:
3260 return 0;
3261 }
3262 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003264 preemph_reg_value = 0x0000000;
3265 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003267 demph_reg_value = 0x2B305555;
3268 uniqtranscale_reg_value = 0x5570B83A;
3269 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003271 demph_reg_value = 0x2B2B4040;
3272 uniqtranscale_reg_value = 0x55ADDA3A;
3273 break;
3274 default:
3275 return 0;
3276 }
3277 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003279 preemph_reg_value = 0x0006000;
3280 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003282 demph_reg_value = 0x1B405555;
3283 uniqtranscale_reg_value = 0x55ADDA3A;
3284 break;
3285 default:
3286 return 0;
3287 }
3288 break;
3289 default:
3290 return 0;
3291 }
3292
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003293 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3294 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295
3296 return 0;
3297}
3298
Daniel Vetter5829975c2015-04-16 11:36:52 +02003299static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003300{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003301 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3302 u32 deemph_reg_value, margin_reg_value;
3303 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003304 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003305
3306 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003308 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003310 deemph_reg_value = 128;
3311 margin_reg_value = 52;
3312 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003314 deemph_reg_value = 128;
3315 margin_reg_value = 77;
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003318 deemph_reg_value = 128;
3319 margin_reg_value = 102;
3320 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003322 deemph_reg_value = 128;
3323 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003324 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325 break;
3326 default:
3327 return 0;
3328 }
3329 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003331 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003333 deemph_reg_value = 85;
3334 margin_reg_value = 78;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003337 deemph_reg_value = 85;
3338 margin_reg_value = 116;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003341 deemph_reg_value = 85;
3342 margin_reg_value = 154;
3343 break;
3344 default:
3345 return 0;
3346 }
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003349 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003351 deemph_reg_value = 64;
3352 margin_reg_value = 104;
3353 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003355 deemph_reg_value = 64;
3356 margin_reg_value = 154;
3357 break;
3358 default:
3359 return 0;
3360 }
3361 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003363 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003365 deemph_reg_value = 43;
3366 margin_reg_value = 154;
3367 break;
3368 default:
3369 return 0;
3370 }
3371 break;
3372 default:
3373 return 0;
3374 }
3375
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003376 chv_set_phy_signal_level(encoder, deemph_reg_value,
3377 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003378
3379 return 0;
3380}
3381
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003382static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003383gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003385 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003386
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003387 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003389 default:
3390 signal_levels |= DP_VOLTAGE_0_4;
3391 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393 signal_levels |= DP_VOLTAGE_0_6;
3394 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396 signal_levels |= DP_VOLTAGE_0_8;
3397 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003399 signal_levels |= DP_VOLTAGE_1_2;
3400 break;
3401 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003402 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003404 default:
3405 signal_levels |= DP_PRE_EMPHASIS_0;
3406 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003408 signal_levels |= DP_PRE_EMPHASIS_3_5;
3409 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003411 signal_levels |= DP_PRE_EMPHASIS_6;
3412 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003414 signal_levels |= DP_PRE_EMPHASIS_9_5;
3415 break;
3416 }
3417 return signal_levels;
3418}
3419
Zhenyu Wange3421a12010-04-08 09:43:27 +08003420/* Gen6's DP voltage swing and pre-emphasis control */
3421static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003422gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003423{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003424 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3425 DP_TRAIN_PRE_EMPHASIS_MASK);
3426 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003429 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003431 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003434 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003437 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003440 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003441 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003442 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3443 "0x%x\n", signal_levels);
3444 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003445 }
3446}
3447
Keith Packard1a2eb462011-11-16 16:26:07 -08003448/* Gen7's DP voltage swing and pre-emphasis control */
3449static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003450gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003451{
3452 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3453 DP_TRAIN_PRE_EMPHASIS_MASK);
3454 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003456 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003458 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003460 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3461
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003463 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003465 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3466
Sonika Jindalbd600182014-08-08 16:23:41 +05303467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003468 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003470 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3471
3472 default:
3473 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3474 "0x%x\n", signal_levels);
3475 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3476 }
3477}
3478
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003479void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003480intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003481{
3482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003483 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003484 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003485 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003486 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003487 uint8_t train_set = intel_dp->train_set[0];
3488
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003489 if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003490 signal_levels = ddi_signal_levels(intel_dp);
3491
Michel Thierry254e0932017-01-09 16:51:35 +02003492 if (IS_GEN9_LP(dev_priv))
David Weinehallf8896f52015-06-25 11:11:03 +03003493 signal_levels = 0;
3494 else
3495 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003496 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003497 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003498 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003499 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003500 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003501 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003502 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003503 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003504 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003505 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3506 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003507 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003508 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3509 }
3510
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303511 if (mask)
3512 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3513
3514 DRM_DEBUG_KMS("Using vswing level %d\n",
3515 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3516 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3517 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3518 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003519
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003520 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003521
3522 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3523 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003524}
3525
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003526void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003527intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3528 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003530 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003531 struct drm_i915_private *dev_priv =
3532 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003534 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003535
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003536 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003537 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003538}
3539
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003540void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003541{
3542 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3543 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003544 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003545 enum port port = intel_dig_port->port;
3546 uint32_t val;
3547
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003548 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003549 return;
3550
3551 val = I915_READ(DP_TP_CTL(port));
3552 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3553 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3554 I915_WRITE(DP_TP_CTL(port), val);
3555
3556 /*
3557 * On PORT_A we can have only eDP in SST mode. There the only reason
3558 * we need to set idle transmission mode is to work around a HW issue
3559 * where we enable the pipe while not in idle link-training mode.
3560 * In this case there is requirement to wait for a minimum number of
3561 * idle patterns to be sent.
3562 */
3563 if (port == PORT_A)
3564 return;
3565
Chris Wilsona7670172016-06-30 15:33:10 +01003566 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3567 DP_TP_STATUS_IDLE_DONE,
3568 DP_TP_STATUS_IDLE_DONE,
3569 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003570 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3571}
3572
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003574intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003577 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003578 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003579 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003580 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003581 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003583 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003584 return;
3585
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003586 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003587 return;
3588
Zhao Yakui28c97732009-10-09 11:39:41 +08003589 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003590
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003591 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003592 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003593 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003594 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003595 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003596 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003597 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3598 else
3599 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003600 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003601 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003602 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003603 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003604
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003605 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3606 I915_WRITE(intel_dp->output_reg, DP);
3607 POSTING_READ(intel_dp->output_reg);
3608
3609 /*
3610 * HW workaround for IBX, we need to move the port
3611 * to transcoder A after disabling it to allow the
3612 * matching HDMI port to be enabled on transcoder A.
3613 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003614 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003615 /*
3616 * We get CPU/PCH FIFO underruns on the other pipe when
3617 * doing the workaround. Sweep them under the rug.
3618 */
3619 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3620 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3621
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003622 /* always enable with pattern 1 (as per spec) */
3623 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3624 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3625 I915_WRITE(intel_dp->output_reg, DP);
3626 POSTING_READ(intel_dp->output_reg);
3627
3628 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003629 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003630 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003631
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003632 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003633 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3634 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003635 }
3636
Keith Packardf01eca22011-09-28 16:48:10 -07003637 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003638
3639 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003640
3641 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3642 pps_lock(intel_dp);
3643 intel_dp->active_pipe = INVALID_PIPE;
3644 pps_unlock(intel_dp);
3645 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003646}
3647
Imre Deak24e807e2016-10-24 19:33:28 +03003648bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003649intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003650{
Lyude9f085eb2016-04-13 10:58:33 -04003651 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3652 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003653 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003654
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003655 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003656
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003657 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3658}
3659
3660static bool
3661intel_edp_init_dpcd(struct intel_dp *intel_dp)
3662{
3663 struct drm_i915_private *dev_priv =
3664 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3665
3666 /* this function is meant to be called only once */
3667 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3668
3669 if (!intel_dp_read_dpcd(intel_dp))
3670 return false;
3671
Imre Deak12a47a422016-10-24 19:33:29 +03003672 intel_dp_read_desc(intel_dp);
3673
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003674 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3675 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3676 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3677
3678 /* Check if the panel supports PSR */
3679 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3680 intel_dp->psr_dpcd,
3681 sizeof(intel_dp->psr_dpcd));
3682 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3683 dev_priv->psr.sink_support = true;
3684 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3685 }
3686
3687 if (INTEL_GEN(dev_priv) >= 9 &&
3688 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3689 uint8_t frame_sync_cap;
3690
3691 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003692 if (drm_dp_dpcd_readb(&intel_dp->aux,
3693 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3694 &frame_sync_cap) != 1)
3695 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003696 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3697 /* PSR2 needs frame sync as well */
3698 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3699 DRM_DEBUG_KMS("PSR2 %s on sink",
3700 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303701
3702 if (dev_priv->psr.psr2_support) {
3703 dev_priv->psr.y_cord_support =
3704 intel_dp_get_y_cord_status(intel_dp);
3705 dev_priv->psr.colorimetry_support =
3706 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303707 dev_priv->psr.alpm =
3708 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303709 }
3710
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003711 }
3712
3713 /* Read the eDP Display control capabilities registers */
3714 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3715 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003716 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3717 sizeof(intel_dp->edp_dpcd))
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003718 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3719 intel_dp->edp_dpcd);
3720
3721 /* Intermediate frequency support */
3722 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3723 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3724 int i;
3725
3726 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3727 sink_rates, sizeof(sink_rates));
3728
3729 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3730 int val = le16_to_cpu(sink_rates[i]);
3731
3732 if (val == 0)
3733 break;
3734
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003735 /* Value read multiplied by 200kHz gives the per-lane
3736 * link rate in kHz. The source rates are, however,
3737 * stored in terms of LS_Clk kHz. The full conversion
3738 * back to symbols is
3739 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3740 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003741 intel_dp->sink_rates[i] = (val * 200) / 10;
3742 }
3743 intel_dp->num_sink_rates = i;
3744 }
3745
Jani Nikula68f357c2017-03-28 17:59:05 +03003746 if (intel_dp->num_sink_rates)
3747 intel_dp->use_rate_select = true;
3748 else
3749 intel_dp_set_sink_rates(intel_dp);
3750
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003751 intel_dp_set_common_rates(intel_dp);
3752
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003753 return true;
3754}
3755
3756
3757static bool
3758intel_dp_get_dpcd(struct intel_dp *intel_dp)
3759{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003760 u8 sink_count;
3761
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003762 if (!intel_dp_read_dpcd(intel_dp))
3763 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003764
Jani Nikula68f357c2017-03-28 17:59:05 +03003765 /* Don't clobber cached eDP rates. */
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003766 if (!is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003767 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003768 intel_dp_set_common_rates(intel_dp);
3769 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003770
Jani Nikula27dbefb2017-04-06 16:44:17 +03003771 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303772 return false;
3773
3774 /*
3775 * Sink count can change between short pulse hpd hence
3776 * a member variable in intel_dp will track any changes
3777 * between short pulse interrupts.
3778 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003779 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303780
3781 /*
3782 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3783 * a dongle is present but no display. Unless we require to know
3784 * if a dongle is present or not, we don't need to update
3785 * downstream port information. So, an early return here saves
3786 * time from performing other operations which are not required.
3787 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303788 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303789 return false;
3790
Imre Deakc726ad02016-10-24 19:33:24 +03003791 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003792 return true; /* native DP sink */
3793
3794 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3795 return true; /* no per-port downstream info */
3796
Lyude9f085eb2016-04-13 10:58:33 -04003797 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3798 intel_dp->downstream_ports,
3799 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003800 return false; /* downstream port status fetch failed */
3801
3802 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003803}
3804
Dave Airlie0e32b392014-05-02 14:02:48 +10003805static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003806intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003807{
Jani Nikula010b9b32017-04-06 16:44:16 +03003808 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003809
Nathan Schulte7cc96132016-03-15 10:14:05 -05003810 if (!i915.enable_dp_mst)
3811 return false;
3812
Dave Airlie0e32b392014-05-02 14:02:48 +10003813 if (!intel_dp->can_mst)
3814 return false;
3815
3816 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3817 return false;
3818
Jani Nikula010b9b32017-04-06 16:44:16 +03003819 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003820 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003821
Jani Nikula010b9b32017-04-06 16:44:16 +03003822 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003823}
3824
3825static void
3826intel_dp_configure_mst(struct intel_dp *intel_dp)
3827{
3828 if (!i915.enable_dp_mst)
3829 return;
3830
3831 if (!intel_dp->can_mst)
3832 return;
3833
3834 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3835
3836 if (intel_dp->is_mst)
3837 DRM_DEBUG_KMS("Sink is MST capable\n");
3838 else
3839 DRM_DEBUG_KMS("Sink is not MST capable\n");
3840
3841 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3842 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003843}
3844
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003845static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003846{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003847 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003848 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003849 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003850 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003851 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003852 int count = 0;
3853 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003854
3855 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003856 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003857 ret = -EIO;
3858 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003859 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003860
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003861 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003862 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003863 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003864 ret = -EIO;
3865 goto out;
3866 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003867
Rodrigo Vivic6297842015-11-05 10:50:20 -08003868 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003869 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003870
3871 if (drm_dp_dpcd_readb(&intel_dp->aux,
3872 DP_TEST_SINK_MISC, &buf) < 0) {
3873 ret = -EIO;
3874 goto out;
3875 }
3876 count = buf & DP_TEST_COUNT_MASK;
3877 } while (--attempts && count);
3878
3879 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003880 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003881 ret = -ETIMEDOUT;
3882 }
3883
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003884 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003885 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003886 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003887}
3888
3889static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3890{
3891 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003892 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003893 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3894 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003895 int ret;
3896
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003897 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3898 return -EIO;
3899
3900 if (!(buf & DP_TEST_CRC_SUPPORTED))
3901 return -ENOTTY;
3902
3903 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3904 return -EIO;
3905
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003906 if (buf & DP_TEST_SINK_START) {
3907 ret = intel_dp_sink_crc_stop(intel_dp);
3908 if (ret)
3909 return ret;
3910 }
3911
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003912 hsw_disable_ips(intel_crtc);
3913
3914 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3915 buf | DP_TEST_SINK_START) < 0) {
3916 hsw_enable_ips(intel_crtc);
3917 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003918 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003919
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003920 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003921 return 0;
3922}
3923
3924int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3925{
3926 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003927 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003928 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3929 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003930 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003931 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003932
3933 ret = intel_dp_sink_crc_start(intel_dp);
3934 if (ret)
3935 return ret;
3936
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003937 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003938 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003939
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003940 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003941 DP_TEST_SINK_MISC, &buf) < 0) {
3942 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003943 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003944 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003945 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003946
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003947 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003948
3949 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003950 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3951 ret = -ETIMEDOUT;
3952 goto stop;
3953 }
3954
3955 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3956 ret = -EIO;
3957 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003958 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003959
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003960stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003961 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003962 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003963}
3964
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003965static bool
3966intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3967{
Jani Nikula010b9b32017-04-06 16:44:16 +03003968 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
3969 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003970}
3971
Dave Airlie0e32b392014-05-02 14:02:48 +10003972static bool
3973intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3974{
3975 int ret;
3976
Lyude9f085eb2016-04-13 10:58:33 -04003977 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003978 DP_SINK_COUNT_ESI,
3979 sink_irq_vector, 14);
3980 if (ret != 14)
3981 return false;
3982
3983 return true;
3984}
3985
Todd Previtec5d5ab72015-04-15 08:38:38 -07003986static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003987{
Manasi Navareda15f7c2017-01-24 08:16:34 -08003988 int status = 0;
3989 int min_lane_count = 1;
Manasi Navareda15f7c2017-01-24 08:16:34 -08003990 int link_rate_index, test_link_rate;
3991 uint8_t test_lane_count, test_link_bw;
3992 /* (DP CTS 1.2)
3993 * 4.3.1.11
3994 */
3995 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
3996 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
3997 &test_lane_count);
3998
3999 if (status <= 0) {
4000 DRM_DEBUG_KMS("Lane count read failed\n");
4001 return DP_TEST_NAK;
4002 }
4003 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
4004 /* Validate the requested lane count */
4005 if (test_lane_count < min_lane_count ||
Jani Nikulae6c0c642017-04-06 16:44:12 +03004006 test_lane_count > intel_dp->max_link_lane_count)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004007 return DP_TEST_NAK;
4008
4009 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4010 &test_link_bw);
4011 if (status <= 0) {
4012 DRM_DEBUG_KMS("Link Rate read failed\n");
4013 return DP_TEST_NAK;
4014 }
4015 /* Validate the requested link rate */
4016 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Jani Nikulab1810a72017-04-06 16:44:11 +03004017 link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
4018 intel_dp->num_common_rates,
4019 test_link_rate);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004020 if (link_rate_index < 0)
4021 return DP_TEST_NAK;
4022
4023 intel_dp->compliance.test_lane_count = test_lane_count;
4024 intel_dp->compliance.test_link_rate = test_link_rate;
4025
4026 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004027}
4028
4029static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4030{
Manasi Navare611032b2017-01-24 08:21:49 -08004031 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004032 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004033 __be16 h_width, v_height;
4034 int status = 0;
4035
4036 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004037 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4038 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004039 if (status <= 0) {
4040 DRM_DEBUG_KMS("Test pattern read failed\n");
4041 return DP_TEST_NAK;
4042 }
4043 if (test_pattern != DP_COLOR_RAMP)
4044 return DP_TEST_NAK;
4045
4046 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4047 &h_width, 2);
4048 if (status <= 0) {
4049 DRM_DEBUG_KMS("H Width read failed\n");
4050 return DP_TEST_NAK;
4051 }
4052
4053 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4054 &v_height, 2);
4055 if (status <= 0) {
4056 DRM_DEBUG_KMS("V Height read failed\n");
4057 return DP_TEST_NAK;
4058 }
4059
Jani Nikula010b9b32017-04-06 16:44:16 +03004060 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4061 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004062 if (status <= 0) {
4063 DRM_DEBUG_KMS("TEST MISC read failed\n");
4064 return DP_TEST_NAK;
4065 }
4066 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4067 return DP_TEST_NAK;
4068 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4069 return DP_TEST_NAK;
4070 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4071 case DP_TEST_BIT_DEPTH_6:
4072 intel_dp->compliance.test_data.bpc = 6;
4073 break;
4074 case DP_TEST_BIT_DEPTH_8:
4075 intel_dp->compliance.test_data.bpc = 8;
4076 break;
4077 default:
4078 return DP_TEST_NAK;
4079 }
4080
4081 intel_dp->compliance.test_data.video_pattern = test_pattern;
4082 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4083 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4084 /* Set test active flag here so userspace doesn't interrupt things */
4085 intel_dp->compliance.test_active = 1;
4086
4087 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004088}
4089
4090static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4091{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004092 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004093 struct intel_connector *intel_connector = intel_dp->attached_connector;
4094 struct drm_connector *connector = &intel_connector->base;
4095
4096 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004097 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004098 intel_dp->aux.i2c_defer_count > 6) {
4099 /* Check EDID read for NACKs, DEFERs and corruption
4100 * (DP CTS 1.2 Core r1.1)
4101 * 4.2.2.4 : Failed EDID read, I2C_NAK
4102 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4103 * 4.2.2.6 : EDID corruption detected
4104 * Use failsafe mode for all cases
4105 */
4106 if (intel_dp->aux.i2c_nack_count > 0 ||
4107 intel_dp->aux.i2c_defer_count > 0)
4108 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4109 intel_dp->aux.i2c_nack_count,
4110 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004111 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004112 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304113 struct edid *block = intel_connector->detect_edid;
4114
4115 /* We have to write the checksum
4116 * of the last block read
4117 */
4118 block += intel_connector->detect_edid->extensions;
4119
Jani Nikula010b9b32017-04-06 16:44:16 +03004120 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4121 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004122 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4123
4124 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004125 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004126 }
4127
4128 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004129 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004130
Todd Previtec5d5ab72015-04-15 08:38:38 -07004131 return test_result;
4132}
4133
4134static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4135{
4136 uint8_t test_result = DP_TEST_NAK;
4137 return test_result;
4138}
4139
4140static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4141{
4142 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004143 uint8_t request = 0;
4144 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004145
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004146 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004147 if (status <= 0) {
4148 DRM_DEBUG_KMS("Could not read test request from sink\n");
4149 goto update_status;
4150 }
4151
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004152 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004153 case DP_TEST_LINK_TRAINING:
4154 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004155 response = intel_dp_autotest_link_training(intel_dp);
4156 break;
4157 case DP_TEST_LINK_VIDEO_PATTERN:
4158 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004159 response = intel_dp_autotest_video_pattern(intel_dp);
4160 break;
4161 case DP_TEST_LINK_EDID_READ:
4162 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004163 response = intel_dp_autotest_edid(intel_dp);
4164 break;
4165 case DP_TEST_LINK_PHY_TEST_PATTERN:
4166 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004167 response = intel_dp_autotest_phy_pattern(intel_dp);
4168 break;
4169 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004170 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004171 break;
4172 }
4173
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004174 if (response & DP_TEST_ACK)
4175 intel_dp->compliance.test_type = request;
4176
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004178 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004179 if (status <= 0)
4180 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004181}
4182
Dave Airlie0e32b392014-05-02 14:02:48 +10004183static int
4184intel_dp_check_mst_status(struct intel_dp *intel_dp)
4185{
4186 bool bret;
4187
4188 if (intel_dp->is_mst) {
4189 u8 esi[16] = { 0 };
4190 int ret = 0;
4191 int retry;
4192 bool handled;
4193 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4194go_again:
4195 if (bret == true) {
4196
4197 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004198 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004199 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004200 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4201 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004202 intel_dp_stop_link_train(intel_dp);
4203 }
4204
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004205 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004206 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4207
4208 if (handled) {
4209 for (retry = 0; retry < 3; retry++) {
4210 int wret;
4211 wret = drm_dp_dpcd_write(&intel_dp->aux,
4212 DP_SINK_COUNT_ESI+1,
4213 &esi[1], 3);
4214 if (wret == 3) {
4215 break;
4216 }
4217 }
4218
4219 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4220 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004221 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004222 goto go_again;
4223 }
4224 } else
4225 ret = 0;
4226
4227 return ret;
4228 } else {
4229 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4230 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4231 intel_dp->is_mst = false;
4232 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4233 /* send a hotplug event */
4234 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4235 }
4236 }
4237 return -EINVAL;
4238}
4239
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304240static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004241intel_dp_retrain_link(struct intel_dp *intel_dp)
4242{
4243 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4244 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4245 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4246
4247 /* Suppress underruns caused by re-training */
4248 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4249 if (crtc->config->has_pch_encoder)
4250 intel_set_pch_fifo_underrun_reporting(dev_priv,
4251 intel_crtc_pch_transcoder(crtc), false);
4252
4253 intel_dp_start_link_train(intel_dp);
4254 intel_dp_stop_link_train(intel_dp);
4255
4256 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004257 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004258
4259 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4260 if (crtc->config->has_pch_encoder)
4261 intel_set_pch_fifo_underrun_reporting(dev_priv,
4262 intel_crtc_pch_transcoder(crtc), true);
4263}
4264
4265static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304266intel_dp_check_link_status(struct intel_dp *intel_dp)
4267{
4268 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4269 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4270 u8 link_status[DP_LINK_STATUS_SIZE];
4271
4272 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4273
4274 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4275 DRM_ERROR("Failed to get link status\n");
4276 return;
4277 }
4278
4279 if (!intel_encoder->base.crtc)
4280 return;
4281
4282 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4283 return;
4284
Manasi Navare14c562c2017-04-06 14:00:12 -07004285 /*
4286 * Validate the cached values of intel_dp->link_rate and
4287 * intel_dp->lane_count before attempting to retrain.
4288 */
4289 if (!intel_dp_link_params_valid(intel_dp))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004290 return;
4291
Manasi Navareda15f7c2017-01-24 08:16:34 -08004292 /* Retrain if Channel EQ or CR not ok */
4293 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304294 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4295 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004296
4297 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304298 }
4299}
4300
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004301/*
4302 * According to DP spec
4303 * 5.1.2:
4304 * 1. Read DPCD
4305 * 2. Configure link according to Receiver Capabilities
4306 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4307 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304308 *
4309 * intel_dp_short_pulse - handles short pulse interrupts
4310 * when full detection is not required.
4311 * Returns %true if short pulse is handled and full detection
4312 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304314static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304315intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004316{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004317 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004318 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004319 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304320 u8 old_sink_count = intel_dp->sink_count;
4321 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004322
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304323 /*
4324 * Clearing compliance test variables to allow capturing
4325 * of values for next automated test request.
4326 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004327 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304328
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304329 /*
4330 * Now read the DPCD to see if it's actually running
4331 * If the current value of sink count doesn't match with
4332 * the value that was stored earlier or dpcd read failed
4333 * we need to do full detection
4334 */
4335 ret = intel_dp_get_dpcd(intel_dp);
4336
4337 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4338 /* No need to proceed if we are going to do full detect */
4339 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004340 }
4341
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004342 /* Try to read the source of the interrupt */
4343 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004344 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4345 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004346 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004347 drm_dp_dpcd_writeb(&intel_dp->aux,
4348 DP_DEVICE_SERVICE_IRQ_VECTOR,
4349 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004350
4351 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004352 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004353 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4354 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4355 }
4356
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304357 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4358 intel_dp_check_link_status(intel_dp);
4359 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004360 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4361 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4362 /* Send a Hotplug Uevent to userspace to start modeset */
4363 drm_kms_helper_hotplug_event(intel_encoder->base.dev);
4364 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304365
4366 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004367}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004368
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004370static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004371intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004372{
Imre Deake393d0d2017-02-22 17:10:52 +02004373 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004374 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004375 uint8_t type;
4376
Imre Deake393d0d2017-02-22 17:10:52 +02004377 if (lspcon->active)
4378 lspcon_resume(lspcon);
4379
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004380 if (!intel_dp_get_dpcd(intel_dp))
4381 return connector_status_disconnected;
4382
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304383 if (is_edp(intel_dp))
4384 return connector_status_connected;
4385
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004386 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004387 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004388 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004389
4390 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004391 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4392 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004393
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304394 return intel_dp->sink_count ?
4395 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004396 }
4397
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004398 if (intel_dp_can_mst(intel_dp))
4399 return connector_status_connected;
4400
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004401 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004402 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004403 return connector_status_connected;
4404
4405 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004406 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4407 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4408 if (type == DP_DS_PORT_TYPE_VGA ||
4409 type == DP_DS_PORT_TYPE_NON_EDID)
4410 return connector_status_unknown;
4411 } else {
4412 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4413 DP_DWN_STRM_PORT_TYPE_MASK;
4414 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4415 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4416 return connector_status_unknown;
4417 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004418
4419 /* Anything else is out of spec, warn and ignore */
4420 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004421 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004422}
4423
4424static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004425edp_detect(struct intel_dp *intel_dp)
4426{
4427 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Mika Kahola1650be72016-12-13 10:02:47 +02004428 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond410b562014-09-02 20:03:59 +01004429 enum drm_connector_status status;
4430
Mika Kahola1650be72016-12-13 10:02:47 +02004431 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004432 if (status == connector_status_unknown)
4433 status = connector_status_connected;
4434
4435 return status;
4436}
4437
Jani Nikulab93433c2015-08-20 10:47:36 +03004438static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4439 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004440{
Jani Nikulab93433c2015-08-20 10:47:36 +03004441 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004442
Jani Nikula0df53b72015-08-20 10:47:40 +03004443 switch (port->port) {
4444 case PORT_A:
4445 return true;
4446 case PORT_B:
4447 bit = SDE_PORTB_HOTPLUG;
4448 break;
4449 case PORT_C:
4450 bit = SDE_PORTC_HOTPLUG;
4451 break;
4452 case PORT_D:
4453 bit = SDE_PORTD_HOTPLUG;
4454 break;
4455 default:
4456 MISSING_CASE(port->port);
4457 return false;
4458 }
4459
4460 return I915_READ(SDEISR) & bit;
4461}
4462
4463static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4464 struct intel_digital_port *port)
4465{
4466 u32 bit;
4467
4468 switch (port->port) {
4469 case PORT_A:
4470 return true;
4471 case PORT_B:
4472 bit = SDE_PORTB_HOTPLUG_CPT;
4473 break;
4474 case PORT_C:
4475 bit = SDE_PORTC_HOTPLUG_CPT;
4476 break;
4477 case PORT_D:
4478 bit = SDE_PORTD_HOTPLUG_CPT;
4479 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004480 case PORT_E:
4481 bit = SDE_PORTE_HOTPLUG_SPT;
4482 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004483 default:
4484 MISSING_CASE(port->port);
4485 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004486 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004487
Jani Nikulab93433c2015-08-20 10:47:36 +03004488 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004489}
4490
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004491static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004492 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004493{
Jani Nikula9642c812015-08-20 10:47:41 +03004494 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004495
Jani Nikula9642c812015-08-20 10:47:41 +03004496 switch (port->port) {
4497 case PORT_B:
4498 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4499 break;
4500 case PORT_C:
4501 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4502 break;
4503 case PORT_D:
4504 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4505 break;
4506 default:
4507 MISSING_CASE(port->port);
4508 return false;
4509 }
4510
4511 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4512}
4513
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004514static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4515 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004516{
4517 u32 bit;
4518
4519 switch (port->port) {
4520 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004521 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004522 break;
4523 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004524 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004525 break;
4526 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004527 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004528 break;
4529 default:
4530 MISSING_CASE(port->port);
4531 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004532 }
4533
Jani Nikula1d245982015-08-20 10:47:37 +03004534 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004535}
4536
Jani Nikulae464bfd2015-08-20 10:47:42 +03004537static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304538 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004539{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304540 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4541 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004542 u32 bit;
4543
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304544 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4545 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004546 case PORT_A:
4547 bit = BXT_DE_PORT_HP_DDIA;
4548 break;
4549 case PORT_B:
4550 bit = BXT_DE_PORT_HP_DDIB;
4551 break;
4552 case PORT_C:
4553 bit = BXT_DE_PORT_HP_DDIC;
4554 break;
4555 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304556 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004557 return false;
4558 }
4559
4560 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4561}
4562
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004563/*
4564 * intel_digital_port_connected - is the specified port connected?
4565 * @dev_priv: i915 private structure
4566 * @port: the port to test
4567 *
4568 * Return %true if @port is connected, %false otherwise.
4569 */
Imre Deak390b4e02017-01-27 11:39:19 +02004570bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4571 struct intel_digital_port *port)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004572{
Jani Nikula0df53b72015-08-20 10:47:40 +03004573 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004574 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004575 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004576 return cpt_digital_port_connected(dev_priv, port);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004577 else if (IS_GEN9_LP(dev_priv))
Jani Nikulae464bfd2015-08-20 10:47:42 +03004578 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004579 else if (IS_GM45(dev_priv))
4580 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004581 else
4582 return g4x_digital_port_connected(dev_priv, port);
4583}
4584
Keith Packard8c241fe2011-09-28 16:38:44 -07004585static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004586intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004587{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004588 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004589
Jani Nikula9cd300e2012-10-19 14:51:52 +03004590 /* use cached edid if we have one */
4591 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004592 /* invalid edid */
4593 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004594 return NULL;
4595
Jani Nikula55e9ede2013-10-01 10:38:54 +03004596 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597 } else
4598 return drm_get_edid(&intel_connector->base,
4599 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004600}
4601
Chris Wilsonbeb60602014-09-02 20:04:00 +01004602static void
4603intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004604{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004605 struct intel_connector *intel_connector = intel_dp->attached_connector;
4606 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004607
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304608 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004609 edid = intel_dp_get_edid(intel_dp);
4610 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004611
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004612 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004613}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004614
Chris Wilsonbeb60602014-09-02 20:04:00 +01004615static void
4616intel_dp_unset_edid(struct intel_dp *intel_dp)
4617{
4618 struct intel_connector *intel_connector = intel_dp->attached_connector;
4619
4620 kfree(intel_connector->detect_edid);
4621 intel_connector->detect_edid = NULL;
4622
4623 intel_dp->has_audio = false;
4624}
4625
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004626static int
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304627intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004628{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304629 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004630 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004631 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4632 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004633 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004634 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004635 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004636
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004637 WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));
4638
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004639 intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004640
Chris Wilsond410b562014-09-02 20:03:59 +01004641 /* Can't disconnect eDP, but you can close the lid... */
4642 if (is_edp(intel_dp))
4643 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004644 else if (intel_digital_port_connected(to_i915(dev),
4645 dp_to_dig_port(intel_dp)))
4646 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004647 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004648 status = connector_status_disconnected;
4649
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004650 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004651 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304652
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004653 if (intel_dp->is_mst) {
4654 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4655 intel_dp->is_mst,
4656 intel_dp->mst_mgr.mst_state);
4657 intel_dp->is_mst = false;
4658 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4659 intel_dp->is_mst);
4660 }
4661
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004662 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304663 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004664
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304665 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004666 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304667
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004668 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4669 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4670 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4671
Manasi Navared7e8ef02017-02-07 16:54:11 -08004672 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004673 /* Initial max link lane count */
4674 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004675
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004676 /* Initial max link rate */
4677 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004678
4679 intel_dp->reset_link_params = false;
4680 }
Manasi Navaref4829842016-12-05 16:27:36 -08004681
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004682 intel_dp_print_rates(intel_dp);
4683
Imre Deak7b3fc172016-10-25 16:12:39 +03004684 intel_dp_read_desc(intel_dp);
Mika Kahola0e390a32016-09-09 14:10:53 +03004685
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004686 intel_dp_configure_mst(intel_dp);
4687
4688 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304689 /*
4690 * If we are in MST mode then this connector
4691 * won't appear connected or have anything
4692 * with EDID on it
4693 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 status = connector_status_disconnected;
4695 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004696 } else {
4697 /*
4698 * If display is now connected check links status,
4699 * there has been known issues of link loss triggerring
4700 * long pulse.
4701 *
4702 * Some sinks (eg. ASUS PB287Q) seem to perform some
4703 * weird HPD ping pong during modesets. So we can apparently
4704 * end up with HPD going low during a modeset, and then
4705 * going back up soon after. And once that happens we must
4706 * retrain the link to get a picture. That's in case no
4707 * userspace component reacted to intermittent HPD dip.
4708 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304709 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004710 }
4711
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304712 /*
4713 * Clearing NACK and defer counts to get their exact values
4714 * while reading EDID which are required by Compliance tests
4715 * 4.2.2.4 and 4.2.2.5
4716 */
4717 intel_dp->aux.i2c_nack_count = 0;
4718 intel_dp->aux.i2c_defer_count = 0;
4719
Chris Wilsonbeb60602014-09-02 20:04:00 +01004720 intel_dp_set_edid(intel_dp);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004721 if (is_edp(intel_dp) || intel_connector->detect_edid)
4722 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304723 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004724
Todd Previte09b1eb12015-04-20 15:27:34 -07004725 /* Try to read the source of the interrupt */
4726 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004727 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4728 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004729 /* Clear interrupt source */
4730 drm_dp_dpcd_writeb(&intel_dp->aux,
4731 DP_DEVICE_SERVICE_IRQ_VECTOR,
4732 sink_irq_vector);
4733
4734 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4735 intel_dp_handle_test_request(intel_dp);
4736 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4737 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4738 }
4739
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004740out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004741 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304742 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304743
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004744 intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004745 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304746}
4747
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004748static int
4749intel_dp_detect(struct drm_connector *connector,
4750 struct drm_modeset_acquire_ctx *ctx,
4751 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304752{
4753 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004754 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304755
4756 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4757 connector->base.id, connector->name);
4758
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304759 /* If full detect is not performed yet, do a full detect */
4760 if (!intel_dp->detect_done)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004761 status = intel_dp_long_pulse(intel_dp->attached_connector);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304762
4763 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304764
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004765 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004766}
4767
Chris Wilsonbeb60602014-09-02 20:04:00 +01004768static void
4769intel_dp_force(struct drm_connector *connector)
4770{
4771 struct intel_dp *intel_dp = intel_attached_dp(connector);
4772 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004773 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004774
4775 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4776 connector->base.id, connector->name);
4777 intel_dp_unset_edid(intel_dp);
4778
4779 if (connector->status != connector_status_connected)
4780 return;
4781
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004782 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004783
4784 intel_dp_set_edid(intel_dp);
4785
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004786 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004787
4788 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004789 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004790}
4791
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004792static int intel_dp_get_modes(struct drm_connector *connector)
4793{
Jani Nikuladd06f902012-10-19 14:51:50 +03004794 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004795 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004796
Chris Wilsonbeb60602014-09-02 20:04:00 +01004797 edid = intel_connector->detect_edid;
4798 if (edid) {
4799 int ret = intel_connector_update_modes(connector, edid);
4800 if (ret)
4801 return ret;
4802 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004803
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004804 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004805 if (is_edp(intel_attached_dp(connector)) &&
4806 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004807 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004808
4809 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004810 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004811 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004812 drm_mode_probed_add(connector, mode);
4813 return 1;
4814 }
4815 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004816
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004817 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004818}
4819
Chris Wilsonf6849602010-09-19 09:29:33 +01004820static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004821intel_dp_connector_register(struct drm_connector *connector)
4822{
4823 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004824 int ret;
4825
4826 ret = intel_connector_register(connector);
4827 if (ret)
4828 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004829
4830 i915_debugfs_connector_add(connector);
4831
4832 DRM_DEBUG_KMS("registering %s bus for %s\n",
4833 intel_dp->aux.name, connector->kdev->kobj.name);
4834
4835 intel_dp->aux.dev = connector->kdev;
4836 return drm_dp_aux_register(&intel_dp->aux);
4837}
4838
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004839static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004840intel_dp_connector_unregister(struct drm_connector *connector)
4841{
4842 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4843 intel_connector_unregister(connector);
4844}
4845
4846static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004847intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004848{
Jani Nikula1d508702012-10-19 14:51:49 +03004849 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004850
Chris Wilson10e972d2014-09-04 21:43:45 +01004851 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004852
Jani Nikula9cd300e2012-10-19 14:51:52 +03004853 if (!IS_ERR_OR_NULL(intel_connector->edid))
4854 kfree(intel_connector->edid);
4855
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004856 /* Can't call is_edp() since the encoder may have been destroyed
4857 * already. */
4858 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004859 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004860
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004861 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004862 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004863}
4864
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004865void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004866{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004867 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4868 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004869
Dave Airlie0e32b392014-05-02 14:02:48 +10004870 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004871 if (is_edp(intel_dp)) {
4872 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004873 /*
4874 * vdd might still be enabled do to the delayed vdd off.
4875 * Make sure vdd is actually turned off here.
4876 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004877 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004878 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004879 pps_unlock(intel_dp);
4880
Clint Taylor01527b32014-07-07 13:01:46 -07004881 if (intel_dp->edp_notifier.notifier_call) {
4882 unregister_reboot_notifier(&intel_dp->edp_notifier);
4883 intel_dp->edp_notifier.notifier_call = NULL;
4884 }
Keith Packardbd943152011-09-18 23:09:52 -07004885 }
Chris Wilson99681882016-06-20 09:29:17 +01004886
4887 intel_dp_aux_fini(intel_dp);
4888
Imre Deakc8bd0e42014-12-12 17:57:38 +02004889 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004890 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004891}
4892
Imre Deakbf93ba62016-04-18 10:04:21 +03004893void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004894{
4895 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4896
4897 if (!is_edp(intel_dp))
4898 return;
4899
Ville Syrjälä951468f2014-09-04 14:55:31 +03004900 /*
4901 * vdd might still be enabled do to the delayed vdd off.
4902 * Make sure vdd is actually turned off here.
4903 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004904 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004905 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004906 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004907 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004908}
4909
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004910static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4911{
4912 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4913 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004914 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004915
4916 lockdep_assert_held(&dev_priv->pps_mutex);
4917
4918 if (!edp_have_panel_vdd(intel_dp))
4919 return;
4920
4921 /*
4922 * The VDD bit needs a power domain reference, so if the bit is
4923 * already enabled when we boot or resume, grab this reference and
4924 * schedule a vdd off, so we don't hold on to the reference
4925 * indefinitely.
4926 */
4927 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004928 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004929
4930 edp_panel_vdd_schedule_off(intel_dp);
4931}
4932
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02004933static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
4934{
4935 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4936
4937 if ((intel_dp->DP & DP_PORT_EN) == 0)
4938 return INVALID_PIPE;
4939
4940 if (IS_CHERRYVIEW(dev_priv))
4941 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
4942 else
4943 return PORT_TO_PIPE(intel_dp->DP);
4944}
4945
Imre Deakbf93ba62016-04-18 10:04:21 +03004946void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004947{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004948 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02004949 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4950 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004951
4952 if (!HAS_DDI(dev_priv))
4953 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004954
Imre Deakdd75f6d2016-11-21 21:15:05 +02004955 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05304956 lspcon_resume(lspcon);
4957
Manasi Navared7e8ef02017-02-07 16:54:11 -08004958 intel_dp->reset_link_params = true;
4959
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004960 pps_lock(intel_dp);
4961
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02004962 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4963 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
4964
4965 if (is_edp(intel_dp)) {
4966 /* Reinit the power sequencer, in case BIOS did something with it. */
4967 intel_dp_pps_init(encoder->dev, intel_dp);
4968 intel_edp_panel_vdd_sanitize(intel_dp);
4969 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004970
4971 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004972}
4973
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004974static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004975 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004976 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004977 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02004978 .set_property = drm_atomic_helper_connector_set_property,
4979 .atomic_get_property = intel_digital_connector_atomic_get_property,
4980 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004981 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004982 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004983 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004984 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02004985 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004986};
4987
4988static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004989 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004990 .get_modes = intel_dp_get_modes,
4991 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02004992 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004993};
4994
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004995static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004996 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004997 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004998};
4999
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005000enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005001intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5002{
5003 struct intel_dp *intel_dp = &intel_dig_port->dp;
Dave Airlie0e32b392014-05-02 14:02:48 +10005004 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005005 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005006 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005007
Takashi Iwai25400582015-11-19 12:09:56 +01005008 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5009 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03005010 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10005011
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005012 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5013 /*
5014 * vdd off can generate a long pulse on eDP which
5015 * would require vdd on to handle it, and thus we
5016 * would end up in an endless cycle of
5017 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5018 */
5019 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5020 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005021 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005022 }
5023
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005024 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5025 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005027
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005028 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005029 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005030 intel_dp->detect_done = false;
5031 return IRQ_NONE;
5032 }
5033
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005034 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005035
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005036 if (intel_dp->is_mst) {
5037 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5038 /*
5039 * If we were in MST mode, and device is not
5040 * there, get out of MST mode
5041 */
5042 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5043 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5044 intel_dp->is_mst = false;
5045 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5046 intel_dp->is_mst);
5047 intel_dp->detect_done = false;
5048 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005049 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005050 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005051
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005052 if (!intel_dp->is_mst) {
5053 if (!intel_dp_short_pulse(intel_dp)) {
5054 intel_dp->detect_done = false;
5055 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305056 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005057 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005058
5059 ret = IRQ_HANDLED;
5060
Imre Deak1c767b32014-08-18 14:42:42 +03005061put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005062 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005063
5064 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005065}
5066
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005067/* check the VBT to see whether the eDP is on another port */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005068bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005069{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005070 /*
5071 * eDP not supported on g4x. so bail out early just
5072 * for a bit extra safety in case the VBT is bonkers.
5073 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005074 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005075 return false;
5076
Imre Deaka98d9c12016-12-21 12:17:24 +02005077 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005078 return true;
5079
Jani Nikula951d9ef2016-03-16 12:43:31 +02005080 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005081}
5082
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005083static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005084intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5085{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005086 struct drm_i915_private *dev_priv = to_i915(connector->dev);
5087
Chris Wilson3f43c482011-05-12 22:17:24 +01005088 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005089 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005090
5091 if (is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005092 u32 allowed_scalers;
5093
5094 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5095 if (!HAS_GMCH_DISPLAY(dev_priv))
5096 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5097
5098 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5099
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005100 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005101
Yuly Novikov53b41832012-10-26 12:04:00 +03005102 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005103}
5104
Imre Deakdada1a92014-01-29 13:25:41 +02005105static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5106{
Abhay Kumard28d4732016-01-22 17:39:04 -08005107 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005108 intel_dp->last_power_on = jiffies;
5109 intel_dp->last_backlight_off = jiffies;
5110}
5111
Daniel Vetter67a54562012-10-20 20:57:45 +02005112static void
Imre Deak54648612016-06-16 16:37:22 +03005113intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
5114 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005115{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305116 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005117 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005118
Imre Deak8e8232d2016-06-16 16:37:21 +03005119 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005120
5121 /* Workaround: Need to write PP_CONTROL with the unlock key as
5122 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305123 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005124
Imre Deak8e8232d2016-06-16 16:37:21 +03005125 pp_on = I915_READ(regs.pp_on);
5126 pp_off = I915_READ(regs.pp_off);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005127 if (!IS_GEN9_LP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005128 I915_WRITE(regs.pp_ctrl, pp_ctl);
5129 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305130 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005131
5132 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005133 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5134 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005135
Imre Deak54648612016-06-16 16:37:22 +03005136 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5137 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005138
Imre Deak54648612016-06-16 16:37:22 +03005139 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5140 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005141
Imre Deak54648612016-06-16 16:37:22 +03005142 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5143 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005144
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005145 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305146 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5147 BXT_POWER_CYCLE_DELAY_SHIFT;
5148 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03005149 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305150 else
Imre Deak54648612016-06-16 16:37:22 +03005151 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305152 } else {
Imre Deak54648612016-06-16 16:37:22 +03005153 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005154 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305155 }
Imre Deak54648612016-06-16 16:37:22 +03005156}
5157
5158static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005159intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5160{
5161 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5162 state_name,
5163 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5164}
5165
5166static void
5167intel_pps_verify_state(struct drm_i915_private *dev_priv,
5168 struct intel_dp *intel_dp)
5169{
5170 struct edp_power_seq hw;
5171 struct edp_power_seq *sw = &intel_dp->pps_delays;
5172
5173 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
5174
5175 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5176 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5177 DRM_ERROR("PPS state mismatch\n");
5178 intel_pps_dump_state("sw", sw);
5179 intel_pps_dump_state("hw", &hw);
5180 }
5181}
5182
5183static void
Imre Deak54648612016-06-16 16:37:22 +03005184intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5185 struct intel_dp *intel_dp)
5186{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005187 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03005188 struct edp_power_seq cur, vbt, spec,
5189 *final = &intel_dp->pps_delays;
5190
5191 lockdep_assert_held(&dev_priv->pps_mutex);
5192
5193 /* already initialized? */
5194 if (final->t11_t12 != 0)
5195 return;
5196
5197 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005198
Imre Deakde9c1b62016-06-16 20:01:46 +03005199 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005200
Jani Nikula6aa23e62016-03-24 17:50:20 +02005201 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005202
5203 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5204 * our hw here, which are all in 100usec. */
5205 spec.t1_t3 = 210 * 10;
5206 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5207 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5208 spec.t10 = 500 * 10;
5209 /* This one is special and actually in units of 100ms, but zero
5210 * based in the hw (so we need to add 100 ms). But the sw vbt
5211 * table multiplies it with 1000 to make it in units of 100usec,
5212 * too. */
5213 spec.t11_t12 = (510 + 100) * 10;
5214
Imre Deakde9c1b62016-06-16 20:01:46 +03005215 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005216
5217 /* Use the max of the register settings and vbt. If both are
5218 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005219#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005220 spec.field : \
5221 max(cur.field, vbt.field))
5222 assign_final(t1_t3);
5223 assign_final(t8);
5224 assign_final(t9);
5225 assign_final(t10);
5226 assign_final(t11_t12);
5227#undef assign_final
5228
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005229#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005230 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5231 intel_dp->backlight_on_delay = get_delay(t8);
5232 intel_dp->backlight_off_delay = get_delay(t9);
5233 intel_dp->panel_power_down_delay = get_delay(t10);
5234 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5235#undef get_delay
5236
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005237 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5238 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5239 intel_dp->panel_power_cycle_delay);
5240
5241 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5242 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005243
5244 /*
5245 * We override the HW backlight delays to 1 because we do manual waits
5246 * on them. For T8, even BSpec recommends doing it. For T9, if we
5247 * don't do this, we'll end up waiting for the backlight off delay
5248 * twice: once when we do the manual sleep, and once when we disable
5249 * the panel and wait for the PP_STATUS bit to become zero.
5250 */
5251 final->t8 = 1;
5252 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005253}
5254
5255static void
5256intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005257 struct intel_dp *intel_dp,
5258 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005259{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005260 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07005261 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005262 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005263 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005264 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005265 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005266
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005267 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005268
Imre Deak8e8232d2016-06-16 16:37:21 +03005269 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005270
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005271 /*
5272 * On some VLV machines the BIOS can leave the VDD
5273 * enabled even on power seqeuencers which aren't
5274 * hooked up to any port. This would mess up the
5275 * power domain tracking the first time we pick
5276 * one of these power sequencers for use since
5277 * edp_panel_vdd_on() would notice that the VDD was
5278 * already on and therefore wouldn't grab the power
5279 * domain reference. Disable VDD first to avoid this.
5280 * This also avoids spuriously turning the VDD on as
5281 * soon as the new power seqeuencer gets initialized.
5282 */
5283 if (force_disable_vdd) {
5284 u32 pp = ironlake_get_pp_control(intel_dp);
5285
5286 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5287
5288 if (pp & EDP_FORCE_VDD)
5289 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5290
5291 pp &= ~EDP_FORCE_VDD;
5292
5293 I915_WRITE(regs.pp_ctrl, pp);
5294 }
5295
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005296 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005297 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5298 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005299 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005300 /* Compute the divisor for the pp clock, simply match the Bspec
5301 * formula. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005302 if (IS_GEN9_LP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005303 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305304 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5305 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5306 << BXT_POWER_CYCLE_DELAY_SHIFT);
5307 } else {
5308 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5309 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5310 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5311 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005312
5313 /* Haswell doesn't have any port selection bits for the panel
5314 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005315 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005316 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005317 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005318 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005319 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005321 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005322 }
5323
Jesse Barnes453c5422013-03-28 09:55:41 -07005324 pp_on |= port_sel;
5325
Imre Deak8e8232d2016-06-16 16:37:21 +03005326 I915_WRITE(regs.pp_on, pp_on);
5327 I915_WRITE(regs.pp_off, pp_off);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005328 if (IS_GEN9_LP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005329 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305330 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005331 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005332
Daniel Vetter67a54562012-10-20 20:57:45 +02005333 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005334 I915_READ(regs.pp_on),
5335 I915_READ(regs.pp_off),
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005336 IS_GEN9_LP(dev_priv) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005337 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5338 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005339}
5340
Imre Deak335f7522016-08-10 14:07:32 +03005341static void intel_dp_pps_init(struct drm_device *dev,
5342 struct intel_dp *intel_dp)
5343{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005344 struct drm_i915_private *dev_priv = to_i915(dev);
5345
5346 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005347 vlv_initial_power_sequencer_setup(intel_dp);
5348 } else {
5349 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005350 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005351 }
5352}
5353
Vandana Kannanb33a2812015-02-13 15:33:03 +05305354/**
5355 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005356 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005357 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305358 * @refresh_rate: RR to be programmed
5359 *
5360 * This function gets called when refresh rate (RR) has to be changed from
5361 * one frequency to another. Switches can be between high and low RR
5362 * supported by the panel or to any other RR based on media playback (in
5363 * this case, RR value needs to be passed from user space).
5364 *
5365 * The caller of this function needs to take a lock on dev_priv->drrs.
5366 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005367static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5368 struct intel_crtc_state *crtc_state,
5369 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305370{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305371 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305372 struct intel_digital_port *dig_port = NULL;
5373 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305375 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305376
5377 if (refresh_rate <= 0) {
5378 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5379 return;
5380 }
5381
Vandana Kannan96178ee2015-01-10 02:25:56 +05305382 if (intel_dp == NULL) {
5383 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305384 return;
5385 }
5386
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005387 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005388 * FIXME: This needs proper synchronization with psr state for some
5389 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005390 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305391
Vandana Kannan96178ee2015-01-10 02:25:56 +05305392 dig_port = dp_to_dig_port(intel_dp);
5393 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005394 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305395
5396 if (!intel_crtc) {
5397 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5398 return;
5399 }
5400
Vandana Kannan96178ee2015-01-10 02:25:56 +05305401 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305402 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5403 return;
5404 }
5405
Vandana Kannan96178ee2015-01-10 02:25:56 +05305406 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5407 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305408 index = DRRS_LOW_RR;
5409
Vandana Kannan96178ee2015-01-10 02:25:56 +05305410 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305411 DRM_DEBUG_KMS(
5412 "DRRS requested for previously set RR...ignoring\n");
5413 return;
5414 }
5415
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005416 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305417 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5418 return;
5419 }
5420
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005421 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305422 switch (index) {
5423 case DRRS_HIGH_RR:
5424 intel_dp_set_m_n(intel_crtc, M1_N1);
5425 break;
5426 case DRRS_LOW_RR:
5427 intel_dp_set_m_n(intel_crtc, M2_N2);
5428 break;
5429 case DRRS_MAX_RR:
5430 default:
5431 DRM_ERROR("Unsupported refreshrate type\n");
5432 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005433 } else if (INTEL_GEN(dev_priv) > 6) {
5434 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005435 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305436
Ville Syrjälä649636e2015-09-22 19:50:01 +03005437 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305438 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005439 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305440 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5441 else
5442 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305443 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005444 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305445 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5446 else
5447 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305448 }
5449 I915_WRITE(reg, val);
5450 }
5451
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305452 dev_priv->drrs.refresh_rate_type = index;
5453
5454 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5455}
5456
Vandana Kannanb33a2812015-02-13 15:33:03 +05305457/**
5458 * intel_edp_drrs_enable - init drrs struct if supported
5459 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005460 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305461 *
5462 * Initializes frontbuffer_bits and drrs.dp
5463 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005464void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5465 struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305466{
5467 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005468 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305469
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005470 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305471 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5472 return;
5473 }
5474
5475 mutex_lock(&dev_priv->drrs.mutex);
5476 if (WARN_ON(dev_priv->drrs.dp)) {
5477 DRM_ERROR("DRRS already enabled\n");
5478 goto unlock;
5479 }
5480
5481 dev_priv->drrs.busy_frontbuffer_bits = 0;
5482
5483 dev_priv->drrs.dp = intel_dp;
5484
5485unlock:
5486 mutex_unlock(&dev_priv->drrs.mutex);
5487}
5488
Vandana Kannanb33a2812015-02-13 15:33:03 +05305489/**
5490 * intel_edp_drrs_disable - Disable DRRS
5491 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005492 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305493 *
5494 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005495void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5496 struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305497{
5498 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005499 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305500
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005501 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305502 return;
5503
5504 mutex_lock(&dev_priv->drrs.mutex);
5505 if (!dev_priv->drrs.dp) {
5506 mutex_unlock(&dev_priv->drrs.mutex);
5507 return;
5508 }
5509
5510 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005511 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5512 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305513
5514 dev_priv->drrs.dp = NULL;
5515 mutex_unlock(&dev_priv->drrs.mutex);
5516
5517 cancel_delayed_work_sync(&dev_priv->drrs.work);
5518}
5519
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305520static void intel_edp_drrs_downclock_work(struct work_struct *work)
5521{
5522 struct drm_i915_private *dev_priv =
5523 container_of(work, typeof(*dev_priv), drrs.work.work);
5524 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305525
Vandana Kannan96178ee2015-01-10 02:25:56 +05305526 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305527
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305528 intel_dp = dev_priv->drrs.dp;
5529
5530 if (!intel_dp)
5531 goto unlock;
5532
5533 /*
5534 * The delayed work can race with an invalidate hence we need to
5535 * recheck.
5536 */
5537
5538 if (dev_priv->drrs.busy_frontbuffer_bits)
5539 goto unlock;
5540
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005541 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5542 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5543
5544 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5545 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5546 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305547
5548unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305549 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305550}
5551
Vandana Kannanb33a2812015-02-13 15:33:03 +05305552/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305553 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005554 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305555 * @frontbuffer_bits: frontbuffer plane tracking bits
5556 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305557 * This function gets called everytime rendering on the given planes start.
5558 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305559 *
5560 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5561 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005562void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5563 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305564{
Vandana Kannana93fad02015-01-10 02:25:59 +05305565 struct drm_crtc *crtc;
5566 enum pipe pipe;
5567
Daniel Vetter9da7d692015-04-09 16:44:15 +02005568 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305569 return;
5570
Daniel Vetter88f933a2015-04-09 16:44:16 +02005571 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305572
Vandana Kannana93fad02015-01-10 02:25:59 +05305573 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005574 if (!dev_priv->drrs.dp) {
5575 mutex_unlock(&dev_priv->drrs.mutex);
5576 return;
5577 }
5578
Vandana Kannana93fad02015-01-10 02:25:59 +05305579 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5580 pipe = to_intel_crtc(crtc)->pipe;
5581
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005582 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5583 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5584
Ramalingam C0ddfd202015-06-15 20:50:05 +05305585 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005586 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005587 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5588 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305589
Vandana Kannana93fad02015-01-10 02:25:59 +05305590 mutex_unlock(&dev_priv->drrs.mutex);
5591}
5592
Vandana Kannanb33a2812015-02-13 15:33:03 +05305593/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305594 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005595 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305596 * @frontbuffer_bits: frontbuffer plane tracking bits
5597 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305598 * This function gets called every time rendering on the given planes has
5599 * completed or flip on a crtc is completed. So DRRS should be upclocked
5600 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5601 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305602 *
5603 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5604 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005605void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5606 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305607{
Vandana Kannana93fad02015-01-10 02:25:59 +05305608 struct drm_crtc *crtc;
5609 enum pipe pipe;
5610
Daniel Vetter9da7d692015-04-09 16:44:15 +02005611 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305612 return;
5613
Daniel Vetter88f933a2015-04-09 16:44:16 +02005614 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305615
Vandana Kannana93fad02015-01-10 02:25:59 +05305616 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005617 if (!dev_priv->drrs.dp) {
5618 mutex_unlock(&dev_priv->drrs.mutex);
5619 return;
5620 }
5621
Vandana Kannana93fad02015-01-10 02:25:59 +05305622 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5623 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005624
5625 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305626 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5627
Ramalingam C0ddfd202015-06-15 20:50:05 +05305628 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005629 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005630 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5631 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305632
5633 /*
5634 * flush also means no more activity hence schedule downclock, if all
5635 * other fbs are quiescent too
5636 */
5637 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305638 schedule_delayed_work(&dev_priv->drrs.work,
5639 msecs_to_jiffies(1000));
5640 mutex_unlock(&dev_priv->drrs.mutex);
5641}
5642
Vandana Kannanb33a2812015-02-13 15:33:03 +05305643/**
5644 * DOC: Display Refresh Rate Switching (DRRS)
5645 *
5646 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5647 * which enables swtching between low and high refresh rates,
5648 * dynamically, based on the usage scenario. This feature is applicable
5649 * for internal panels.
5650 *
5651 * Indication that the panel supports DRRS is given by the panel EDID, which
5652 * would list multiple refresh rates for one resolution.
5653 *
5654 * DRRS is of 2 types - static and seamless.
5655 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5656 * (may appear as a blink on screen) and is used in dock-undock scenario.
5657 * Seamless DRRS involves changing RR without any visual effect to the user
5658 * and can be used during normal system usage. This is done by programming
5659 * certain registers.
5660 *
5661 * Support for static/seamless DRRS may be indicated in the VBT based on
5662 * inputs from the panel spec.
5663 *
5664 * DRRS saves power by switching to low RR based on usage scenarios.
5665 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005666 * The implementation is based on frontbuffer tracking implementation. When
5667 * there is a disturbance on the screen triggered by user activity or a periodic
5668 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5669 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5670 * made.
5671 *
5672 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5673 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305674 *
5675 * DRRS can be further extended to support other internal panels and also
5676 * the scenario of video playback wherein RR is set based on the rate
5677 * requested by userspace.
5678 */
5679
5680/**
5681 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5682 * @intel_connector: eDP connector
5683 * @fixed_mode: preferred mode of panel
5684 *
5685 * This function is called only once at driver load to initialize basic
5686 * DRRS stuff.
5687 *
5688 * Returns:
5689 * Downclock mode if panel supports it, else return NULL.
5690 * DRRS support is determined by the presence of downclock mode (apart
5691 * from VBT setting).
5692 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305693static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305694intel_dp_drrs_init(struct intel_connector *intel_connector,
5695 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696{
5697 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305698 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005699 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305700 struct drm_display_mode *downclock_mode = NULL;
5701
Daniel Vetter9da7d692015-04-09 16:44:15 +02005702 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5703 mutex_init(&dev_priv->drrs.mutex);
5704
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005705 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305706 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5707 return NULL;
5708 }
5709
5710 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005711 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305712 return NULL;
5713 }
5714
5715 downclock_mode = intel_find_panel_downclock
Mika Kaholaa318b4c2016-12-13 10:02:48 +02005716 (dev_priv, fixed_mode, connector);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305717
5718 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305719 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305720 return NULL;
5721 }
5722
Vandana Kannan96178ee2015-01-10 02:25:56 +05305723 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305724
Vandana Kannan96178ee2015-01-10 02:25:56 +05305725 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005726 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305727 return downclock_mode;
5728}
5729
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005730static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005731 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005732{
5733 struct drm_connector *connector = &intel_connector->base;
5734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005735 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5736 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005737 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005738 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305739 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005740 bool has_dpcd;
5741 struct drm_display_mode *scan;
5742 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005743 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005744
5745 if (!is_edp(intel_dp))
5746 return true;
5747
Imre Deak97a824e12016-06-21 11:51:47 +03005748 /*
5749 * On IBX/CPT we may get here with LVDS already registered. Since the
5750 * driver uses the only internal power sequencer available for both
5751 * eDP and LVDS bail out early in this case to prevent interfering
5752 * with an already powered-on LVDS power sequencer.
5753 */
5754 if (intel_get_lvds_encoder(dev)) {
5755 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5756 DRM_INFO("LVDS was detected, not registering eDP\n");
5757
5758 return false;
5759 }
5760
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005761 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005762
5763 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005764 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005765 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005766
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005767 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005768
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005769 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005770 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005771
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005772 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005773 /* if this fails, presume the device is a ghost */
5774 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005775 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005776 }
5777
Daniel Vetter060c8772014-03-21 23:22:35 +01005778 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005779 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005780 if (edid) {
5781 if (drm_add_edid_modes(connector, edid)) {
5782 drm_mode_connector_update_edid_property(connector,
5783 edid);
5784 drm_edid_to_eld(connector, edid);
5785 } else {
5786 kfree(edid);
5787 edid = ERR_PTR(-EINVAL);
5788 }
5789 } else {
5790 edid = ERR_PTR(-ENOENT);
5791 }
5792 intel_connector->edid = edid;
5793
5794 /* prefer fixed mode from EDID if available */
5795 list_for_each_entry(scan, &connector->probed_modes, head) {
5796 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5797 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305798 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305799 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005800 break;
5801 }
5802 }
5803
5804 /* fallback to VBT if available for eDP */
5805 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5806 fixed_mode = drm_mode_duplicate(dev,
5807 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005808 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005809 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005810 connector->display_info.width_mm = fixed_mode->width_mm;
5811 connector->display_info.height_mm = fixed_mode->height_mm;
5812 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005813 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005814 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005815
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005816 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005817 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5818 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005819
5820 /*
5821 * Figure out the current pipe for the initial backlight setup.
5822 * If the current pipe isn't valid, try the PPS pipe, and if that
5823 * fails just assume pipe A.
5824 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005825 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005826
5827 if (pipe != PIPE_A && pipe != PIPE_B)
5828 pipe = intel_dp->pps_pipe;
5829
5830 if (pipe != PIPE_A && pipe != PIPE_B)
5831 pipe = PIPE_A;
5832
5833 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5834 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005835 }
5836
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305837 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005838 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005839 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005840
5841 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005842
5843out_vdd_off:
5844 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5845 /*
5846 * vdd might still be enabled do to the delayed vdd off.
5847 * Make sure vdd is actually turned off here.
5848 */
5849 pps_lock(intel_dp);
5850 edp_panel_vdd_off_sync(intel_dp);
5851 pps_unlock(intel_dp);
5852
5853 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005854}
5855
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005856/* Set up the hotplug pin and aux power domain. */
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005857static void
5858intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
5859{
5860 struct intel_encoder *encoder = &intel_dig_port->base;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005861 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005862
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005863 switch (intel_dig_port->port) {
5864 case PORT_A:
5865 encoder->hpd_pin = HPD_PORT_A;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005866 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005867 break;
5868 case PORT_B:
5869 encoder->hpd_pin = HPD_PORT_B;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005870 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005871 break;
5872 case PORT_C:
5873 encoder->hpd_pin = HPD_PORT_C;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005874 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005875 break;
5876 case PORT_D:
5877 encoder->hpd_pin = HPD_PORT_D;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005878 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005879 break;
5880 case PORT_E:
5881 encoder->hpd_pin = HPD_PORT_E;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005882
5883 /* FIXME: Check VBT for actual wiring of PORT E */
5884 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005885 break;
5886 default:
5887 MISSING_CASE(intel_dig_port->port);
5888 }
5889}
5890
Manasi Navare93013972017-04-06 16:44:19 +03005891static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5892{
5893 struct intel_connector *intel_connector;
5894 struct drm_connector *connector;
5895
5896 intel_connector = container_of(work, typeof(*intel_connector),
5897 modeset_retry_work);
5898 connector = &intel_connector->base;
5899 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
5900 connector->name);
5901
5902 /* Grab the locks before changing connector property*/
5903 mutex_lock(&connector->dev->mode_config.mutex);
5904 /* Set connector link status to BAD and send a Uevent to notify
5905 * userspace to do a modeset.
5906 */
5907 drm_mode_connector_set_link_status_property(connector,
5908 DRM_MODE_LINK_STATUS_BAD);
5909 mutex_unlock(&connector->dev->mode_config.mutex);
5910 /* Send Hotplug uevent so userspace can reprobe */
5911 drm_kms_helper_hotplug_event(connector->dev);
5912}
5913
Paulo Zanoni16c25532013-06-12 17:27:25 -03005914bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005915intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5916 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005917{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005918 struct drm_connector *connector = &intel_connector->base;
5919 struct intel_dp *intel_dp = &intel_dig_port->dp;
5920 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5921 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005922 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005923 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005924 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005925
Manasi Navare93013972017-04-06 16:44:19 +03005926 /* Initialize the work for modeset in case of link train failure */
5927 INIT_WORK(&intel_connector->modeset_retry_work,
5928 intel_dp_modeset_retry_work_fn);
5929
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005930 if (WARN(intel_dig_port->max_lanes < 1,
5931 "Not enough lanes (%d) for DP on port %c\n",
5932 intel_dig_port->max_lanes, port_name(port)))
5933 return false;
5934
Jani Nikula55cfc582017-03-28 17:59:04 +03005935 intel_dp_set_source_rates(intel_dp);
5936
Manasi Navared7e8ef02017-02-07 16:54:11 -08005937 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005938 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005939 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005940
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005941 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005942 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005943 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005944 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005945 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005946 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005947 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5948 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005949 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005950
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005951 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005952 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5953 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005954 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005955
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005956 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005957 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5958
Daniel Vetter07679352012-09-06 22:15:42 +02005959 /* Preserve the current hw state. */
5960 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005961 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005962
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005963 if (intel_dp_is_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305964 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005965 else
5966 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005967
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005968 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5969 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5970
Imre Deakf7d24902013-05-08 13:14:05 +03005971 /*
5972 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5973 * for DP the encoder type can be set by the caller to
5974 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5975 */
5976 if (type == DRM_MODE_CONNECTOR_eDP)
5977 intel_encoder->type = INTEL_OUTPUT_EDP;
5978
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005979 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005980 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08005981 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005982 return false;
5983
Imre Deake7281ea2013-05-08 13:14:08 +03005984 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5985 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5986 port_name(port));
5987
Adam Jacksonb3295302010-07-16 14:46:28 -04005988 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005989 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5990
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005991 connector->interlace_allowed = true;
5992 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005993
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005994 intel_dp_init_connector_port_info(intel_dig_port);
5995
Mika Kaholab6339582016-09-09 14:10:52 +03005996 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01005997
Daniel Vetter66a92782012-07-12 20:08:18 +02005998 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005999 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006000
Chris Wilsondf0e9242010-09-09 16:20:55 +01006001 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006002
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006003 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006004 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6005 else
6006 intel_connector->get_hw_state = intel_connector_get_hw_state;
6007
Dave Airlie0e32b392014-05-02 14:02:48 +10006008 /* init MST on ports that can support it */
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00006009 if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03006010 (port == PORT_B || port == PORT_C || port == PORT_D))
6011 intel_dp_mst_encoder_init(intel_dig_port,
6012 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006013
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006014 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006015 intel_dp_aux_fini(intel_dp);
6016 intel_dp_mst_encoder_cleanup(intel_dig_port);
6017 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006018 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006019
Chris Wilsonf6849602010-09-19 09:29:33 +01006020 intel_dp_add_properties(intel_dp, connector);
6021
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006022 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6023 * 0xd. Failure to do so will result in spurious interrupts being
6024 * generated on the port when a cable is not attached.
6025 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006026 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006027 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6028 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6029 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006030
6031 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006032
6033fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006034 drm_connector_cleanup(connector);
6035
6036 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006037}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006038
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006039bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006040 i915_reg_t output_reg,
6041 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006042{
6043 struct intel_digital_port *intel_dig_port;
6044 struct intel_encoder *intel_encoder;
6045 struct drm_encoder *encoder;
6046 struct intel_connector *intel_connector;
6047
Daniel Vetterb14c5672013-09-19 12:18:32 +02006048 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006049 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006050 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006051
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006052 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306053 if (!intel_connector)
6054 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006055
6056 intel_encoder = &intel_dig_port->base;
6057 encoder = &intel_encoder->base;
6058
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006059 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6060 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6061 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306062 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006063
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006064 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006065 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006066 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006067 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006068 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006069 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006070 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006071 intel_encoder->pre_enable = chv_pre_enable_dp;
6072 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006073 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006074 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006075 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006076 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006077 intel_encoder->pre_enable = vlv_pre_enable_dp;
6078 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006079 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006080 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006081 intel_encoder->pre_enable = g4x_pre_enable_dp;
6082 intel_encoder->enable = g4x_enable_dp;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006083 if (INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006084 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006085 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006086
Paulo Zanoni174edf12012-10-26 19:05:50 -02006087 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006088 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006089 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006090
Ville Syrjäläcca05022016-06-22 21:57:06 +03006091 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006092 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006093 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006094 if (port == PORT_D)
6095 intel_encoder->crtc_mask = 1 << 2;
6096 else
6097 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6098 } else {
6099 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6100 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006101 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006102 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006103
Dave Airlie13cf5502014-06-18 11:29:35 +10006104 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006105 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006106
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306107 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6108 goto err_init_connector;
6109
Chris Wilson457c52d2016-06-01 08:27:50 +01006110 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306111
6112err_init_connector:
6113 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306114err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306115 kfree(intel_connector);
6116err_connector_alloc:
6117 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006118 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006119}
Dave Airlie0e32b392014-05-02 14:02:48 +10006120
6121void intel_dp_mst_suspend(struct drm_device *dev)
6122{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006123 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006124 int i;
6125
6126 /* disable MST */
6127 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006128 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006129
6130 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006131 continue;
6132
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006133 if (intel_dig_port->dp.is_mst)
6134 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006135 }
6136}
6137
6138void intel_dp_mst_resume(struct drm_device *dev)
6139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006140 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006141 int i;
6142
6143 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006144 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006145 int ret;
6146
6147 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006148 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006149
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006150 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6151 if (ret)
6152 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006153 }
6154}