blob: bc49d14e0a001273351506ccd981a8ecfac68676 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Yishai Hadasc2e53b22017-06-08 16:15:08 +030037#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030038#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030039
40/* not supported currently */
41static int wq_signature;
42
43enum {
44 MLX5_IB_ACK_REQ_FREQ = 8,
45};
46
47enum {
48 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
49 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
50 MLX5_IB_LINK_TYPE_IB = 0,
51 MLX5_IB_LINK_TYPE_ETH = 1
52};
53
54enum {
55 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030056};
57
58static const u32 mlx5_ib_opcode[] = {
59 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020060 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030061 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Erez Shitritf0313962016-02-21 16:27:17 +020075struct mlx5_wqe_eth_pad {
76 u8 rsvd0[16];
77};
Eli Cohene126ba92013-07-07 17:25:49 +030078
Alex Veskereb49ab02016-08-28 12:25:53 +030079enum raw_qp_set_mask_map {
80 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020081 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030082};
83
Alex Vesker0680efa2016-08-28 12:25:52 +030084struct mlx5_modify_raw_qp_param {
85 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030086
87 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020088 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030089 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030090};
91
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030092static void get_cqs(enum ib_qp_type qp_type,
93 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
94 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
95
Eli Cohene126ba92013-07-07 17:25:49 +030096static int is_qp0(enum ib_qp_type qp_type)
97{
98 return qp_type == IB_QPT_SMI;
99}
100
Eli Cohene126ba92013-07-07 17:25:49 +0300101static int is_sqp(enum ib_qp_type qp_type)
102{
103 return is_qp0(qp_type) || is_qp1(qp_type);
104}
105
106static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
107{
108 return mlx5_buf_offset(&qp->buf, offset);
109}
110
111static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
112{
113 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
114}
115
116void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
117{
118 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
119}
120
Haggai Eranc1395a22014-12-11 17:04:14 +0200121/**
122 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
123 *
124 * @qp: QP to copy from.
125 * @send: copy from the send queue when non-zero, use the receive queue
126 * otherwise.
127 * @wqe_index: index to start copying from. For send work queues, the
128 * wqe_index is in units of MLX5_SEND_WQE_BB.
129 * For receive work queue, it is the number of work queue
130 * element in the queue.
131 * @buffer: destination buffer.
132 * @length: maximum number of bytes to copy.
133 *
134 * Copies at least a single WQE, but may copy more data.
135 *
136 * Return: the number of bytes copied, or an error code.
137 */
138int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200139 void *buffer, u32 length,
140 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200141{
142 struct ib_device *ibdev = qp->ibqp.device;
143 struct mlx5_ib_dev *dev = to_mdev(ibdev);
144 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
145 size_t offset;
146 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200147 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200148 u32 first_copy_length;
149 int wqe_length;
150 int ret;
151
152 if (wq->wqe_cnt == 0) {
153 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
154 qp->ibqp.qp_type);
155 return -EINVAL;
156 }
157
158 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
159 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
160
161 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
162 return -EINVAL;
163
164 if (offset > umem->length ||
165 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
166 return -EINVAL;
167
168 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
169 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
170 if (ret)
171 return ret;
172
173 if (send) {
174 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
175 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
176
177 wqe_length = ds * MLX5_WQE_DS_UNITS;
178 } else {
179 wqe_length = 1 << wq->wqe_shift;
180 }
181
182 if (wqe_length <= first_copy_length)
183 return first_copy_length;
184
185 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
186 wqe_length - first_copy_length);
187 if (ret)
188 return ret;
189
190 return wqe_length;
191}
192
Eli Cohene126ba92013-07-07 17:25:49 +0300193static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
194{
195 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
196 struct ib_event event;
197
majd@mellanox.com19098df2016-01-14 19:13:03 +0200198 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
199 /* This event is only valid for trans_qps */
200 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
201 }
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 if (ibqp->event_handler) {
204 event.device = ibqp->device;
205 event.element.qp = ibqp;
206 switch (type) {
207 case MLX5_EVENT_TYPE_PATH_MIG:
208 event.event = IB_EVENT_PATH_MIG;
209 break;
210 case MLX5_EVENT_TYPE_COMM_EST:
211 event.event = IB_EVENT_COMM_EST;
212 break;
213 case MLX5_EVENT_TYPE_SQ_DRAINED:
214 event.event = IB_EVENT_SQ_DRAINED;
215 break;
216 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
217 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
218 break;
219 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
220 event.event = IB_EVENT_QP_FATAL;
221 break;
222 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
223 event.event = IB_EVENT_PATH_MIG_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
226 event.event = IB_EVENT_QP_REQ_ERR;
227 break;
228 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
229 event.event = IB_EVENT_QP_ACCESS_ERR;
230 break;
231 default:
232 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
233 return;
234 }
235
236 ibqp->event_handler(&event, ibqp->qp_context);
237 }
238}
239
240static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
241 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
242{
243 int wqe_size;
244 int wq_size;
245
246 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300248 return -EINVAL;
249
250 if (!has_rq) {
251 qp->rq.max_gs = 0;
252 qp->rq.wqe_cnt = 0;
253 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300254 cap->max_recv_wr = 0;
255 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300256 } else {
257 if (ucmd) {
258 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
259 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
260 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
261 qp->rq.max_post = qp->rq.wqe_cnt;
262 } else {
263 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
264 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
265 wqe_size = roundup_pow_of_two(wqe_size);
266 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
267 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
268 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300270 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
271 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300272 MLX5_CAP_GEN(dev->mdev,
273 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300274 return -EINVAL;
275 }
276 qp->rq.wqe_shift = ilog2(wqe_size);
277 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
278 qp->rq.max_post = qp->rq.wqe_cnt;
279 }
280 }
281
282 return 0;
283}
284
Erez Shitritf0313962016-02-21 16:27:17 +0200285static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300286{
Andi Shyti618af382013-07-16 15:35:01 +0200287 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300288
Erez Shitritf0313962016-02-21 16:27:17 +0200289 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300290 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300291 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300292 /* fall through */
293 case IB_QPT_RC:
294 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200295 max(sizeof(struct mlx5_wqe_atomic_seg) +
296 sizeof(struct mlx5_wqe_raddr_seg),
297 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
298 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300299 break;
300
Eli Cohenb125a542013-09-11 16:35:22 +0300301 case IB_QPT_XRC_TGT:
302 return 0;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300305 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200306 max(sizeof(struct mlx5_wqe_raddr_seg),
307 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
308 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300309 break;
310
311 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200312 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
313 size += sizeof(struct mlx5_wqe_eth_pad) +
314 sizeof(struct mlx5_wqe_eth_seg);
315 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300316 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200317 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300318 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300319 sizeof(struct mlx5_wqe_datagram_seg);
320 break;
321
322 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300323 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300324 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
325 sizeof(struct mlx5_mkey_seg);
326 break;
327
328 default:
329 return -EINVAL;
330 }
331
332 return size;
333}
334
335static int calc_send_wqe(struct ib_qp_init_attr *attr)
336{
337 int inl_size = 0;
338 int size;
339
Erez Shitritf0313962016-02-21 16:27:17 +0200340 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300341 if (size < 0)
342 return size;
343
344 if (attr->cap.max_inline_data) {
345 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
346 attr->cap.max_inline_data;
347 }
348
349 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200350 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
351 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
352 return MLX5_SIG_WQE_SIZE;
353 else
354 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300355}
356
Eli Cohen288c01b2016-10-27 16:36:45 +0300357static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
358{
359 int max_sge;
360
361 if (attr->qp_type == IB_QPT_RC)
362 max_sge = (min_t(int, wqe_size, 512) -
363 sizeof(struct mlx5_wqe_ctrl_seg) -
364 sizeof(struct mlx5_wqe_raddr_seg)) /
365 sizeof(struct mlx5_wqe_data_seg);
366 else if (attr->qp_type == IB_QPT_XRC_INI)
367 max_sge = (min_t(int, wqe_size, 512) -
368 sizeof(struct mlx5_wqe_ctrl_seg) -
369 sizeof(struct mlx5_wqe_xrc_seg) -
370 sizeof(struct mlx5_wqe_raddr_seg)) /
371 sizeof(struct mlx5_wqe_data_seg);
372 else
373 max_sge = (wqe_size - sq_overhead(attr)) /
374 sizeof(struct mlx5_wqe_data_seg);
375
376 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
377 sizeof(struct mlx5_wqe_data_seg));
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
381 struct mlx5_ib_qp *qp)
382{
383 int wqe_size;
384 int wq_size;
385
386 if (!attr->cap.max_send_wr)
387 return 0;
388
389 wqe_size = calc_send_wqe(attr);
390 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
391 if (wqe_size < 0)
392 return wqe_size;
393
Saeed Mahameed938fe832015-05-28 22:28:41 +0300394 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300395 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300396 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
Erez Shitritf0313962016-02-21 16:27:17 +0200400 qp->max_inline_data = wqe_size - sq_overhead(attr) -
401 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300402 attr->cap.max_inline_data = qp->max_inline_data;
403
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200404 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
405 qp->signature_en = true;
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
408 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300409 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800410 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
411 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300412 qp->sq.wqe_cnt,
413 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300414 return -ENOMEM;
415 }
Eli Cohene126ba92013-07-07 17:25:49 +0300416 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300417 qp->sq.max_gs = get_send_sge(attr, wqe_size);
418 if (qp->sq.max_gs < attr->cap.max_send_sge)
419 return -ENOMEM;
420
421 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300422 qp->sq.max_post = wq_size / wqe_size;
423 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 return wq_size;
426}
427
428static int set_user_buf_size(struct mlx5_ib_dev *dev,
429 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200430 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200431 struct mlx5_ib_qp_base *base,
432 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300433{
434 int desc_sz = 1 << qp->sq.wqe_shift;
435
Saeed Mahameed938fe832015-05-28 22:28:41 +0300436 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300437 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300438 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300439 return -EINVAL;
440 }
441
442 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
443 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
444 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
445 return -EINVAL;
446 }
447
448 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
449
Saeed Mahameed938fe832015-05-28 22:28:41 +0300450 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300451 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300452 qp->sq.wqe_cnt,
453 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300454 return -EINVAL;
455 }
456
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300457 if (attr->qp_type == IB_QPT_RAW_PACKET ||
458 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200459 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
460 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
461 } else {
462 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
463 (qp->sq.wqe_cnt << 6);
464 }
Eli Cohene126ba92013-07-07 17:25:49 +0300465
466 return 0;
467}
468
469static int qp_has_rq(struct ib_qp_init_attr *attr)
470{
471 if (attr->qp_type == IB_QPT_XRC_INI ||
472 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
473 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
474 !attr->cap.max_recv_wr)
475 return 0;
476
477 return 1;
478}
479
Eli Cohen2f5ff262017-01-03 23:55:21 +0200480static int first_med_bfreg(void)
Eli Cohenc1be5232014-01-14 17:45:12 +0200481{
482 return 1;
483}
484
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200485enum {
486 /* this is the first blue flame register in the array of bfregs assigned
487 * to a processes. Since we do not use it for blue flame but rather
488 * regular 64 bit doorbells, we do not need a lock for maintaiing
489 * "odd/even" order
490 */
491 NUM_NON_BLUE_FLAME_BFREGS = 1,
492};
493
Eli Cohenb037c292017-01-03 23:55:26 +0200494static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
495{
496 return get_num_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
497}
498
499static int num_med_bfreg(struct mlx5_ib_dev *dev,
500 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200501{
502 int n;
503
Eli Cohenb037c292017-01-03 23:55:26 +0200504 n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
505 NUM_NON_BLUE_FLAME_BFREGS;
Eli Cohenc1be5232014-01-14 17:45:12 +0200506
507 return n >= 0 ? n : 0;
508}
509
Eli Cohenb037c292017-01-03 23:55:26 +0200510static int first_hi_bfreg(struct mlx5_ib_dev *dev,
511 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200512{
513 int med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200514
Eli Cohenb037c292017-01-03 23:55:26 +0200515 med = num_med_bfreg(dev, bfregi);
516 return ++med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200517}
518
Eli Cohenb037c292017-01-03 23:55:26 +0200519static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
520 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300521{
Eli Cohene126ba92013-07-07 17:25:49 +0300522 int i;
523
Eli Cohenb037c292017-01-03 23:55:26 +0200524 for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
525 if (!bfregi->count[i]) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200526 bfregi->count[i]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300527 return i;
528 }
529 }
530
531 return -ENOMEM;
532}
533
Eli Cohenb037c292017-01-03 23:55:26 +0200534static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
535 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300536{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200537 int minidx = first_med_bfreg();
Eli Cohene126ba92013-07-07 17:25:49 +0300538 int i;
539
Eli Cohenb037c292017-01-03 23:55:26 +0200540 for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200541 if (bfregi->count[i] < bfregi->count[minidx])
Eli Cohene126ba92013-07-07 17:25:49 +0300542 minidx = i;
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200543 if (!bfregi->count[minidx])
544 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300545 }
546
Eli Cohen2f5ff262017-01-03 23:55:21 +0200547 bfregi->count[minidx]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300548 return minidx;
549}
550
Eli Cohenb037c292017-01-03 23:55:26 +0200551static int alloc_bfreg(struct mlx5_ib_dev *dev,
552 struct mlx5_bfreg_info *bfregi,
Eli Cohen2f5ff262017-01-03 23:55:21 +0200553 enum mlx5_ib_latency_class lat)
Eli Cohene126ba92013-07-07 17:25:49 +0300554{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200555 int bfregn = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300556
Eli Cohen2f5ff262017-01-03 23:55:21 +0200557 mutex_lock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300558 switch (lat) {
559 case MLX5_IB_LATENCY_CLASS_LOW:
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200560 BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200561 bfregn = 0;
562 bfregi->count[bfregn]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 break;
564
565 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200566 if (bfregi->ver < 2)
567 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200568 else
Eli Cohenb037c292017-01-03 23:55:26 +0200569 bfregn = alloc_med_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300570 break;
571
572 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200573 if (bfregi->ver < 2)
574 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200575 else
Eli Cohenb037c292017-01-03 23:55:26 +0200576 bfregn = alloc_high_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300577 break;
578 }
Eli Cohen2f5ff262017-01-03 23:55:21 +0200579 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300580
Eli Cohen2f5ff262017-01-03 23:55:21 +0200581 return bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300582}
583
Eli Cohenb037c292017-01-03 23:55:26 +0200584static void free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300585{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200586 mutex_lock(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +0200587 bfregi->count[bfregn]--;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200588 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300589}
590
591static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
592{
593 switch (state) {
594 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
595 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
596 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
597 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
598 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
599 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
600 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
601 default: return -1;
602 }
603}
604
605static int to_mlx5_st(enum ib_qp_type type)
606{
607 switch (type) {
608 case IB_QPT_RC: return MLX5_QP_ST_RC;
609 case IB_QPT_UC: return MLX5_QP_ST_UC;
610 case IB_QPT_UD: return MLX5_QP_ST_UD;
611 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
612 case IB_QPT_XRC_INI:
613 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
614 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200615 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Eli Cohene126ba92013-07-07 17:25:49 +0300616 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200618 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 case IB_QPT_MAX:
620 default: return -EINVAL;
621 }
622}
623
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300624static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
625 struct mlx5_ib_cq *recv_cq);
626static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
627 struct mlx5_ib_cq *recv_cq);
628
Eli Cohenb037c292017-01-03 23:55:26 +0200629static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
630 struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300631{
Eli Cohenb037c292017-01-03 23:55:26 +0200632 int bfregs_per_sys_page;
633 int index_of_sys_page;
634 int offset;
635
636 bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
637 MLX5_NON_FP_BFREGS_PER_UAR;
638 index_of_sys_page = bfregn / bfregs_per_sys_page;
639
640 offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
641
642 return bfregi->sys_pages[index_of_sys_page] + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300643}
644
majd@mellanox.com19098df2016-01-14 19:13:03 +0200645static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
646 struct ib_pd *pd,
647 unsigned long addr, size_t size,
648 struct ib_umem **umem,
649 int *npages, int *page_shift, int *ncont,
650 u32 *offset)
651{
652 int err;
653
654 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
655 if (IS_ERR(*umem)) {
656 mlx5_ib_dbg(dev, "umem_get failed\n");
657 return PTR_ERR(*umem);
658 }
659
Majd Dibbiny762f8992016-10-27 16:36:47 +0300660 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200661
662 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
663 if (err) {
664 mlx5_ib_warn(dev, "bad offset\n");
665 goto err_umem;
666 }
667
668 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
669 addr, size, *npages, *page_shift, *ncont, *offset);
670
671 return 0;
672
673err_umem:
674 ib_umem_release(*umem);
675 *umem = NULL;
676
677 return err;
678}
679
Maor Gottliebfe248c32017-05-30 10:29:14 +0300680static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
681 struct mlx5_ib_rwq *rwq)
Yishai Hadas79b20a62016-05-23 15:20:50 +0300682{
683 struct mlx5_ib_ucontext *context;
684
Maor Gottliebfe248c32017-05-30 10:29:14 +0300685 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
686 atomic_dec(&dev->delay_drop.rqs_cnt);
687
Yishai Hadas79b20a62016-05-23 15:20:50 +0300688 context = to_mucontext(pd->uobject->context);
689 mlx5_ib_db_unmap_user(context, &rwq->db);
690 if (rwq->umem)
691 ib_umem_release(rwq->umem);
692}
693
694static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
695 struct mlx5_ib_rwq *rwq,
696 struct mlx5_ib_create_wq *ucmd)
697{
698 struct mlx5_ib_ucontext *context;
699 int page_shift = 0;
700 int npages;
701 u32 offset = 0;
702 int ncont = 0;
703 int err;
704
705 if (!ucmd->buf_addr)
706 return -EINVAL;
707
708 context = to_mucontext(pd->uobject->context);
709 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
710 rwq->buf_size, 0, 0);
711 if (IS_ERR(rwq->umem)) {
712 mlx5_ib_dbg(dev, "umem_get failed\n");
713 err = PTR_ERR(rwq->umem);
714 return err;
715 }
716
Majd Dibbiny762f8992016-10-27 16:36:47 +0300717 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300718 &ncont, NULL);
719 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
720 &rwq->rq_page_offset);
721 if (err) {
722 mlx5_ib_warn(dev, "bad offset\n");
723 goto err_umem;
724 }
725
726 rwq->rq_num_pas = ncont;
727 rwq->page_shift = page_shift;
728 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
729 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
730
731 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
732 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
733 npages, page_shift, ncont, offset);
734
735 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
736 if (err) {
737 mlx5_ib_dbg(dev, "map failed\n");
738 goto err_umem;
739 }
740
741 rwq->create_type = MLX5_WQ_USER;
742 return 0;
743
744err_umem:
745 ib_umem_release(rwq->umem);
746 return err;
747}
748
Eli Cohenb037c292017-01-03 23:55:26 +0200749static int adjust_bfregn(struct mlx5_ib_dev *dev,
750 struct mlx5_bfreg_info *bfregi, int bfregn)
751{
752 return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
753 bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
754}
755
Eli Cohene126ba92013-07-07 17:25:49 +0300756static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
757 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200758 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300759 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200760 struct mlx5_ib_create_qp_resp *resp, int *inlen,
761 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300762{
763 struct mlx5_ib_ucontext *context;
764 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200765 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200766 int page_shift = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300767 int uar_index;
768 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200769 u32 offset = 0;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200770 int bfregn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200771 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300772 __be64 *pas;
773 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300774 int err;
775
776 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
777 if (err) {
778 mlx5_ib_dbg(dev, "copy failed\n");
779 return err;
780 }
781
782 context = to_mucontext(pd->uobject->context);
783 /*
784 * TBD: should come from the verbs when we have the API
785 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200786 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
787 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200788 bfregn = MLX5_CROSS_CHANNEL_BFREG;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200789 else {
Eli Cohenb037c292017-01-03 23:55:26 +0200790 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200791 if (bfregn < 0) {
792 mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200793 mlx5_ib_dbg(dev, "reverting to medium latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200794 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200795 if (bfregn < 0) {
796 mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200797 mlx5_ib_dbg(dev, "reverting to high latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200798 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200799 if (bfregn < 0) {
800 mlx5_ib_warn(dev, "bfreg allocation failed\n");
801 return bfregn;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200802 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200803 }
Eli Cohene126ba92013-07-07 17:25:49 +0300804 }
805 }
806
Eli Cohenb037c292017-01-03 23:55:26 +0200807 uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200808 mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300809
Haggai Eran48fea832014-05-22 14:50:11 +0300810 qp->rq.offset = 0;
811 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
812 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
813
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200814 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300815 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200816 goto err_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300817
majd@mellanox.com19098df2016-01-14 19:13:03 +0200818 if (ucmd.buf_addr && ubuffer->buf_size) {
819 ubuffer->buf_addr = ucmd.buf_addr;
820 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
821 ubuffer->buf_size,
822 &ubuffer->umem, &npages, &page_shift,
823 &ncont, &offset);
824 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200825 goto err_bfreg;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200826 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200827 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300828 }
Eli Cohene126ba92013-07-07 17:25:49 +0300829
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300830 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
831 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300832 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300833 if (!*in) {
834 err = -ENOMEM;
835 goto err_umem;
836 }
Eli Cohene126ba92013-07-07 17:25:49 +0300837
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300838 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
839 if (ubuffer->umem)
840 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
841
842 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
843
844 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
845 MLX5_SET(qpc, qpc, page_offset, offset);
846
847 MLX5_SET(qpc, qpc, uar_page, uar_index);
Eli Cohenb037c292017-01-03 23:55:26 +0200848 resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200849 qp->bfregn = bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300850
851 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
852 if (err) {
853 mlx5_ib_dbg(dev, "map failed\n");
854 goto err_free;
855 }
856
857 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
858 if (err) {
859 mlx5_ib_dbg(dev, "copy failed\n");
860 goto err_unmap;
861 }
862 qp->create_type = MLX5_QP_USER;
863
864 return 0;
865
866err_unmap:
867 mlx5_ib_db_unmap_user(context, &qp->db);
868
869err_free:
Al Viro479163f2014-11-20 08:13:57 +0000870 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300871
872err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200873 if (ubuffer->umem)
874 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300875
Eli Cohen2f5ff262017-01-03 23:55:21 +0200876err_bfreg:
Eli Cohenb037c292017-01-03 23:55:26 +0200877 free_bfreg(dev, &context->bfregi, bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300878 return err;
879}
880
Eli Cohenb037c292017-01-03 23:55:26 +0200881static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
882 struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300883{
884 struct mlx5_ib_ucontext *context;
885
886 context = to_mucontext(pd->uobject->context);
887 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200888 if (base->ubuffer.umem)
889 ib_umem_release(base->ubuffer.umem);
Eli Cohenb037c292017-01-03 23:55:26 +0200890 free_bfreg(dev, &context->bfregi, qp->bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300891}
892
893static int create_kernel_qp(struct mlx5_ib_dev *dev,
894 struct ib_qp_init_attr *init_attr,
895 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300896 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200897 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300898{
Eli Cohene126ba92013-07-07 17:25:49 +0300899 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300900 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300901 int err;
902
Erez Shitritf0313962016-02-21 16:27:17 +0200903 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
904 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200905 IB_QP_CREATE_IPOIB_UD_LSO |
Erez Shitrit93d576a2017-04-13 06:37:06 +0300906 IB_QP_CREATE_NETIF_QP |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200907 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200908 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300909
910 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200911 qp->bf.bfreg = &dev->fp_bfreg;
912 else
913 qp->bf.bfreg = &dev->bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300914
Eli Cohend8030b02017-02-09 19:31:47 +0200915 /* We need to divide by two since each register is comprised of
916 * two buffers of identical size, namely odd and even
917 */
918 qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200919 uar_index = qp->bf.bfreg->index;
Eli Cohene126ba92013-07-07 17:25:49 +0300920
921 err = calc_sq_size(dev, init_attr, qp);
922 if (err < 0) {
923 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200924 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300925 }
926
927 qp->rq.offset = 0;
928 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200929 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300930
majd@mellanox.com19098df2016-01-14 19:13:03 +0200931 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300932 if (err) {
933 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200934 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300935 }
936
937 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300938 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
939 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300940 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300941 if (!*in) {
942 err = -ENOMEM;
943 goto err_buf;
944 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300945
946 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
947 MLX5_SET(qpc, qpc, uar_page, uar_index);
948 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
949
Eli Cohene126ba92013-07-07 17:25:49 +0300950 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300951 MLX5_SET(qpc, qpc, fre, 1);
952 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300953
Haggai Eranb11a4f92016-02-29 15:45:03 +0200954 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300955 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200956 qp->flags |= MLX5_IB_QP_SQPN_QP1;
957 }
958
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300959 mlx5_fill_page_array(&qp->buf,
960 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300961
Jack Morgenstein9603b612014-07-28 23:30:22 +0300962 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300963 if (err) {
964 mlx5_ib_dbg(dev, "err %d\n", err);
965 goto err_free;
966 }
967
Li Dongyangb5883002017-08-16 23:31:22 +1000968 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
969 sizeof(*qp->sq.wrid), GFP_KERNEL);
970 qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
971 sizeof(*qp->sq.wr_data), GFP_KERNEL);
972 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
973 sizeof(*qp->rq.wrid), GFP_KERNEL);
974 qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
975 sizeof(*qp->sq.w_list), GFP_KERNEL);
976 qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
977 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300978
979 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
980 !qp->sq.w_list || !qp->sq.wqe_head) {
981 err = -ENOMEM;
982 goto err_wrid;
983 }
984 qp->create_type = MLX5_QP_KERNEL;
985
986 return 0;
987
988err_wrid:
Li Dongyangb5883002017-08-16 23:31:22 +1000989 kvfree(qp->sq.wqe_head);
990 kvfree(qp->sq.w_list);
991 kvfree(qp->sq.wrid);
992 kvfree(qp->sq.wr_data);
993 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +0200994 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300995
996err_free:
Al Viro479163f2014-11-20 08:13:57 +0000997 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300998
999err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001000 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001001 return err;
1002}
1003
1004static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1005{
Li Dongyangb5883002017-08-16 23:31:22 +10001006 kvfree(qp->sq.wqe_head);
1007 kvfree(qp->sq.w_list);
1008 kvfree(qp->sq.wrid);
1009 kvfree(qp->sq.wr_data);
1010 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001011 mlx5_db_free(dev->mdev, &qp->db);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001012 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001013}
1014
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001015static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001016{
1017 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
1018 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001019 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001020 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001021 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001022 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001023 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001024}
1025
1026static int is_connected(enum ib_qp_type qp_type)
1027{
1028 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1029 return 1;
1030
1031 return 0;
1032}
1033
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001034static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001035 struct mlx5_ib_qp *qp,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001036 struct mlx5_ib_sq *sq, u32 tdn)
1037{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001038 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001039 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1040
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001041 MLX5_SET(tisc, tisc, transport_domain, tdn);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001042 if (qp->flags & MLX5_IB_QP_UNDERLAY)
1043 MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
1044
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001045 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1046}
1047
1048static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1049 struct mlx5_ib_sq *sq)
1050{
1051 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1052}
1053
1054static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1055 struct mlx5_ib_sq *sq, void *qpin,
1056 struct ib_pd *pd)
1057{
1058 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1059 __be64 *pas;
1060 void *in;
1061 void *sqc;
1062 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1063 void *wq;
1064 int inlen;
1065 int err;
1066 int page_shift = 0;
1067 int npages;
1068 int ncont = 0;
1069 u32 offset = 0;
1070
1071 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1072 &sq->ubuffer.umem, &npages, &page_shift,
1073 &ncont, &offset);
1074 if (err)
1075 return err;
1076
1077 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001078 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001079 if (!in) {
1080 err = -ENOMEM;
1081 goto err_umem;
1082 }
1083
1084 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1085 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
1086 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1087 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1088 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1089 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1090 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
1091
1092 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1093 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1094 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1095 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1096 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1097 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1098 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1099 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1100 MLX5_SET(wq, wq, page_offset, offset);
1101
1102 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1103 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1104
1105 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1106
1107 kvfree(in);
1108
1109 if (err)
1110 goto err_umem;
1111
1112 return 0;
1113
1114err_umem:
1115 ib_umem_release(sq->ubuffer.umem);
1116 sq->ubuffer.umem = NULL;
1117
1118 return err;
1119}
1120
1121static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1122 struct mlx5_ib_sq *sq)
1123{
1124 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1125 ib_umem_release(sq->ubuffer.umem);
1126}
1127
1128static int get_rq_pas_size(void *qpc)
1129{
1130 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1131 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1132 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1133 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1134 u32 po_quanta = 1 << (log_page_size - 6);
1135 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1136 u32 page_size = 1 << log_page_size;
1137 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1138 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1139
1140 return rq_num_pas * sizeof(u64);
1141}
1142
1143static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1144 struct mlx5_ib_rq *rq, void *qpin)
1145{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001146 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001147 __be64 *pas;
1148 __be64 *qp_pas;
1149 void *in;
1150 void *rqc;
1151 void *wq;
1152 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1153 int inlen;
1154 int err;
1155 u32 rq_pas_size = get_rq_pas_size(qpc);
1156
1157 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001158 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001159 if (!in)
1160 return -ENOMEM;
1161
1162 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001163 if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
1164 MLX5_SET(rqc, rqc, vsd, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001165 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1166 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1167 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1168 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1169 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1170
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001171 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1172 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1173
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001174 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1175 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1176 MLX5_SET(wq, wq, end_padding_mode,
Maor Gottlieb01581fb2016-01-28 17:51:49 +02001177 MLX5_GET(qpc, qpc, end_padding_mode));
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001178 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1179 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1180 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1181 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1182 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1183 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1184
1185 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1186 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1187 memcpy(pas, qp_pas, rq_pas_size);
1188
1189 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1190
1191 kvfree(in);
1192
1193 return err;
1194}
1195
1196static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1197 struct mlx5_ib_rq *rq)
1198{
1199 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1200}
1201
1202static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1203 struct mlx5_ib_rq *rq, u32 tdn)
1204{
1205 u32 *in;
1206 void *tirc;
1207 int inlen;
1208 int err;
1209
1210 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001211 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001212 if (!in)
1213 return -ENOMEM;
1214
1215 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1216 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1217 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1218 MLX5_SET(tirc, tirc, transport_domain, tdn);
1219
1220 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1221
1222 kvfree(in);
1223
1224 return err;
1225}
1226
1227static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1228 struct mlx5_ib_rq *rq)
1229{
1230 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1231}
1232
1233static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001234 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001235 struct ib_pd *pd)
1236{
1237 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1238 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1239 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1240 struct ib_uobject *uobj = pd->uobject;
1241 struct ib_ucontext *ucontext = uobj->context;
1242 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1243 int err;
1244 u32 tdn = mucontext->tdn;
1245
1246 if (qp->sq.wqe_cnt) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001247 err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001248 if (err)
1249 return err;
1250
1251 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1252 if (err)
1253 goto err_destroy_tis;
1254
1255 sq->base.container_mibqp = qp;
Majd Dibbiny1d31e9c2017-08-23 08:35:41 +03001256 sq->base.mqp.event = mlx5_ib_qp_event;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001257 }
1258
1259 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001260 rq->base.container_mibqp = qp;
1261
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001262 if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
1263 rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001264 err = create_raw_packet_qp_rq(dev, rq, in);
1265 if (err)
1266 goto err_destroy_sq;
1267
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001268
1269 err = create_raw_packet_qp_tir(dev, rq, tdn);
1270 if (err)
1271 goto err_destroy_rq;
1272 }
1273
1274 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1275 rq->base.mqp.qpn;
1276
1277 return 0;
1278
1279err_destroy_rq:
1280 destroy_raw_packet_qp_rq(dev, rq);
1281err_destroy_sq:
1282 if (!qp->sq.wqe_cnt)
1283 return err;
1284 destroy_raw_packet_qp_sq(dev, sq);
1285err_destroy_tis:
1286 destroy_raw_packet_qp_tis(dev, sq);
1287
1288 return err;
1289}
1290
1291static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1292 struct mlx5_ib_qp *qp)
1293{
1294 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1295 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1296 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1297
1298 if (qp->rq.wqe_cnt) {
1299 destroy_raw_packet_qp_tir(dev, rq);
1300 destroy_raw_packet_qp_rq(dev, rq);
1301 }
1302
1303 if (qp->sq.wqe_cnt) {
1304 destroy_raw_packet_qp_sq(dev, sq);
1305 destroy_raw_packet_qp_tis(dev, sq);
1306 }
1307}
1308
1309static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1310 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1311{
1312 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1313 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1314
1315 sq->sq = &qp->sq;
1316 rq->rq = &qp->rq;
1317 sq->doorbell = &qp->db;
1318 rq->doorbell = &qp->db;
1319}
1320
Yishai Hadas28d61372016-05-23 15:20:56 +03001321static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1322{
1323 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1324}
1325
1326static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1327 struct ib_pd *pd,
1328 struct ib_qp_init_attr *init_attr,
1329 struct ib_udata *udata)
1330{
1331 struct ib_uobject *uobj = pd->uobject;
1332 struct ib_ucontext *ucontext = uobj->context;
1333 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1334 struct mlx5_ib_create_qp_resp resp = {};
1335 int inlen;
1336 int err;
1337 u32 *in;
1338 void *tirc;
1339 void *hfso;
1340 u32 selected_fields = 0;
1341 size_t min_resp_len;
1342 u32 tdn = mucontext->tdn;
1343 struct mlx5_ib_create_qp_rss ucmd = {};
1344 size_t required_cmd_sz;
1345
1346 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1347 return -EOPNOTSUPP;
1348
1349 if (init_attr->create_flags || init_attr->send_cq)
1350 return -EINVAL;
1351
Eli Cohen2f5ff262017-01-03 23:55:21 +02001352 min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
Yishai Hadas28d61372016-05-23 15:20:56 +03001353 if (udata->outlen < min_resp_len)
1354 return -EINVAL;
1355
1356 required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
1357 if (udata->inlen < required_cmd_sz) {
1358 mlx5_ib_dbg(dev, "invalid inlen\n");
1359 return -EINVAL;
1360 }
1361
1362 if (udata->inlen > sizeof(ucmd) &&
1363 !ib_is_udata_cleared(udata, sizeof(ucmd),
1364 udata->inlen - sizeof(ucmd))) {
1365 mlx5_ib_dbg(dev, "inlen is not supported\n");
1366 return -EOPNOTSUPP;
1367 }
1368
1369 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1370 mlx5_ib_dbg(dev, "copy failed\n");
1371 return -EFAULT;
1372 }
1373
1374 if (ucmd.comp_mask) {
1375 mlx5_ib_dbg(dev, "invalid comp mask\n");
1376 return -EOPNOTSUPP;
1377 }
1378
1379 if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
1380 mlx5_ib_dbg(dev, "invalid reserved\n");
1381 return -EOPNOTSUPP;
1382 }
1383
1384 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1385 if (err) {
1386 mlx5_ib_dbg(dev, "copy failed\n");
1387 return -EINVAL;
1388 }
1389
1390 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001391 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas28d61372016-05-23 15:20:56 +03001392 if (!in)
1393 return -ENOMEM;
1394
1395 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1396 MLX5_SET(tirc, tirc, disp_type,
1397 MLX5_TIRC_DISP_TYPE_INDIRECT);
1398 MLX5_SET(tirc, tirc, indirect_table,
1399 init_attr->rwq_ind_tbl->ind_tbl_num);
1400 MLX5_SET(tirc, tirc, transport_domain, tdn);
1401
1402 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1403 switch (ucmd.rx_hash_function) {
1404 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1405 {
1406 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1407 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1408
1409 if (len != ucmd.rx_key_len) {
1410 err = -EINVAL;
1411 goto err;
1412 }
1413
1414 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1415 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1416 memcpy(rss_key, ucmd.rx_hash_key, len);
1417 break;
1418 }
1419 default:
1420 err = -EOPNOTSUPP;
1421 goto err;
1422 }
1423
1424 if (!ucmd.rx_hash_fields_mask) {
1425 /* special case when this TIR serves as steering entry without hashing */
1426 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1427 goto create_tir;
1428 err = -EINVAL;
1429 goto err;
1430 }
1431
1432 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1433 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1434 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1435 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1436 err = -EINVAL;
1437 goto err;
1438 }
1439
1440 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1441 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1442 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1443 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1444 MLX5_L3_PROT_TYPE_IPV4);
1445 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1446 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1447 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1448 MLX5_L3_PROT_TYPE_IPV6);
1449
1450 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1451 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1452 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1453 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1454 err = -EINVAL;
1455 goto err;
1456 }
1457
1458 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1459 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1460 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1461 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1462 MLX5_L4_PROT_TYPE_TCP);
1463 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1464 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1465 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1466 MLX5_L4_PROT_TYPE_UDP);
1467
1468 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1469 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1470 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1471
1472 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1473 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1474 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1475
1476 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1477 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1478 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1479
1480 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1481 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1482 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1483
1484 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1485
1486create_tir:
1487 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1488
1489 if (err)
1490 goto err;
1491
1492 kvfree(in);
1493 /* qpn is reserved for that QP */
1494 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001495 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001496 return 0;
1497
1498err:
1499 kvfree(in);
1500 return err;
1501}
1502
Eli Cohene126ba92013-07-07 17:25:49 +03001503static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1504 struct ib_qp_init_attr *init_attr,
1505 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1506{
1507 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001508 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001509 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001510 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001511 struct mlx5_ib_cq *send_cq;
1512 struct mlx5_ib_cq *recv_cq;
1513 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001514 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001515 struct mlx5_ib_create_qp ucmd;
1516 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001517 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001518 u32 *in;
1519 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001520
1521 mutex_init(&qp->mutex);
1522 spin_lock_init(&qp->sq.lock);
1523 spin_lock_init(&qp->rq.lock);
1524
Yishai Hadas28d61372016-05-23 15:20:56 +03001525 if (init_attr->rwq_ind_tbl) {
1526 if (!udata)
1527 return -ENOSYS;
1528
1529 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1530 return err;
1531 }
1532
Eli Cohenf360d882014-04-02 00:10:16 +03001533 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001534 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001535 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1536 return -EINVAL;
1537 } else {
1538 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1539 }
1540 }
1541
Leon Romanovsky051f2632015-12-20 12:16:11 +02001542 if (init_attr->create_flags &
1543 (IB_QP_CREATE_CROSS_CHANNEL |
1544 IB_QP_CREATE_MANAGED_SEND |
1545 IB_QP_CREATE_MANAGED_RECV)) {
1546 if (!MLX5_CAP_GEN(mdev, cd)) {
1547 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1548 return -EINVAL;
1549 }
1550 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1551 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1552 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1553 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1554 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1555 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1556 }
Erez Shitritf0313962016-02-21 16:27:17 +02001557
1558 if (init_attr->qp_type == IB_QPT_UD &&
1559 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1560 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1561 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1562 return -EOPNOTSUPP;
1563 }
1564
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001565 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1566 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1567 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1568 return -EOPNOTSUPP;
1569 }
1570 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1571 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1572 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1573 return -EOPNOTSUPP;
1574 }
1575 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1576 }
1577
Eli Cohene126ba92013-07-07 17:25:49 +03001578 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1579 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1580
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001581 if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
1582 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1583 MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
1584 (init_attr->qp_type != IB_QPT_RAW_PACKET))
1585 return -EOPNOTSUPP;
1586 qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
1587 }
1588
Eli Cohene126ba92013-07-07 17:25:49 +03001589 if (pd && pd->uobject) {
1590 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1591 mlx5_ib_dbg(dev, "copy failed\n");
1592 return -EFAULT;
1593 }
1594
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001595 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1596 &ucmd, udata->inlen, &uidx);
1597 if (err)
1598 return err;
1599
Eli Cohene126ba92013-07-07 17:25:49 +03001600 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1601 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001602
1603 if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
1604 if (init_attr->qp_type != IB_QPT_UD ||
1605 (MLX5_CAP_GEN(dev->mdev, port_type) !=
1606 MLX5_CAP_PORT_TYPE_IB) ||
1607 !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
1608 mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
1609 return -EOPNOTSUPP;
1610 }
1611
1612 qp->flags |= MLX5_IB_QP_UNDERLAY;
1613 qp->underlay_qpn = init_attr->source_qpn;
1614 }
Eli Cohene126ba92013-07-07 17:25:49 +03001615 } else {
1616 qp->wq_sig = !!wq_signature;
1617 }
1618
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001619 base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1620 qp->flags & MLX5_IB_QP_UNDERLAY) ?
1621 &qp->raw_packet_qp.rq.base :
1622 &qp->trans_qp.base;
1623
Eli Cohene126ba92013-07-07 17:25:49 +03001624 qp->has_rq = qp_has_rq(init_attr);
1625 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1626 qp, (pd && pd->uobject) ? &ucmd : NULL);
1627 if (err) {
1628 mlx5_ib_dbg(dev, "err %d\n", err);
1629 return err;
1630 }
1631
1632 if (pd) {
1633 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001634 __u32 max_wqes =
1635 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001636 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1637 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1638 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1639 mlx5_ib_dbg(dev, "invalid rq params\n");
1640 return -EINVAL;
1641 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001642 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001643 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001644 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001645 return -EINVAL;
1646 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001647 if (init_attr->create_flags &
1648 mlx5_ib_create_qp_sqpn_qp1()) {
1649 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1650 return -EINVAL;
1651 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001652 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1653 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001654 if (err)
1655 mlx5_ib_dbg(dev, "err %d\n", err);
1656 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001657 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1658 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001659 if (err)
1660 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001661 }
1662
1663 if (err)
1664 return err;
1665 } else {
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001666 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001667 if (!in)
1668 return -ENOMEM;
1669
1670 qp->create_type = MLX5_QP_EMPTY;
1671 }
1672
1673 if (is_sqp(init_attr->qp_type))
1674 qp->port = init_attr->port_num;
1675
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001676 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1677
1678 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1679 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001680
1681 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001682 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001683 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001684 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1685
Eli Cohene126ba92013-07-07 17:25:49 +03001686
1687 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001688 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001689
Eli Cohenf360d882014-04-02 00:10:16 +03001690 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001691 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001692
Leon Romanovsky051f2632015-12-20 12:16:11 +02001693 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001694 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001695 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001696 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001697 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001698 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001699
Eli Cohene126ba92013-07-07 17:25:49 +03001700 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1701 int rcqe_sz;
1702 int scqe_sz;
1703
1704 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1705 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1706
1707 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001708 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001709 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001710 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001711
1712 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1713 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001714 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001715 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001716 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001717 }
1718 }
1719
1720 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001721 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1722 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001723 }
1724
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001725 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001726
1727 if (qp->sq.wqe_cnt)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001728 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001729 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001730 MLX5_SET(qpc, qpc, no_sq, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001731
1732 /* Set default resources */
1733 switch (init_attr->qp_type) {
1734 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001735 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1736 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1737 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1738 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001739 break;
1740 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001741 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1742 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1743 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001744 break;
1745 default:
1746 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001747 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1748 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001749 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001750 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1751 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001752 }
1753 }
1754
1755 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001756 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001757
1758 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001759 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001760
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001761 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001762
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001763 /* 0xffffff means we ask to work with cqe version 0 */
1764 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001765 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001766
Erez Shitritf0313962016-02-21 16:27:17 +02001767 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1768 if (init_attr->qp_type == IB_QPT_UD &&
1769 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001770 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1771 qp->flags |= MLX5_IB_QP_LSO;
1772 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001773
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001774 if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1775 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001776 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1777 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1778 err = create_raw_packet_qp(dev, qp, in, pd);
1779 } else {
1780 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1781 }
1782
Eli Cohene126ba92013-07-07 17:25:49 +03001783 if (err) {
1784 mlx5_ib_dbg(dev, "create qp failed\n");
1785 goto err_create;
1786 }
1787
Al Viro479163f2014-11-20 08:13:57 +00001788 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001789
majd@mellanox.com19098df2016-01-14 19:13:03 +02001790 base->container_mibqp = qp;
1791 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001792
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001793 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1794 &send_cq, &recv_cq);
1795 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1796 mlx5_ib_lock_cqs(send_cq, recv_cq);
1797 /* Maintain device to QPs access, needed for further handling via reset
1798 * flow
1799 */
1800 list_add_tail(&qp->qps_list, &dev->qp_list);
1801 /* Maintain CQ to QPs access, needed for further handling via reset flow
1802 */
1803 if (send_cq)
1804 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1805 if (recv_cq)
1806 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1807 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1808 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1809
Eli Cohene126ba92013-07-07 17:25:49 +03001810 return 0;
1811
1812err_create:
1813 if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001814 destroy_qp_user(dev, pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001815 else if (qp->create_type == MLX5_QP_KERNEL)
1816 destroy_qp_kernel(dev, qp);
1817
Al Viro479163f2014-11-20 08:13:57 +00001818 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001819 return err;
1820}
1821
1822static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1823 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1824{
1825 if (send_cq) {
1826 if (recv_cq) {
1827 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001828 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001829 spin_lock_nested(&recv_cq->lock,
1830 SINGLE_DEPTH_NESTING);
1831 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001832 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001833 __acquire(&recv_cq->lock);
1834 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001835 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001836 spin_lock_nested(&send_cq->lock,
1837 SINGLE_DEPTH_NESTING);
1838 }
1839 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001840 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001841 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001842 }
1843 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001844 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001845 __acquire(&send_cq->lock);
1846 } else {
1847 __acquire(&send_cq->lock);
1848 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001849 }
1850}
1851
1852static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1853 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1854{
1855 if (send_cq) {
1856 if (recv_cq) {
1857 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1858 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001859 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001860 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1861 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001862 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001863 } else {
1864 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001865 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001866 }
1867 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001868 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001869 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001870 }
1871 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001872 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001873 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001874 } else {
1875 __release(&recv_cq->lock);
1876 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001877 }
1878}
1879
1880static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1881{
1882 return to_mpd(qp->ibqp.pd);
1883}
1884
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001885static void get_cqs(enum ib_qp_type qp_type,
1886 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001887 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1888{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001889 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001890 case IB_QPT_XRC_TGT:
1891 *send_cq = NULL;
1892 *recv_cq = NULL;
1893 break;
1894 case MLX5_IB_QPT_REG_UMR:
1895 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001896 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001897 *recv_cq = NULL;
1898 break;
1899
1900 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02001901 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03001902 case IB_QPT_RC:
1903 case IB_QPT_UC:
1904 case IB_QPT_UD:
1905 case IB_QPT_RAW_IPV6:
1906 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001907 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001908 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
1909 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001910 break;
1911
Eli Cohene126ba92013-07-07 17:25:49 +03001912 case IB_QPT_MAX:
1913 default:
1914 *send_cq = NULL;
1915 *recv_cq = NULL;
1916 break;
1917 }
1918}
1919
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001920static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03001921 const struct mlx5_modify_raw_qp_param *raw_qp_param,
1922 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001923
Eli Cohene126ba92013-07-07 17:25:49 +03001924static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1925{
1926 struct mlx5_ib_cq *send_cq, *recv_cq;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001927 struct mlx5_ib_qp_base *base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001928 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03001929 int err;
1930
Yishai Hadas28d61372016-05-23 15:20:56 +03001931 if (qp->ibqp.rwq_ind_tbl) {
1932 destroy_rss_raw_qp_tir(dev, qp);
1933 return;
1934 }
1935
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001936 base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
1937 qp->flags & MLX5_IB_QP_UNDERLAY) ?
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001938 &qp->raw_packet_qp.rq.base :
1939 &qp->trans_qp.base;
1940
Haggai Eran6aec21f2014-12-11 17:04:23 +02001941 if (qp->state != IB_QPS_RESET) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001942 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
1943 !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001944 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03001945 MLX5_CMD_OP_2RST_QP, 0,
1946 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001947 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03001948 struct mlx5_modify_raw_qp_param raw_qp_param = {
1949 .operation = MLX5_CMD_OP_2RST_QP
1950 };
1951
Aviv Heller13eab212016-09-18 20:48:04 +03001952 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001953 }
1954 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02001955 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001956 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001957 }
Eli Cohene126ba92013-07-07 17:25:49 +03001958
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001959 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
1960 &send_cq, &recv_cq);
1961
1962 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1963 mlx5_ib_lock_cqs(send_cq, recv_cq);
1964 /* del from lists under both locks above to protect reset flow paths */
1965 list_del(&qp->qps_list);
1966 if (send_cq)
1967 list_del(&qp->cq_send_list);
1968
1969 if (recv_cq)
1970 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001971
1972 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001973 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001974 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1975 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001976 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
1977 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001978 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001979 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1980 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001981
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001982 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
1983 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001984 destroy_raw_packet_qp(dev, qp);
1985 } else {
1986 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
1987 if (err)
1988 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
1989 base->mqp.qpn);
1990 }
Eli Cohene126ba92013-07-07 17:25:49 +03001991
Eli Cohene126ba92013-07-07 17:25:49 +03001992 if (qp->create_type == MLX5_QP_KERNEL)
1993 destroy_qp_kernel(dev, qp);
1994 else if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001995 destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001996}
1997
1998static const char *ib_qp_type_str(enum ib_qp_type type)
1999{
2000 switch (type) {
2001 case IB_QPT_SMI:
2002 return "IB_QPT_SMI";
2003 case IB_QPT_GSI:
2004 return "IB_QPT_GSI";
2005 case IB_QPT_RC:
2006 return "IB_QPT_RC";
2007 case IB_QPT_UC:
2008 return "IB_QPT_UC";
2009 case IB_QPT_UD:
2010 return "IB_QPT_UD";
2011 case IB_QPT_RAW_IPV6:
2012 return "IB_QPT_RAW_IPV6";
2013 case IB_QPT_RAW_ETHERTYPE:
2014 return "IB_QPT_RAW_ETHERTYPE";
2015 case IB_QPT_XRC_INI:
2016 return "IB_QPT_XRC_INI";
2017 case IB_QPT_XRC_TGT:
2018 return "IB_QPT_XRC_TGT";
2019 case IB_QPT_RAW_PACKET:
2020 return "IB_QPT_RAW_PACKET";
2021 case MLX5_IB_QPT_REG_UMR:
2022 return "MLX5_IB_QPT_REG_UMR";
2023 case IB_QPT_MAX:
2024 default:
2025 return "Invalid QP type";
2026 }
2027}
2028
2029struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
2030 struct ib_qp_init_attr *init_attr,
2031 struct ib_udata *udata)
2032{
2033 struct mlx5_ib_dev *dev;
2034 struct mlx5_ib_qp *qp;
2035 u16 xrcdn = 0;
2036 int err;
2037
2038 if (pd) {
2039 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002040
2041 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2042 if (!pd->uobject) {
2043 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2044 return ERR_PTR(-EINVAL);
2045 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2046 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2047 return ERR_PTR(-EINVAL);
2048 }
2049 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002050 } else {
2051 /* being cautious here */
2052 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2053 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2054 pr_warn("%s: no PD for transport %s\n", __func__,
2055 ib_qp_type_str(init_attr->qp_type));
2056 return ERR_PTR(-EINVAL);
2057 }
2058 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002059 }
2060
2061 switch (init_attr->qp_type) {
2062 case IB_QPT_XRC_TGT:
2063 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002064 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002065 mlx5_ib_dbg(dev, "XRC not supported\n");
2066 return ERR_PTR(-ENOSYS);
2067 }
2068 init_attr->recv_cq = NULL;
2069 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2070 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2071 init_attr->send_cq = NULL;
2072 }
2073
2074 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002075 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002076 case IB_QPT_RC:
2077 case IB_QPT_UC:
2078 case IB_QPT_UD:
2079 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002080 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002081 case MLX5_IB_QPT_REG_UMR:
2082 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2083 if (!qp)
2084 return ERR_PTR(-ENOMEM);
2085
2086 err = create_qp_common(dev, pd, init_attr, udata, qp);
2087 if (err) {
2088 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2089 kfree(qp);
2090 return ERR_PTR(err);
2091 }
2092
2093 if (is_qp0(init_attr->qp_type))
2094 qp->ibqp.qp_num = 0;
2095 else if (is_qp1(init_attr->qp_type))
2096 qp->ibqp.qp_num = 1;
2097 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002098 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002099
2100 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002101 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002102 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2103 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002104
majd@mellanox.com19098df2016-01-14 19:13:03 +02002105 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002106
2107 break;
2108
Haggai Erand16e91d2016-02-29 15:45:05 +02002109 case IB_QPT_GSI:
2110 return mlx5_ib_gsi_create_qp(pd, init_attr);
2111
Eli Cohene126ba92013-07-07 17:25:49 +03002112 case IB_QPT_RAW_IPV6:
2113 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002114 case IB_QPT_MAX:
2115 default:
2116 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2117 init_attr->qp_type);
2118 /* Don't support raw QPs */
2119 return ERR_PTR(-EINVAL);
2120 }
2121
2122 return &qp->ibqp;
2123}
2124
2125int mlx5_ib_destroy_qp(struct ib_qp *qp)
2126{
2127 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2128 struct mlx5_ib_qp *mqp = to_mqp(qp);
2129
Haggai Erand16e91d2016-02-29 15:45:05 +02002130 if (unlikely(qp->qp_type == IB_QPT_GSI))
2131 return mlx5_ib_gsi_destroy_qp(qp);
2132
Eli Cohene126ba92013-07-07 17:25:49 +03002133 destroy_qp_common(dev, mqp);
2134
2135 kfree(mqp);
2136
2137 return 0;
2138}
2139
2140static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2141 int attr_mask)
2142{
2143 u32 hw_access_flags = 0;
2144 u8 dest_rd_atomic;
2145 u32 access_flags;
2146
2147 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2148 dest_rd_atomic = attr->max_dest_rd_atomic;
2149 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002150 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002151
2152 if (attr_mask & IB_QP_ACCESS_FLAGS)
2153 access_flags = attr->qp_access_flags;
2154 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002155 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002156
2157 if (!dest_rd_atomic)
2158 access_flags &= IB_ACCESS_REMOTE_WRITE;
2159
2160 if (access_flags & IB_ACCESS_REMOTE_READ)
2161 hw_access_flags |= MLX5_QP_BIT_RRE;
2162 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2163 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2164 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2165 hw_access_flags |= MLX5_QP_BIT_RWE;
2166
2167 return cpu_to_be32(hw_access_flags);
2168}
2169
2170enum {
2171 MLX5_PATH_FLAG_FL = 1 << 0,
2172 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2173 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2174};
2175
2176static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2177{
2178 if (rate == IB_RATE_PORT_CURRENT) {
2179 return 0;
2180 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2181 return -EINVAL;
2182 } else {
2183 while (rate != IB_RATE_2_5_GBPS &&
2184 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002185 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002186 --rate;
2187 }
2188
2189 return rate + MLX5_STAT_RATE_OFFSET;
2190}
2191
majd@mellanox.com75850d02016-01-14 19:13:06 +02002192static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2193 struct mlx5_ib_sq *sq, u8 sl)
2194{
2195 void *in;
2196 void *tisc;
2197 int inlen;
2198 int err;
2199
2200 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002201 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002202 if (!in)
2203 return -ENOMEM;
2204
2205 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2206
2207 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2208 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2209
2210 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2211
2212 kvfree(in);
2213
2214 return err;
2215}
2216
Aviv Heller13eab212016-09-18 20:48:04 +03002217static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2218 struct mlx5_ib_sq *sq, u8 tx_affinity)
2219{
2220 void *in;
2221 void *tisc;
2222 int inlen;
2223 int err;
2224
2225 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002226 in = kvzalloc(inlen, GFP_KERNEL);
Aviv Heller13eab212016-09-18 20:48:04 +03002227 if (!in)
2228 return -ENOMEM;
2229
2230 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2231
2232 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2233 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2234
2235 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2236
2237 kvfree(in);
2238
2239 return err;
2240}
2241
majd@mellanox.com75850d02016-01-14 19:13:06 +02002242static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04002243 const struct rdma_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002244 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002245 u32 path_flags, const struct ib_qp_attr *attr,
2246 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002247{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002248 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002249 int err;
Majd Dibbinyed884512017-01-18 14:10:35 +02002250 enum ib_gid_type gid_type;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002251 u8 ah_flags = rdma_ah_get_ah_flags(ah);
2252 u8 sl = rdma_ah_get_sl(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002253
Eli Cohene126ba92013-07-07 17:25:49 +03002254 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002255 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2256 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002257
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002258 if (ah_flags & IB_AH_GRH) {
2259 if (grh->sgid_index >=
Saeed Mahameed938fe832015-05-28 22:28:41 +03002260 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002261 pr_err("sgid_index (%u) too large. max is %d\n",
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002262 grh->sgid_index,
Saeed Mahameed938fe832015-05-28 22:28:41 +03002263 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002264 return -EINVAL;
2265 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002266 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002267
2268 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002269 if (!(ah_flags & IB_AH_GRH))
Achiad Shochat2811ba52015-12-23 18:47:24 +02002270 return -EINVAL;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002271 err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
Majd Dibbinyed884512017-01-18 14:10:35 +02002272 &gid_type);
2273 if (err)
2274 return err;
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002275 memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
Achiad Shochat2811ba52015-12-23 18:47:24 +02002276 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002277 grh->sgid_index);
2278 path->dci_cfi_prio_sl = (sl & 0x7) << 4;
Majd Dibbinyed884512017-01-18 14:10:35 +02002279 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002280 path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002281 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002282 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2283 path->fl_free_ar |=
2284 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002285 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
2286 path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
2287 if (ah_flags & IB_AH_GRH)
Achiad Shochat2811ba52015-12-23 18:47:24 +02002288 path->grh_mlid |= 1 << 7;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002289 path->dci_cfi_prio_sl = sl & 0xf;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002290 }
2291
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002292 if (ah_flags & IB_AH_GRH) {
2293 path->mgid_index = grh->sgid_index;
2294 path->hop_limit = grh->hop_limit;
Eli Cohene126ba92013-07-07 17:25:49 +03002295 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002296 cpu_to_be32((grh->traffic_class << 20) |
2297 (grh->flow_label));
2298 memcpy(path->rgid, grh->dgid.raw, 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002299 }
2300
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002301 err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
Eli Cohene126ba92013-07-07 17:25:49 +03002302 if (err < 0)
2303 return err;
2304 path->static_rate = err;
2305 path->port = port;
2306
Eli Cohene126ba92013-07-07 17:25:49 +03002307 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002308 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002309
majd@mellanox.com75850d02016-01-14 19:13:06 +02002310 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2311 return modify_raw_packet_eth_prio(dev->mdev,
2312 &qp->raw_packet_qp.sq,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002313 sl & 0xf);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002314
Eli Cohene126ba92013-07-07 17:25:49 +03002315 return 0;
2316}
2317
2318static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2319 [MLX5_QP_STATE_INIT] = {
2320 [MLX5_QP_STATE_INIT] = {
2321 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2322 MLX5_QP_OPTPAR_RAE |
2323 MLX5_QP_OPTPAR_RWE |
2324 MLX5_QP_OPTPAR_PKEY_INDEX |
2325 MLX5_QP_OPTPAR_PRI_PORT,
2326 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2327 MLX5_QP_OPTPAR_PKEY_INDEX |
2328 MLX5_QP_OPTPAR_PRI_PORT,
2329 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2330 MLX5_QP_OPTPAR_Q_KEY |
2331 MLX5_QP_OPTPAR_PRI_PORT,
2332 },
2333 [MLX5_QP_STATE_RTR] = {
2334 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2335 MLX5_QP_OPTPAR_RRE |
2336 MLX5_QP_OPTPAR_RAE |
2337 MLX5_QP_OPTPAR_RWE |
2338 MLX5_QP_OPTPAR_PKEY_INDEX,
2339 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2340 MLX5_QP_OPTPAR_RWE |
2341 MLX5_QP_OPTPAR_PKEY_INDEX,
2342 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2343 MLX5_QP_OPTPAR_Q_KEY,
2344 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2345 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002346 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2347 MLX5_QP_OPTPAR_RRE |
2348 MLX5_QP_OPTPAR_RAE |
2349 MLX5_QP_OPTPAR_RWE |
2350 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002351 },
2352 },
2353 [MLX5_QP_STATE_RTR] = {
2354 [MLX5_QP_STATE_RTS] = {
2355 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2356 MLX5_QP_OPTPAR_RRE |
2357 MLX5_QP_OPTPAR_RAE |
2358 MLX5_QP_OPTPAR_RWE |
2359 MLX5_QP_OPTPAR_PM_STATE |
2360 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2361 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2362 MLX5_QP_OPTPAR_RWE |
2363 MLX5_QP_OPTPAR_PM_STATE,
2364 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2365 },
2366 },
2367 [MLX5_QP_STATE_RTS] = {
2368 [MLX5_QP_STATE_RTS] = {
2369 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2370 MLX5_QP_OPTPAR_RAE |
2371 MLX5_QP_OPTPAR_RWE |
2372 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002373 MLX5_QP_OPTPAR_PM_STATE |
2374 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002375 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002376 MLX5_QP_OPTPAR_PM_STATE |
2377 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002378 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2379 MLX5_QP_OPTPAR_SRQN |
2380 MLX5_QP_OPTPAR_CQN_RCV,
2381 },
2382 },
2383 [MLX5_QP_STATE_SQER] = {
2384 [MLX5_QP_STATE_RTS] = {
2385 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2386 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002387 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002388 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2389 MLX5_QP_OPTPAR_RWE |
2390 MLX5_QP_OPTPAR_RAE |
2391 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002392 },
2393 },
2394};
2395
2396static int ib_nr_to_mlx5_nr(int ib_mask)
2397{
2398 switch (ib_mask) {
2399 case IB_QP_STATE:
2400 return 0;
2401 case IB_QP_CUR_STATE:
2402 return 0;
2403 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2404 return 0;
2405 case IB_QP_ACCESS_FLAGS:
2406 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2407 MLX5_QP_OPTPAR_RAE;
2408 case IB_QP_PKEY_INDEX:
2409 return MLX5_QP_OPTPAR_PKEY_INDEX;
2410 case IB_QP_PORT:
2411 return MLX5_QP_OPTPAR_PRI_PORT;
2412 case IB_QP_QKEY:
2413 return MLX5_QP_OPTPAR_Q_KEY;
2414 case IB_QP_AV:
2415 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2416 MLX5_QP_OPTPAR_PRI_PORT;
2417 case IB_QP_PATH_MTU:
2418 return 0;
2419 case IB_QP_TIMEOUT:
2420 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2421 case IB_QP_RETRY_CNT:
2422 return MLX5_QP_OPTPAR_RETRY_COUNT;
2423 case IB_QP_RNR_RETRY:
2424 return MLX5_QP_OPTPAR_RNR_RETRY;
2425 case IB_QP_RQ_PSN:
2426 return 0;
2427 case IB_QP_MAX_QP_RD_ATOMIC:
2428 return MLX5_QP_OPTPAR_SRA_MAX;
2429 case IB_QP_ALT_PATH:
2430 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2431 case IB_QP_MIN_RNR_TIMER:
2432 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2433 case IB_QP_SQ_PSN:
2434 return 0;
2435 case IB_QP_MAX_DEST_RD_ATOMIC:
2436 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2437 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2438 case IB_QP_PATH_MIG_STATE:
2439 return MLX5_QP_OPTPAR_PM_STATE;
2440 case IB_QP_CAP:
2441 return 0;
2442 case IB_QP_DEST_QPN:
2443 return 0;
2444 }
2445 return 0;
2446}
2447
2448static int ib_mask_to_mlx5_opt(int ib_mask)
2449{
2450 int result = 0;
2451 int i;
2452
2453 for (i = 0; i < 8 * sizeof(int); i++) {
2454 if ((1 << i) & ib_mask)
2455 result |= ib_nr_to_mlx5_nr(1 << i);
2456 }
2457
2458 return result;
2459}
2460
Alex Veskereb49ab02016-08-28 12:25:53 +03002461static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2462 struct mlx5_ib_rq *rq, int new_state,
2463 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002464{
2465 void *in;
2466 void *rqc;
2467 int inlen;
2468 int err;
2469
2470 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002471 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002472 if (!in)
2473 return -ENOMEM;
2474
2475 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2476
2477 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2478 MLX5_SET(rqc, rqc, state, new_state);
2479
Alex Veskereb49ab02016-08-28 12:25:53 +03002480 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2481 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2482 MLX5_SET64(modify_rq_in, in, modify_bitmask,
Majd Dibbiny23a69642017-01-18 15:25:10 +02002483 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Alex Veskereb49ab02016-08-28 12:25:53 +03002484 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2485 } else
2486 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2487 dev->ib_dev.name);
2488 }
2489
2490 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002491 if (err)
2492 goto out;
2493
2494 rq->state = new_state;
2495
2496out:
2497 kvfree(in);
2498 return err;
2499}
2500
2501static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002502 struct mlx5_ib_sq *sq,
2503 int new_state,
2504 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002505{
Bodong Wang7d29f342016-12-01 13:43:16 +02002506 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2507 u32 old_rate = ibqp->rate_limit;
2508 u32 new_rate = old_rate;
2509 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002510 void *in;
2511 void *sqc;
2512 int inlen;
2513 int err;
2514
2515 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002516 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002517 if (!in)
2518 return -ENOMEM;
2519
2520 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2521
2522 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2523 MLX5_SET(sqc, sqc, state, new_state);
2524
Bodong Wang7d29f342016-12-01 13:43:16 +02002525 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2526 if (new_state != MLX5_SQC_STATE_RDY)
2527 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2528 __func__);
2529 else
2530 new_rate = raw_qp_param->rate_limit;
2531 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002532
Bodong Wang7d29f342016-12-01 13:43:16 +02002533 if (old_rate != new_rate) {
2534 if (new_rate) {
2535 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2536 if (err) {
2537 pr_err("Failed configuring rate %u: %d\n",
2538 new_rate, err);
2539 goto out;
2540 }
2541 }
2542
2543 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2544 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2545 }
2546
2547 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2548 if (err) {
2549 /* Remove new rate from table if failed */
2550 if (new_rate &&
2551 old_rate != new_rate)
2552 mlx5_rl_remove_rate(dev, new_rate);
2553 goto out;
2554 }
2555
2556 /* Only remove the old rate after new rate was set */
2557 if ((old_rate &&
2558 (old_rate != new_rate)) ||
2559 (new_state != MLX5_SQC_STATE_RDY))
2560 mlx5_rl_remove_rate(dev, old_rate);
2561
2562 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002563 sq->state = new_state;
2564
2565out:
2566 kvfree(in);
2567 return err;
2568}
2569
2570static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002571 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2572 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002573{
2574 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2575 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2576 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002577 int modify_rq = !!qp->rq.wqe_cnt;
2578 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002579 int rq_state;
2580 int sq_state;
2581 int err;
2582
Alex Vesker0680efa2016-08-28 12:25:52 +03002583 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002584 case MLX5_CMD_OP_RST2INIT_QP:
2585 rq_state = MLX5_RQC_STATE_RDY;
2586 sq_state = MLX5_SQC_STATE_RDY;
2587 break;
2588 case MLX5_CMD_OP_2ERR_QP:
2589 rq_state = MLX5_RQC_STATE_ERR;
2590 sq_state = MLX5_SQC_STATE_ERR;
2591 break;
2592 case MLX5_CMD_OP_2RST_QP:
2593 rq_state = MLX5_RQC_STATE_RST;
2594 sq_state = MLX5_SQC_STATE_RST;
2595 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002596 case MLX5_CMD_OP_RTR2RTS_QP:
2597 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002598 if (raw_qp_param->set_mask ==
2599 MLX5_RAW_QP_RATE_LIMIT) {
2600 modify_rq = 0;
2601 sq_state = sq->state;
2602 } else {
2603 return raw_qp_param->set_mask ? -EINVAL : 0;
2604 }
2605 break;
2606 case MLX5_CMD_OP_INIT2INIT_QP:
2607 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002608 if (raw_qp_param->set_mask)
2609 return -EINVAL;
2610 else
2611 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002612 default:
2613 WARN_ON(1);
2614 return -EINVAL;
2615 }
2616
Bodong Wang7d29f342016-12-01 13:43:16 +02002617 if (modify_rq) {
2618 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002619 if (err)
2620 return err;
2621 }
2622
Bodong Wang7d29f342016-12-01 13:43:16 +02002623 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002624 if (tx_affinity) {
2625 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2626 tx_affinity);
2627 if (err)
2628 return err;
2629 }
2630
Bodong Wang7d29f342016-12-01 13:43:16 +02002631 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002632 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002633
2634 return 0;
2635}
2636
Eli Cohene126ba92013-07-07 17:25:49 +03002637static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2638 const struct ib_qp_attr *attr, int attr_mask,
2639 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2640{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002641 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2642 [MLX5_QP_STATE_RST] = {
2643 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2644 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2645 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2646 },
2647 [MLX5_QP_STATE_INIT] = {
2648 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2649 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2650 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2651 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2652 },
2653 [MLX5_QP_STATE_RTR] = {
2654 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2655 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2656 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2657 },
2658 [MLX5_QP_STATE_RTS] = {
2659 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2660 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2661 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2662 },
2663 [MLX5_QP_STATE_SQD] = {
2664 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2665 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2666 },
2667 [MLX5_QP_STATE_SQER] = {
2668 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2669 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2670 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2671 },
2672 [MLX5_QP_STATE_ERR] = {
2673 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2674 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2675 }
2676 };
2677
Eli Cohene126ba92013-07-07 17:25:49 +03002678 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2679 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002680 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002681 struct mlx5_ib_cq *send_cq, *recv_cq;
2682 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002683 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002684 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002685 enum mlx5_qp_state mlx5_cur, mlx5_new;
2686 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002687 int mlx5_st;
2688 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002689 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002690 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002691
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002692 context = kzalloc(sizeof(*context), GFP_KERNEL);
2693 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002694 return -ENOMEM;
2695
Eli Cohene126ba92013-07-07 17:25:49 +03002696 err = to_mlx5_st(ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002697 if (err < 0) {
2698 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002699 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002700 }
Eli Cohene126ba92013-07-07 17:25:49 +03002701
2702 context->flags = cpu_to_be32(err << 16);
2703
2704 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2705 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2706 } else {
2707 switch (attr->path_mig_state) {
2708 case IB_MIG_MIGRATED:
2709 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2710 break;
2711 case IB_MIG_REARM:
2712 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2713 break;
2714 case IB_MIG_ARMED:
2715 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2716 break;
2717 }
2718 }
2719
Aviv Heller13eab212016-09-18 20:48:04 +03002720 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2721 if ((ibqp->qp_type == IB_QPT_RC) ||
2722 (ibqp->qp_type == IB_QPT_UD &&
2723 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2724 (ibqp->qp_type == IB_QPT_UC) ||
2725 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2726 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2727 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2728 if (mlx5_lag_is_active(dev->mdev)) {
2729 tx_affinity = (unsigned int)atomic_add_return(1,
2730 &dev->roce.next_port) %
2731 MLX5_MAX_PORTS + 1;
2732 context->flags |= cpu_to_be32(tx_affinity << 24);
2733 }
2734 }
2735 }
2736
Haggai Erand16e91d2016-02-29 15:45:05 +02002737 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002738 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002739 } else if ((ibqp->qp_type == IB_QPT_UD &&
2740 !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
Eli Cohene126ba92013-07-07 17:25:49 +03002741 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2742 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2743 } else if (attr_mask & IB_QP_PATH_MTU) {
2744 if (attr->path_mtu < IB_MTU_256 ||
2745 attr->path_mtu > IB_MTU_4096) {
2746 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2747 err = -EINVAL;
2748 goto out;
2749 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002750 context->mtu_msgmax = (attr->path_mtu << 5) |
2751 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002752 }
2753
2754 if (attr_mask & IB_QP_DEST_QPN)
2755 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2756
2757 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002758 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002759
2760 /* todo implement counter_index functionality */
2761
2762 if (is_sqp(ibqp->qp_type))
2763 context->pri_path.port = qp->port;
2764
2765 if (attr_mask & IB_QP_PORT)
2766 context->pri_path.port = attr->port_num;
2767
2768 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002769 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03002770 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002771 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03002772 if (err)
2773 goto out;
2774 }
2775
2776 if (attr_mask & IB_QP_TIMEOUT)
2777 context->pri_path.ackto_lt |= attr->timeout << 3;
2778
2779 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002780 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
2781 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002782 attr->alt_port_num,
2783 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
2784 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03002785 if (err)
2786 goto out;
2787 }
2788
2789 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002790 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2791 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002792
2793 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
2794 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
2795 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
2796 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
2797
2798 if (attr_mask & IB_QP_RNR_RETRY)
2799 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2800
2801 if (attr_mask & IB_QP_RETRY_CNT)
2802 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2803
2804 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2805 if (attr->max_rd_atomic)
2806 context->params1 |=
2807 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2808 }
2809
2810 if (attr_mask & IB_QP_SQ_PSN)
2811 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2812
2813 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2814 if (attr->max_dest_rd_atomic)
2815 context->params2 |=
2816 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2817 }
2818
2819 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
2820 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
2821
2822 if (attr_mask & IB_QP_MIN_RNR_TIMER)
2823 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2824
2825 if (attr_mask & IB_QP_RQ_PSN)
2826 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2827
2828 if (attr_mask & IB_QP_QKEY)
2829 context->qkey = cpu_to_be32(attr->qkey);
2830
2831 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2832 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2833
Mark Bloch0837e862016-06-17 15:10:55 +03002834 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2835 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
2836 qp->port) - 1;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002837
2838 /* Underlay port should be used - index 0 function per port */
2839 if (qp->flags & MLX5_IB_QP_UNDERLAY)
2840 port_num = 0;
2841
Alex Veskereb49ab02016-08-28 12:25:53 +03002842 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03002843 context->qp_counter_set_usr_page |=
Parav Pandite1f24a72017-04-16 07:29:29 +03002844 cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03002845 }
2846
Eli Cohene126ba92013-07-07 17:25:49 +03002847 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2848 context->sq_crq_size |= cpu_to_be16(1 << 4);
2849
Haggai Eranb11a4f92016-02-29 15:45:03 +02002850 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
2851 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03002852
2853 mlx5_cur = to_mlx5_state(cur_state);
2854 mlx5_new = to_mlx5_state(new_state);
2855 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03002856 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03002857 goto out;
2858
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002859 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
2860 !optab[mlx5_cur][mlx5_new])
2861 goto out;
2862
2863 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03002864 optpar = ib_mask_to_mlx5_opt(attr_mask);
2865 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002866
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002867 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2868 qp->flags & MLX5_IB_QP_UNDERLAY) {
Alex Vesker0680efa2016-08-28 12:25:52 +03002869 struct mlx5_modify_raw_qp_param raw_qp_param = {};
2870
2871 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03002872 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Parav Pandite1f24a72017-04-16 07:29:29 +03002873 raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
Alex Veskereb49ab02016-08-28 12:25:53 +03002874 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
2875 }
Bodong Wang7d29f342016-12-01 13:43:16 +02002876
2877 if (attr_mask & IB_QP_RATE_LIMIT) {
2878 raw_qp_param.rate_limit = attr->rate_limit;
2879 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
2880 }
2881
Aviv Heller13eab212016-09-18 20:48:04 +03002882 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03002883 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002884 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002885 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03002886 }
2887
Eli Cohene126ba92013-07-07 17:25:49 +03002888 if (err)
2889 goto out;
2890
2891 qp->state = new_state;
2892
2893 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002894 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002895 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002896 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03002897 if (attr_mask & IB_QP_PORT)
2898 qp->port = attr->port_num;
2899 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002900 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03002901
2902 /*
2903 * If we moved a kernel QP to RESET, clean up all old CQ
2904 * entries and reinitialize the QP.
2905 */
2906 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002907 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002908 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2909 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002910 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002911
2912 qp->rq.head = 0;
2913 qp->rq.tail = 0;
2914 qp->sq.head = 0;
2915 qp->sq.tail = 0;
2916 qp->sq.cur_post = 0;
2917 qp->sq.last_poll = 0;
2918 qp->db.db[MLX5_RCV_DBR] = 0;
2919 qp->db.db[MLX5_SND_DBR] = 0;
2920 }
2921
2922out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002923 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03002924 return err;
2925}
2926
2927int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2928 int attr_mask, struct ib_udata *udata)
2929{
2930 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2931 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02002932 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03002933 enum ib_qp_state cur_state, new_state;
2934 int err = -EINVAL;
2935 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002936 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03002937
Yishai Hadas28d61372016-05-23 15:20:56 +03002938 if (ibqp->rwq_ind_tbl)
2939 return -ENOSYS;
2940
Haggai Erand16e91d2016-02-29 15:45:05 +02002941 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
2942 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
2943
2944 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
2945 IB_QPT_GSI : ibqp->qp_type;
2946
Eli Cohene126ba92013-07-07 17:25:49 +03002947 mutex_lock(&qp->mutex);
2948
2949 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2950 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2951
Achiad Shochat2811ba52015-12-23 18:47:24 +02002952 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
2953 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2954 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
2955 }
2956
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002957 if (qp->flags & MLX5_IB_QP_UNDERLAY) {
2958 if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
2959 mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
2960 attr_mask);
2961 goto out;
2962 }
2963 } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
Haggai Erand16e91d2016-02-29 15:45:05 +02002964 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02002965 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
2966 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03002967 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002968 }
Eli Cohene126ba92013-07-07 17:25:49 +03002969
2970 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002971 (attr->port_num == 0 ||
Haggai Eran158abf82016-02-29 15:45:04 +02002972 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
2973 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
2974 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002975 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002976 }
Eli Cohene126ba92013-07-07 17:25:49 +03002977
2978 if (attr_mask & IB_QP_PKEY_INDEX) {
2979 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002980 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02002981 dev->mdev->port_caps[port - 1].pkey_table_len) {
2982 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
2983 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002984 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002985 }
Eli Cohene126ba92013-07-07 17:25:49 +03002986 }
2987
2988 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002989 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002990 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
2991 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
2992 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002993 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002994 }
Eli Cohene126ba92013-07-07 17:25:49 +03002995
2996 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002997 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002998 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
2999 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
3000 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003001 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003002 }
Eli Cohene126ba92013-07-07 17:25:49 +03003003
3004 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
3005 err = 0;
3006 goto out;
3007 }
3008
3009 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
3010
3011out:
3012 mutex_unlock(&qp->mutex);
3013 return err;
3014}
3015
3016static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3017{
3018 struct mlx5_ib_cq *cq;
3019 unsigned cur;
3020
3021 cur = wq->head - wq->tail;
3022 if (likely(cur + nreq < wq->max_post))
3023 return 0;
3024
3025 cq = to_mcq(ib_cq);
3026 spin_lock(&cq->lock);
3027 cur = wq->head - wq->tail;
3028 spin_unlock(&cq->lock);
3029
3030 return cur + nreq >= wq->max_post;
3031}
3032
3033static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3034 u64 remote_addr, u32 rkey)
3035{
3036 rseg->raddr = cpu_to_be64(remote_addr);
3037 rseg->rkey = cpu_to_be32(rkey);
3038 rseg->reserved = 0;
3039}
3040
Erez Shitritf0313962016-02-21 16:27:17 +02003041static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3042 struct ib_send_wr *wr, void *qend,
3043 struct mlx5_ib_qp *qp, int *size)
3044{
3045 void *seg = eseg;
3046
3047 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3048
3049 if (wr->send_flags & IB_SEND_IP_CSUM)
3050 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3051 MLX5_ETH_WQE_L4_CSUM;
3052
3053 seg += sizeof(struct mlx5_wqe_eth_seg);
3054 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3055
3056 if (wr->opcode == IB_WR_LSO) {
3057 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003058 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
Erez Shitritf0313962016-02-21 16:27:17 +02003059 u64 left, leftlen, copysz;
3060 void *pdata = ud_wr->header;
3061
3062 left = ud_wr->hlen;
3063 eseg->mss = cpu_to_be16(ud_wr->mss);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003064 eseg->inline_hdr.sz = cpu_to_be16(left);
Erez Shitritf0313962016-02-21 16:27:17 +02003065
3066 /*
3067 * check if there is space till the end of queue, if yes,
3068 * copy all in one shot, otherwise copy till the end of queue,
3069 * rollback and than the copy the left
3070 */
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003071 leftlen = qend - (void *)eseg->inline_hdr.start;
Erez Shitritf0313962016-02-21 16:27:17 +02003072 copysz = min_t(u64, leftlen, left);
3073
3074 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3075
3076 if (likely(copysz > size_of_inl_hdr_start)) {
3077 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3078 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3079 }
3080
3081 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3082 seg = mlx5_get_send_wqe(qp, 0);
3083 left -= copysz;
3084 pdata += copysz;
3085 memcpy(seg, pdata, left);
3086 seg += ALIGN(left, 16);
3087 *size += ALIGN(left, 16) / 16;
3088 }
3089 }
3090
3091 return seg;
3092}
3093
Eli Cohene126ba92013-07-07 17:25:49 +03003094static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3095 struct ib_send_wr *wr)
3096{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003097 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3098 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3099 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003100}
3101
3102static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3103{
3104 dseg->byte_count = cpu_to_be32(sg->length);
3105 dseg->lkey = cpu_to_be32(sg->lkey);
3106 dseg->addr = cpu_to_be64(sg->addr);
3107}
3108
Artemy Kovalyov31616252017-01-02 11:37:42 +02003109static u64 get_xlt_octo(u64 bytes)
Eli Cohene126ba92013-07-07 17:25:49 +03003110{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003111 return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
3112 MLX5_IB_UMR_OCTOWORD;
Eli Cohene126ba92013-07-07 17:25:49 +03003113}
3114
3115static __be64 frwr_mkey_mask(void)
3116{
3117 u64 result;
3118
3119 result = MLX5_MKEY_MASK_LEN |
3120 MLX5_MKEY_MASK_PAGE_SIZE |
3121 MLX5_MKEY_MASK_START_ADDR |
3122 MLX5_MKEY_MASK_EN_RINVAL |
3123 MLX5_MKEY_MASK_KEY |
3124 MLX5_MKEY_MASK_LR |
3125 MLX5_MKEY_MASK_LW |
3126 MLX5_MKEY_MASK_RR |
3127 MLX5_MKEY_MASK_RW |
3128 MLX5_MKEY_MASK_A |
3129 MLX5_MKEY_MASK_SMALL_FENCE |
3130 MLX5_MKEY_MASK_FREE;
3131
3132 return cpu_to_be64(result);
3133}
3134
Sagi Grimberge6631812014-02-23 14:19:11 +02003135static __be64 sig_mkey_mask(void)
3136{
3137 u64 result;
3138
3139 result = MLX5_MKEY_MASK_LEN |
3140 MLX5_MKEY_MASK_PAGE_SIZE |
3141 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003142 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003143 MLX5_MKEY_MASK_EN_RINVAL |
3144 MLX5_MKEY_MASK_KEY |
3145 MLX5_MKEY_MASK_LR |
3146 MLX5_MKEY_MASK_LW |
3147 MLX5_MKEY_MASK_RR |
3148 MLX5_MKEY_MASK_RW |
3149 MLX5_MKEY_MASK_SMALL_FENCE |
3150 MLX5_MKEY_MASK_FREE |
3151 MLX5_MKEY_MASK_BSF_EN;
3152
3153 return cpu_to_be64(result);
3154}
3155
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003156static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003157 struct mlx5_ib_mr *mr)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003158{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003159 int size = mr->ndescs * mr->desc_size;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003160
3161 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003162
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003163 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003164 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003165 umr->mkey_mask = frwr_mkey_mask();
3166}
3167
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003168static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003169{
3170 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003171 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003172 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003173}
3174
Artemy Kovalyov31616252017-01-02 11:37:42 +02003175static __be64 get_umr_enable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003176{
3177 u64 result;
3178
Artemy Kovalyov31616252017-01-02 11:37:42 +02003179 result = MLX5_MKEY_MASK_KEY |
Haggai Eran968e78d2014-12-11 17:04:11 +02003180 MLX5_MKEY_MASK_FREE;
3181
3182 return cpu_to_be64(result);
3183}
3184
Artemy Kovalyov31616252017-01-02 11:37:42 +02003185static __be64 get_umr_disable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003186{
3187 u64 result;
3188
3189 result = MLX5_MKEY_MASK_FREE;
3190
3191 return cpu_to_be64(result);
3192}
3193
Noa Osherovich56e11d62016-02-29 16:46:51 +02003194static __be64 get_umr_update_translation_mask(void)
3195{
3196 u64 result;
3197
3198 result = MLX5_MKEY_MASK_LEN |
3199 MLX5_MKEY_MASK_PAGE_SIZE |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003200 MLX5_MKEY_MASK_START_ADDR;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003201
3202 return cpu_to_be64(result);
3203}
3204
Artemy Kovalyov31616252017-01-02 11:37:42 +02003205static __be64 get_umr_update_access_mask(int atomic)
Noa Osherovich56e11d62016-02-29 16:46:51 +02003206{
3207 u64 result;
3208
Artemy Kovalyov31616252017-01-02 11:37:42 +02003209 result = MLX5_MKEY_MASK_LR |
3210 MLX5_MKEY_MASK_LW |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003211 MLX5_MKEY_MASK_RR |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003212 MLX5_MKEY_MASK_RW;
3213
3214 if (atomic)
3215 result |= MLX5_MKEY_MASK_A;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003216
3217 return cpu_to_be64(result);
3218}
3219
3220static __be64 get_umr_update_pd_mask(void)
3221{
3222 u64 result;
3223
Artemy Kovalyov31616252017-01-02 11:37:42 +02003224 result = MLX5_MKEY_MASK_PD;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003225
3226 return cpu_to_be64(result);
3227}
3228
Eli Cohene126ba92013-07-07 17:25:49 +03003229static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003230 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003231{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003232 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003233
3234 memset(umr, 0, sizeof(*umr));
3235
Haggai Eran968e78d2014-12-11 17:04:11 +02003236 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3237 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3238 else
3239 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3240
Artemy Kovalyov31616252017-01-02 11:37:42 +02003241 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
3242 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
3243 u64 offset = get_xlt_octo(umrwr->offset);
3244
3245 umr->xlt_offset = cpu_to_be16(offset & 0xffff);
3246 umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
3247 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003248 }
Artemy Kovalyov31616252017-01-02 11:37:42 +02003249 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3250 umr->mkey_mask |= get_umr_update_translation_mask();
3251 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
3252 umr->mkey_mask |= get_umr_update_access_mask(atomic);
3253 umr->mkey_mask |= get_umr_update_pd_mask();
3254 }
3255 if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
3256 umr->mkey_mask |= get_umr_enable_mr_mask();
3257 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
3258 umr->mkey_mask |= get_umr_disable_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003259
3260 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003261 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003262}
3263
3264static u8 get_umr_flags(int acc)
3265{
3266 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3267 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3268 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3269 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003270 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003271}
3272
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003273static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3274 struct mlx5_ib_mr *mr,
3275 u32 key, int access)
3276{
3277 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3278
3279 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003280
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003281 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003282 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003283 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003284 /* KLMs take twice the size of MTTs */
3285 ndescs *= 2;
3286
3287 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003288 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3289 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3290 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3291 seg->len = cpu_to_be64(mr->ibmr.length);
3292 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003293}
3294
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003295static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003296{
3297 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003298 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003299}
3300
3301static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3302{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003303 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003304
Eli Cohene126ba92013-07-07 17:25:49 +03003305 memset(seg, 0, sizeof(*seg));
Artemy Kovalyov31616252017-01-02 11:37:42 +02003306 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
Haggai Eran968e78d2014-12-11 17:04:11 +02003307 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003308
Haggai Eran968e78d2014-12-11 17:04:11 +02003309 seg->flags = convert_access(umrwr->access_flags);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003310 if (umrwr->pd)
3311 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
3312 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
3313 !umrwr->length)
3314 seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
3315
3316 seg->start_addr = cpu_to_be64(umrwr->virt_addr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003317 seg->len = cpu_to_be64(umrwr->length);
3318 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003319 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003320 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003321}
3322
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003323static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3324 struct mlx5_ib_mr *mr,
3325 struct mlx5_ib_pd *pd)
3326{
3327 int bcount = mr->desc_size * mr->ndescs;
3328
3329 dseg->addr = cpu_to_be64(mr->desc_map);
3330 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3331 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3332}
3333
Eli Cohene126ba92013-07-07 17:25:49 +03003334static __be32 send_ieth(struct ib_send_wr *wr)
3335{
3336 switch (wr->opcode) {
3337 case IB_WR_SEND_WITH_IMM:
3338 case IB_WR_RDMA_WRITE_WITH_IMM:
3339 return wr->ex.imm_data;
3340
3341 case IB_WR_SEND_WITH_INV:
3342 return cpu_to_be32(wr->ex.invalidate_rkey);
3343
3344 default:
3345 return 0;
3346 }
3347}
3348
3349static u8 calc_sig(void *wqe, int size)
3350{
3351 u8 *p = wqe;
3352 u8 res = 0;
3353 int i;
3354
3355 for (i = 0; i < size; i++)
3356 res ^= p[i];
3357
3358 return ~res;
3359}
3360
3361static u8 wq_sig(void *wqe)
3362{
3363 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3364}
3365
3366static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3367 void *wqe, int *sz)
3368{
3369 struct mlx5_wqe_inline_seg *seg;
3370 void *qend = qp->sq.qend;
3371 void *addr;
3372 int inl = 0;
3373 int copy;
3374 int len;
3375 int i;
3376
3377 seg = wqe;
3378 wqe += sizeof(*seg);
3379 for (i = 0; i < wr->num_sge; i++) {
3380 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3381 len = wr->sg_list[i].length;
3382 inl += len;
3383
3384 if (unlikely(inl > qp->max_inline_data))
3385 return -ENOMEM;
3386
3387 if (unlikely(wqe + len > qend)) {
3388 copy = qend - wqe;
3389 memcpy(wqe, addr, copy);
3390 addr += copy;
3391 len -= copy;
3392 wqe = mlx5_get_send_wqe(qp, 0);
3393 }
3394 memcpy(wqe, addr, len);
3395 wqe += len;
3396 }
3397
3398 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3399
3400 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3401
3402 return 0;
3403}
3404
Sagi Grimberge6631812014-02-23 14:19:11 +02003405static u16 prot_field_size(enum ib_signature_type type)
3406{
3407 switch (type) {
3408 case IB_SIG_TYPE_T10_DIF:
3409 return MLX5_DIF_SIZE;
3410 default:
3411 return 0;
3412 }
3413}
3414
3415static u8 bs_selector(int block_size)
3416{
3417 switch (block_size) {
3418 case 512: return 0x1;
3419 case 520: return 0x2;
3420 case 4096: return 0x3;
3421 case 4160: return 0x4;
3422 case 1073741824: return 0x5;
3423 default: return 0;
3424 }
3425}
3426
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003427static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3428 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003429{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003430 /* Valid inline section and allow BSF refresh */
3431 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3432 MLX5_BSF_REFRESH_DIF);
3433 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3434 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003435 /* repeating block */
3436 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3437 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3438 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003439
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003440 if (domain->sig.dif.ref_remap)
3441 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003442
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003443 if (domain->sig.dif.app_escape) {
3444 if (domain->sig.dif.ref_escape)
3445 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3446 else
3447 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003448 }
3449
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003450 inl->dif_app_bitmask_check =
3451 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003452}
3453
3454static int mlx5_set_bsf(struct ib_mr *sig_mr,
3455 struct ib_sig_attrs *sig_attrs,
3456 struct mlx5_bsf *bsf, u32 data_size)
3457{
3458 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3459 struct mlx5_bsf_basic *basic = &bsf->basic;
3460 struct ib_sig_domain *mem = &sig_attrs->mem;
3461 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003462
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003463 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003464
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003465 /* Basic + Extended + Inline */
3466 basic->bsf_size_sbs = 1 << 7;
3467 /* Input domain check byte mask */
3468 basic->check_byte_mask = sig_attrs->check_mask;
3469 basic->raw_data_size = cpu_to_be32(data_size);
3470
3471 /* Memory domain */
3472 switch (sig_attrs->mem.sig_type) {
3473 case IB_SIG_TYPE_NONE:
3474 break;
3475 case IB_SIG_TYPE_T10_DIF:
3476 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3477 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3478 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3479 break;
3480 default:
3481 return -EINVAL;
3482 }
3483
3484 /* Wire domain */
3485 switch (sig_attrs->wire.sig_type) {
3486 case IB_SIG_TYPE_NONE:
3487 break;
3488 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003489 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003490 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003491 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003492 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003493 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003494 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003495 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003496 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003497 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003498 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003499 } else
3500 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3501
Sagi Grimberg142537f2014-08-13 19:54:32 +03003502 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003503 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003504 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003505 default:
3506 return -EINVAL;
3507 }
3508
3509 return 0;
3510}
3511
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003512static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3513 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003514{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003515 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3516 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003517 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003518 u32 data_len = wr->wr.sg_list->length;
3519 u32 data_key = wr->wr.sg_list->lkey;
3520 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003521 int ret;
3522 int wqe_size;
3523
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003524 if (!wr->prot ||
3525 (data_key == wr->prot->lkey &&
3526 data_va == wr->prot->addr &&
3527 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003528 /**
3529 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003530 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003531 * So need construct:
3532 * ------------------
3533 * | data_klm |
3534 * ------------------
3535 * | BSF |
3536 * ------------------
3537 **/
3538 struct mlx5_klm *data_klm = *seg;
3539
3540 data_klm->bcount = cpu_to_be32(data_len);
3541 data_klm->key = cpu_to_be32(data_key);
3542 data_klm->va = cpu_to_be64(data_va);
3543 wqe_size = ALIGN(sizeof(*data_klm), 64);
3544 } else {
3545 /**
3546 * Source domain contains signature information
3547 * So need construct a strided block format:
3548 * ---------------------------
3549 * | stride_block_ctrl |
3550 * ---------------------------
3551 * | data_klm |
3552 * ---------------------------
3553 * | prot_klm |
3554 * ---------------------------
3555 * | BSF |
3556 * ---------------------------
3557 **/
3558 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3559 struct mlx5_stride_block_entry *data_sentry;
3560 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003561 u32 prot_key = wr->prot->lkey;
3562 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003563 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3564 int prot_size;
3565
3566 sblock_ctrl = *seg;
3567 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3568 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3569
3570 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3571 if (!prot_size) {
3572 pr_err("Bad block size given: %u\n", block_size);
3573 return -EINVAL;
3574 }
3575 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3576 prot_size);
3577 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3578 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3579 sblock_ctrl->num_entries = cpu_to_be16(2);
3580
3581 data_sentry->bcount = cpu_to_be16(block_size);
3582 data_sentry->key = cpu_to_be32(data_key);
3583 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003584 data_sentry->stride = cpu_to_be16(block_size);
3585
Sagi Grimberge6631812014-02-23 14:19:11 +02003586 prot_sentry->bcount = cpu_to_be16(prot_size);
3587 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003588 prot_sentry->va = cpu_to_be64(prot_va);
3589 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003590
Sagi Grimberge6631812014-02-23 14:19:11 +02003591 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3592 sizeof(*prot_sentry), 64);
3593 }
3594
3595 *seg += wqe_size;
3596 *size += wqe_size / 16;
3597 if (unlikely((*seg == qp->sq.qend)))
3598 *seg = mlx5_get_send_wqe(qp, 0);
3599
3600 bsf = *seg;
3601 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3602 if (ret)
3603 return -EINVAL;
3604
3605 *seg += sizeof(*bsf);
3606 *size += sizeof(*bsf) / 16;
3607 if (unlikely((*seg == qp->sq.qend)))
3608 *seg = mlx5_get_send_wqe(qp, 0);
3609
3610 return 0;
3611}
3612
3613static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003614 struct ib_sig_handover_wr *wr, u32 size,
Sagi Grimberge6631812014-02-23 14:19:11 +02003615 u32 length, u32 pdn)
3616{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003617 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003618 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003619 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003620
3621 memset(seg, 0, sizeof(*seg));
3622
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003623 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003624 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003625 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003626 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02003627 MLX5_MKEY_BSF_EN | pdn);
3628 seg->len = cpu_to_be64(length);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003629 seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003630 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
3631}
3632
3633static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003634 u32 size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003635{
3636 memset(umr, 0, sizeof(*umr));
3637
3638 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003639 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003640 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
3641 umr->mkey_mask = sig_mkey_mask();
3642}
3643
3644
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003645static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02003646 void **seg, int *size)
3647{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003648 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
3649 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003650 u32 pdn = get_pd(qp)->pdn;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003651 u32 xlt_size;
Sagi Grimberge6631812014-02-23 14:19:11 +02003652 int region_len, ret;
3653
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003654 if (unlikely(wr->wr.num_sge != 1) ||
3655 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003656 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
3657 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02003658 return -EINVAL;
3659
3660 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003661 region_len = wr->wr.sg_list->length;
3662 if (wr->prot &&
3663 (wr->prot->lkey != wr->wr.sg_list->lkey ||
3664 wr->prot->addr != wr->wr.sg_list->addr ||
3665 wr->prot->length != wr->wr.sg_list->length))
3666 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02003667
3668 /**
3669 * KLM octoword size - if protection was provided
3670 * then we use strided block format (3 octowords),
3671 * else we use single KLM (1 octoword)
3672 **/
Artemy Kovalyov31616252017-01-02 11:37:42 +02003673 xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
Sagi Grimberge6631812014-02-23 14:19:11 +02003674
Artemy Kovalyov31616252017-01-02 11:37:42 +02003675 set_sig_umr_segment(*seg, xlt_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003676 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3677 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3678 if (unlikely((*seg == qp->sq.qend)))
3679 *seg = mlx5_get_send_wqe(qp, 0);
3680
Artemy Kovalyov31616252017-01-02 11:37:42 +02003681 set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
Sagi Grimberge6631812014-02-23 14:19:11 +02003682 *seg += sizeof(struct mlx5_mkey_seg);
3683 *size += sizeof(struct mlx5_mkey_seg) / 16;
3684 if (unlikely((*seg == qp->sq.qend)))
3685 *seg = mlx5_get_send_wqe(qp, 0);
3686
3687 ret = set_sig_data_segment(wr, qp, seg, size);
3688 if (ret)
3689 return ret;
3690
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003691 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02003692 return 0;
3693}
3694
3695static int set_psv_wr(struct ib_sig_domain *domain,
3696 u32 psv_idx, void **seg, int *size)
3697{
3698 struct mlx5_seg_set_psv *psv_seg = *seg;
3699
3700 memset(psv_seg, 0, sizeof(*psv_seg));
3701 psv_seg->psv_num = cpu_to_be32(psv_idx);
3702 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003703 case IB_SIG_TYPE_NONE:
3704 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003705 case IB_SIG_TYPE_T10_DIF:
3706 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
3707 domain->sig.dif.app_tag);
3708 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02003709 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003710 default:
Leon Romanovsky12bbf1e2017-01-18 14:10:31 +02003711 pr_err("Bad signature type (%d) is given.\n",
3712 domain->sig_type);
3713 return -EINVAL;
Sagi Grimberge6631812014-02-23 14:19:11 +02003714 }
3715
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003716 *seg += sizeof(*psv_seg);
3717 *size += sizeof(*psv_seg) / 16;
3718
Sagi Grimberge6631812014-02-23 14:19:11 +02003719 return 0;
3720}
3721
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003722static int set_reg_wr(struct mlx5_ib_qp *qp,
3723 struct ib_reg_wr *wr,
3724 void **seg, int *size)
3725{
3726 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
3727 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
3728
3729 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
3730 mlx5_ib_warn(to_mdev(qp->ibqp.device),
3731 "Invalid IB_SEND_INLINE send flag\n");
3732 return -EINVAL;
3733 }
3734
3735 set_reg_umr_seg(*seg, mr);
3736 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3737 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3738 if (unlikely((*seg == qp->sq.qend)))
3739 *seg = mlx5_get_send_wqe(qp, 0);
3740
3741 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
3742 *seg += sizeof(struct mlx5_mkey_seg);
3743 *size += sizeof(struct mlx5_mkey_seg) / 16;
3744 if (unlikely((*seg == qp->sq.qend)))
3745 *seg = mlx5_get_send_wqe(qp, 0);
3746
3747 set_reg_data_seg(*seg, mr, pd);
3748 *seg += sizeof(struct mlx5_wqe_data_seg);
3749 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
3750
3751 return 0;
3752}
3753
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003754static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03003755{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003756 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003757 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3758 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3759 if (unlikely((*seg == qp->sq.qend)))
3760 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003761 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003762 *seg += sizeof(struct mlx5_mkey_seg);
3763 *size += sizeof(struct mlx5_mkey_seg) / 16;
3764 if (unlikely((*seg == qp->sq.qend)))
3765 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003766}
3767
3768static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
3769{
3770 __be32 *p = NULL;
3771 int tidx = idx;
3772 int i, j;
3773
3774 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
3775 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
3776 if ((i & 0xf) == 0) {
3777 void *buf = mlx5_get_send_wqe(qp, tidx);
3778 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
3779 p = buf;
3780 j = 0;
3781 }
3782 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
3783 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
3784 be32_to_cpu(p[j + 3]));
3785 }
3786}
3787
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003788static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
3789 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02003790 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003791 int *size, int nreq)
3792{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003793 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
3794 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003795
3796 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
3797 *seg = mlx5_get_send_wqe(qp, *idx);
3798 *ctrl = *seg;
3799 *(uint32_t *)(*seg + 8) = 0;
3800 (*ctrl)->imm = send_ieth(wr);
3801 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
3802 (wr->send_flags & IB_SEND_SIGNALED ?
3803 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
3804 (wr->send_flags & IB_SEND_SOLICITED ?
3805 MLX5_WQE_CTRL_SOLICITED : 0);
3806
3807 *seg += sizeof(**ctrl);
3808 *size = sizeof(**ctrl) / 16;
3809
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003810 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003811}
3812
3813static void finish_wqe(struct mlx5_ib_qp *qp,
3814 struct mlx5_wqe_ctrl_seg *ctrl,
3815 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003816 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003817{
3818 u8 opmod = 0;
3819
3820 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
3821 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02003822 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003823 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003824 if (unlikely(qp->wq_sig))
3825 ctrl->signature = wq_sig(ctrl);
3826
3827 qp->sq.wrid[idx] = wr_id;
3828 qp->sq.w_list[idx].opcode = mlx5_opcode;
3829 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
3830 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
3831 qp->sq.w_list[idx].next = qp->sq.cur_post;
3832}
3833
3834
Eli Cohene126ba92013-07-07 17:25:49 +03003835int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3836 struct ib_send_wr **bad_wr)
3837{
3838 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
3839 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003840 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02003841 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02003842 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003843 struct mlx5_wqe_data_seg *dpseg;
3844 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02003845 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03003846 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02003847 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03003848 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003849 unsigned idx;
3850 int err = 0;
3851 int inl = 0;
3852 int num_sge;
3853 void *seg;
3854 int nreq;
3855 int i;
3856 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03003857 u8 fence;
3858
Haggai Erand16e91d2016-02-29 15:45:05 +02003859 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3860 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
3861
3862 qp = to_mqp(ibqp);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003863 bf = &qp->bf;
Haggai Erand16e91d2016-02-29 15:45:05 +02003864 qend = qp->sq.qend;
3865
Eli Cohene126ba92013-07-07 17:25:49 +03003866 spin_lock_irqsave(&qp->sq.lock, flags);
3867
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003868 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
3869 err = -EIO;
3870 *bad_wr = wr;
3871 nreq = 0;
3872 goto out;
3873 }
3874
Eli Cohene126ba92013-07-07 17:25:49 +03003875 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04003876 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03003877 mlx5_ib_warn(dev, "\n");
3878 err = -EINVAL;
3879 *bad_wr = wr;
3880 goto out;
3881 }
3882
Eli Cohene126ba92013-07-07 17:25:49 +03003883 num_sge = wr->num_sge;
3884 if (unlikely(num_sge > qp->sq.max_gs)) {
3885 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03003886 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03003887 *bad_wr = wr;
3888 goto out;
3889 }
3890
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003891 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
3892 if (err) {
3893 mlx5_ib_warn(dev, "\n");
3894 err = -ENOMEM;
3895 *bad_wr = wr;
3896 goto out;
3897 }
Eli Cohene126ba92013-07-07 17:25:49 +03003898
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003899 if (wr->opcode == IB_WR_LOCAL_INV ||
3900 wr->opcode == IB_WR_REG_MR) {
3901 fence = dev->umr_fence;
3902 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
3903 } else if (wr->send_flags & IB_SEND_FENCE) {
3904 if (qp->next_fence)
3905 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
3906 else
3907 fence = MLX5_FENCE_MODE_FENCE;
3908 } else {
3909 fence = qp->next_fence;
3910 }
3911
Eli Cohene126ba92013-07-07 17:25:49 +03003912 switch (ibqp->qp_type) {
3913 case IB_QPT_XRC_INI:
3914 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03003915 seg += sizeof(*xrc);
3916 size += sizeof(*xrc) / 16;
3917 /* fall through */
3918 case IB_QPT_RC:
3919 switch (wr->opcode) {
3920 case IB_WR_RDMA_READ:
3921 case IB_WR_RDMA_WRITE:
3922 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003923 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
3924 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03003925 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003926 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
3927 break;
3928
3929 case IB_WR_ATOMIC_CMP_AND_SWP:
3930 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03003931 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03003932 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
3933 err = -ENOSYS;
3934 *bad_wr = wr;
3935 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003936
3937 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03003938 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
3939 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003940 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03003941 num_sge = 0;
3942 break;
3943
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003944 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003945 qp->sq.wr_data[idx] = IB_WR_REG_MR;
3946 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
3947 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
3948 if (err) {
3949 *bad_wr = wr;
3950 goto out;
3951 }
3952 num_sge = 0;
3953 break;
3954
Sagi Grimberge6631812014-02-23 14:19:11 +02003955 case IB_WR_REG_SIG_MR:
3956 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003957 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003958
3959 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
3960 err = set_sig_umr_wr(wr, qp, &seg, &size);
3961 if (err) {
3962 mlx5_ib_warn(dev, "\n");
3963 *bad_wr = wr;
3964 goto out;
3965 }
3966
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003967 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3968 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02003969 /*
3970 * SET_PSV WQEs are not signaled and solicited
3971 * on error
3972 */
3973 wr->send_flags &= ~IB_SEND_SIGNALED;
3974 wr->send_flags |= IB_SEND_SOLICITED;
3975 err = begin_wqe(qp, &seg, &ctrl, wr,
3976 &idx, &size, nreq);
3977 if (err) {
3978 mlx5_ib_warn(dev, "\n");
3979 err = -ENOMEM;
3980 *bad_wr = wr;
3981 goto out;
3982 }
3983
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003984 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02003985 mr->sig->psv_memory.psv_idx, &seg,
3986 &size);
3987 if (err) {
3988 mlx5_ib_warn(dev, "\n");
3989 *bad_wr = wr;
3990 goto out;
3991 }
3992
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003993 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3994 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02003995 err = begin_wqe(qp, &seg, &ctrl, wr,
3996 &idx, &size, nreq);
3997 if (err) {
3998 mlx5_ib_warn(dev, "\n");
3999 err = -ENOMEM;
4000 *bad_wr = wr;
4001 goto out;
4002 }
4003
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004004 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004005 mr->sig->psv_wire.psv_idx, &seg,
4006 &size);
4007 if (err) {
4008 mlx5_ib_warn(dev, "\n");
4009 *bad_wr = wr;
4010 goto out;
4011 }
4012
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004013 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4014 fence, MLX5_OPCODE_SET_PSV);
4015 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004016 num_sge = 0;
4017 goto skip_psv;
4018
Eli Cohene126ba92013-07-07 17:25:49 +03004019 default:
4020 break;
4021 }
4022 break;
4023
4024 case IB_QPT_UC:
4025 switch (wr->opcode) {
4026 case IB_WR_RDMA_WRITE:
4027 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004028 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4029 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004030 seg += sizeof(struct mlx5_wqe_raddr_seg);
4031 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4032 break;
4033
4034 default:
4035 break;
4036 }
4037 break;
4038
Eli Cohene126ba92013-07-07 17:25:49 +03004039 case IB_QPT_SMI:
Maor Gottlieb1e0e50b2017-01-18 14:10:34 +02004040 if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
4041 mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
4042 err = -EPERM;
4043 *bad_wr = wr;
4044 goto out;
4045 }
Haggai Erand16e91d2016-02-29 15:45:05 +02004046 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004047 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004048 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004049 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4050 if (unlikely((seg == qend)))
4051 seg = mlx5_get_send_wqe(qp, 0);
4052 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004053 case IB_QPT_UD:
4054 set_datagram_seg(seg, wr);
4055 seg += sizeof(struct mlx5_wqe_datagram_seg);
4056 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004057
Erez Shitritf0313962016-02-21 16:27:17 +02004058 if (unlikely((seg == qend)))
4059 seg = mlx5_get_send_wqe(qp, 0);
4060
4061 /* handle qp that supports ud offload */
4062 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4063 struct mlx5_wqe_eth_pad *pad;
4064
4065 pad = seg;
4066 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4067 seg += sizeof(struct mlx5_wqe_eth_pad);
4068 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4069
4070 seg = set_eth_seg(seg, wr, qend, qp, &size);
4071
4072 if (unlikely((seg == qend)))
4073 seg = mlx5_get_send_wqe(qp, 0);
4074 }
4075 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004076 case MLX5_IB_QPT_REG_UMR:
4077 if (wr->opcode != MLX5_IB_WR_UMR) {
4078 err = -EINVAL;
4079 mlx5_ib_warn(dev, "bad opcode\n");
4080 goto out;
4081 }
4082 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004083 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004084 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004085 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4086 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4087 if (unlikely((seg == qend)))
4088 seg = mlx5_get_send_wqe(qp, 0);
4089 set_reg_mkey_segment(seg, wr);
4090 seg += sizeof(struct mlx5_mkey_seg);
4091 size += sizeof(struct mlx5_mkey_seg) / 16;
4092 if (unlikely((seg == qend)))
4093 seg = mlx5_get_send_wqe(qp, 0);
4094 break;
4095
4096 default:
4097 break;
4098 }
4099
4100 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4101 int uninitialized_var(sz);
4102
4103 err = set_data_inl_seg(qp, wr, seg, &sz);
4104 if (unlikely(err)) {
4105 mlx5_ib_warn(dev, "\n");
4106 *bad_wr = wr;
4107 goto out;
4108 }
4109 inl = 1;
4110 size += sz;
4111 } else {
4112 dpseg = seg;
4113 for (i = 0; i < num_sge; i++) {
4114 if (unlikely(dpseg == qend)) {
4115 seg = mlx5_get_send_wqe(qp, 0);
4116 dpseg = seg;
4117 }
4118 if (likely(wr->sg_list[i].length)) {
4119 set_data_ptr_seg(dpseg, wr->sg_list + i);
4120 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4121 dpseg++;
4122 }
4123 }
4124 }
4125
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004126 qp->next_fence = next_fence;
4127 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004128 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004129skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004130 if (0)
4131 dump_wqe(qp, idx, size);
4132 }
4133
4134out:
4135 if (likely(nreq)) {
4136 qp->sq.head += nreq;
4137
4138 /* Make sure that descriptors are written before
4139 * updating doorbell record and ringing the doorbell
4140 */
4141 wmb();
4142
4143 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4144
Eli Cohenada388f2014-01-14 17:45:16 +02004145 /* Make sure doorbell record is visible to the HCA before
4146 * we hit doorbell */
4147 wmb();
4148
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004149 /* currently we support only regular doorbells */
4150 mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
4151 /* Make sure doorbells don't leak out of SQ spinlock
4152 * and reach the HCA out of order.
4153 */
4154 mmiowb();
Eli Cohene126ba92013-07-07 17:25:49 +03004155 bf->offset ^= bf->buf_size;
Eli Cohene126ba92013-07-07 17:25:49 +03004156 }
4157
4158 spin_unlock_irqrestore(&qp->sq.lock, flags);
4159
4160 return err;
4161}
4162
4163static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4164{
4165 sig->signature = calc_sig(sig, size);
4166}
4167
4168int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4169 struct ib_recv_wr **bad_wr)
4170{
4171 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4172 struct mlx5_wqe_data_seg *scat;
4173 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004174 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4175 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004176 unsigned long flags;
4177 int err = 0;
4178 int nreq;
4179 int ind;
4180 int i;
4181
Haggai Erand16e91d2016-02-29 15:45:05 +02004182 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4183 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4184
Eli Cohene126ba92013-07-07 17:25:49 +03004185 spin_lock_irqsave(&qp->rq.lock, flags);
4186
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004187 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4188 err = -EIO;
4189 *bad_wr = wr;
4190 nreq = 0;
4191 goto out;
4192 }
4193
Eli Cohene126ba92013-07-07 17:25:49 +03004194 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4195
4196 for (nreq = 0; wr; nreq++, wr = wr->next) {
4197 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4198 err = -ENOMEM;
4199 *bad_wr = wr;
4200 goto out;
4201 }
4202
4203 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4204 err = -EINVAL;
4205 *bad_wr = wr;
4206 goto out;
4207 }
4208
4209 scat = get_recv_wqe(qp, ind);
4210 if (qp->wq_sig)
4211 scat++;
4212
4213 for (i = 0; i < wr->num_sge; i++)
4214 set_data_ptr_seg(scat + i, wr->sg_list + i);
4215
4216 if (i < qp->rq.max_gs) {
4217 scat[i].byte_count = 0;
4218 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4219 scat[i].addr = 0;
4220 }
4221
4222 if (qp->wq_sig) {
4223 sig = (struct mlx5_rwqe_sig *)scat;
4224 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4225 }
4226
4227 qp->rq.wrid[ind] = wr->wr_id;
4228
4229 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4230 }
4231
4232out:
4233 if (likely(nreq)) {
4234 qp->rq.head += nreq;
4235
4236 /* Make sure that descriptors are written before
4237 * doorbell record.
4238 */
4239 wmb();
4240
4241 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4242 }
4243
4244 spin_unlock_irqrestore(&qp->rq.lock, flags);
4245
4246 return err;
4247}
4248
4249static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4250{
4251 switch (mlx5_state) {
4252 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4253 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4254 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4255 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4256 case MLX5_QP_STATE_SQ_DRAINING:
4257 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4258 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4259 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4260 default: return -1;
4261 }
4262}
4263
4264static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4265{
4266 switch (mlx5_mig_state) {
4267 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4268 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4269 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4270 default: return -1;
4271 }
4272}
4273
4274static int to_ib_qp_access_flags(int mlx5_flags)
4275{
4276 int ib_flags = 0;
4277
4278 if (mlx5_flags & MLX5_QP_BIT_RRE)
4279 ib_flags |= IB_ACCESS_REMOTE_READ;
4280 if (mlx5_flags & MLX5_QP_BIT_RWE)
4281 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4282 if (mlx5_flags & MLX5_QP_BIT_RAE)
4283 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4284
4285 return ib_flags;
4286}
4287
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004288static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004289 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004290 struct mlx5_qp_path *path)
Eli Cohene126ba92013-07-07 17:25:49 +03004291{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004292 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004293
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004294 memset(ah_attr, 0, sizeof(*ah_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03004295
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004296 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004297 rdma_ah_set_port_num(ah_attr, path->port);
4298 if (rdma_ah_get_port_num(ah_attr) == 0 ||
4299 rdma_ah_get_port_num(ah_attr) > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03004300 return;
4301
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004302 rdma_ah_set_port_num(ah_attr, path->port);
4303 rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
Eli Cohene126ba92013-07-07 17:25:49 +03004304
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004305 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4306 rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
4307 rdma_ah_set_static_rate(ah_attr,
4308 path->static_rate ? path->static_rate - 5 : 0);
4309 if (path->grh_mlid & (1 << 7)) {
4310 u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
4311
4312 rdma_ah_set_grh(ah_attr, NULL,
4313 tc_fl & 0xfffff,
4314 path->mgid_index,
4315 path->hop_limit,
4316 (tc_fl >> 20) & 0xff);
4317 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Eli Cohene126ba92013-07-07 17:25:49 +03004318 }
4319}
4320
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004321static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4322 struct mlx5_ib_sq *sq,
4323 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004324{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004325 void *out;
4326 void *sqc;
4327 int inlen;
4328 int err;
4329
4330 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004331 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004332 if (!out)
4333 return -ENOMEM;
4334
4335 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4336 if (err)
4337 goto out;
4338
4339 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4340 *sq_state = MLX5_GET(sqc, sqc, state);
4341 sq->state = *sq_state;
4342
4343out:
4344 kvfree(out);
4345 return err;
4346}
4347
4348static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4349 struct mlx5_ib_rq *rq,
4350 u8 *rq_state)
4351{
4352 void *out;
4353 void *rqc;
4354 int inlen;
4355 int err;
4356
4357 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004358 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004359 if (!out)
4360 return -ENOMEM;
4361
4362 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4363 if (err)
4364 goto out;
4365
4366 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4367 *rq_state = MLX5_GET(rqc, rqc, state);
4368 rq->state = *rq_state;
4369
4370out:
4371 kvfree(out);
4372 return err;
4373}
4374
4375static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4376 struct mlx5_ib_qp *qp, u8 *qp_state)
4377{
4378 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4379 [MLX5_RQC_STATE_RST] = {
4380 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4381 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4382 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4383 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4384 },
4385 [MLX5_RQC_STATE_RDY] = {
4386 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4387 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4388 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4389 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4390 },
4391 [MLX5_RQC_STATE_ERR] = {
4392 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4393 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4394 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4395 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4396 },
4397 [MLX5_RQ_STATE_NA] = {
4398 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4399 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4400 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4401 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4402 },
4403 };
4404
4405 *qp_state = sqrq_trans[rq_state][sq_state];
4406
4407 if (*qp_state == MLX5_QP_STATE_BAD) {
4408 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4409 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4410 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4411 return -EINVAL;
4412 }
4413
4414 if (*qp_state == MLX5_QP_STATE)
4415 *qp_state = qp->state;
4416
4417 return 0;
4418}
4419
4420static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4421 struct mlx5_ib_qp *qp,
4422 u8 *raw_packet_qp_state)
4423{
4424 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4425 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4426 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4427 int err;
4428 u8 sq_state = MLX5_SQ_STATE_NA;
4429 u8 rq_state = MLX5_RQ_STATE_NA;
4430
4431 if (qp->sq.wqe_cnt) {
4432 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4433 if (err)
4434 return err;
4435 }
4436
4437 if (qp->rq.wqe_cnt) {
4438 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4439 if (err)
4440 return err;
4441 }
4442
4443 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4444 raw_packet_qp_state);
4445}
4446
4447static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4448 struct ib_qp_attr *qp_attr)
4449{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004450 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004451 struct mlx5_qp_context *context;
4452 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004453 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004454 int err = 0;
4455
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004456 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004457 if (!outb)
4458 return -ENOMEM;
4459
majd@mellanox.com19098df2016-01-14 19:13:03 +02004460 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004461 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004462 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004463 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004464
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004465 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4466 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4467
Eli Cohene126ba92013-07-07 17:25:49 +03004468 mlx5_state = be32_to_cpu(context->flags) >> 28;
4469
4470 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004471 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4472 qp_attr->path_mig_state =
4473 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4474 qp_attr->qkey = be32_to_cpu(context->qkey);
4475 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4476 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4477 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4478 qp_attr->qp_access_flags =
4479 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4480
4481 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004482 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4483 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004484 qp_attr->alt_pkey_index =
4485 be16_to_cpu(context->alt_path.pkey_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004486 qp_attr->alt_port_num =
4487 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03004488 }
4489
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004490 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004491 qp_attr->port_num = context->pri_path.port;
4492
4493 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4494 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4495
4496 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4497
4498 qp_attr->max_dest_rd_atomic =
4499 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4500 qp_attr->min_rnr_timer =
4501 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4502 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4503 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4504 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4505 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004506
4507out:
4508 kfree(outb);
4509 return err;
4510}
4511
4512int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4513 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4514{
4515 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4516 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4517 int err = 0;
4518 u8 raw_packet_qp_state;
4519
Yishai Hadas28d61372016-05-23 15:20:56 +03004520 if (ibqp->rwq_ind_tbl)
4521 return -ENOSYS;
4522
Haggai Erand16e91d2016-02-29 15:45:05 +02004523 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4524 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4525 qp_init_attr);
4526
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004527 /* Not all of output fields are applicable, make sure to zero them */
4528 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4529 memset(qp_attr, 0, sizeof(*qp_attr));
4530
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004531 mutex_lock(&qp->mutex);
4532
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004533 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
4534 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004535 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4536 if (err)
4537 goto out;
4538 qp->state = raw_packet_qp_state;
4539 qp_attr->port_num = 1;
4540 } else {
4541 err = query_qp_attr(dev, qp, qp_attr);
4542 if (err)
4543 goto out;
4544 }
4545
4546 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03004547 qp_attr->cur_qp_state = qp_attr->qp_state;
4548 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4549 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4550
4551 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03004552 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03004553 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03004554 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03004555 } else {
4556 qp_attr->cap.max_send_wr = 0;
4557 qp_attr->cap.max_send_sge = 0;
4558 }
4559
Noa Osherovich0540d812016-06-04 15:15:32 +03004560 qp_init_attr->qp_type = ibqp->qp_type;
4561 qp_init_attr->recv_cq = ibqp->recv_cq;
4562 qp_init_attr->send_cq = ibqp->send_cq;
4563 qp_init_attr->srq = ibqp->srq;
4564 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03004565
4566 qp_init_attr->cap = qp_attr->cap;
4567
4568 qp_init_attr->create_flags = 0;
4569 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4570 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4571
Leon Romanovsky051f2632015-12-20 12:16:11 +02004572 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
4573 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
4574 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
4575 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
4576 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
4577 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02004578 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
4579 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02004580
Eli Cohene126ba92013-07-07 17:25:49 +03004581 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
4582 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4583
Eli Cohene126ba92013-07-07 17:25:49 +03004584out:
4585 mutex_unlock(&qp->mutex);
4586 return err;
4587}
4588
4589struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
4590 struct ib_ucontext *context,
4591 struct ib_udata *udata)
4592{
4593 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4594 struct mlx5_ib_xrcd *xrcd;
4595 int err;
4596
Saeed Mahameed938fe832015-05-28 22:28:41 +03004597 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03004598 return ERR_PTR(-ENOSYS);
4599
4600 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
4601 if (!xrcd)
4602 return ERR_PTR(-ENOMEM);
4603
Jack Morgenstein9603b612014-07-28 23:30:22 +03004604 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004605 if (err) {
4606 kfree(xrcd);
4607 return ERR_PTR(-ENOMEM);
4608 }
4609
4610 return &xrcd->ibxrcd;
4611}
4612
4613int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
4614{
4615 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
4616 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
4617 int err;
4618
Jack Morgenstein9603b612014-07-28 23:30:22 +03004619 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004620 if (err) {
4621 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
4622 return err;
4623 }
4624
4625 kfree(xrcd);
4626
4627 return 0;
4628}
Yishai Hadas79b20a62016-05-23 15:20:50 +03004629
Yishai Hadas350d0e42016-08-28 14:58:18 +03004630static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
4631{
4632 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
4633 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
4634 struct ib_event event;
4635
4636 if (rwq->ibwq.event_handler) {
4637 event.device = rwq->ibwq.device;
4638 event.element.wq = &rwq->ibwq;
4639 switch (type) {
4640 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
4641 event.event = IB_EVENT_WQ_FATAL;
4642 break;
4643 default:
4644 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
4645 return;
4646 }
4647
4648 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
4649 }
4650}
4651
Maor Gottlieb03404e82017-05-30 10:29:13 +03004652static int set_delay_drop(struct mlx5_ib_dev *dev)
4653{
4654 int err = 0;
4655
4656 mutex_lock(&dev->delay_drop.lock);
4657 if (dev->delay_drop.activate)
4658 goto out;
4659
4660 err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
4661 if (err)
4662 goto out;
4663
4664 dev->delay_drop.activate = true;
4665out:
4666 mutex_unlock(&dev->delay_drop.lock);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004667
4668 if (!err)
4669 atomic_inc(&dev->delay_drop.rqs_cnt);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004670 return err;
4671}
4672
Yishai Hadas79b20a62016-05-23 15:20:50 +03004673static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
4674 struct ib_wq_init_attr *init_attr)
4675{
4676 struct mlx5_ib_dev *dev;
Noa Osherovich4be6da12017-01-18 15:40:04 +02004677 int has_net_offloads;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004678 __be64 *rq_pas0;
4679 void *in;
4680 void *rqc;
4681 void *wq;
4682 int inlen;
4683 int err;
4684
4685 dev = to_mdev(pd->device);
4686
4687 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004688 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004689 if (!in)
4690 return -ENOMEM;
4691
4692 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
4693 MLX5_SET(rqc, rqc, mem_rq_type,
4694 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
4695 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
4696 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
4697 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
4698 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
4699 wq = MLX5_ADDR_OF(rqc, rqc, wq);
4700 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
4701 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
4702 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
4703 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
4704 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
4705 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
4706 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
4707 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
4708 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
Noa Osherovich4be6da12017-01-18 15:40:04 +02004709 has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004710 if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
Noa Osherovich4be6da12017-01-18 15:40:04 +02004711 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004712 mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
4713 err = -EOPNOTSUPP;
4714 goto out;
4715 }
4716 } else {
4717 MLX5_SET(rqc, rqc, vsd, 1);
4718 }
Noa Osherovich4be6da12017-01-18 15:40:04 +02004719 if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
4720 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
4721 mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
4722 err = -EOPNOTSUPP;
4723 goto out;
4724 }
4725 MLX5_SET(rqc, rqc, scatter_fcs, 1);
4726 }
Maor Gottlieb03404e82017-05-30 10:29:13 +03004727 if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4728 if (!(dev->ib_dev.attrs.raw_packet_caps &
4729 IB_RAW_PACKET_CAP_DELAY_DROP)) {
4730 mlx5_ib_dbg(dev, "Delay drop is not supported\n");
4731 err = -EOPNOTSUPP;
4732 goto out;
4733 }
4734 MLX5_SET(rqc, rqc, delay_drop_en, 1);
4735 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03004736 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
4737 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03004738 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004739 if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4740 err = set_delay_drop(dev);
4741 if (err) {
4742 mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
4743 err);
4744 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
4745 } else {
4746 rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
4747 }
4748 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004749out:
Yishai Hadas79b20a62016-05-23 15:20:50 +03004750 kvfree(in);
4751 return err;
4752}
4753
4754static int set_user_rq_size(struct mlx5_ib_dev *dev,
4755 struct ib_wq_init_attr *wq_init_attr,
4756 struct mlx5_ib_create_wq *ucmd,
4757 struct mlx5_ib_rwq *rwq)
4758{
4759 /* Sanity check RQ size before proceeding */
4760 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
4761 return -EINVAL;
4762
4763 if (!ucmd->rq_wqe_count)
4764 return -EINVAL;
4765
4766 rwq->wqe_count = ucmd->rq_wqe_count;
4767 rwq->wqe_shift = ucmd->rq_wqe_shift;
4768 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
4769 rwq->log_rq_stride = rwq->wqe_shift;
4770 rwq->log_rq_size = ilog2(rwq->wqe_count);
4771 return 0;
4772}
4773
4774static int prepare_user_rq(struct ib_pd *pd,
4775 struct ib_wq_init_attr *init_attr,
4776 struct ib_udata *udata,
4777 struct mlx5_ib_rwq *rwq)
4778{
4779 struct mlx5_ib_dev *dev = to_mdev(pd->device);
4780 struct mlx5_ib_create_wq ucmd = {};
4781 int err;
4782 size_t required_cmd_sz;
4783
4784 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4785 if (udata->inlen < required_cmd_sz) {
4786 mlx5_ib_dbg(dev, "invalid inlen\n");
4787 return -EINVAL;
4788 }
4789
4790 if (udata->inlen > sizeof(ucmd) &&
4791 !ib_is_udata_cleared(udata, sizeof(ucmd),
4792 udata->inlen - sizeof(ucmd))) {
4793 mlx5_ib_dbg(dev, "inlen is not supported\n");
4794 return -EOPNOTSUPP;
4795 }
4796
4797 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
4798 mlx5_ib_dbg(dev, "copy failed\n");
4799 return -EFAULT;
4800 }
4801
4802 if (ucmd.comp_mask) {
4803 mlx5_ib_dbg(dev, "invalid comp mask\n");
4804 return -EOPNOTSUPP;
4805 }
4806
4807 if (ucmd.reserved) {
4808 mlx5_ib_dbg(dev, "invalid reserved\n");
4809 return -EOPNOTSUPP;
4810 }
4811
4812 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
4813 if (err) {
4814 mlx5_ib_dbg(dev, "err %d\n", err);
4815 return err;
4816 }
4817
4818 err = create_user_rq(dev, pd, rwq, &ucmd);
4819 if (err) {
4820 mlx5_ib_dbg(dev, "err %d\n", err);
4821 if (err)
4822 return err;
4823 }
4824
4825 rwq->user_index = ucmd.user_index;
4826 return 0;
4827}
4828
4829struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
4830 struct ib_wq_init_attr *init_attr,
4831 struct ib_udata *udata)
4832{
4833 struct mlx5_ib_dev *dev;
4834 struct mlx5_ib_rwq *rwq;
4835 struct mlx5_ib_create_wq_resp resp = {};
4836 size_t min_resp_len;
4837 int err;
4838
4839 if (!udata)
4840 return ERR_PTR(-ENOSYS);
4841
4842 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4843 if (udata->outlen && udata->outlen < min_resp_len)
4844 return ERR_PTR(-EINVAL);
4845
4846 dev = to_mdev(pd->device);
4847 switch (init_attr->wq_type) {
4848 case IB_WQT_RQ:
4849 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
4850 if (!rwq)
4851 return ERR_PTR(-ENOMEM);
4852 err = prepare_user_rq(pd, init_attr, udata, rwq);
4853 if (err)
4854 goto err;
4855 err = create_rq(rwq, pd, init_attr);
4856 if (err)
4857 goto err_user_rq;
4858 break;
4859 default:
4860 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
4861 init_attr->wq_type);
4862 return ERR_PTR(-EINVAL);
4863 }
4864
Yishai Hadas350d0e42016-08-28 14:58:18 +03004865 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004866 rwq->ibwq.state = IB_WQS_RESET;
4867 if (udata->outlen) {
4868 resp.response_length = offsetof(typeof(resp), response_length) +
4869 sizeof(resp.response_length);
4870 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4871 if (err)
4872 goto err_copy;
4873 }
4874
Yishai Hadas350d0e42016-08-28 14:58:18 +03004875 rwq->core_qp.event = mlx5_ib_wq_event;
4876 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004877 return &rwq->ibwq;
4878
4879err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03004880 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004881err_user_rq:
Maor Gottliebfe248c32017-05-30 10:29:14 +03004882 destroy_user_rq(dev, pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004883err:
4884 kfree(rwq);
4885 return ERR_PTR(err);
4886}
4887
4888int mlx5_ib_destroy_wq(struct ib_wq *wq)
4889{
4890 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4891 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4892
Yishai Hadas350d0e42016-08-28 14:58:18 +03004893 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004894 destroy_user_rq(dev, wq->pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004895 kfree(rwq);
4896
4897 return 0;
4898}
4899
Yishai Hadasc5f90922016-05-23 15:20:53 +03004900struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
4901 struct ib_rwq_ind_table_init_attr *init_attr,
4902 struct ib_udata *udata)
4903{
4904 struct mlx5_ib_dev *dev = to_mdev(device);
4905 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
4906 int sz = 1 << init_attr->log_ind_tbl_size;
4907 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
4908 size_t min_resp_len;
4909 int inlen;
4910 int err;
4911 int i;
4912 u32 *in;
4913 void *rqtc;
4914
4915 if (udata->inlen > 0 &&
4916 !ib_is_udata_cleared(udata, 0,
4917 udata->inlen))
4918 return ERR_PTR(-EOPNOTSUPP);
4919
Maor Gottliebefd7f402016-10-27 16:36:40 +03004920 if (init_attr->log_ind_tbl_size >
4921 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
4922 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
4923 init_attr->log_ind_tbl_size,
4924 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
4925 return ERR_PTR(-EINVAL);
4926 }
4927
Yishai Hadasc5f90922016-05-23 15:20:53 +03004928 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4929 if (udata->outlen && udata->outlen < min_resp_len)
4930 return ERR_PTR(-EINVAL);
4931
4932 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
4933 if (!rwq_ind_tbl)
4934 return ERR_PTR(-ENOMEM);
4935
4936 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004937 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadasc5f90922016-05-23 15:20:53 +03004938 if (!in) {
4939 err = -ENOMEM;
4940 goto err;
4941 }
4942
4943 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
4944
4945 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
4946 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
4947
4948 for (i = 0; i < sz; i++)
4949 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
4950
4951 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
4952 kvfree(in);
4953
4954 if (err)
4955 goto err;
4956
4957 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
4958 if (udata->outlen) {
4959 resp.response_length = offsetof(typeof(resp), response_length) +
4960 sizeof(resp.response_length);
4961 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4962 if (err)
4963 goto err_copy;
4964 }
4965
4966 return &rwq_ind_tbl->ib_rwq_ind_tbl;
4967
4968err_copy:
4969 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4970err:
4971 kfree(rwq_ind_tbl);
4972 return ERR_PTR(err);
4973}
4974
4975int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4976{
4977 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
4978 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
4979
4980 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4981
4982 kfree(rwq_ind_tbl);
4983 return 0;
4984}
4985
Yishai Hadas79b20a62016-05-23 15:20:50 +03004986int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
4987 u32 wq_attr_mask, struct ib_udata *udata)
4988{
4989 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4990 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4991 struct mlx5_ib_modify_wq ucmd = {};
4992 size_t required_cmd_sz;
4993 int curr_wq_state;
4994 int wq_state;
4995 int inlen;
4996 int err;
4997 void *rqc;
4998 void *in;
4999
5000 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
5001 if (udata->inlen < required_cmd_sz)
5002 return -EINVAL;
5003
5004 if (udata->inlen > sizeof(ucmd) &&
5005 !ib_is_udata_cleared(udata, sizeof(ucmd),
5006 udata->inlen - sizeof(ucmd)))
5007 return -EOPNOTSUPP;
5008
5009 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
5010 return -EFAULT;
5011
5012 if (ucmd.comp_mask || ucmd.reserved)
5013 return -EOPNOTSUPP;
5014
5015 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005016 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005017 if (!in)
5018 return -ENOMEM;
5019
5020 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
5021
5022 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
5023 wq_attr->curr_wq_state : wq->state;
5024 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
5025 wq_attr->wq_state : curr_wq_state;
5026 if (curr_wq_state == IB_WQS_ERR)
5027 curr_wq_state = MLX5_RQC_STATE_ERR;
5028 if (wq_state == IB_WQS_ERR)
5029 wq_state = MLX5_RQC_STATE_ERR;
5030 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5031 MLX5_SET(rqc, rqc, state, wq_state);
5032
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005033 if (wq_attr_mask & IB_WQ_FLAGS) {
5034 if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
5035 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
5036 MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
5037 mlx5_ib_dbg(dev, "VLAN offloads are not "
5038 "supported\n");
5039 err = -EOPNOTSUPP;
5040 goto out;
5041 }
5042 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5043 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
5044 MLX5_SET(rqc, rqc, vsd,
5045 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
5046 }
5047 }
5048
Majd Dibbiny23a69642017-01-18 15:25:10 +02005049 if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5050 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
5051 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5052 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Parav Pandite1f24a72017-04-16 07:29:29 +03005053 MLX5_SET(rqc, rqc, counter_set_id,
5054 dev->port->cnts.set_id);
Majd Dibbiny23a69642017-01-18 15:25:10 +02005055 } else
5056 pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
5057 dev->ib_dev.name);
5058 }
5059
Yishai Hadas350d0e42016-08-28 14:58:18 +03005060 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005061 if (!err)
5062 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5063
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005064out:
5065 kvfree(in);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005066 return err;
5067}