blob: e098c97e027a74d96bed9a44765b9f850c29545d [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Yishai Hadasc2e53b22017-06-08 16:15:08 +030037#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030038#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030039
40/* not supported currently */
41static int wq_signature;
42
43enum {
44 MLX5_IB_ACK_REQ_FREQ = 8,
45};
46
47enum {
48 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
49 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
50 MLX5_IB_LINK_TYPE_IB = 0,
51 MLX5_IB_LINK_TYPE_ETH = 1
52};
53
54enum {
55 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030056};
57
58static const u32 mlx5_ib_opcode[] = {
59 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020060 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030061 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Erez Shitritf0313962016-02-21 16:27:17 +020075struct mlx5_wqe_eth_pad {
76 u8 rsvd0[16];
77};
Eli Cohene126ba92013-07-07 17:25:49 +030078
Alex Veskereb49ab02016-08-28 12:25:53 +030079enum raw_qp_set_mask_map {
80 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020081 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030082};
83
Alex Vesker0680efa2016-08-28 12:25:52 +030084struct mlx5_modify_raw_qp_param {
85 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030086
87 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020088 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030089 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030090};
91
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030092static void get_cqs(enum ib_qp_type qp_type,
93 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
94 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
95
Eli Cohene126ba92013-07-07 17:25:49 +030096static int is_qp0(enum ib_qp_type qp_type)
97{
98 return qp_type == IB_QPT_SMI;
99}
100
Eli Cohene126ba92013-07-07 17:25:49 +0300101static int is_sqp(enum ib_qp_type qp_type)
102{
103 return is_qp0(qp_type) || is_qp1(qp_type);
104}
105
106static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
107{
108 return mlx5_buf_offset(&qp->buf, offset);
109}
110
111static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
112{
113 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
114}
115
116void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
117{
118 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
119}
120
Haggai Eranc1395a22014-12-11 17:04:14 +0200121/**
122 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
123 *
124 * @qp: QP to copy from.
125 * @send: copy from the send queue when non-zero, use the receive queue
126 * otherwise.
127 * @wqe_index: index to start copying from. For send work queues, the
128 * wqe_index is in units of MLX5_SEND_WQE_BB.
129 * For receive work queue, it is the number of work queue
130 * element in the queue.
131 * @buffer: destination buffer.
132 * @length: maximum number of bytes to copy.
133 *
134 * Copies at least a single WQE, but may copy more data.
135 *
136 * Return: the number of bytes copied, or an error code.
137 */
138int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200139 void *buffer, u32 length,
140 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200141{
142 struct ib_device *ibdev = qp->ibqp.device;
143 struct mlx5_ib_dev *dev = to_mdev(ibdev);
144 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
145 size_t offset;
146 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200147 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200148 u32 first_copy_length;
149 int wqe_length;
150 int ret;
151
152 if (wq->wqe_cnt == 0) {
153 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
154 qp->ibqp.qp_type);
155 return -EINVAL;
156 }
157
158 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
159 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
160
161 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
162 return -EINVAL;
163
164 if (offset > umem->length ||
165 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
166 return -EINVAL;
167
168 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
169 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
170 if (ret)
171 return ret;
172
173 if (send) {
174 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
175 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
176
177 wqe_length = ds * MLX5_WQE_DS_UNITS;
178 } else {
179 wqe_length = 1 << wq->wqe_shift;
180 }
181
182 if (wqe_length <= first_copy_length)
183 return first_copy_length;
184
185 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
186 wqe_length - first_copy_length);
187 if (ret)
188 return ret;
189
190 return wqe_length;
191}
192
Eli Cohene126ba92013-07-07 17:25:49 +0300193static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
194{
195 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
196 struct ib_event event;
197
majd@mellanox.com19098df2016-01-14 19:13:03 +0200198 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
199 /* This event is only valid for trans_qps */
200 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
201 }
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 if (ibqp->event_handler) {
204 event.device = ibqp->device;
205 event.element.qp = ibqp;
206 switch (type) {
207 case MLX5_EVENT_TYPE_PATH_MIG:
208 event.event = IB_EVENT_PATH_MIG;
209 break;
210 case MLX5_EVENT_TYPE_COMM_EST:
211 event.event = IB_EVENT_COMM_EST;
212 break;
213 case MLX5_EVENT_TYPE_SQ_DRAINED:
214 event.event = IB_EVENT_SQ_DRAINED;
215 break;
216 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
217 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
218 break;
219 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
220 event.event = IB_EVENT_QP_FATAL;
221 break;
222 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
223 event.event = IB_EVENT_PATH_MIG_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
226 event.event = IB_EVENT_QP_REQ_ERR;
227 break;
228 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
229 event.event = IB_EVENT_QP_ACCESS_ERR;
230 break;
231 default:
232 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
233 return;
234 }
235
236 ibqp->event_handler(&event, ibqp->qp_context);
237 }
238}
239
240static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
241 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
242{
243 int wqe_size;
244 int wq_size;
245
246 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300248 return -EINVAL;
249
250 if (!has_rq) {
251 qp->rq.max_gs = 0;
252 qp->rq.wqe_cnt = 0;
253 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300254 cap->max_recv_wr = 0;
255 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300256 } else {
257 if (ucmd) {
258 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
259 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
260 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
261 qp->rq.max_post = qp->rq.wqe_cnt;
262 } else {
263 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
264 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
265 wqe_size = roundup_pow_of_two(wqe_size);
266 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
267 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
268 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300270 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
271 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300272 MLX5_CAP_GEN(dev->mdev,
273 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300274 return -EINVAL;
275 }
276 qp->rq.wqe_shift = ilog2(wqe_size);
277 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
278 qp->rq.max_post = qp->rq.wqe_cnt;
279 }
280 }
281
282 return 0;
283}
284
Erez Shitritf0313962016-02-21 16:27:17 +0200285static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300286{
Andi Shyti618af382013-07-16 15:35:01 +0200287 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300288
Erez Shitritf0313962016-02-21 16:27:17 +0200289 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300290 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300291 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300292 /* fall through */
293 case IB_QPT_RC:
294 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200295 max(sizeof(struct mlx5_wqe_atomic_seg) +
296 sizeof(struct mlx5_wqe_raddr_seg),
297 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
298 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300299 break;
300
Eli Cohenb125a542013-09-11 16:35:22 +0300301 case IB_QPT_XRC_TGT:
302 return 0;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300305 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200306 max(sizeof(struct mlx5_wqe_raddr_seg),
307 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
308 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300309 break;
310
311 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200312 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
313 size += sizeof(struct mlx5_wqe_eth_pad) +
314 sizeof(struct mlx5_wqe_eth_seg);
315 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300316 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200317 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300318 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300319 sizeof(struct mlx5_wqe_datagram_seg);
320 break;
321
322 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300323 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300324 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
325 sizeof(struct mlx5_mkey_seg);
326 break;
327
328 default:
329 return -EINVAL;
330 }
331
332 return size;
333}
334
335static int calc_send_wqe(struct ib_qp_init_attr *attr)
336{
337 int inl_size = 0;
338 int size;
339
Erez Shitritf0313962016-02-21 16:27:17 +0200340 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300341 if (size < 0)
342 return size;
343
344 if (attr->cap.max_inline_data) {
345 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
346 attr->cap.max_inline_data;
347 }
348
349 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200350 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
351 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
352 return MLX5_SIG_WQE_SIZE;
353 else
354 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300355}
356
Eli Cohen288c01b2016-10-27 16:36:45 +0300357static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
358{
359 int max_sge;
360
361 if (attr->qp_type == IB_QPT_RC)
362 max_sge = (min_t(int, wqe_size, 512) -
363 sizeof(struct mlx5_wqe_ctrl_seg) -
364 sizeof(struct mlx5_wqe_raddr_seg)) /
365 sizeof(struct mlx5_wqe_data_seg);
366 else if (attr->qp_type == IB_QPT_XRC_INI)
367 max_sge = (min_t(int, wqe_size, 512) -
368 sizeof(struct mlx5_wqe_ctrl_seg) -
369 sizeof(struct mlx5_wqe_xrc_seg) -
370 sizeof(struct mlx5_wqe_raddr_seg)) /
371 sizeof(struct mlx5_wqe_data_seg);
372 else
373 max_sge = (wqe_size - sq_overhead(attr)) /
374 sizeof(struct mlx5_wqe_data_seg);
375
376 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
377 sizeof(struct mlx5_wqe_data_seg));
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
381 struct mlx5_ib_qp *qp)
382{
383 int wqe_size;
384 int wq_size;
385
386 if (!attr->cap.max_send_wr)
387 return 0;
388
389 wqe_size = calc_send_wqe(attr);
390 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
391 if (wqe_size < 0)
392 return wqe_size;
393
Saeed Mahameed938fe832015-05-28 22:28:41 +0300394 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300395 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300396 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
Erez Shitritf0313962016-02-21 16:27:17 +0200400 qp->max_inline_data = wqe_size - sq_overhead(attr) -
401 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300402 attr->cap.max_inline_data = qp->max_inline_data;
403
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200404 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
405 qp->signature_en = true;
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
408 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300409 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800410 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
411 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300412 qp->sq.wqe_cnt,
413 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300414 return -ENOMEM;
415 }
Eli Cohene126ba92013-07-07 17:25:49 +0300416 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300417 qp->sq.max_gs = get_send_sge(attr, wqe_size);
418 if (qp->sq.max_gs < attr->cap.max_send_sge)
419 return -ENOMEM;
420
421 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300422 qp->sq.max_post = wq_size / wqe_size;
423 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 return wq_size;
426}
427
428static int set_user_buf_size(struct mlx5_ib_dev *dev,
429 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200430 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200431 struct mlx5_ib_qp_base *base,
432 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300433{
434 int desc_sz = 1 << qp->sq.wqe_shift;
435
Saeed Mahameed938fe832015-05-28 22:28:41 +0300436 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300437 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300438 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300439 return -EINVAL;
440 }
441
442 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
443 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
444 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
445 return -EINVAL;
446 }
447
448 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
449
Saeed Mahameed938fe832015-05-28 22:28:41 +0300450 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300451 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300452 qp->sq.wqe_cnt,
453 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300454 return -EINVAL;
455 }
456
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300457 if (attr->qp_type == IB_QPT_RAW_PACKET ||
458 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200459 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
460 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
461 } else {
462 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
463 (qp->sq.wqe_cnt << 6);
464 }
Eli Cohene126ba92013-07-07 17:25:49 +0300465
466 return 0;
467}
468
469static int qp_has_rq(struct ib_qp_init_attr *attr)
470{
471 if (attr->qp_type == IB_QPT_XRC_INI ||
472 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
473 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
474 !attr->cap.max_recv_wr)
475 return 0;
476
477 return 1;
478}
479
Eli Cohen2f5ff262017-01-03 23:55:21 +0200480static int first_med_bfreg(void)
Eli Cohenc1be5232014-01-14 17:45:12 +0200481{
482 return 1;
483}
484
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200485enum {
486 /* this is the first blue flame register in the array of bfregs assigned
487 * to a processes. Since we do not use it for blue flame but rather
488 * regular 64 bit doorbells, we do not need a lock for maintaiing
489 * "odd/even" order
490 */
491 NUM_NON_BLUE_FLAME_BFREGS = 1,
492};
493
Eli Cohenb037c292017-01-03 23:55:26 +0200494static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
495{
496 return get_num_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
497}
498
499static int num_med_bfreg(struct mlx5_ib_dev *dev,
500 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200501{
502 int n;
503
Eli Cohenb037c292017-01-03 23:55:26 +0200504 n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
505 NUM_NON_BLUE_FLAME_BFREGS;
Eli Cohenc1be5232014-01-14 17:45:12 +0200506
507 return n >= 0 ? n : 0;
508}
509
Eli Cohenb037c292017-01-03 23:55:26 +0200510static int first_hi_bfreg(struct mlx5_ib_dev *dev,
511 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200512{
513 int med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200514
Eli Cohenb037c292017-01-03 23:55:26 +0200515 med = num_med_bfreg(dev, bfregi);
516 return ++med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200517}
518
Eli Cohenb037c292017-01-03 23:55:26 +0200519static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
520 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300521{
Eli Cohene126ba92013-07-07 17:25:49 +0300522 int i;
523
Eli Cohenb037c292017-01-03 23:55:26 +0200524 for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
525 if (!bfregi->count[i]) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200526 bfregi->count[i]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300527 return i;
528 }
529 }
530
531 return -ENOMEM;
532}
533
Eli Cohenb037c292017-01-03 23:55:26 +0200534static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
535 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300536{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200537 int minidx = first_med_bfreg();
Eli Cohene126ba92013-07-07 17:25:49 +0300538 int i;
539
Eli Cohenb037c292017-01-03 23:55:26 +0200540 for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200541 if (bfregi->count[i] < bfregi->count[minidx])
Eli Cohene126ba92013-07-07 17:25:49 +0300542 minidx = i;
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200543 if (!bfregi->count[minidx])
544 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300545 }
546
Eli Cohen2f5ff262017-01-03 23:55:21 +0200547 bfregi->count[minidx]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300548 return minidx;
549}
550
Eli Cohenb037c292017-01-03 23:55:26 +0200551static int alloc_bfreg(struct mlx5_ib_dev *dev,
552 struct mlx5_bfreg_info *bfregi,
Eli Cohen2f5ff262017-01-03 23:55:21 +0200553 enum mlx5_ib_latency_class lat)
Eli Cohene126ba92013-07-07 17:25:49 +0300554{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200555 int bfregn = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300556
Eli Cohen2f5ff262017-01-03 23:55:21 +0200557 mutex_lock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300558 switch (lat) {
559 case MLX5_IB_LATENCY_CLASS_LOW:
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200560 BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200561 bfregn = 0;
562 bfregi->count[bfregn]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 break;
564
565 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200566 if (bfregi->ver < 2)
567 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200568 else
Eli Cohenb037c292017-01-03 23:55:26 +0200569 bfregn = alloc_med_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300570 break;
571
572 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200573 if (bfregi->ver < 2)
574 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200575 else
Eli Cohenb037c292017-01-03 23:55:26 +0200576 bfregn = alloc_high_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300577 break;
578 }
Eli Cohen2f5ff262017-01-03 23:55:21 +0200579 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300580
Eli Cohen2f5ff262017-01-03 23:55:21 +0200581 return bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300582}
583
Eli Cohenb037c292017-01-03 23:55:26 +0200584static void free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300585{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200586 mutex_lock(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +0200587 bfregi->count[bfregn]--;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200588 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300589}
590
591static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
592{
593 switch (state) {
594 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
595 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
596 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
597 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
598 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
599 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
600 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
601 default: return -1;
602 }
603}
604
605static int to_mlx5_st(enum ib_qp_type type)
606{
607 switch (type) {
608 case IB_QPT_RC: return MLX5_QP_ST_RC;
609 case IB_QPT_UC: return MLX5_QP_ST_UC;
610 case IB_QPT_UD: return MLX5_QP_ST_UD;
611 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
612 case IB_QPT_XRC_INI:
613 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
614 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200615 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Eli Cohene126ba92013-07-07 17:25:49 +0300616 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200618 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 case IB_QPT_MAX:
620 default: return -EINVAL;
621 }
622}
623
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300624static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
625 struct mlx5_ib_cq *recv_cq);
626static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
627 struct mlx5_ib_cq *recv_cq);
628
Eli Cohenb037c292017-01-03 23:55:26 +0200629static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
630 struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300631{
Eli Cohenb037c292017-01-03 23:55:26 +0200632 int bfregs_per_sys_page;
633 int index_of_sys_page;
634 int offset;
635
636 bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
637 MLX5_NON_FP_BFREGS_PER_UAR;
638 index_of_sys_page = bfregn / bfregs_per_sys_page;
639
640 offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
641
642 return bfregi->sys_pages[index_of_sys_page] + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300643}
644
majd@mellanox.com19098df2016-01-14 19:13:03 +0200645static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
646 struct ib_pd *pd,
647 unsigned long addr, size_t size,
648 struct ib_umem **umem,
649 int *npages, int *page_shift, int *ncont,
650 u32 *offset)
651{
652 int err;
653
654 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
655 if (IS_ERR(*umem)) {
656 mlx5_ib_dbg(dev, "umem_get failed\n");
657 return PTR_ERR(*umem);
658 }
659
Majd Dibbiny762f8992016-10-27 16:36:47 +0300660 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200661
662 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
663 if (err) {
664 mlx5_ib_warn(dev, "bad offset\n");
665 goto err_umem;
666 }
667
668 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
669 addr, size, *npages, *page_shift, *ncont, *offset);
670
671 return 0;
672
673err_umem:
674 ib_umem_release(*umem);
675 *umem = NULL;
676
677 return err;
678}
679
Maor Gottliebfe248c32017-05-30 10:29:14 +0300680static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
681 struct mlx5_ib_rwq *rwq)
Yishai Hadas79b20a62016-05-23 15:20:50 +0300682{
683 struct mlx5_ib_ucontext *context;
684
Maor Gottliebfe248c32017-05-30 10:29:14 +0300685 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
686 atomic_dec(&dev->delay_drop.rqs_cnt);
687
Yishai Hadas79b20a62016-05-23 15:20:50 +0300688 context = to_mucontext(pd->uobject->context);
689 mlx5_ib_db_unmap_user(context, &rwq->db);
690 if (rwq->umem)
691 ib_umem_release(rwq->umem);
692}
693
694static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
695 struct mlx5_ib_rwq *rwq,
696 struct mlx5_ib_create_wq *ucmd)
697{
698 struct mlx5_ib_ucontext *context;
699 int page_shift = 0;
700 int npages;
701 u32 offset = 0;
702 int ncont = 0;
703 int err;
704
705 if (!ucmd->buf_addr)
706 return -EINVAL;
707
708 context = to_mucontext(pd->uobject->context);
709 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
710 rwq->buf_size, 0, 0);
711 if (IS_ERR(rwq->umem)) {
712 mlx5_ib_dbg(dev, "umem_get failed\n");
713 err = PTR_ERR(rwq->umem);
714 return err;
715 }
716
Majd Dibbiny762f8992016-10-27 16:36:47 +0300717 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300718 &ncont, NULL);
719 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
720 &rwq->rq_page_offset);
721 if (err) {
722 mlx5_ib_warn(dev, "bad offset\n");
723 goto err_umem;
724 }
725
726 rwq->rq_num_pas = ncont;
727 rwq->page_shift = page_shift;
728 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
729 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
730
731 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
732 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
733 npages, page_shift, ncont, offset);
734
735 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
736 if (err) {
737 mlx5_ib_dbg(dev, "map failed\n");
738 goto err_umem;
739 }
740
741 rwq->create_type = MLX5_WQ_USER;
742 return 0;
743
744err_umem:
745 ib_umem_release(rwq->umem);
746 return err;
747}
748
Eli Cohenb037c292017-01-03 23:55:26 +0200749static int adjust_bfregn(struct mlx5_ib_dev *dev,
750 struct mlx5_bfreg_info *bfregi, int bfregn)
751{
752 return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
753 bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
754}
755
Eli Cohene126ba92013-07-07 17:25:49 +0300756static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
757 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200758 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300759 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200760 struct mlx5_ib_create_qp_resp *resp, int *inlen,
761 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300762{
763 struct mlx5_ib_ucontext *context;
764 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200765 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200766 int page_shift = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300767 int uar_index;
768 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200769 u32 offset = 0;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200770 int bfregn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200771 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300772 __be64 *pas;
773 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300774 int err;
775
776 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
777 if (err) {
778 mlx5_ib_dbg(dev, "copy failed\n");
779 return err;
780 }
781
782 context = to_mucontext(pd->uobject->context);
783 /*
784 * TBD: should come from the verbs when we have the API
785 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200786 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
787 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200788 bfregn = MLX5_CROSS_CHANNEL_BFREG;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200789 else {
Eli Cohenb037c292017-01-03 23:55:26 +0200790 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200791 if (bfregn < 0) {
792 mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200793 mlx5_ib_dbg(dev, "reverting to medium latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200794 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200795 if (bfregn < 0) {
796 mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200797 mlx5_ib_dbg(dev, "reverting to high latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200798 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200799 if (bfregn < 0) {
800 mlx5_ib_warn(dev, "bfreg allocation failed\n");
801 return bfregn;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200802 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200803 }
Eli Cohene126ba92013-07-07 17:25:49 +0300804 }
805 }
806
Eli Cohenb037c292017-01-03 23:55:26 +0200807 uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200808 mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300809
Haggai Eran48fea832014-05-22 14:50:11 +0300810 qp->rq.offset = 0;
811 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
812 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
813
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200814 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300815 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200816 goto err_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300817
majd@mellanox.com19098df2016-01-14 19:13:03 +0200818 if (ucmd.buf_addr && ubuffer->buf_size) {
819 ubuffer->buf_addr = ucmd.buf_addr;
820 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
821 ubuffer->buf_size,
822 &ubuffer->umem, &npages, &page_shift,
823 &ncont, &offset);
824 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200825 goto err_bfreg;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200826 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200827 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300828 }
Eli Cohene126ba92013-07-07 17:25:49 +0300829
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300830 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
831 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300832 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300833 if (!*in) {
834 err = -ENOMEM;
835 goto err_umem;
836 }
Eli Cohene126ba92013-07-07 17:25:49 +0300837
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300838 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
839 if (ubuffer->umem)
840 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
841
842 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
843
844 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
845 MLX5_SET(qpc, qpc, page_offset, offset);
846
847 MLX5_SET(qpc, qpc, uar_page, uar_index);
Eli Cohenb037c292017-01-03 23:55:26 +0200848 resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200849 qp->bfregn = bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300850
851 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
852 if (err) {
853 mlx5_ib_dbg(dev, "map failed\n");
854 goto err_free;
855 }
856
857 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
858 if (err) {
859 mlx5_ib_dbg(dev, "copy failed\n");
860 goto err_unmap;
861 }
862 qp->create_type = MLX5_QP_USER;
863
864 return 0;
865
866err_unmap:
867 mlx5_ib_db_unmap_user(context, &qp->db);
868
869err_free:
Al Viro479163f2014-11-20 08:13:57 +0000870 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300871
872err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200873 if (ubuffer->umem)
874 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300875
Eli Cohen2f5ff262017-01-03 23:55:21 +0200876err_bfreg:
Eli Cohenb037c292017-01-03 23:55:26 +0200877 free_bfreg(dev, &context->bfregi, bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300878 return err;
879}
880
Eli Cohenb037c292017-01-03 23:55:26 +0200881static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
882 struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300883{
884 struct mlx5_ib_ucontext *context;
885
886 context = to_mucontext(pd->uobject->context);
887 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200888 if (base->ubuffer.umem)
889 ib_umem_release(base->ubuffer.umem);
Eli Cohenb037c292017-01-03 23:55:26 +0200890 free_bfreg(dev, &context->bfregi, qp->bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300891}
892
893static int create_kernel_qp(struct mlx5_ib_dev *dev,
894 struct ib_qp_init_attr *init_attr,
895 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300896 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200897 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300898{
Eli Cohene126ba92013-07-07 17:25:49 +0300899 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300900 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300901 int err;
902
Erez Shitritf0313962016-02-21 16:27:17 +0200903 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
904 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200905 IB_QP_CREATE_IPOIB_UD_LSO |
Erez Shitrit93d576a2017-04-13 06:37:06 +0300906 IB_QP_CREATE_NETIF_QP |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200907 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200908 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300909
910 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200911 qp->bf.bfreg = &dev->fp_bfreg;
912 else
913 qp->bf.bfreg = &dev->bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300914
Eli Cohend8030b02017-02-09 19:31:47 +0200915 /* We need to divide by two since each register is comprised of
916 * two buffers of identical size, namely odd and even
917 */
918 qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200919 uar_index = qp->bf.bfreg->index;
Eli Cohene126ba92013-07-07 17:25:49 +0300920
921 err = calc_sq_size(dev, init_attr, qp);
922 if (err < 0) {
923 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200924 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300925 }
926
927 qp->rq.offset = 0;
928 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200929 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300930
majd@mellanox.com19098df2016-01-14 19:13:03 +0200931 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300932 if (err) {
933 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200934 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300935 }
936
937 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300938 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
939 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300940 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300941 if (!*in) {
942 err = -ENOMEM;
943 goto err_buf;
944 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300945
946 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
947 MLX5_SET(qpc, qpc, uar_page, uar_index);
948 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
949
Eli Cohene126ba92013-07-07 17:25:49 +0300950 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300951 MLX5_SET(qpc, qpc, fre, 1);
952 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300953
Haggai Eranb11a4f92016-02-29 15:45:03 +0200954 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300955 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200956 qp->flags |= MLX5_IB_QP_SQPN_QP1;
957 }
958
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300959 mlx5_fill_page_array(&qp->buf,
960 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300961
Jack Morgenstein9603b612014-07-28 23:30:22 +0300962 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300963 if (err) {
964 mlx5_ib_dbg(dev, "err %d\n", err);
965 goto err_free;
966 }
967
Li Dongyangb5883002017-08-16 23:31:22 +1000968 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
969 sizeof(*qp->sq.wrid), GFP_KERNEL);
970 qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
971 sizeof(*qp->sq.wr_data), GFP_KERNEL);
972 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
973 sizeof(*qp->rq.wrid), GFP_KERNEL);
974 qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
975 sizeof(*qp->sq.w_list), GFP_KERNEL);
976 qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
977 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300978
979 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
980 !qp->sq.w_list || !qp->sq.wqe_head) {
981 err = -ENOMEM;
982 goto err_wrid;
983 }
984 qp->create_type = MLX5_QP_KERNEL;
985
986 return 0;
987
988err_wrid:
Li Dongyangb5883002017-08-16 23:31:22 +1000989 kvfree(qp->sq.wqe_head);
990 kvfree(qp->sq.w_list);
991 kvfree(qp->sq.wrid);
992 kvfree(qp->sq.wr_data);
993 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +0200994 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300995
996err_free:
Al Viro479163f2014-11-20 08:13:57 +0000997 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300998
999err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001000 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001001 return err;
1002}
1003
1004static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1005{
Li Dongyangb5883002017-08-16 23:31:22 +10001006 kvfree(qp->sq.wqe_head);
1007 kvfree(qp->sq.w_list);
1008 kvfree(qp->sq.wrid);
1009 kvfree(qp->sq.wr_data);
1010 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001011 mlx5_db_free(dev->mdev, &qp->db);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001012 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001013}
1014
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001015static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001016{
1017 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
1018 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001019 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001020 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001021 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001022 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001023 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001024}
1025
1026static int is_connected(enum ib_qp_type qp_type)
1027{
1028 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1029 return 1;
1030
1031 return 0;
1032}
1033
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001034static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001035 struct mlx5_ib_qp *qp,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001036 struct mlx5_ib_sq *sq, u32 tdn)
1037{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001038 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001039 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1040
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001041 MLX5_SET(tisc, tisc, transport_domain, tdn);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001042 if (qp->flags & MLX5_IB_QP_UNDERLAY)
1043 MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
1044
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001045 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1046}
1047
1048static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1049 struct mlx5_ib_sq *sq)
1050{
1051 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1052}
1053
1054static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1055 struct mlx5_ib_sq *sq, void *qpin,
1056 struct ib_pd *pd)
1057{
1058 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1059 __be64 *pas;
1060 void *in;
1061 void *sqc;
1062 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1063 void *wq;
1064 int inlen;
1065 int err;
1066 int page_shift = 0;
1067 int npages;
1068 int ncont = 0;
1069 u32 offset = 0;
1070
1071 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1072 &sq->ubuffer.umem, &npages, &page_shift,
1073 &ncont, &offset);
1074 if (err)
1075 return err;
1076
1077 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001078 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001079 if (!in) {
1080 err = -ENOMEM;
1081 goto err_umem;
1082 }
1083
1084 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1085 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
1086 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1087 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1088 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1089 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1090 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
1091
1092 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1093 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1094 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1095 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1096 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1097 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1098 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1099 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1100 MLX5_SET(wq, wq, page_offset, offset);
1101
1102 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1103 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1104
1105 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1106
1107 kvfree(in);
1108
1109 if (err)
1110 goto err_umem;
1111
1112 return 0;
1113
1114err_umem:
1115 ib_umem_release(sq->ubuffer.umem);
1116 sq->ubuffer.umem = NULL;
1117
1118 return err;
1119}
1120
1121static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1122 struct mlx5_ib_sq *sq)
1123{
1124 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1125 ib_umem_release(sq->ubuffer.umem);
1126}
1127
1128static int get_rq_pas_size(void *qpc)
1129{
1130 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1131 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1132 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1133 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1134 u32 po_quanta = 1 << (log_page_size - 6);
1135 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1136 u32 page_size = 1 << log_page_size;
1137 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1138 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1139
1140 return rq_num_pas * sizeof(u64);
1141}
1142
1143static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1144 struct mlx5_ib_rq *rq, void *qpin)
1145{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001146 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001147 __be64 *pas;
1148 __be64 *qp_pas;
1149 void *in;
1150 void *rqc;
1151 void *wq;
1152 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1153 int inlen;
1154 int err;
1155 u32 rq_pas_size = get_rq_pas_size(qpc);
1156
1157 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001158 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001159 if (!in)
1160 return -ENOMEM;
1161
1162 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001163 if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
1164 MLX5_SET(rqc, rqc, vsd, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001165 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1166 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1167 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1168 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1169 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1170
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001171 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1172 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1173
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001174 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1175 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1176 MLX5_SET(wq, wq, end_padding_mode,
Maor Gottlieb01581fb2016-01-28 17:51:49 +02001177 MLX5_GET(qpc, qpc, end_padding_mode));
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001178 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1179 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1180 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1181 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1182 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1183 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1184
1185 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1186 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1187 memcpy(pas, qp_pas, rq_pas_size);
1188
1189 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1190
1191 kvfree(in);
1192
1193 return err;
1194}
1195
1196static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1197 struct mlx5_ib_rq *rq)
1198{
1199 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1200}
1201
1202static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1203 struct mlx5_ib_rq *rq, u32 tdn)
1204{
1205 u32 *in;
1206 void *tirc;
1207 int inlen;
1208 int err;
1209
1210 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001211 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001212 if (!in)
1213 return -ENOMEM;
1214
1215 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1216 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1217 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1218 MLX5_SET(tirc, tirc, transport_domain, tdn);
1219
1220 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1221
1222 kvfree(in);
1223
1224 return err;
1225}
1226
1227static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1228 struct mlx5_ib_rq *rq)
1229{
1230 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1231}
1232
1233static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001234 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001235 struct ib_pd *pd)
1236{
1237 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1238 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1239 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1240 struct ib_uobject *uobj = pd->uobject;
1241 struct ib_ucontext *ucontext = uobj->context;
1242 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1243 int err;
1244 u32 tdn = mucontext->tdn;
1245
1246 if (qp->sq.wqe_cnt) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001247 err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001248 if (err)
1249 return err;
1250
1251 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1252 if (err)
1253 goto err_destroy_tis;
1254
1255 sq->base.container_mibqp = qp;
1256 }
1257
1258 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001259 rq->base.container_mibqp = qp;
1260
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001261 if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
1262 rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001263 err = create_raw_packet_qp_rq(dev, rq, in);
1264 if (err)
1265 goto err_destroy_sq;
1266
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001267
1268 err = create_raw_packet_qp_tir(dev, rq, tdn);
1269 if (err)
1270 goto err_destroy_rq;
1271 }
1272
1273 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1274 rq->base.mqp.qpn;
1275
1276 return 0;
1277
1278err_destroy_rq:
1279 destroy_raw_packet_qp_rq(dev, rq);
1280err_destroy_sq:
1281 if (!qp->sq.wqe_cnt)
1282 return err;
1283 destroy_raw_packet_qp_sq(dev, sq);
1284err_destroy_tis:
1285 destroy_raw_packet_qp_tis(dev, sq);
1286
1287 return err;
1288}
1289
1290static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1291 struct mlx5_ib_qp *qp)
1292{
1293 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1294 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1295 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1296
1297 if (qp->rq.wqe_cnt) {
1298 destroy_raw_packet_qp_tir(dev, rq);
1299 destroy_raw_packet_qp_rq(dev, rq);
1300 }
1301
1302 if (qp->sq.wqe_cnt) {
1303 destroy_raw_packet_qp_sq(dev, sq);
1304 destroy_raw_packet_qp_tis(dev, sq);
1305 }
1306}
1307
1308static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1309 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1310{
1311 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1312 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1313
1314 sq->sq = &qp->sq;
1315 rq->rq = &qp->rq;
1316 sq->doorbell = &qp->db;
1317 rq->doorbell = &qp->db;
1318}
1319
Yishai Hadas28d61372016-05-23 15:20:56 +03001320static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1321{
1322 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1323}
1324
1325static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1326 struct ib_pd *pd,
1327 struct ib_qp_init_attr *init_attr,
1328 struct ib_udata *udata)
1329{
1330 struct ib_uobject *uobj = pd->uobject;
1331 struct ib_ucontext *ucontext = uobj->context;
1332 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1333 struct mlx5_ib_create_qp_resp resp = {};
1334 int inlen;
1335 int err;
1336 u32 *in;
1337 void *tirc;
1338 void *hfso;
1339 u32 selected_fields = 0;
1340 size_t min_resp_len;
1341 u32 tdn = mucontext->tdn;
1342 struct mlx5_ib_create_qp_rss ucmd = {};
1343 size_t required_cmd_sz;
1344
1345 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1346 return -EOPNOTSUPP;
1347
1348 if (init_attr->create_flags || init_attr->send_cq)
1349 return -EINVAL;
1350
Eli Cohen2f5ff262017-01-03 23:55:21 +02001351 min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
Yishai Hadas28d61372016-05-23 15:20:56 +03001352 if (udata->outlen < min_resp_len)
1353 return -EINVAL;
1354
1355 required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
1356 if (udata->inlen < required_cmd_sz) {
1357 mlx5_ib_dbg(dev, "invalid inlen\n");
1358 return -EINVAL;
1359 }
1360
1361 if (udata->inlen > sizeof(ucmd) &&
1362 !ib_is_udata_cleared(udata, sizeof(ucmd),
1363 udata->inlen - sizeof(ucmd))) {
1364 mlx5_ib_dbg(dev, "inlen is not supported\n");
1365 return -EOPNOTSUPP;
1366 }
1367
1368 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1369 mlx5_ib_dbg(dev, "copy failed\n");
1370 return -EFAULT;
1371 }
1372
1373 if (ucmd.comp_mask) {
1374 mlx5_ib_dbg(dev, "invalid comp mask\n");
1375 return -EOPNOTSUPP;
1376 }
1377
1378 if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
1379 mlx5_ib_dbg(dev, "invalid reserved\n");
1380 return -EOPNOTSUPP;
1381 }
1382
1383 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1384 if (err) {
1385 mlx5_ib_dbg(dev, "copy failed\n");
1386 return -EINVAL;
1387 }
1388
1389 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001390 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas28d61372016-05-23 15:20:56 +03001391 if (!in)
1392 return -ENOMEM;
1393
1394 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1395 MLX5_SET(tirc, tirc, disp_type,
1396 MLX5_TIRC_DISP_TYPE_INDIRECT);
1397 MLX5_SET(tirc, tirc, indirect_table,
1398 init_attr->rwq_ind_tbl->ind_tbl_num);
1399 MLX5_SET(tirc, tirc, transport_domain, tdn);
1400
1401 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1402 switch (ucmd.rx_hash_function) {
1403 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1404 {
1405 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1406 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1407
1408 if (len != ucmd.rx_key_len) {
1409 err = -EINVAL;
1410 goto err;
1411 }
1412
1413 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1414 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1415 memcpy(rss_key, ucmd.rx_hash_key, len);
1416 break;
1417 }
1418 default:
1419 err = -EOPNOTSUPP;
1420 goto err;
1421 }
1422
1423 if (!ucmd.rx_hash_fields_mask) {
1424 /* special case when this TIR serves as steering entry without hashing */
1425 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1426 goto create_tir;
1427 err = -EINVAL;
1428 goto err;
1429 }
1430
1431 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1432 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1433 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1434 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1435 err = -EINVAL;
1436 goto err;
1437 }
1438
1439 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1440 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1441 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1442 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1443 MLX5_L3_PROT_TYPE_IPV4);
1444 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1445 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1446 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1447 MLX5_L3_PROT_TYPE_IPV6);
1448
1449 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1450 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1451 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1452 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1453 err = -EINVAL;
1454 goto err;
1455 }
1456
1457 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1458 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1459 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1460 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1461 MLX5_L4_PROT_TYPE_TCP);
1462 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1463 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1464 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1465 MLX5_L4_PROT_TYPE_UDP);
1466
1467 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1468 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1469 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1470
1471 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1472 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1473 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1474
1475 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1476 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1477 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1478
1479 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1480 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1481 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1482
1483 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1484
1485create_tir:
1486 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1487
1488 if (err)
1489 goto err;
1490
1491 kvfree(in);
1492 /* qpn is reserved for that QP */
1493 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001494 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001495 return 0;
1496
1497err:
1498 kvfree(in);
1499 return err;
1500}
1501
Eli Cohene126ba92013-07-07 17:25:49 +03001502static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1503 struct ib_qp_init_attr *init_attr,
1504 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1505{
1506 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001507 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001508 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001509 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001510 struct mlx5_ib_cq *send_cq;
1511 struct mlx5_ib_cq *recv_cq;
1512 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001513 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001514 struct mlx5_ib_create_qp ucmd;
1515 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001516 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001517 u32 *in;
1518 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001519
1520 mutex_init(&qp->mutex);
1521 spin_lock_init(&qp->sq.lock);
1522 spin_lock_init(&qp->rq.lock);
1523
Yishai Hadas28d61372016-05-23 15:20:56 +03001524 if (init_attr->rwq_ind_tbl) {
1525 if (!udata)
1526 return -ENOSYS;
1527
1528 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1529 return err;
1530 }
1531
Eli Cohenf360d882014-04-02 00:10:16 +03001532 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001533 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001534 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1535 return -EINVAL;
1536 } else {
1537 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1538 }
1539 }
1540
Leon Romanovsky051f2632015-12-20 12:16:11 +02001541 if (init_attr->create_flags &
1542 (IB_QP_CREATE_CROSS_CHANNEL |
1543 IB_QP_CREATE_MANAGED_SEND |
1544 IB_QP_CREATE_MANAGED_RECV)) {
1545 if (!MLX5_CAP_GEN(mdev, cd)) {
1546 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1547 return -EINVAL;
1548 }
1549 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1550 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1551 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1552 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1553 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1554 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1555 }
Erez Shitritf0313962016-02-21 16:27:17 +02001556
1557 if (init_attr->qp_type == IB_QPT_UD &&
1558 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1559 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1560 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1561 return -EOPNOTSUPP;
1562 }
1563
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001564 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1565 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1566 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1567 return -EOPNOTSUPP;
1568 }
1569 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1570 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1571 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1572 return -EOPNOTSUPP;
1573 }
1574 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1575 }
1576
Eli Cohene126ba92013-07-07 17:25:49 +03001577 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1578 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1579
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001580 if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
1581 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1582 MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
1583 (init_attr->qp_type != IB_QPT_RAW_PACKET))
1584 return -EOPNOTSUPP;
1585 qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
1586 }
1587
Eli Cohene126ba92013-07-07 17:25:49 +03001588 if (pd && pd->uobject) {
1589 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1590 mlx5_ib_dbg(dev, "copy failed\n");
1591 return -EFAULT;
1592 }
1593
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001594 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1595 &ucmd, udata->inlen, &uidx);
1596 if (err)
1597 return err;
1598
Eli Cohene126ba92013-07-07 17:25:49 +03001599 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1600 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001601
1602 if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
1603 if (init_attr->qp_type != IB_QPT_UD ||
1604 (MLX5_CAP_GEN(dev->mdev, port_type) !=
1605 MLX5_CAP_PORT_TYPE_IB) ||
1606 !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
1607 mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
1608 return -EOPNOTSUPP;
1609 }
1610
1611 qp->flags |= MLX5_IB_QP_UNDERLAY;
1612 qp->underlay_qpn = init_attr->source_qpn;
1613 }
Eli Cohene126ba92013-07-07 17:25:49 +03001614 } else {
1615 qp->wq_sig = !!wq_signature;
1616 }
1617
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001618 base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1619 qp->flags & MLX5_IB_QP_UNDERLAY) ?
1620 &qp->raw_packet_qp.rq.base :
1621 &qp->trans_qp.base;
1622
Eli Cohene126ba92013-07-07 17:25:49 +03001623 qp->has_rq = qp_has_rq(init_attr);
1624 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1625 qp, (pd && pd->uobject) ? &ucmd : NULL);
1626 if (err) {
1627 mlx5_ib_dbg(dev, "err %d\n", err);
1628 return err;
1629 }
1630
1631 if (pd) {
1632 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001633 __u32 max_wqes =
1634 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001635 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1636 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1637 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1638 mlx5_ib_dbg(dev, "invalid rq params\n");
1639 return -EINVAL;
1640 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001641 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001642 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001643 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001644 return -EINVAL;
1645 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001646 if (init_attr->create_flags &
1647 mlx5_ib_create_qp_sqpn_qp1()) {
1648 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1649 return -EINVAL;
1650 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001651 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1652 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001653 if (err)
1654 mlx5_ib_dbg(dev, "err %d\n", err);
1655 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001656 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1657 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001658 if (err)
1659 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001660 }
1661
1662 if (err)
1663 return err;
1664 } else {
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001665 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001666 if (!in)
1667 return -ENOMEM;
1668
1669 qp->create_type = MLX5_QP_EMPTY;
1670 }
1671
1672 if (is_sqp(init_attr->qp_type))
1673 qp->port = init_attr->port_num;
1674
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001675 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1676
1677 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1678 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001679
1680 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001681 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001682 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001683 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1684
Eli Cohene126ba92013-07-07 17:25:49 +03001685
1686 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001687 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001688
Eli Cohenf360d882014-04-02 00:10:16 +03001689 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001690 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001691
Leon Romanovsky051f2632015-12-20 12:16:11 +02001692 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001693 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001694 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001695 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001696 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001697 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001698
Eli Cohene126ba92013-07-07 17:25:49 +03001699 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1700 int rcqe_sz;
1701 int scqe_sz;
1702
1703 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1704 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1705
1706 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001707 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001708 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001709 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001710
1711 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1712 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001713 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001714 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001715 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001716 }
1717 }
1718
1719 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001720 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1721 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001722 }
1723
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001724 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001725
1726 if (qp->sq.wqe_cnt)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001727 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001728 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001729 MLX5_SET(qpc, qpc, no_sq, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001730
1731 /* Set default resources */
1732 switch (init_attr->qp_type) {
1733 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001734 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1735 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1736 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1737 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001738 break;
1739 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001740 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1741 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1742 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001743 break;
1744 default:
1745 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001746 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1747 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001748 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001749 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1750 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001751 }
1752 }
1753
1754 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001755 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001756
1757 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001758 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001759
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001760 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001761
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001762 /* 0xffffff means we ask to work with cqe version 0 */
1763 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001764 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001765
Erez Shitritf0313962016-02-21 16:27:17 +02001766 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1767 if (init_attr->qp_type == IB_QPT_UD &&
1768 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001769 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1770 qp->flags |= MLX5_IB_QP_LSO;
1771 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001772
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001773 if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1774 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001775 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1776 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1777 err = create_raw_packet_qp(dev, qp, in, pd);
1778 } else {
1779 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1780 }
1781
Eli Cohene126ba92013-07-07 17:25:49 +03001782 if (err) {
1783 mlx5_ib_dbg(dev, "create qp failed\n");
1784 goto err_create;
1785 }
1786
Al Viro479163f2014-11-20 08:13:57 +00001787 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001788
majd@mellanox.com19098df2016-01-14 19:13:03 +02001789 base->container_mibqp = qp;
1790 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001791
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001792 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1793 &send_cq, &recv_cq);
1794 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1795 mlx5_ib_lock_cqs(send_cq, recv_cq);
1796 /* Maintain device to QPs access, needed for further handling via reset
1797 * flow
1798 */
1799 list_add_tail(&qp->qps_list, &dev->qp_list);
1800 /* Maintain CQ to QPs access, needed for further handling via reset flow
1801 */
1802 if (send_cq)
1803 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1804 if (recv_cq)
1805 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1806 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1807 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1808
Eli Cohene126ba92013-07-07 17:25:49 +03001809 return 0;
1810
1811err_create:
1812 if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001813 destroy_qp_user(dev, pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001814 else if (qp->create_type == MLX5_QP_KERNEL)
1815 destroy_qp_kernel(dev, qp);
1816
Al Viro479163f2014-11-20 08:13:57 +00001817 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001818 return err;
1819}
1820
1821static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1822 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1823{
1824 if (send_cq) {
1825 if (recv_cq) {
1826 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001827 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001828 spin_lock_nested(&recv_cq->lock,
1829 SINGLE_DEPTH_NESTING);
1830 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001831 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001832 __acquire(&recv_cq->lock);
1833 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001834 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001835 spin_lock_nested(&send_cq->lock,
1836 SINGLE_DEPTH_NESTING);
1837 }
1838 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001839 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001840 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001841 }
1842 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001843 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001844 __acquire(&send_cq->lock);
1845 } else {
1846 __acquire(&send_cq->lock);
1847 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001848 }
1849}
1850
1851static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1852 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1853{
1854 if (send_cq) {
1855 if (recv_cq) {
1856 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1857 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001858 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001859 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1860 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001861 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001862 } else {
1863 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001864 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001865 }
1866 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001867 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001868 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001869 }
1870 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001871 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001872 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001873 } else {
1874 __release(&recv_cq->lock);
1875 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001876 }
1877}
1878
1879static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1880{
1881 return to_mpd(qp->ibqp.pd);
1882}
1883
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001884static void get_cqs(enum ib_qp_type qp_type,
1885 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001886 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1887{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001888 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001889 case IB_QPT_XRC_TGT:
1890 *send_cq = NULL;
1891 *recv_cq = NULL;
1892 break;
1893 case MLX5_IB_QPT_REG_UMR:
1894 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001895 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001896 *recv_cq = NULL;
1897 break;
1898
1899 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02001900 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03001901 case IB_QPT_RC:
1902 case IB_QPT_UC:
1903 case IB_QPT_UD:
1904 case IB_QPT_RAW_IPV6:
1905 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001906 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001907 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
1908 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001909 break;
1910
Eli Cohene126ba92013-07-07 17:25:49 +03001911 case IB_QPT_MAX:
1912 default:
1913 *send_cq = NULL;
1914 *recv_cq = NULL;
1915 break;
1916 }
1917}
1918
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001919static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03001920 const struct mlx5_modify_raw_qp_param *raw_qp_param,
1921 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001922
Eli Cohene126ba92013-07-07 17:25:49 +03001923static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1924{
1925 struct mlx5_ib_cq *send_cq, *recv_cq;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001926 struct mlx5_ib_qp_base *base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001927 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03001928 int err;
1929
Yishai Hadas28d61372016-05-23 15:20:56 +03001930 if (qp->ibqp.rwq_ind_tbl) {
1931 destroy_rss_raw_qp_tir(dev, qp);
1932 return;
1933 }
1934
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001935 base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
1936 qp->flags & MLX5_IB_QP_UNDERLAY) ?
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001937 &qp->raw_packet_qp.rq.base :
1938 &qp->trans_qp.base;
1939
Haggai Eran6aec21f2014-12-11 17:04:23 +02001940 if (qp->state != IB_QPS_RESET) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001941 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
1942 !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001943 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03001944 MLX5_CMD_OP_2RST_QP, 0,
1945 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001946 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03001947 struct mlx5_modify_raw_qp_param raw_qp_param = {
1948 .operation = MLX5_CMD_OP_2RST_QP
1949 };
1950
Aviv Heller13eab212016-09-18 20:48:04 +03001951 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001952 }
1953 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02001954 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001955 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001956 }
Eli Cohene126ba92013-07-07 17:25:49 +03001957
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001958 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
1959 &send_cq, &recv_cq);
1960
1961 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1962 mlx5_ib_lock_cqs(send_cq, recv_cq);
1963 /* del from lists under both locks above to protect reset flow paths */
1964 list_del(&qp->qps_list);
1965 if (send_cq)
1966 list_del(&qp->cq_send_list);
1967
1968 if (recv_cq)
1969 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001970
1971 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001972 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001973 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1974 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001975 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
1976 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001977 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001978 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1979 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001980
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001981 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
1982 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001983 destroy_raw_packet_qp(dev, qp);
1984 } else {
1985 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
1986 if (err)
1987 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
1988 base->mqp.qpn);
1989 }
Eli Cohene126ba92013-07-07 17:25:49 +03001990
Eli Cohene126ba92013-07-07 17:25:49 +03001991 if (qp->create_type == MLX5_QP_KERNEL)
1992 destroy_qp_kernel(dev, qp);
1993 else if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001994 destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001995}
1996
1997static const char *ib_qp_type_str(enum ib_qp_type type)
1998{
1999 switch (type) {
2000 case IB_QPT_SMI:
2001 return "IB_QPT_SMI";
2002 case IB_QPT_GSI:
2003 return "IB_QPT_GSI";
2004 case IB_QPT_RC:
2005 return "IB_QPT_RC";
2006 case IB_QPT_UC:
2007 return "IB_QPT_UC";
2008 case IB_QPT_UD:
2009 return "IB_QPT_UD";
2010 case IB_QPT_RAW_IPV6:
2011 return "IB_QPT_RAW_IPV6";
2012 case IB_QPT_RAW_ETHERTYPE:
2013 return "IB_QPT_RAW_ETHERTYPE";
2014 case IB_QPT_XRC_INI:
2015 return "IB_QPT_XRC_INI";
2016 case IB_QPT_XRC_TGT:
2017 return "IB_QPT_XRC_TGT";
2018 case IB_QPT_RAW_PACKET:
2019 return "IB_QPT_RAW_PACKET";
2020 case MLX5_IB_QPT_REG_UMR:
2021 return "MLX5_IB_QPT_REG_UMR";
2022 case IB_QPT_MAX:
2023 default:
2024 return "Invalid QP type";
2025 }
2026}
2027
2028struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
2029 struct ib_qp_init_attr *init_attr,
2030 struct ib_udata *udata)
2031{
2032 struct mlx5_ib_dev *dev;
2033 struct mlx5_ib_qp *qp;
2034 u16 xrcdn = 0;
2035 int err;
2036
2037 if (pd) {
2038 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002039
2040 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2041 if (!pd->uobject) {
2042 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2043 return ERR_PTR(-EINVAL);
2044 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2045 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2046 return ERR_PTR(-EINVAL);
2047 }
2048 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002049 } else {
2050 /* being cautious here */
2051 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2052 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2053 pr_warn("%s: no PD for transport %s\n", __func__,
2054 ib_qp_type_str(init_attr->qp_type));
2055 return ERR_PTR(-EINVAL);
2056 }
2057 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002058 }
2059
2060 switch (init_attr->qp_type) {
2061 case IB_QPT_XRC_TGT:
2062 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002063 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002064 mlx5_ib_dbg(dev, "XRC not supported\n");
2065 return ERR_PTR(-ENOSYS);
2066 }
2067 init_attr->recv_cq = NULL;
2068 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2069 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2070 init_attr->send_cq = NULL;
2071 }
2072
2073 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002074 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002075 case IB_QPT_RC:
2076 case IB_QPT_UC:
2077 case IB_QPT_UD:
2078 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002079 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002080 case MLX5_IB_QPT_REG_UMR:
2081 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2082 if (!qp)
2083 return ERR_PTR(-ENOMEM);
2084
2085 err = create_qp_common(dev, pd, init_attr, udata, qp);
2086 if (err) {
2087 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2088 kfree(qp);
2089 return ERR_PTR(err);
2090 }
2091
2092 if (is_qp0(init_attr->qp_type))
2093 qp->ibqp.qp_num = 0;
2094 else if (is_qp1(init_attr->qp_type))
2095 qp->ibqp.qp_num = 1;
2096 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002097 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002098
2099 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002100 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002101 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2102 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002103
majd@mellanox.com19098df2016-01-14 19:13:03 +02002104 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002105
2106 break;
2107
Haggai Erand16e91d2016-02-29 15:45:05 +02002108 case IB_QPT_GSI:
2109 return mlx5_ib_gsi_create_qp(pd, init_attr);
2110
Eli Cohene126ba92013-07-07 17:25:49 +03002111 case IB_QPT_RAW_IPV6:
2112 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002113 case IB_QPT_MAX:
2114 default:
2115 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2116 init_attr->qp_type);
2117 /* Don't support raw QPs */
2118 return ERR_PTR(-EINVAL);
2119 }
2120
2121 return &qp->ibqp;
2122}
2123
2124int mlx5_ib_destroy_qp(struct ib_qp *qp)
2125{
2126 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2127 struct mlx5_ib_qp *mqp = to_mqp(qp);
2128
Haggai Erand16e91d2016-02-29 15:45:05 +02002129 if (unlikely(qp->qp_type == IB_QPT_GSI))
2130 return mlx5_ib_gsi_destroy_qp(qp);
2131
Eli Cohene126ba92013-07-07 17:25:49 +03002132 destroy_qp_common(dev, mqp);
2133
2134 kfree(mqp);
2135
2136 return 0;
2137}
2138
2139static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2140 int attr_mask)
2141{
2142 u32 hw_access_flags = 0;
2143 u8 dest_rd_atomic;
2144 u32 access_flags;
2145
2146 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2147 dest_rd_atomic = attr->max_dest_rd_atomic;
2148 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002149 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002150
2151 if (attr_mask & IB_QP_ACCESS_FLAGS)
2152 access_flags = attr->qp_access_flags;
2153 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002154 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002155
2156 if (!dest_rd_atomic)
2157 access_flags &= IB_ACCESS_REMOTE_WRITE;
2158
2159 if (access_flags & IB_ACCESS_REMOTE_READ)
2160 hw_access_flags |= MLX5_QP_BIT_RRE;
2161 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2162 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2163 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2164 hw_access_flags |= MLX5_QP_BIT_RWE;
2165
2166 return cpu_to_be32(hw_access_flags);
2167}
2168
2169enum {
2170 MLX5_PATH_FLAG_FL = 1 << 0,
2171 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2172 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2173};
2174
2175static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2176{
2177 if (rate == IB_RATE_PORT_CURRENT) {
2178 return 0;
2179 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2180 return -EINVAL;
2181 } else {
2182 while (rate != IB_RATE_2_5_GBPS &&
2183 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002184 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002185 --rate;
2186 }
2187
2188 return rate + MLX5_STAT_RATE_OFFSET;
2189}
2190
majd@mellanox.com75850d02016-01-14 19:13:06 +02002191static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2192 struct mlx5_ib_sq *sq, u8 sl)
2193{
2194 void *in;
2195 void *tisc;
2196 int inlen;
2197 int err;
2198
2199 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002200 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002201 if (!in)
2202 return -ENOMEM;
2203
2204 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2205
2206 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2207 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2208
2209 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2210
2211 kvfree(in);
2212
2213 return err;
2214}
2215
Aviv Heller13eab212016-09-18 20:48:04 +03002216static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2217 struct mlx5_ib_sq *sq, u8 tx_affinity)
2218{
2219 void *in;
2220 void *tisc;
2221 int inlen;
2222 int err;
2223
2224 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002225 in = kvzalloc(inlen, GFP_KERNEL);
Aviv Heller13eab212016-09-18 20:48:04 +03002226 if (!in)
2227 return -ENOMEM;
2228
2229 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2230
2231 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2232 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2233
2234 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2235
2236 kvfree(in);
2237
2238 return err;
2239}
2240
majd@mellanox.com75850d02016-01-14 19:13:06 +02002241static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04002242 const struct rdma_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002243 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002244 u32 path_flags, const struct ib_qp_attr *attr,
2245 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002246{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002247 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002248 int err;
Majd Dibbinyed884512017-01-18 14:10:35 +02002249 enum ib_gid_type gid_type;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002250 u8 ah_flags = rdma_ah_get_ah_flags(ah);
2251 u8 sl = rdma_ah_get_sl(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002252
Eli Cohene126ba92013-07-07 17:25:49 +03002253 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002254 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2255 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002256
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002257 if (ah_flags & IB_AH_GRH) {
2258 if (grh->sgid_index >=
Saeed Mahameed938fe832015-05-28 22:28:41 +03002259 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002260 pr_err("sgid_index (%u) too large. max is %d\n",
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002261 grh->sgid_index,
Saeed Mahameed938fe832015-05-28 22:28:41 +03002262 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002263 return -EINVAL;
2264 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002265 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002266
2267 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002268 if (!(ah_flags & IB_AH_GRH))
Achiad Shochat2811ba52015-12-23 18:47:24 +02002269 return -EINVAL;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002270 err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
Majd Dibbinyed884512017-01-18 14:10:35 +02002271 &gid_type);
2272 if (err)
2273 return err;
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002274 memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
Achiad Shochat2811ba52015-12-23 18:47:24 +02002275 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002276 grh->sgid_index);
2277 path->dci_cfi_prio_sl = (sl & 0x7) << 4;
Majd Dibbinyed884512017-01-18 14:10:35 +02002278 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002279 path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002280 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002281 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2282 path->fl_free_ar |=
2283 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002284 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
2285 path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
2286 if (ah_flags & IB_AH_GRH)
Achiad Shochat2811ba52015-12-23 18:47:24 +02002287 path->grh_mlid |= 1 << 7;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002288 path->dci_cfi_prio_sl = sl & 0xf;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002289 }
2290
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002291 if (ah_flags & IB_AH_GRH) {
2292 path->mgid_index = grh->sgid_index;
2293 path->hop_limit = grh->hop_limit;
Eli Cohene126ba92013-07-07 17:25:49 +03002294 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002295 cpu_to_be32((grh->traffic_class << 20) |
2296 (grh->flow_label));
2297 memcpy(path->rgid, grh->dgid.raw, 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002298 }
2299
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002300 err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
Eli Cohene126ba92013-07-07 17:25:49 +03002301 if (err < 0)
2302 return err;
2303 path->static_rate = err;
2304 path->port = port;
2305
Eli Cohene126ba92013-07-07 17:25:49 +03002306 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002307 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002308
majd@mellanox.com75850d02016-01-14 19:13:06 +02002309 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2310 return modify_raw_packet_eth_prio(dev->mdev,
2311 &qp->raw_packet_qp.sq,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002312 sl & 0xf);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002313
Eli Cohene126ba92013-07-07 17:25:49 +03002314 return 0;
2315}
2316
2317static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2318 [MLX5_QP_STATE_INIT] = {
2319 [MLX5_QP_STATE_INIT] = {
2320 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2321 MLX5_QP_OPTPAR_RAE |
2322 MLX5_QP_OPTPAR_RWE |
2323 MLX5_QP_OPTPAR_PKEY_INDEX |
2324 MLX5_QP_OPTPAR_PRI_PORT,
2325 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2326 MLX5_QP_OPTPAR_PKEY_INDEX |
2327 MLX5_QP_OPTPAR_PRI_PORT,
2328 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2329 MLX5_QP_OPTPAR_Q_KEY |
2330 MLX5_QP_OPTPAR_PRI_PORT,
2331 },
2332 [MLX5_QP_STATE_RTR] = {
2333 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2334 MLX5_QP_OPTPAR_RRE |
2335 MLX5_QP_OPTPAR_RAE |
2336 MLX5_QP_OPTPAR_RWE |
2337 MLX5_QP_OPTPAR_PKEY_INDEX,
2338 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2339 MLX5_QP_OPTPAR_RWE |
2340 MLX5_QP_OPTPAR_PKEY_INDEX,
2341 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2342 MLX5_QP_OPTPAR_Q_KEY,
2343 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2344 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002345 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2346 MLX5_QP_OPTPAR_RRE |
2347 MLX5_QP_OPTPAR_RAE |
2348 MLX5_QP_OPTPAR_RWE |
2349 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002350 },
2351 },
2352 [MLX5_QP_STATE_RTR] = {
2353 [MLX5_QP_STATE_RTS] = {
2354 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2355 MLX5_QP_OPTPAR_RRE |
2356 MLX5_QP_OPTPAR_RAE |
2357 MLX5_QP_OPTPAR_RWE |
2358 MLX5_QP_OPTPAR_PM_STATE |
2359 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2360 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2361 MLX5_QP_OPTPAR_RWE |
2362 MLX5_QP_OPTPAR_PM_STATE,
2363 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2364 },
2365 },
2366 [MLX5_QP_STATE_RTS] = {
2367 [MLX5_QP_STATE_RTS] = {
2368 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2369 MLX5_QP_OPTPAR_RAE |
2370 MLX5_QP_OPTPAR_RWE |
2371 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002372 MLX5_QP_OPTPAR_PM_STATE |
2373 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002374 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002375 MLX5_QP_OPTPAR_PM_STATE |
2376 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002377 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2378 MLX5_QP_OPTPAR_SRQN |
2379 MLX5_QP_OPTPAR_CQN_RCV,
2380 },
2381 },
2382 [MLX5_QP_STATE_SQER] = {
2383 [MLX5_QP_STATE_RTS] = {
2384 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2385 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002386 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002387 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2388 MLX5_QP_OPTPAR_RWE |
2389 MLX5_QP_OPTPAR_RAE |
2390 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002391 },
2392 },
2393};
2394
2395static int ib_nr_to_mlx5_nr(int ib_mask)
2396{
2397 switch (ib_mask) {
2398 case IB_QP_STATE:
2399 return 0;
2400 case IB_QP_CUR_STATE:
2401 return 0;
2402 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2403 return 0;
2404 case IB_QP_ACCESS_FLAGS:
2405 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2406 MLX5_QP_OPTPAR_RAE;
2407 case IB_QP_PKEY_INDEX:
2408 return MLX5_QP_OPTPAR_PKEY_INDEX;
2409 case IB_QP_PORT:
2410 return MLX5_QP_OPTPAR_PRI_PORT;
2411 case IB_QP_QKEY:
2412 return MLX5_QP_OPTPAR_Q_KEY;
2413 case IB_QP_AV:
2414 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2415 MLX5_QP_OPTPAR_PRI_PORT;
2416 case IB_QP_PATH_MTU:
2417 return 0;
2418 case IB_QP_TIMEOUT:
2419 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2420 case IB_QP_RETRY_CNT:
2421 return MLX5_QP_OPTPAR_RETRY_COUNT;
2422 case IB_QP_RNR_RETRY:
2423 return MLX5_QP_OPTPAR_RNR_RETRY;
2424 case IB_QP_RQ_PSN:
2425 return 0;
2426 case IB_QP_MAX_QP_RD_ATOMIC:
2427 return MLX5_QP_OPTPAR_SRA_MAX;
2428 case IB_QP_ALT_PATH:
2429 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2430 case IB_QP_MIN_RNR_TIMER:
2431 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2432 case IB_QP_SQ_PSN:
2433 return 0;
2434 case IB_QP_MAX_DEST_RD_ATOMIC:
2435 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2436 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2437 case IB_QP_PATH_MIG_STATE:
2438 return MLX5_QP_OPTPAR_PM_STATE;
2439 case IB_QP_CAP:
2440 return 0;
2441 case IB_QP_DEST_QPN:
2442 return 0;
2443 }
2444 return 0;
2445}
2446
2447static int ib_mask_to_mlx5_opt(int ib_mask)
2448{
2449 int result = 0;
2450 int i;
2451
2452 for (i = 0; i < 8 * sizeof(int); i++) {
2453 if ((1 << i) & ib_mask)
2454 result |= ib_nr_to_mlx5_nr(1 << i);
2455 }
2456
2457 return result;
2458}
2459
Alex Veskereb49ab02016-08-28 12:25:53 +03002460static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2461 struct mlx5_ib_rq *rq, int new_state,
2462 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002463{
2464 void *in;
2465 void *rqc;
2466 int inlen;
2467 int err;
2468
2469 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002470 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002471 if (!in)
2472 return -ENOMEM;
2473
2474 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2475
2476 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2477 MLX5_SET(rqc, rqc, state, new_state);
2478
Alex Veskereb49ab02016-08-28 12:25:53 +03002479 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2480 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2481 MLX5_SET64(modify_rq_in, in, modify_bitmask,
Majd Dibbiny23a69642017-01-18 15:25:10 +02002482 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Alex Veskereb49ab02016-08-28 12:25:53 +03002483 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2484 } else
2485 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2486 dev->ib_dev.name);
2487 }
2488
2489 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002490 if (err)
2491 goto out;
2492
2493 rq->state = new_state;
2494
2495out:
2496 kvfree(in);
2497 return err;
2498}
2499
2500static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002501 struct mlx5_ib_sq *sq,
2502 int new_state,
2503 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002504{
Bodong Wang7d29f342016-12-01 13:43:16 +02002505 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2506 u32 old_rate = ibqp->rate_limit;
2507 u32 new_rate = old_rate;
2508 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002509 void *in;
2510 void *sqc;
2511 int inlen;
2512 int err;
2513
2514 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002515 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002516 if (!in)
2517 return -ENOMEM;
2518
2519 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2520
2521 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2522 MLX5_SET(sqc, sqc, state, new_state);
2523
Bodong Wang7d29f342016-12-01 13:43:16 +02002524 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2525 if (new_state != MLX5_SQC_STATE_RDY)
2526 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2527 __func__);
2528 else
2529 new_rate = raw_qp_param->rate_limit;
2530 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002531
Bodong Wang7d29f342016-12-01 13:43:16 +02002532 if (old_rate != new_rate) {
2533 if (new_rate) {
2534 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2535 if (err) {
2536 pr_err("Failed configuring rate %u: %d\n",
2537 new_rate, err);
2538 goto out;
2539 }
2540 }
2541
2542 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2543 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2544 }
2545
2546 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2547 if (err) {
2548 /* Remove new rate from table if failed */
2549 if (new_rate &&
2550 old_rate != new_rate)
2551 mlx5_rl_remove_rate(dev, new_rate);
2552 goto out;
2553 }
2554
2555 /* Only remove the old rate after new rate was set */
2556 if ((old_rate &&
2557 (old_rate != new_rate)) ||
2558 (new_state != MLX5_SQC_STATE_RDY))
2559 mlx5_rl_remove_rate(dev, old_rate);
2560
2561 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002562 sq->state = new_state;
2563
2564out:
2565 kvfree(in);
2566 return err;
2567}
2568
2569static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002570 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2571 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002572{
2573 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2574 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2575 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002576 int modify_rq = !!qp->rq.wqe_cnt;
2577 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002578 int rq_state;
2579 int sq_state;
2580 int err;
2581
Alex Vesker0680efa2016-08-28 12:25:52 +03002582 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002583 case MLX5_CMD_OP_RST2INIT_QP:
2584 rq_state = MLX5_RQC_STATE_RDY;
2585 sq_state = MLX5_SQC_STATE_RDY;
2586 break;
2587 case MLX5_CMD_OP_2ERR_QP:
2588 rq_state = MLX5_RQC_STATE_ERR;
2589 sq_state = MLX5_SQC_STATE_ERR;
2590 break;
2591 case MLX5_CMD_OP_2RST_QP:
2592 rq_state = MLX5_RQC_STATE_RST;
2593 sq_state = MLX5_SQC_STATE_RST;
2594 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002595 case MLX5_CMD_OP_RTR2RTS_QP:
2596 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002597 if (raw_qp_param->set_mask ==
2598 MLX5_RAW_QP_RATE_LIMIT) {
2599 modify_rq = 0;
2600 sq_state = sq->state;
2601 } else {
2602 return raw_qp_param->set_mask ? -EINVAL : 0;
2603 }
2604 break;
2605 case MLX5_CMD_OP_INIT2INIT_QP:
2606 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002607 if (raw_qp_param->set_mask)
2608 return -EINVAL;
2609 else
2610 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002611 default:
2612 WARN_ON(1);
2613 return -EINVAL;
2614 }
2615
Bodong Wang7d29f342016-12-01 13:43:16 +02002616 if (modify_rq) {
2617 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002618 if (err)
2619 return err;
2620 }
2621
Bodong Wang7d29f342016-12-01 13:43:16 +02002622 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002623 if (tx_affinity) {
2624 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2625 tx_affinity);
2626 if (err)
2627 return err;
2628 }
2629
Bodong Wang7d29f342016-12-01 13:43:16 +02002630 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002631 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002632
2633 return 0;
2634}
2635
Eli Cohene126ba92013-07-07 17:25:49 +03002636static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2637 const struct ib_qp_attr *attr, int attr_mask,
2638 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2639{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002640 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2641 [MLX5_QP_STATE_RST] = {
2642 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2643 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2644 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2645 },
2646 [MLX5_QP_STATE_INIT] = {
2647 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2648 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2649 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2650 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2651 },
2652 [MLX5_QP_STATE_RTR] = {
2653 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2654 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2655 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2656 },
2657 [MLX5_QP_STATE_RTS] = {
2658 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2659 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2660 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2661 },
2662 [MLX5_QP_STATE_SQD] = {
2663 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2664 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2665 },
2666 [MLX5_QP_STATE_SQER] = {
2667 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2668 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2669 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2670 },
2671 [MLX5_QP_STATE_ERR] = {
2672 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2673 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2674 }
2675 };
2676
Eli Cohene126ba92013-07-07 17:25:49 +03002677 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2678 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002679 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002680 struct mlx5_ib_cq *send_cq, *recv_cq;
2681 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002682 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002683 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002684 enum mlx5_qp_state mlx5_cur, mlx5_new;
2685 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002686 int mlx5_st;
2687 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002688 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002689 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002690
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002691 context = kzalloc(sizeof(*context), GFP_KERNEL);
2692 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002693 return -ENOMEM;
2694
Eli Cohene126ba92013-07-07 17:25:49 +03002695 err = to_mlx5_st(ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002696 if (err < 0) {
2697 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002698 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002699 }
Eli Cohene126ba92013-07-07 17:25:49 +03002700
2701 context->flags = cpu_to_be32(err << 16);
2702
2703 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2704 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2705 } else {
2706 switch (attr->path_mig_state) {
2707 case IB_MIG_MIGRATED:
2708 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2709 break;
2710 case IB_MIG_REARM:
2711 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2712 break;
2713 case IB_MIG_ARMED:
2714 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2715 break;
2716 }
2717 }
2718
Aviv Heller13eab212016-09-18 20:48:04 +03002719 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2720 if ((ibqp->qp_type == IB_QPT_RC) ||
2721 (ibqp->qp_type == IB_QPT_UD &&
2722 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2723 (ibqp->qp_type == IB_QPT_UC) ||
2724 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2725 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2726 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2727 if (mlx5_lag_is_active(dev->mdev)) {
2728 tx_affinity = (unsigned int)atomic_add_return(1,
2729 &dev->roce.next_port) %
2730 MLX5_MAX_PORTS + 1;
2731 context->flags |= cpu_to_be32(tx_affinity << 24);
2732 }
2733 }
2734 }
2735
Haggai Erand16e91d2016-02-29 15:45:05 +02002736 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002737 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002738 } else if ((ibqp->qp_type == IB_QPT_UD &&
2739 !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
Eli Cohene126ba92013-07-07 17:25:49 +03002740 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2741 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2742 } else if (attr_mask & IB_QP_PATH_MTU) {
2743 if (attr->path_mtu < IB_MTU_256 ||
2744 attr->path_mtu > IB_MTU_4096) {
2745 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2746 err = -EINVAL;
2747 goto out;
2748 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002749 context->mtu_msgmax = (attr->path_mtu << 5) |
2750 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002751 }
2752
2753 if (attr_mask & IB_QP_DEST_QPN)
2754 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2755
2756 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002757 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002758
2759 /* todo implement counter_index functionality */
2760
2761 if (is_sqp(ibqp->qp_type))
2762 context->pri_path.port = qp->port;
2763
2764 if (attr_mask & IB_QP_PORT)
2765 context->pri_path.port = attr->port_num;
2766
2767 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002768 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03002769 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002770 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03002771 if (err)
2772 goto out;
2773 }
2774
2775 if (attr_mask & IB_QP_TIMEOUT)
2776 context->pri_path.ackto_lt |= attr->timeout << 3;
2777
2778 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002779 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
2780 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002781 attr->alt_port_num,
2782 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
2783 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03002784 if (err)
2785 goto out;
2786 }
2787
2788 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002789 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2790 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002791
2792 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
2793 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
2794 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
2795 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
2796
2797 if (attr_mask & IB_QP_RNR_RETRY)
2798 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2799
2800 if (attr_mask & IB_QP_RETRY_CNT)
2801 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2802
2803 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2804 if (attr->max_rd_atomic)
2805 context->params1 |=
2806 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2807 }
2808
2809 if (attr_mask & IB_QP_SQ_PSN)
2810 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2811
2812 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2813 if (attr->max_dest_rd_atomic)
2814 context->params2 |=
2815 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2816 }
2817
2818 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
2819 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
2820
2821 if (attr_mask & IB_QP_MIN_RNR_TIMER)
2822 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2823
2824 if (attr_mask & IB_QP_RQ_PSN)
2825 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2826
2827 if (attr_mask & IB_QP_QKEY)
2828 context->qkey = cpu_to_be32(attr->qkey);
2829
2830 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2831 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2832
Mark Bloch0837e862016-06-17 15:10:55 +03002833 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2834 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
2835 qp->port) - 1;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002836
2837 /* Underlay port should be used - index 0 function per port */
2838 if (qp->flags & MLX5_IB_QP_UNDERLAY)
2839 port_num = 0;
2840
Alex Veskereb49ab02016-08-28 12:25:53 +03002841 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03002842 context->qp_counter_set_usr_page |=
Parav Pandite1f24a72017-04-16 07:29:29 +03002843 cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03002844 }
2845
Eli Cohene126ba92013-07-07 17:25:49 +03002846 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2847 context->sq_crq_size |= cpu_to_be16(1 << 4);
2848
Haggai Eranb11a4f92016-02-29 15:45:03 +02002849 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
2850 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03002851
2852 mlx5_cur = to_mlx5_state(cur_state);
2853 mlx5_new = to_mlx5_state(new_state);
2854 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03002855 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03002856 goto out;
2857
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002858 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
2859 !optab[mlx5_cur][mlx5_new])
2860 goto out;
2861
2862 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03002863 optpar = ib_mask_to_mlx5_opt(attr_mask);
2864 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002865
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002866 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2867 qp->flags & MLX5_IB_QP_UNDERLAY) {
Alex Vesker0680efa2016-08-28 12:25:52 +03002868 struct mlx5_modify_raw_qp_param raw_qp_param = {};
2869
2870 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03002871 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Parav Pandite1f24a72017-04-16 07:29:29 +03002872 raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
Alex Veskereb49ab02016-08-28 12:25:53 +03002873 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
2874 }
Bodong Wang7d29f342016-12-01 13:43:16 +02002875
2876 if (attr_mask & IB_QP_RATE_LIMIT) {
2877 raw_qp_param.rate_limit = attr->rate_limit;
2878 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
2879 }
2880
Aviv Heller13eab212016-09-18 20:48:04 +03002881 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03002882 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002883 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002884 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03002885 }
2886
Eli Cohene126ba92013-07-07 17:25:49 +03002887 if (err)
2888 goto out;
2889
2890 qp->state = new_state;
2891
2892 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002893 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002894 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002895 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03002896 if (attr_mask & IB_QP_PORT)
2897 qp->port = attr->port_num;
2898 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002899 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03002900
2901 /*
2902 * If we moved a kernel QP to RESET, clean up all old CQ
2903 * entries and reinitialize the QP.
2904 */
2905 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002906 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002907 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2908 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002909 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002910
2911 qp->rq.head = 0;
2912 qp->rq.tail = 0;
2913 qp->sq.head = 0;
2914 qp->sq.tail = 0;
2915 qp->sq.cur_post = 0;
2916 qp->sq.last_poll = 0;
2917 qp->db.db[MLX5_RCV_DBR] = 0;
2918 qp->db.db[MLX5_SND_DBR] = 0;
2919 }
2920
2921out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002922 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03002923 return err;
2924}
2925
2926int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2927 int attr_mask, struct ib_udata *udata)
2928{
2929 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2930 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02002931 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03002932 enum ib_qp_state cur_state, new_state;
2933 int err = -EINVAL;
2934 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002935 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03002936
Yishai Hadas28d61372016-05-23 15:20:56 +03002937 if (ibqp->rwq_ind_tbl)
2938 return -ENOSYS;
2939
Haggai Erand16e91d2016-02-29 15:45:05 +02002940 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
2941 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
2942
2943 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
2944 IB_QPT_GSI : ibqp->qp_type;
2945
Eli Cohene126ba92013-07-07 17:25:49 +03002946 mutex_lock(&qp->mutex);
2947
2948 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2949 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2950
Achiad Shochat2811ba52015-12-23 18:47:24 +02002951 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
2952 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2953 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
2954 }
2955
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002956 if (qp->flags & MLX5_IB_QP_UNDERLAY) {
2957 if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
2958 mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
2959 attr_mask);
2960 goto out;
2961 }
2962 } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
Haggai Erand16e91d2016-02-29 15:45:05 +02002963 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02002964 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
2965 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03002966 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002967 }
Eli Cohene126ba92013-07-07 17:25:49 +03002968
2969 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002970 (attr->port_num == 0 ||
Haggai Eran158abf82016-02-29 15:45:04 +02002971 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
2972 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
2973 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002974 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002975 }
Eli Cohene126ba92013-07-07 17:25:49 +03002976
2977 if (attr_mask & IB_QP_PKEY_INDEX) {
2978 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002979 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02002980 dev->mdev->port_caps[port - 1].pkey_table_len) {
2981 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
2982 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002983 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002984 }
Eli Cohene126ba92013-07-07 17:25:49 +03002985 }
2986
2987 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002988 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002989 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
2990 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
2991 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002992 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002993 }
Eli Cohene126ba92013-07-07 17:25:49 +03002994
2995 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002996 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002997 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
2998 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
2999 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003000 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003001 }
Eli Cohene126ba92013-07-07 17:25:49 +03003002
3003 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
3004 err = 0;
3005 goto out;
3006 }
3007
3008 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
3009
3010out:
3011 mutex_unlock(&qp->mutex);
3012 return err;
3013}
3014
3015static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3016{
3017 struct mlx5_ib_cq *cq;
3018 unsigned cur;
3019
3020 cur = wq->head - wq->tail;
3021 if (likely(cur + nreq < wq->max_post))
3022 return 0;
3023
3024 cq = to_mcq(ib_cq);
3025 spin_lock(&cq->lock);
3026 cur = wq->head - wq->tail;
3027 spin_unlock(&cq->lock);
3028
3029 return cur + nreq >= wq->max_post;
3030}
3031
3032static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3033 u64 remote_addr, u32 rkey)
3034{
3035 rseg->raddr = cpu_to_be64(remote_addr);
3036 rseg->rkey = cpu_to_be32(rkey);
3037 rseg->reserved = 0;
3038}
3039
Erez Shitritf0313962016-02-21 16:27:17 +02003040static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3041 struct ib_send_wr *wr, void *qend,
3042 struct mlx5_ib_qp *qp, int *size)
3043{
3044 void *seg = eseg;
3045
3046 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3047
3048 if (wr->send_flags & IB_SEND_IP_CSUM)
3049 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3050 MLX5_ETH_WQE_L4_CSUM;
3051
3052 seg += sizeof(struct mlx5_wqe_eth_seg);
3053 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3054
3055 if (wr->opcode == IB_WR_LSO) {
3056 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003057 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
Erez Shitritf0313962016-02-21 16:27:17 +02003058 u64 left, leftlen, copysz;
3059 void *pdata = ud_wr->header;
3060
3061 left = ud_wr->hlen;
3062 eseg->mss = cpu_to_be16(ud_wr->mss);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003063 eseg->inline_hdr.sz = cpu_to_be16(left);
Erez Shitritf0313962016-02-21 16:27:17 +02003064
3065 /*
3066 * check if there is space till the end of queue, if yes,
3067 * copy all in one shot, otherwise copy till the end of queue,
3068 * rollback and than the copy the left
3069 */
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003070 leftlen = qend - (void *)eseg->inline_hdr.start;
Erez Shitritf0313962016-02-21 16:27:17 +02003071 copysz = min_t(u64, leftlen, left);
3072
3073 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3074
3075 if (likely(copysz > size_of_inl_hdr_start)) {
3076 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3077 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3078 }
3079
3080 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3081 seg = mlx5_get_send_wqe(qp, 0);
3082 left -= copysz;
3083 pdata += copysz;
3084 memcpy(seg, pdata, left);
3085 seg += ALIGN(left, 16);
3086 *size += ALIGN(left, 16) / 16;
3087 }
3088 }
3089
3090 return seg;
3091}
3092
Eli Cohene126ba92013-07-07 17:25:49 +03003093static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3094 struct ib_send_wr *wr)
3095{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003096 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3097 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3098 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003099}
3100
3101static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3102{
3103 dseg->byte_count = cpu_to_be32(sg->length);
3104 dseg->lkey = cpu_to_be32(sg->lkey);
3105 dseg->addr = cpu_to_be64(sg->addr);
3106}
3107
Artemy Kovalyov31616252017-01-02 11:37:42 +02003108static u64 get_xlt_octo(u64 bytes)
Eli Cohene126ba92013-07-07 17:25:49 +03003109{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003110 return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
3111 MLX5_IB_UMR_OCTOWORD;
Eli Cohene126ba92013-07-07 17:25:49 +03003112}
3113
3114static __be64 frwr_mkey_mask(void)
3115{
3116 u64 result;
3117
3118 result = MLX5_MKEY_MASK_LEN |
3119 MLX5_MKEY_MASK_PAGE_SIZE |
3120 MLX5_MKEY_MASK_START_ADDR |
3121 MLX5_MKEY_MASK_EN_RINVAL |
3122 MLX5_MKEY_MASK_KEY |
3123 MLX5_MKEY_MASK_LR |
3124 MLX5_MKEY_MASK_LW |
3125 MLX5_MKEY_MASK_RR |
3126 MLX5_MKEY_MASK_RW |
3127 MLX5_MKEY_MASK_A |
3128 MLX5_MKEY_MASK_SMALL_FENCE |
3129 MLX5_MKEY_MASK_FREE;
3130
3131 return cpu_to_be64(result);
3132}
3133
Sagi Grimberge6631812014-02-23 14:19:11 +02003134static __be64 sig_mkey_mask(void)
3135{
3136 u64 result;
3137
3138 result = MLX5_MKEY_MASK_LEN |
3139 MLX5_MKEY_MASK_PAGE_SIZE |
3140 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003141 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003142 MLX5_MKEY_MASK_EN_RINVAL |
3143 MLX5_MKEY_MASK_KEY |
3144 MLX5_MKEY_MASK_LR |
3145 MLX5_MKEY_MASK_LW |
3146 MLX5_MKEY_MASK_RR |
3147 MLX5_MKEY_MASK_RW |
3148 MLX5_MKEY_MASK_SMALL_FENCE |
3149 MLX5_MKEY_MASK_FREE |
3150 MLX5_MKEY_MASK_BSF_EN;
3151
3152 return cpu_to_be64(result);
3153}
3154
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003155static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003156 struct mlx5_ib_mr *mr)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003157{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003158 int size = mr->ndescs * mr->desc_size;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003159
3160 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003161
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003162 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003163 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003164 umr->mkey_mask = frwr_mkey_mask();
3165}
3166
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003167static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003168{
3169 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003170 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003171 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003172}
3173
Artemy Kovalyov31616252017-01-02 11:37:42 +02003174static __be64 get_umr_enable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003175{
3176 u64 result;
3177
Artemy Kovalyov31616252017-01-02 11:37:42 +02003178 result = MLX5_MKEY_MASK_KEY |
Haggai Eran968e78d2014-12-11 17:04:11 +02003179 MLX5_MKEY_MASK_FREE;
3180
3181 return cpu_to_be64(result);
3182}
3183
Artemy Kovalyov31616252017-01-02 11:37:42 +02003184static __be64 get_umr_disable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003185{
3186 u64 result;
3187
3188 result = MLX5_MKEY_MASK_FREE;
3189
3190 return cpu_to_be64(result);
3191}
3192
Noa Osherovich56e11d62016-02-29 16:46:51 +02003193static __be64 get_umr_update_translation_mask(void)
3194{
3195 u64 result;
3196
3197 result = MLX5_MKEY_MASK_LEN |
3198 MLX5_MKEY_MASK_PAGE_SIZE |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003199 MLX5_MKEY_MASK_START_ADDR;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003200
3201 return cpu_to_be64(result);
3202}
3203
Artemy Kovalyov31616252017-01-02 11:37:42 +02003204static __be64 get_umr_update_access_mask(int atomic)
Noa Osherovich56e11d62016-02-29 16:46:51 +02003205{
3206 u64 result;
3207
Artemy Kovalyov31616252017-01-02 11:37:42 +02003208 result = MLX5_MKEY_MASK_LR |
3209 MLX5_MKEY_MASK_LW |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003210 MLX5_MKEY_MASK_RR |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003211 MLX5_MKEY_MASK_RW;
3212
3213 if (atomic)
3214 result |= MLX5_MKEY_MASK_A;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003215
3216 return cpu_to_be64(result);
3217}
3218
3219static __be64 get_umr_update_pd_mask(void)
3220{
3221 u64 result;
3222
Artemy Kovalyov31616252017-01-02 11:37:42 +02003223 result = MLX5_MKEY_MASK_PD;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003224
3225 return cpu_to_be64(result);
3226}
3227
Eli Cohene126ba92013-07-07 17:25:49 +03003228static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003229 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003230{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003231 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003232
3233 memset(umr, 0, sizeof(*umr));
3234
Haggai Eran968e78d2014-12-11 17:04:11 +02003235 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3236 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3237 else
3238 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3239
Artemy Kovalyov31616252017-01-02 11:37:42 +02003240 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
3241 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
3242 u64 offset = get_xlt_octo(umrwr->offset);
3243
3244 umr->xlt_offset = cpu_to_be16(offset & 0xffff);
3245 umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
3246 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003247 }
Artemy Kovalyov31616252017-01-02 11:37:42 +02003248 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3249 umr->mkey_mask |= get_umr_update_translation_mask();
3250 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
3251 umr->mkey_mask |= get_umr_update_access_mask(atomic);
3252 umr->mkey_mask |= get_umr_update_pd_mask();
3253 }
3254 if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
3255 umr->mkey_mask |= get_umr_enable_mr_mask();
3256 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
3257 umr->mkey_mask |= get_umr_disable_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003258
3259 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003260 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003261}
3262
3263static u8 get_umr_flags(int acc)
3264{
3265 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3266 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3267 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3268 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003269 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003270}
3271
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003272static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3273 struct mlx5_ib_mr *mr,
3274 u32 key, int access)
3275{
3276 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3277
3278 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003279
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003280 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003281 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003282 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003283 /* KLMs take twice the size of MTTs */
3284 ndescs *= 2;
3285
3286 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003287 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3288 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3289 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3290 seg->len = cpu_to_be64(mr->ibmr.length);
3291 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003292}
3293
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003294static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003295{
3296 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003297 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003298}
3299
3300static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3301{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003302 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003303
Eli Cohene126ba92013-07-07 17:25:49 +03003304 memset(seg, 0, sizeof(*seg));
Artemy Kovalyov31616252017-01-02 11:37:42 +02003305 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
Haggai Eran968e78d2014-12-11 17:04:11 +02003306 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003307
Haggai Eran968e78d2014-12-11 17:04:11 +02003308 seg->flags = convert_access(umrwr->access_flags);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003309 if (umrwr->pd)
3310 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
3311 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
3312 !umrwr->length)
3313 seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
3314
3315 seg->start_addr = cpu_to_be64(umrwr->virt_addr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003316 seg->len = cpu_to_be64(umrwr->length);
3317 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003318 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003319 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003320}
3321
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003322static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3323 struct mlx5_ib_mr *mr,
3324 struct mlx5_ib_pd *pd)
3325{
3326 int bcount = mr->desc_size * mr->ndescs;
3327
3328 dseg->addr = cpu_to_be64(mr->desc_map);
3329 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3330 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3331}
3332
Eli Cohene126ba92013-07-07 17:25:49 +03003333static __be32 send_ieth(struct ib_send_wr *wr)
3334{
3335 switch (wr->opcode) {
3336 case IB_WR_SEND_WITH_IMM:
3337 case IB_WR_RDMA_WRITE_WITH_IMM:
3338 return wr->ex.imm_data;
3339
3340 case IB_WR_SEND_WITH_INV:
3341 return cpu_to_be32(wr->ex.invalidate_rkey);
3342
3343 default:
3344 return 0;
3345 }
3346}
3347
3348static u8 calc_sig(void *wqe, int size)
3349{
3350 u8 *p = wqe;
3351 u8 res = 0;
3352 int i;
3353
3354 for (i = 0; i < size; i++)
3355 res ^= p[i];
3356
3357 return ~res;
3358}
3359
3360static u8 wq_sig(void *wqe)
3361{
3362 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3363}
3364
3365static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3366 void *wqe, int *sz)
3367{
3368 struct mlx5_wqe_inline_seg *seg;
3369 void *qend = qp->sq.qend;
3370 void *addr;
3371 int inl = 0;
3372 int copy;
3373 int len;
3374 int i;
3375
3376 seg = wqe;
3377 wqe += sizeof(*seg);
3378 for (i = 0; i < wr->num_sge; i++) {
3379 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3380 len = wr->sg_list[i].length;
3381 inl += len;
3382
3383 if (unlikely(inl > qp->max_inline_data))
3384 return -ENOMEM;
3385
3386 if (unlikely(wqe + len > qend)) {
3387 copy = qend - wqe;
3388 memcpy(wqe, addr, copy);
3389 addr += copy;
3390 len -= copy;
3391 wqe = mlx5_get_send_wqe(qp, 0);
3392 }
3393 memcpy(wqe, addr, len);
3394 wqe += len;
3395 }
3396
3397 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3398
3399 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3400
3401 return 0;
3402}
3403
Sagi Grimberge6631812014-02-23 14:19:11 +02003404static u16 prot_field_size(enum ib_signature_type type)
3405{
3406 switch (type) {
3407 case IB_SIG_TYPE_T10_DIF:
3408 return MLX5_DIF_SIZE;
3409 default:
3410 return 0;
3411 }
3412}
3413
3414static u8 bs_selector(int block_size)
3415{
3416 switch (block_size) {
3417 case 512: return 0x1;
3418 case 520: return 0x2;
3419 case 4096: return 0x3;
3420 case 4160: return 0x4;
3421 case 1073741824: return 0x5;
3422 default: return 0;
3423 }
3424}
3425
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003426static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3427 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003428{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003429 /* Valid inline section and allow BSF refresh */
3430 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3431 MLX5_BSF_REFRESH_DIF);
3432 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3433 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003434 /* repeating block */
3435 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3436 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3437 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003438
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003439 if (domain->sig.dif.ref_remap)
3440 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003441
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003442 if (domain->sig.dif.app_escape) {
3443 if (domain->sig.dif.ref_escape)
3444 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3445 else
3446 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003447 }
3448
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003449 inl->dif_app_bitmask_check =
3450 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003451}
3452
3453static int mlx5_set_bsf(struct ib_mr *sig_mr,
3454 struct ib_sig_attrs *sig_attrs,
3455 struct mlx5_bsf *bsf, u32 data_size)
3456{
3457 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3458 struct mlx5_bsf_basic *basic = &bsf->basic;
3459 struct ib_sig_domain *mem = &sig_attrs->mem;
3460 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003461
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003462 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003463
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003464 /* Basic + Extended + Inline */
3465 basic->bsf_size_sbs = 1 << 7;
3466 /* Input domain check byte mask */
3467 basic->check_byte_mask = sig_attrs->check_mask;
3468 basic->raw_data_size = cpu_to_be32(data_size);
3469
3470 /* Memory domain */
3471 switch (sig_attrs->mem.sig_type) {
3472 case IB_SIG_TYPE_NONE:
3473 break;
3474 case IB_SIG_TYPE_T10_DIF:
3475 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3476 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3477 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3478 break;
3479 default:
3480 return -EINVAL;
3481 }
3482
3483 /* Wire domain */
3484 switch (sig_attrs->wire.sig_type) {
3485 case IB_SIG_TYPE_NONE:
3486 break;
3487 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003488 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003489 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003490 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003491 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003492 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003493 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003494 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003495 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003496 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003497 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003498 } else
3499 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3500
Sagi Grimberg142537f2014-08-13 19:54:32 +03003501 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003502 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003503 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003504 default:
3505 return -EINVAL;
3506 }
3507
3508 return 0;
3509}
3510
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003511static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3512 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003513{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003514 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3515 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003516 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003517 u32 data_len = wr->wr.sg_list->length;
3518 u32 data_key = wr->wr.sg_list->lkey;
3519 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003520 int ret;
3521 int wqe_size;
3522
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003523 if (!wr->prot ||
3524 (data_key == wr->prot->lkey &&
3525 data_va == wr->prot->addr &&
3526 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003527 /**
3528 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003529 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003530 * So need construct:
3531 * ------------------
3532 * | data_klm |
3533 * ------------------
3534 * | BSF |
3535 * ------------------
3536 **/
3537 struct mlx5_klm *data_klm = *seg;
3538
3539 data_klm->bcount = cpu_to_be32(data_len);
3540 data_klm->key = cpu_to_be32(data_key);
3541 data_klm->va = cpu_to_be64(data_va);
3542 wqe_size = ALIGN(sizeof(*data_klm), 64);
3543 } else {
3544 /**
3545 * Source domain contains signature information
3546 * So need construct a strided block format:
3547 * ---------------------------
3548 * | stride_block_ctrl |
3549 * ---------------------------
3550 * | data_klm |
3551 * ---------------------------
3552 * | prot_klm |
3553 * ---------------------------
3554 * | BSF |
3555 * ---------------------------
3556 **/
3557 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3558 struct mlx5_stride_block_entry *data_sentry;
3559 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003560 u32 prot_key = wr->prot->lkey;
3561 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003562 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3563 int prot_size;
3564
3565 sblock_ctrl = *seg;
3566 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3567 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3568
3569 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3570 if (!prot_size) {
3571 pr_err("Bad block size given: %u\n", block_size);
3572 return -EINVAL;
3573 }
3574 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3575 prot_size);
3576 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3577 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3578 sblock_ctrl->num_entries = cpu_to_be16(2);
3579
3580 data_sentry->bcount = cpu_to_be16(block_size);
3581 data_sentry->key = cpu_to_be32(data_key);
3582 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003583 data_sentry->stride = cpu_to_be16(block_size);
3584
Sagi Grimberge6631812014-02-23 14:19:11 +02003585 prot_sentry->bcount = cpu_to_be16(prot_size);
3586 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003587 prot_sentry->va = cpu_to_be64(prot_va);
3588 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003589
Sagi Grimberge6631812014-02-23 14:19:11 +02003590 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3591 sizeof(*prot_sentry), 64);
3592 }
3593
3594 *seg += wqe_size;
3595 *size += wqe_size / 16;
3596 if (unlikely((*seg == qp->sq.qend)))
3597 *seg = mlx5_get_send_wqe(qp, 0);
3598
3599 bsf = *seg;
3600 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3601 if (ret)
3602 return -EINVAL;
3603
3604 *seg += sizeof(*bsf);
3605 *size += sizeof(*bsf) / 16;
3606 if (unlikely((*seg == qp->sq.qend)))
3607 *seg = mlx5_get_send_wqe(qp, 0);
3608
3609 return 0;
3610}
3611
3612static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003613 struct ib_sig_handover_wr *wr, u32 size,
Sagi Grimberge6631812014-02-23 14:19:11 +02003614 u32 length, u32 pdn)
3615{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003616 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003617 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003618 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003619
3620 memset(seg, 0, sizeof(*seg));
3621
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003622 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003623 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003624 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003625 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02003626 MLX5_MKEY_BSF_EN | pdn);
3627 seg->len = cpu_to_be64(length);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003628 seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003629 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
3630}
3631
3632static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003633 u32 size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003634{
3635 memset(umr, 0, sizeof(*umr));
3636
3637 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003638 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02003639 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
3640 umr->mkey_mask = sig_mkey_mask();
3641}
3642
3643
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003644static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02003645 void **seg, int *size)
3646{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003647 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
3648 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003649 u32 pdn = get_pd(qp)->pdn;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003650 u32 xlt_size;
Sagi Grimberge6631812014-02-23 14:19:11 +02003651 int region_len, ret;
3652
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003653 if (unlikely(wr->wr.num_sge != 1) ||
3654 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003655 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
3656 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02003657 return -EINVAL;
3658
3659 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003660 region_len = wr->wr.sg_list->length;
3661 if (wr->prot &&
3662 (wr->prot->lkey != wr->wr.sg_list->lkey ||
3663 wr->prot->addr != wr->wr.sg_list->addr ||
3664 wr->prot->length != wr->wr.sg_list->length))
3665 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02003666
3667 /**
3668 * KLM octoword size - if protection was provided
3669 * then we use strided block format (3 octowords),
3670 * else we use single KLM (1 octoword)
3671 **/
Artemy Kovalyov31616252017-01-02 11:37:42 +02003672 xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
Sagi Grimberge6631812014-02-23 14:19:11 +02003673
Artemy Kovalyov31616252017-01-02 11:37:42 +02003674 set_sig_umr_segment(*seg, xlt_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003675 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3676 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3677 if (unlikely((*seg == qp->sq.qend)))
3678 *seg = mlx5_get_send_wqe(qp, 0);
3679
Artemy Kovalyov31616252017-01-02 11:37:42 +02003680 set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
Sagi Grimberge6631812014-02-23 14:19:11 +02003681 *seg += sizeof(struct mlx5_mkey_seg);
3682 *size += sizeof(struct mlx5_mkey_seg) / 16;
3683 if (unlikely((*seg == qp->sq.qend)))
3684 *seg = mlx5_get_send_wqe(qp, 0);
3685
3686 ret = set_sig_data_segment(wr, qp, seg, size);
3687 if (ret)
3688 return ret;
3689
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003690 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02003691 return 0;
3692}
3693
3694static int set_psv_wr(struct ib_sig_domain *domain,
3695 u32 psv_idx, void **seg, int *size)
3696{
3697 struct mlx5_seg_set_psv *psv_seg = *seg;
3698
3699 memset(psv_seg, 0, sizeof(*psv_seg));
3700 psv_seg->psv_num = cpu_to_be32(psv_idx);
3701 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003702 case IB_SIG_TYPE_NONE:
3703 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003704 case IB_SIG_TYPE_T10_DIF:
3705 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
3706 domain->sig.dif.app_tag);
3707 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02003708 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003709 default:
Leon Romanovsky12bbf1e2017-01-18 14:10:31 +02003710 pr_err("Bad signature type (%d) is given.\n",
3711 domain->sig_type);
3712 return -EINVAL;
Sagi Grimberge6631812014-02-23 14:19:11 +02003713 }
3714
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003715 *seg += sizeof(*psv_seg);
3716 *size += sizeof(*psv_seg) / 16;
3717
Sagi Grimberge6631812014-02-23 14:19:11 +02003718 return 0;
3719}
3720
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003721static int set_reg_wr(struct mlx5_ib_qp *qp,
3722 struct ib_reg_wr *wr,
3723 void **seg, int *size)
3724{
3725 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
3726 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
3727
3728 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
3729 mlx5_ib_warn(to_mdev(qp->ibqp.device),
3730 "Invalid IB_SEND_INLINE send flag\n");
3731 return -EINVAL;
3732 }
3733
3734 set_reg_umr_seg(*seg, mr);
3735 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3736 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3737 if (unlikely((*seg == qp->sq.qend)))
3738 *seg = mlx5_get_send_wqe(qp, 0);
3739
3740 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
3741 *seg += sizeof(struct mlx5_mkey_seg);
3742 *size += sizeof(struct mlx5_mkey_seg) / 16;
3743 if (unlikely((*seg == qp->sq.qend)))
3744 *seg = mlx5_get_send_wqe(qp, 0);
3745
3746 set_reg_data_seg(*seg, mr, pd);
3747 *seg += sizeof(struct mlx5_wqe_data_seg);
3748 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
3749
3750 return 0;
3751}
3752
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003753static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03003754{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003755 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003756 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3757 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3758 if (unlikely((*seg == qp->sq.qend)))
3759 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003760 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003761 *seg += sizeof(struct mlx5_mkey_seg);
3762 *size += sizeof(struct mlx5_mkey_seg) / 16;
3763 if (unlikely((*seg == qp->sq.qend)))
3764 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003765}
3766
3767static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
3768{
3769 __be32 *p = NULL;
3770 int tidx = idx;
3771 int i, j;
3772
3773 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
3774 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
3775 if ((i & 0xf) == 0) {
3776 void *buf = mlx5_get_send_wqe(qp, tidx);
3777 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
3778 p = buf;
3779 j = 0;
3780 }
3781 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
3782 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
3783 be32_to_cpu(p[j + 3]));
3784 }
3785}
3786
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003787static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
3788 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02003789 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003790 int *size, int nreq)
3791{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003792 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
3793 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003794
3795 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
3796 *seg = mlx5_get_send_wqe(qp, *idx);
3797 *ctrl = *seg;
3798 *(uint32_t *)(*seg + 8) = 0;
3799 (*ctrl)->imm = send_ieth(wr);
3800 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
3801 (wr->send_flags & IB_SEND_SIGNALED ?
3802 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
3803 (wr->send_flags & IB_SEND_SOLICITED ?
3804 MLX5_WQE_CTRL_SOLICITED : 0);
3805
3806 *seg += sizeof(**ctrl);
3807 *size = sizeof(**ctrl) / 16;
3808
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003809 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003810}
3811
3812static void finish_wqe(struct mlx5_ib_qp *qp,
3813 struct mlx5_wqe_ctrl_seg *ctrl,
3814 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003815 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003816{
3817 u8 opmod = 0;
3818
3819 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
3820 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02003821 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003822 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003823 if (unlikely(qp->wq_sig))
3824 ctrl->signature = wq_sig(ctrl);
3825
3826 qp->sq.wrid[idx] = wr_id;
3827 qp->sq.w_list[idx].opcode = mlx5_opcode;
3828 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
3829 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
3830 qp->sq.w_list[idx].next = qp->sq.cur_post;
3831}
3832
3833
Eli Cohene126ba92013-07-07 17:25:49 +03003834int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3835 struct ib_send_wr **bad_wr)
3836{
3837 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
3838 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003839 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02003840 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02003841 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003842 struct mlx5_wqe_data_seg *dpseg;
3843 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02003844 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03003845 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02003846 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03003847 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003848 unsigned idx;
3849 int err = 0;
3850 int inl = 0;
3851 int num_sge;
3852 void *seg;
3853 int nreq;
3854 int i;
3855 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03003856 u8 fence;
3857
Haggai Erand16e91d2016-02-29 15:45:05 +02003858 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3859 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
3860
3861 qp = to_mqp(ibqp);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02003862 bf = &qp->bf;
Haggai Erand16e91d2016-02-29 15:45:05 +02003863 qend = qp->sq.qend;
3864
Eli Cohene126ba92013-07-07 17:25:49 +03003865 spin_lock_irqsave(&qp->sq.lock, flags);
3866
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003867 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
3868 err = -EIO;
3869 *bad_wr = wr;
3870 nreq = 0;
3871 goto out;
3872 }
3873
Eli Cohene126ba92013-07-07 17:25:49 +03003874 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04003875 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03003876 mlx5_ib_warn(dev, "\n");
3877 err = -EINVAL;
3878 *bad_wr = wr;
3879 goto out;
3880 }
3881
Eli Cohene126ba92013-07-07 17:25:49 +03003882 num_sge = wr->num_sge;
3883 if (unlikely(num_sge > qp->sq.max_gs)) {
3884 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03003885 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03003886 *bad_wr = wr;
3887 goto out;
3888 }
3889
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003890 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
3891 if (err) {
3892 mlx5_ib_warn(dev, "\n");
3893 err = -ENOMEM;
3894 *bad_wr = wr;
3895 goto out;
3896 }
Eli Cohene126ba92013-07-07 17:25:49 +03003897
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003898 if (wr->opcode == IB_WR_LOCAL_INV ||
3899 wr->opcode == IB_WR_REG_MR) {
3900 fence = dev->umr_fence;
3901 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
3902 } else if (wr->send_flags & IB_SEND_FENCE) {
3903 if (qp->next_fence)
3904 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
3905 else
3906 fence = MLX5_FENCE_MODE_FENCE;
3907 } else {
3908 fence = qp->next_fence;
3909 }
3910
Eli Cohene126ba92013-07-07 17:25:49 +03003911 switch (ibqp->qp_type) {
3912 case IB_QPT_XRC_INI:
3913 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03003914 seg += sizeof(*xrc);
3915 size += sizeof(*xrc) / 16;
3916 /* fall through */
3917 case IB_QPT_RC:
3918 switch (wr->opcode) {
3919 case IB_WR_RDMA_READ:
3920 case IB_WR_RDMA_WRITE:
3921 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003922 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
3923 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03003924 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003925 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
3926 break;
3927
3928 case IB_WR_ATOMIC_CMP_AND_SWP:
3929 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03003930 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03003931 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
3932 err = -ENOSYS;
3933 *bad_wr = wr;
3934 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003935
3936 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03003937 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
3938 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003939 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03003940 num_sge = 0;
3941 break;
3942
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003943 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003944 qp->sq.wr_data[idx] = IB_WR_REG_MR;
3945 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
3946 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
3947 if (err) {
3948 *bad_wr = wr;
3949 goto out;
3950 }
3951 num_sge = 0;
3952 break;
3953
Sagi Grimberge6631812014-02-23 14:19:11 +02003954 case IB_WR_REG_SIG_MR:
3955 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003956 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003957
3958 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
3959 err = set_sig_umr_wr(wr, qp, &seg, &size);
3960 if (err) {
3961 mlx5_ib_warn(dev, "\n");
3962 *bad_wr = wr;
3963 goto out;
3964 }
3965
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003966 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3967 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02003968 /*
3969 * SET_PSV WQEs are not signaled and solicited
3970 * on error
3971 */
3972 wr->send_flags &= ~IB_SEND_SIGNALED;
3973 wr->send_flags |= IB_SEND_SOLICITED;
3974 err = begin_wqe(qp, &seg, &ctrl, wr,
3975 &idx, &size, nreq);
3976 if (err) {
3977 mlx5_ib_warn(dev, "\n");
3978 err = -ENOMEM;
3979 *bad_wr = wr;
3980 goto out;
3981 }
3982
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003983 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02003984 mr->sig->psv_memory.psv_idx, &seg,
3985 &size);
3986 if (err) {
3987 mlx5_ib_warn(dev, "\n");
3988 *bad_wr = wr;
3989 goto out;
3990 }
3991
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003992 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3993 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02003994 err = begin_wqe(qp, &seg, &ctrl, wr,
3995 &idx, &size, nreq);
3996 if (err) {
3997 mlx5_ib_warn(dev, "\n");
3998 err = -ENOMEM;
3999 *bad_wr = wr;
4000 goto out;
4001 }
4002
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004003 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004004 mr->sig->psv_wire.psv_idx, &seg,
4005 &size);
4006 if (err) {
4007 mlx5_ib_warn(dev, "\n");
4008 *bad_wr = wr;
4009 goto out;
4010 }
4011
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004012 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4013 fence, MLX5_OPCODE_SET_PSV);
4014 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004015 num_sge = 0;
4016 goto skip_psv;
4017
Eli Cohene126ba92013-07-07 17:25:49 +03004018 default:
4019 break;
4020 }
4021 break;
4022
4023 case IB_QPT_UC:
4024 switch (wr->opcode) {
4025 case IB_WR_RDMA_WRITE:
4026 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004027 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4028 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004029 seg += sizeof(struct mlx5_wqe_raddr_seg);
4030 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4031 break;
4032
4033 default:
4034 break;
4035 }
4036 break;
4037
Eli Cohene126ba92013-07-07 17:25:49 +03004038 case IB_QPT_SMI:
Maor Gottlieb1e0e50b2017-01-18 14:10:34 +02004039 if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
4040 mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
4041 err = -EPERM;
4042 *bad_wr = wr;
4043 goto out;
4044 }
Haggai Erand16e91d2016-02-29 15:45:05 +02004045 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004046 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004047 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004048 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4049 if (unlikely((seg == qend)))
4050 seg = mlx5_get_send_wqe(qp, 0);
4051 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004052 case IB_QPT_UD:
4053 set_datagram_seg(seg, wr);
4054 seg += sizeof(struct mlx5_wqe_datagram_seg);
4055 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004056
Erez Shitritf0313962016-02-21 16:27:17 +02004057 if (unlikely((seg == qend)))
4058 seg = mlx5_get_send_wqe(qp, 0);
4059
4060 /* handle qp that supports ud offload */
4061 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4062 struct mlx5_wqe_eth_pad *pad;
4063
4064 pad = seg;
4065 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4066 seg += sizeof(struct mlx5_wqe_eth_pad);
4067 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4068
4069 seg = set_eth_seg(seg, wr, qend, qp, &size);
4070
4071 if (unlikely((seg == qend)))
4072 seg = mlx5_get_send_wqe(qp, 0);
4073 }
4074 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004075 case MLX5_IB_QPT_REG_UMR:
4076 if (wr->opcode != MLX5_IB_WR_UMR) {
4077 err = -EINVAL;
4078 mlx5_ib_warn(dev, "bad opcode\n");
4079 goto out;
4080 }
4081 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004082 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004083 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004084 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4085 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4086 if (unlikely((seg == qend)))
4087 seg = mlx5_get_send_wqe(qp, 0);
4088 set_reg_mkey_segment(seg, wr);
4089 seg += sizeof(struct mlx5_mkey_seg);
4090 size += sizeof(struct mlx5_mkey_seg) / 16;
4091 if (unlikely((seg == qend)))
4092 seg = mlx5_get_send_wqe(qp, 0);
4093 break;
4094
4095 default:
4096 break;
4097 }
4098
4099 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4100 int uninitialized_var(sz);
4101
4102 err = set_data_inl_seg(qp, wr, seg, &sz);
4103 if (unlikely(err)) {
4104 mlx5_ib_warn(dev, "\n");
4105 *bad_wr = wr;
4106 goto out;
4107 }
4108 inl = 1;
4109 size += sz;
4110 } else {
4111 dpseg = seg;
4112 for (i = 0; i < num_sge; i++) {
4113 if (unlikely(dpseg == qend)) {
4114 seg = mlx5_get_send_wqe(qp, 0);
4115 dpseg = seg;
4116 }
4117 if (likely(wr->sg_list[i].length)) {
4118 set_data_ptr_seg(dpseg, wr->sg_list + i);
4119 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4120 dpseg++;
4121 }
4122 }
4123 }
4124
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004125 qp->next_fence = next_fence;
4126 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004127 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004128skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004129 if (0)
4130 dump_wqe(qp, idx, size);
4131 }
4132
4133out:
4134 if (likely(nreq)) {
4135 qp->sq.head += nreq;
4136
4137 /* Make sure that descriptors are written before
4138 * updating doorbell record and ringing the doorbell
4139 */
4140 wmb();
4141
4142 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4143
Eli Cohenada388f2014-01-14 17:45:16 +02004144 /* Make sure doorbell record is visible to the HCA before
4145 * we hit doorbell */
4146 wmb();
4147
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004148 /* currently we support only regular doorbells */
4149 mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
4150 /* Make sure doorbells don't leak out of SQ spinlock
4151 * and reach the HCA out of order.
4152 */
4153 mmiowb();
Eli Cohene126ba92013-07-07 17:25:49 +03004154 bf->offset ^= bf->buf_size;
Eli Cohene126ba92013-07-07 17:25:49 +03004155 }
4156
4157 spin_unlock_irqrestore(&qp->sq.lock, flags);
4158
4159 return err;
4160}
4161
4162static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4163{
4164 sig->signature = calc_sig(sig, size);
4165}
4166
4167int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4168 struct ib_recv_wr **bad_wr)
4169{
4170 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4171 struct mlx5_wqe_data_seg *scat;
4172 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004173 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4174 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004175 unsigned long flags;
4176 int err = 0;
4177 int nreq;
4178 int ind;
4179 int i;
4180
Haggai Erand16e91d2016-02-29 15:45:05 +02004181 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4182 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4183
Eli Cohene126ba92013-07-07 17:25:49 +03004184 spin_lock_irqsave(&qp->rq.lock, flags);
4185
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004186 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4187 err = -EIO;
4188 *bad_wr = wr;
4189 nreq = 0;
4190 goto out;
4191 }
4192
Eli Cohene126ba92013-07-07 17:25:49 +03004193 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4194
4195 for (nreq = 0; wr; nreq++, wr = wr->next) {
4196 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4197 err = -ENOMEM;
4198 *bad_wr = wr;
4199 goto out;
4200 }
4201
4202 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4203 err = -EINVAL;
4204 *bad_wr = wr;
4205 goto out;
4206 }
4207
4208 scat = get_recv_wqe(qp, ind);
4209 if (qp->wq_sig)
4210 scat++;
4211
4212 for (i = 0; i < wr->num_sge; i++)
4213 set_data_ptr_seg(scat + i, wr->sg_list + i);
4214
4215 if (i < qp->rq.max_gs) {
4216 scat[i].byte_count = 0;
4217 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4218 scat[i].addr = 0;
4219 }
4220
4221 if (qp->wq_sig) {
4222 sig = (struct mlx5_rwqe_sig *)scat;
4223 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4224 }
4225
4226 qp->rq.wrid[ind] = wr->wr_id;
4227
4228 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4229 }
4230
4231out:
4232 if (likely(nreq)) {
4233 qp->rq.head += nreq;
4234
4235 /* Make sure that descriptors are written before
4236 * doorbell record.
4237 */
4238 wmb();
4239
4240 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4241 }
4242
4243 spin_unlock_irqrestore(&qp->rq.lock, flags);
4244
4245 return err;
4246}
4247
4248static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4249{
4250 switch (mlx5_state) {
4251 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4252 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4253 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4254 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4255 case MLX5_QP_STATE_SQ_DRAINING:
4256 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4257 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4258 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4259 default: return -1;
4260 }
4261}
4262
4263static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4264{
4265 switch (mlx5_mig_state) {
4266 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4267 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4268 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4269 default: return -1;
4270 }
4271}
4272
4273static int to_ib_qp_access_flags(int mlx5_flags)
4274{
4275 int ib_flags = 0;
4276
4277 if (mlx5_flags & MLX5_QP_BIT_RRE)
4278 ib_flags |= IB_ACCESS_REMOTE_READ;
4279 if (mlx5_flags & MLX5_QP_BIT_RWE)
4280 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4281 if (mlx5_flags & MLX5_QP_BIT_RAE)
4282 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4283
4284 return ib_flags;
4285}
4286
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004287static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004288 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004289 struct mlx5_qp_path *path)
Eli Cohene126ba92013-07-07 17:25:49 +03004290{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004291 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004292
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004293 memset(ah_attr, 0, sizeof(*ah_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03004294
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004295 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004296 rdma_ah_set_port_num(ah_attr, path->port);
4297 if (rdma_ah_get_port_num(ah_attr) == 0 ||
4298 rdma_ah_get_port_num(ah_attr) > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03004299 return;
4300
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004301 rdma_ah_set_port_num(ah_attr, path->port);
4302 rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
Eli Cohene126ba92013-07-07 17:25:49 +03004303
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004304 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4305 rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
4306 rdma_ah_set_static_rate(ah_attr,
4307 path->static_rate ? path->static_rate - 5 : 0);
4308 if (path->grh_mlid & (1 << 7)) {
4309 u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
4310
4311 rdma_ah_set_grh(ah_attr, NULL,
4312 tc_fl & 0xfffff,
4313 path->mgid_index,
4314 path->hop_limit,
4315 (tc_fl >> 20) & 0xff);
4316 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Eli Cohene126ba92013-07-07 17:25:49 +03004317 }
4318}
4319
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004320static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4321 struct mlx5_ib_sq *sq,
4322 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004323{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004324 void *out;
4325 void *sqc;
4326 int inlen;
4327 int err;
4328
4329 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004330 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004331 if (!out)
4332 return -ENOMEM;
4333
4334 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4335 if (err)
4336 goto out;
4337
4338 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4339 *sq_state = MLX5_GET(sqc, sqc, state);
4340 sq->state = *sq_state;
4341
4342out:
4343 kvfree(out);
4344 return err;
4345}
4346
4347static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4348 struct mlx5_ib_rq *rq,
4349 u8 *rq_state)
4350{
4351 void *out;
4352 void *rqc;
4353 int inlen;
4354 int err;
4355
4356 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004357 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004358 if (!out)
4359 return -ENOMEM;
4360
4361 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4362 if (err)
4363 goto out;
4364
4365 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4366 *rq_state = MLX5_GET(rqc, rqc, state);
4367 rq->state = *rq_state;
4368
4369out:
4370 kvfree(out);
4371 return err;
4372}
4373
4374static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4375 struct mlx5_ib_qp *qp, u8 *qp_state)
4376{
4377 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4378 [MLX5_RQC_STATE_RST] = {
4379 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4380 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4381 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4382 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4383 },
4384 [MLX5_RQC_STATE_RDY] = {
4385 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4386 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4387 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4388 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4389 },
4390 [MLX5_RQC_STATE_ERR] = {
4391 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4392 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4393 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4394 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4395 },
4396 [MLX5_RQ_STATE_NA] = {
4397 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4398 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4399 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4400 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4401 },
4402 };
4403
4404 *qp_state = sqrq_trans[rq_state][sq_state];
4405
4406 if (*qp_state == MLX5_QP_STATE_BAD) {
4407 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4408 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4409 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4410 return -EINVAL;
4411 }
4412
4413 if (*qp_state == MLX5_QP_STATE)
4414 *qp_state = qp->state;
4415
4416 return 0;
4417}
4418
4419static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4420 struct mlx5_ib_qp *qp,
4421 u8 *raw_packet_qp_state)
4422{
4423 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4424 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4425 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4426 int err;
4427 u8 sq_state = MLX5_SQ_STATE_NA;
4428 u8 rq_state = MLX5_RQ_STATE_NA;
4429
4430 if (qp->sq.wqe_cnt) {
4431 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4432 if (err)
4433 return err;
4434 }
4435
4436 if (qp->rq.wqe_cnt) {
4437 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4438 if (err)
4439 return err;
4440 }
4441
4442 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4443 raw_packet_qp_state);
4444}
4445
4446static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4447 struct ib_qp_attr *qp_attr)
4448{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004449 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004450 struct mlx5_qp_context *context;
4451 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004452 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004453 int err = 0;
4454
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004455 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004456 if (!outb)
4457 return -ENOMEM;
4458
majd@mellanox.com19098df2016-01-14 19:13:03 +02004459 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004460 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004461 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004462 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004463
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004464 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4465 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4466
Eli Cohene126ba92013-07-07 17:25:49 +03004467 mlx5_state = be32_to_cpu(context->flags) >> 28;
4468
4469 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004470 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4471 qp_attr->path_mig_state =
4472 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4473 qp_attr->qkey = be32_to_cpu(context->qkey);
4474 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4475 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4476 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4477 qp_attr->qp_access_flags =
4478 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4479
4480 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004481 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4482 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004483 qp_attr->alt_pkey_index =
4484 be16_to_cpu(context->alt_path.pkey_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004485 qp_attr->alt_port_num =
4486 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03004487 }
4488
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004489 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004490 qp_attr->port_num = context->pri_path.port;
4491
4492 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4493 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4494
4495 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4496
4497 qp_attr->max_dest_rd_atomic =
4498 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4499 qp_attr->min_rnr_timer =
4500 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4501 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4502 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4503 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4504 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004505
4506out:
4507 kfree(outb);
4508 return err;
4509}
4510
4511int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4512 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4513{
4514 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4515 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4516 int err = 0;
4517 u8 raw_packet_qp_state;
4518
Yishai Hadas28d61372016-05-23 15:20:56 +03004519 if (ibqp->rwq_ind_tbl)
4520 return -ENOSYS;
4521
Haggai Erand16e91d2016-02-29 15:45:05 +02004522 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4523 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4524 qp_init_attr);
4525
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004526 /* Not all of output fields are applicable, make sure to zero them */
4527 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4528 memset(qp_attr, 0, sizeof(*qp_attr));
4529
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004530 mutex_lock(&qp->mutex);
4531
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004532 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
4533 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004534 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4535 if (err)
4536 goto out;
4537 qp->state = raw_packet_qp_state;
4538 qp_attr->port_num = 1;
4539 } else {
4540 err = query_qp_attr(dev, qp, qp_attr);
4541 if (err)
4542 goto out;
4543 }
4544
4545 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03004546 qp_attr->cur_qp_state = qp_attr->qp_state;
4547 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4548 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4549
4550 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03004551 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03004552 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03004553 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03004554 } else {
4555 qp_attr->cap.max_send_wr = 0;
4556 qp_attr->cap.max_send_sge = 0;
4557 }
4558
Noa Osherovich0540d812016-06-04 15:15:32 +03004559 qp_init_attr->qp_type = ibqp->qp_type;
4560 qp_init_attr->recv_cq = ibqp->recv_cq;
4561 qp_init_attr->send_cq = ibqp->send_cq;
4562 qp_init_attr->srq = ibqp->srq;
4563 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03004564
4565 qp_init_attr->cap = qp_attr->cap;
4566
4567 qp_init_attr->create_flags = 0;
4568 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4569 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4570
Leon Romanovsky051f2632015-12-20 12:16:11 +02004571 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
4572 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
4573 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
4574 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
4575 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
4576 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02004577 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
4578 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02004579
Eli Cohene126ba92013-07-07 17:25:49 +03004580 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
4581 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4582
Eli Cohene126ba92013-07-07 17:25:49 +03004583out:
4584 mutex_unlock(&qp->mutex);
4585 return err;
4586}
4587
4588struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
4589 struct ib_ucontext *context,
4590 struct ib_udata *udata)
4591{
4592 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4593 struct mlx5_ib_xrcd *xrcd;
4594 int err;
4595
Saeed Mahameed938fe832015-05-28 22:28:41 +03004596 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03004597 return ERR_PTR(-ENOSYS);
4598
4599 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
4600 if (!xrcd)
4601 return ERR_PTR(-ENOMEM);
4602
Jack Morgenstein9603b612014-07-28 23:30:22 +03004603 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004604 if (err) {
4605 kfree(xrcd);
4606 return ERR_PTR(-ENOMEM);
4607 }
4608
4609 return &xrcd->ibxrcd;
4610}
4611
4612int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
4613{
4614 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
4615 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
4616 int err;
4617
Jack Morgenstein9603b612014-07-28 23:30:22 +03004618 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004619 if (err) {
4620 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
4621 return err;
4622 }
4623
4624 kfree(xrcd);
4625
4626 return 0;
4627}
Yishai Hadas79b20a62016-05-23 15:20:50 +03004628
Yishai Hadas350d0e42016-08-28 14:58:18 +03004629static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
4630{
4631 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
4632 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
4633 struct ib_event event;
4634
4635 if (rwq->ibwq.event_handler) {
4636 event.device = rwq->ibwq.device;
4637 event.element.wq = &rwq->ibwq;
4638 switch (type) {
4639 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
4640 event.event = IB_EVENT_WQ_FATAL;
4641 break;
4642 default:
4643 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
4644 return;
4645 }
4646
4647 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
4648 }
4649}
4650
Maor Gottlieb03404e82017-05-30 10:29:13 +03004651static int set_delay_drop(struct mlx5_ib_dev *dev)
4652{
4653 int err = 0;
4654
4655 mutex_lock(&dev->delay_drop.lock);
4656 if (dev->delay_drop.activate)
4657 goto out;
4658
4659 err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
4660 if (err)
4661 goto out;
4662
4663 dev->delay_drop.activate = true;
4664out:
4665 mutex_unlock(&dev->delay_drop.lock);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004666
4667 if (!err)
4668 atomic_inc(&dev->delay_drop.rqs_cnt);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004669 return err;
4670}
4671
Yishai Hadas79b20a62016-05-23 15:20:50 +03004672static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
4673 struct ib_wq_init_attr *init_attr)
4674{
4675 struct mlx5_ib_dev *dev;
Noa Osherovich4be6da12017-01-18 15:40:04 +02004676 int has_net_offloads;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004677 __be64 *rq_pas0;
4678 void *in;
4679 void *rqc;
4680 void *wq;
4681 int inlen;
4682 int err;
4683
4684 dev = to_mdev(pd->device);
4685
4686 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004687 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004688 if (!in)
4689 return -ENOMEM;
4690
4691 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
4692 MLX5_SET(rqc, rqc, mem_rq_type,
4693 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
4694 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
4695 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
4696 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
4697 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
4698 wq = MLX5_ADDR_OF(rqc, rqc, wq);
4699 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
4700 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
4701 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
4702 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
4703 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
4704 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
4705 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
4706 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
4707 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
Noa Osherovich4be6da12017-01-18 15:40:04 +02004708 has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004709 if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
Noa Osherovich4be6da12017-01-18 15:40:04 +02004710 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004711 mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
4712 err = -EOPNOTSUPP;
4713 goto out;
4714 }
4715 } else {
4716 MLX5_SET(rqc, rqc, vsd, 1);
4717 }
Noa Osherovich4be6da12017-01-18 15:40:04 +02004718 if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
4719 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
4720 mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
4721 err = -EOPNOTSUPP;
4722 goto out;
4723 }
4724 MLX5_SET(rqc, rqc, scatter_fcs, 1);
4725 }
Maor Gottlieb03404e82017-05-30 10:29:13 +03004726 if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4727 if (!(dev->ib_dev.attrs.raw_packet_caps &
4728 IB_RAW_PACKET_CAP_DELAY_DROP)) {
4729 mlx5_ib_dbg(dev, "Delay drop is not supported\n");
4730 err = -EOPNOTSUPP;
4731 goto out;
4732 }
4733 MLX5_SET(rqc, rqc, delay_drop_en, 1);
4734 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03004735 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
4736 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03004737 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Maor Gottlieb03404e82017-05-30 10:29:13 +03004738 if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
4739 err = set_delay_drop(dev);
4740 if (err) {
4741 mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
4742 err);
4743 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
4744 } else {
4745 rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
4746 }
4747 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02004748out:
Yishai Hadas79b20a62016-05-23 15:20:50 +03004749 kvfree(in);
4750 return err;
4751}
4752
4753static int set_user_rq_size(struct mlx5_ib_dev *dev,
4754 struct ib_wq_init_attr *wq_init_attr,
4755 struct mlx5_ib_create_wq *ucmd,
4756 struct mlx5_ib_rwq *rwq)
4757{
4758 /* Sanity check RQ size before proceeding */
4759 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
4760 return -EINVAL;
4761
4762 if (!ucmd->rq_wqe_count)
4763 return -EINVAL;
4764
4765 rwq->wqe_count = ucmd->rq_wqe_count;
4766 rwq->wqe_shift = ucmd->rq_wqe_shift;
4767 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
4768 rwq->log_rq_stride = rwq->wqe_shift;
4769 rwq->log_rq_size = ilog2(rwq->wqe_count);
4770 return 0;
4771}
4772
4773static int prepare_user_rq(struct ib_pd *pd,
4774 struct ib_wq_init_attr *init_attr,
4775 struct ib_udata *udata,
4776 struct mlx5_ib_rwq *rwq)
4777{
4778 struct mlx5_ib_dev *dev = to_mdev(pd->device);
4779 struct mlx5_ib_create_wq ucmd = {};
4780 int err;
4781 size_t required_cmd_sz;
4782
4783 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4784 if (udata->inlen < required_cmd_sz) {
4785 mlx5_ib_dbg(dev, "invalid inlen\n");
4786 return -EINVAL;
4787 }
4788
4789 if (udata->inlen > sizeof(ucmd) &&
4790 !ib_is_udata_cleared(udata, sizeof(ucmd),
4791 udata->inlen - sizeof(ucmd))) {
4792 mlx5_ib_dbg(dev, "inlen is not supported\n");
4793 return -EOPNOTSUPP;
4794 }
4795
4796 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
4797 mlx5_ib_dbg(dev, "copy failed\n");
4798 return -EFAULT;
4799 }
4800
4801 if (ucmd.comp_mask) {
4802 mlx5_ib_dbg(dev, "invalid comp mask\n");
4803 return -EOPNOTSUPP;
4804 }
4805
4806 if (ucmd.reserved) {
4807 mlx5_ib_dbg(dev, "invalid reserved\n");
4808 return -EOPNOTSUPP;
4809 }
4810
4811 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
4812 if (err) {
4813 mlx5_ib_dbg(dev, "err %d\n", err);
4814 return err;
4815 }
4816
4817 err = create_user_rq(dev, pd, rwq, &ucmd);
4818 if (err) {
4819 mlx5_ib_dbg(dev, "err %d\n", err);
4820 if (err)
4821 return err;
4822 }
4823
4824 rwq->user_index = ucmd.user_index;
4825 return 0;
4826}
4827
4828struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
4829 struct ib_wq_init_attr *init_attr,
4830 struct ib_udata *udata)
4831{
4832 struct mlx5_ib_dev *dev;
4833 struct mlx5_ib_rwq *rwq;
4834 struct mlx5_ib_create_wq_resp resp = {};
4835 size_t min_resp_len;
4836 int err;
4837
4838 if (!udata)
4839 return ERR_PTR(-ENOSYS);
4840
4841 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4842 if (udata->outlen && udata->outlen < min_resp_len)
4843 return ERR_PTR(-EINVAL);
4844
4845 dev = to_mdev(pd->device);
4846 switch (init_attr->wq_type) {
4847 case IB_WQT_RQ:
4848 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
4849 if (!rwq)
4850 return ERR_PTR(-ENOMEM);
4851 err = prepare_user_rq(pd, init_attr, udata, rwq);
4852 if (err)
4853 goto err;
4854 err = create_rq(rwq, pd, init_attr);
4855 if (err)
4856 goto err_user_rq;
4857 break;
4858 default:
4859 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
4860 init_attr->wq_type);
4861 return ERR_PTR(-EINVAL);
4862 }
4863
Yishai Hadas350d0e42016-08-28 14:58:18 +03004864 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004865 rwq->ibwq.state = IB_WQS_RESET;
4866 if (udata->outlen) {
4867 resp.response_length = offsetof(typeof(resp), response_length) +
4868 sizeof(resp.response_length);
4869 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4870 if (err)
4871 goto err_copy;
4872 }
4873
Yishai Hadas350d0e42016-08-28 14:58:18 +03004874 rwq->core_qp.event = mlx5_ib_wq_event;
4875 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004876 return &rwq->ibwq;
4877
4878err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03004879 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004880err_user_rq:
Maor Gottliebfe248c32017-05-30 10:29:14 +03004881 destroy_user_rq(dev, pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004882err:
4883 kfree(rwq);
4884 return ERR_PTR(err);
4885}
4886
4887int mlx5_ib_destroy_wq(struct ib_wq *wq)
4888{
4889 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4890 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4891
Yishai Hadas350d0e42016-08-28 14:58:18 +03004892 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004893 destroy_user_rq(dev, wq->pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004894 kfree(rwq);
4895
4896 return 0;
4897}
4898
Yishai Hadasc5f90922016-05-23 15:20:53 +03004899struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
4900 struct ib_rwq_ind_table_init_attr *init_attr,
4901 struct ib_udata *udata)
4902{
4903 struct mlx5_ib_dev *dev = to_mdev(device);
4904 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
4905 int sz = 1 << init_attr->log_ind_tbl_size;
4906 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
4907 size_t min_resp_len;
4908 int inlen;
4909 int err;
4910 int i;
4911 u32 *in;
4912 void *rqtc;
4913
4914 if (udata->inlen > 0 &&
4915 !ib_is_udata_cleared(udata, 0,
4916 udata->inlen))
4917 return ERR_PTR(-EOPNOTSUPP);
4918
Maor Gottliebefd7f402016-10-27 16:36:40 +03004919 if (init_attr->log_ind_tbl_size >
4920 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
4921 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
4922 init_attr->log_ind_tbl_size,
4923 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
4924 return ERR_PTR(-EINVAL);
4925 }
4926
Yishai Hadasc5f90922016-05-23 15:20:53 +03004927 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4928 if (udata->outlen && udata->outlen < min_resp_len)
4929 return ERR_PTR(-EINVAL);
4930
4931 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
4932 if (!rwq_ind_tbl)
4933 return ERR_PTR(-ENOMEM);
4934
4935 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004936 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadasc5f90922016-05-23 15:20:53 +03004937 if (!in) {
4938 err = -ENOMEM;
4939 goto err;
4940 }
4941
4942 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
4943
4944 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
4945 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
4946
4947 for (i = 0; i < sz; i++)
4948 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
4949
4950 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
4951 kvfree(in);
4952
4953 if (err)
4954 goto err;
4955
4956 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
4957 if (udata->outlen) {
4958 resp.response_length = offsetof(typeof(resp), response_length) +
4959 sizeof(resp.response_length);
4960 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4961 if (err)
4962 goto err_copy;
4963 }
4964
4965 return &rwq_ind_tbl->ib_rwq_ind_tbl;
4966
4967err_copy:
4968 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4969err:
4970 kfree(rwq_ind_tbl);
4971 return ERR_PTR(err);
4972}
4973
4974int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4975{
4976 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
4977 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
4978
4979 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4980
4981 kfree(rwq_ind_tbl);
4982 return 0;
4983}
4984
Yishai Hadas79b20a62016-05-23 15:20:50 +03004985int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
4986 u32 wq_attr_mask, struct ib_udata *udata)
4987{
4988 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4989 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4990 struct mlx5_ib_modify_wq ucmd = {};
4991 size_t required_cmd_sz;
4992 int curr_wq_state;
4993 int wq_state;
4994 int inlen;
4995 int err;
4996 void *rqc;
4997 void *in;
4998
4999 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
5000 if (udata->inlen < required_cmd_sz)
5001 return -EINVAL;
5002
5003 if (udata->inlen > sizeof(ucmd) &&
5004 !ib_is_udata_cleared(udata, sizeof(ucmd),
5005 udata->inlen - sizeof(ucmd)))
5006 return -EOPNOTSUPP;
5007
5008 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
5009 return -EFAULT;
5010
5011 if (ucmd.comp_mask || ucmd.reserved)
5012 return -EOPNOTSUPP;
5013
5014 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005015 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005016 if (!in)
5017 return -ENOMEM;
5018
5019 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
5020
5021 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
5022 wq_attr->curr_wq_state : wq->state;
5023 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
5024 wq_attr->wq_state : curr_wq_state;
5025 if (curr_wq_state == IB_WQS_ERR)
5026 curr_wq_state = MLX5_RQC_STATE_ERR;
5027 if (wq_state == IB_WQS_ERR)
5028 wq_state = MLX5_RQC_STATE_ERR;
5029 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5030 MLX5_SET(rqc, rqc, state, wq_state);
5031
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005032 if (wq_attr_mask & IB_WQ_FLAGS) {
5033 if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
5034 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
5035 MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
5036 mlx5_ib_dbg(dev, "VLAN offloads are not "
5037 "supported\n");
5038 err = -EOPNOTSUPP;
5039 goto out;
5040 }
5041 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5042 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
5043 MLX5_SET(rqc, rqc, vsd,
5044 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
5045 }
5046 }
5047
Majd Dibbiny23a69642017-01-18 15:25:10 +02005048 if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5049 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
5050 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5051 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Parav Pandite1f24a72017-04-16 07:29:29 +03005052 MLX5_SET(rqc, rqc, counter_set_id,
5053 dev->port->cnts.set_id);
Majd Dibbiny23a69642017-01-18 15:25:10 +02005054 } else
5055 pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
5056 dev->ib_dev.name);
5057 }
5058
Yishai Hadas350d0e42016-08-28 14:58:18 +03005059 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005060 if (!err)
5061 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5062
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005063out:
5064 kvfree(in);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005065 return err;
5066}