blob: a227d34d38521ab714650b3c77efca4231449f73 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110029#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
35{
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
37
38 if (robj) {
39 if (robj->gem_base.import_attach)
40 drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
Christian König9298e522015-06-03 21:31:20 +020041 amdgpu_mn_unregister(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040042 amdgpu_bo_unref(&robj);
43 }
44}
45
46int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
47 int alignment, u32 initial_domain,
48 u64 flags, bool kernel,
49 struct drm_gem_object **obj)
50{
51 struct amdgpu_bo *robj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052 int r;
53
54 *obj = NULL;
55 /* At least align on page size */
56 if (alignment < PAGE_SIZE) {
57 alignment = PAGE_SIZE;
58 }
59
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060retry:
Christian König72d76682015-09-03 17:34:59 +020061 r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
Yong Zhao2046d462017-07-20 18:49:09 -040062 flags, NULL, NULL, 0, &robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040063 if (r) {
64 if (r != -ERESTARTSYS) {
65 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
66 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
67 goto retry;
68 }
69 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
70 size, initial_domain, alignment, r);
71 }
72 return r;
73 }
74 *obj = &robj->gem_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076 return 0;
77}
78
Christian König418aa0c2016-02-15 16:59:57 +010079void amdgpu_gem_force_release(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080{
Christian König418aa0c2016-02-15 16:59:57 +010081 struct drm_device *ddev = adev->ddev;
82 struct drm_file *file;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040083
Daniel Vetter1d2ac402016-04-26 19:29:41 +020084 mutex_lock(&ddev->filelist_mutex);
Christian König418aa0c2016-02-15 16:59:57 +010085
86 list_for_each_entry(file, &ddev->filelist, lhead) {
87 struct drm_gem_object *gobj;
88 int handle;
89
90 WARN_ONCE(1, "Still active user space clients!\n");
91 spin_lock(&file->table_lock);
92 idr_for_each_entry(&file->object_idr, gobj, handle) {
93 WARN_ONCE(1, "And also active allocations!\n");
Daniel Vetter1d2ac402016-04-26 19:29:41 +020094 drm_gem_object_unreference_unlocked(gobj);
Christian König418aa0c2016-02-15 16:59:57 +010095 }
96 idr_destroy(&file->object_idr);
97 spin_unlock(&file->table_lock);
98 }
99
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200100 mutex_unlock(&ddev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101}
102
103/*
104 * Call from drm_gem_handle_create which appear in both new and open ioctl
105 * case.
106 */
Christian Königa7d64de2016-09-15 14:58:48 +0200107int amdgpu_gem_object_open(struct drm_gem_object *obj,
108 struct drm_file *file_priv)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109{
Christian König765e7fb2016-09-15 15:06:50 +0200110 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200111 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
113 struct amdgpu_vm *vm = &fpriv->vm;
114 struct amdgpu_bo_va *bo_va;
115 int r;
Christian König765e7fb2016-09-15 15:06:50 +0200116 r = amdgpu_bo_reserve(abo, false);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800117 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119
Christian König765e7fb2016-09-15 15:06:50 +0200120 bo_va = amdgpu_vm_bo_find(vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 if (!bo_va) {
Christian König765e7fb2016-09-15 15:06:50 +0200122 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 } else {
124 ++bo_va->ref_count;
125 }
Christian König765e7fb2016-09-15 15:06:50 +0200126 amdgpu_bo_unreserve(abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 return 0;
128}
129
Christian König5a0f3b52017-04-21 10:05:56 +0200130static int amdgpu_gem_vm_check(void *param, struct amdgpu_bo *bo)
131{
132 /* if anything is swapped out don't swap it in here,
133 just abort and wait for the next CS */
134 if (!amdgpu_bo_gpu_accessible(bo))
135 return -ERESTARTSYS;
136
137 if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
138 return -ERESTARTSYS;
139
140 return 0;
141}
142
143static bool amdgpu_gem_vm_ready(struct amdgpu_device *adev,
144 struct amdgpu_vm *vm,
145 struct list_head *list)
146{
147 struct ttm_validate_buffer *entry;
148
149 list_for_each_entry(entry, list, head) {
150 struct amdgpu_bo *bo =
151 container_of(entry->bo, struct amdgpu_bo, tbo);
152 if (amdgpu_gem_vm_check(NULL, bo))
153 return false;
154 }
155
156 return !amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_vm_check, NULL);
157}
158
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159void amdgpu_gem_object_close(struct drm_gem_object *obj,
160 struct drm_file *file_priv)
161{
Christian Königb5a5ec52016-03-08 17:47:46 +0100162 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200163 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
165 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb5a5ec52016-03-08 17:47:46 +0100166
167 struct amdgpu_bo_list_entry vm_pd;
Christian König5a0f3b52017-04-21 10:05:56 +0200168 struct list_head list;
Christian Königb5a5ec52016-03-08 17:47:46 +0100169 struct ttm_validate_buffer tv;
170 struct ww_acquire_ctx ticket;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 struct amdgpu_bo_va *bo_va;
172 int r;
Christian Königb5a5ec52016-03-08 17:47:46 +0100173
174 INIT_LIST_HEAD(&list);
Christian Königb5a5ec52016-03-08 17:47:46 +0100175
176 tv.bo = &bo->tbo;
177 tv.shared = true;
178 list_add(&tv.head, &list);
179
180 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
181
Christian König5a0f3b52017-04-21 10:05:56 +0200182 r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183 if (r) {
184 dev_err(adev->dev, "leaking bo va because "
185 "we fail to reserve bo (%d)\n", r);
186 return;
187 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100188 bo_va = amdgpu_vm_bo_find(vm, bo);
Christian König5a0f3b52017-04-21 10:05:56 +0200189 if (bo_va && --bo_va->ref_count == 0) {
190 amdgpu_vm_bo_rmv(adev, bo_va);
191
192 if (amdgpu_gem_vm_ready(adev, vm, &list)) {
193 struct dma_fence *fence = NULL;
Nicolai Hähnle23e05632017-03-23 19:34:11 +0100194
195 r = amdgpu_vm_clear_freed(adev, vm, &fence);
196 if (unlikely(r)) {
197 dev_err(adev->dev, "failed to clear page "
198 "tables on GEM object close (%d)\n", r);
199 }
200
201 if (fence) {
202 amdgpu_bo_fence(bo, fence, true);
203 dma_fence_put(fence);
204 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205 }
206 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100207 ttm_eu_backoff_reservation(&ticket, &list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208}
209
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210/*
211 * GEM ioctls.
212 */
213int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
214 struct drm_file *filp)
215{
216 struct amdgpu_device *adev = dev->dev_private;
217 union drm_amdgpu_gem_create *args = data;
218 uint64_t size = args->in.bo_size;
219 struct drm_gem_object *gobj;
220 uint32_t handle;
221 bool kernel = false;
222 int r;
223
Alex Deucher834e0f82017-03-08 17:40:17 -0500224 /* reject invalid gem flags */
225 if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
226 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
227 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
228 AMDGPU_GEM_CREATE_VRAM_CLEARED|
229 AMDGPU_GEM_CREATE_SHADOW |
Christian Königa022c542017-05-08 15:14:54 +0200230 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
231 return -EINVAL;
232
Alex Deucher834e0f82017-03-08 17:40:17 -0500233 /* reject invalid gem domains */
234 if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
235 AMDGPU_GEM_DOMAIN_GTT |
236 AMDGPU_GEM_DOMAIN_VRAM |
237 AMDGPU_GEM_DOMAIN_GDS |
238 AMDGPU_GEM_DOMAIN_GWS |
Christian Königa022c542017-05-08 15:14:54 +0200239 AMDGPU_GEM_DOMAIN_OA))
240 return -EINVAL;
Alex Deucher834e0f82017-03-08 17:40:17 -0500241
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242 /* create a gem object to contain this object in */
243 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
244 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
245 kernel = true;
246 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
247 size = size << AMDGPU_GDS_SHIFT;
248 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
249 size = size << AMDGPU_GWS_SHIFT;
250 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
251 size = size << AMDGPU_OA_SHIFT;
Christian Königa022c542017-05-08 15:14:54 +0200252 else
253 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400254 }
255 size = roundup(size, PAGE_SIZE);
256
257 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
258 (u32)(0xffffffff & args->in.domains),
259 args->in.domain_flags,
260 kernel, &gobj);
261 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200262 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400263
264 r = drm_gem_handle_create(filp, gobj, &handle);
265 /* drop reference from allocate - handle holds it now */
266 drm_gem_object_unreference_unlocked(gobj);
267 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200268 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400269
270 memset(args, 0, sizeof(*args));
271 args->out.handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273}
274
275int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
276 struct drm_file *filp)
277{
278 struct amdgpu_device *adev = dev->dev_private;
279 struct drm_amdgpu_gem_userptr *args = data;
280 struct drm_gem_object *gobj;
281 struct amdgpu_bo *bo;
282 uint32_t handle;
283 int r;
284
285 if (offset_in_page(args->addr | args->size))
286 return -EINVAL;
287
288 /* reject unknown flag values */
289 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
290 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
291 AMDGPU_GEM_USERPTR_REGISTER))
292 return -EINVAL;
293
Christian König358c2582016-03-11 15:29:27 +0100294 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
295 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296
Christian König358c2582016-03-11 15:29:27 +0100297 /* if we want to write to it we must install a MMU notifier */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 return -EACCES;
299 }
300
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301 /* create a gem object to contain this object in */
302 r = amdgpu_gem_object_create(adev, args->size, 0,
303 AMDGPU_GEM_DOMAIN_CPU, 0,
304 0, &gobj);
305 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200306 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307
308 bo = gem_to_amdgpu_bo(gobj);
Christian König1ea863f2015-12-18 22:13:12 +0100309 bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
310 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
312 if (r)
313 goto release_object;
314
315 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
316 r = amdgpu_mn_register(bo, args->addr);
317 if (r)
318 goto release_object;
319 }
320
321 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
322 down_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100323
324 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
325 bo->tbo.ttm->pages);
326 if (r)
327 goto unlock_mmap_sem;
328
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 r = amdgpu_bo_reserve(bo, true);
Christian König2f568db2016-02-23 12:36:59 +0100330 if (r)
331 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332
333 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
334 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
335 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 if (r)
Christian König2f568db2016-02-23 12:36:59 +0100337 goto free_pages;
338
339 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 }
341
342 r = drm_gem_handle_create(filp, gobj, &handle);
343 /* drop reference from allocate - handle holds it now */
344 drm_gem_object_unreference_unlocked(gobj);
345 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200346 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347
348 args->handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 return 0;
350
Christian König2f568db2016-02-23 12:36:59 +0100351free_pages:
352 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
353
354unlock_mmap_sem:
355 up_read(&current->mm->mmap_sem);
356
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400357release_object:
358 drm_gem_object_unreference_unlocked(gobj);
359
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360 return r;
361}
362
363int amdgpu_mode_dumb_mmap(struct drm_file *filp,
364 struct drm_device *dev,
365 uint32_t handle, uint64_t *offset_p)
366{
367 struct drm_gem_object *gobj;
368 struct amdgpu_bo *robj;
369
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100370 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400371 if (gobj == NULL) {
372 return -ENOENT;
373 }
374 robj = gem_to_amdgpu_bo(gobj);
Christian Königcc325d12016-02-08 11:08:35 +0100375 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
Christian König271c8122015-05-13 14:30:53 +0200376 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400377 drm_gem_object_unreference_unlocked(gobj);
378 return -EPERM;
379 }
380 *offset_p = amdgpu_bo_mmap_offset(robj);
381 drm_gem_object_unreference_unlocked(gobj);
382 return 0;
383}
384
385int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
386 struct drm_file *filp)
387{
388 union drm_amdgpu_gem_mmap *args = data;
389 uint32_t handle = args->in.handle;
390 memset(args, 0, sizeof(*args));
391 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
392}
393
394/**
395 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
396 *
397 * @timeout_ns: timeout in ns
398 *
399 * Calculate the timeout in jiffies from an absolute timeout in ns.
400 */
401unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
402{
403 unsigned long timeout_jiffies;
404 ktime_t timeout;
405
406 /* clamp timeout if it's to large */
407 if (((int64_t)timeout_ns) < 0)
408 return MAX_SCHEDULE_TIMEOUT;
409
Christian König0f117702015-07-08 16:58:48 +0200410 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 if (ktime_to_ns(timeout) < 0)
412 return 0;
413
414 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
415 /* clamp timeout to avoid unsigned-> signed overflow */
416 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
417 return MAX_SCHEDULE_TIMEOUT - 1;
418
419 return timeout_jiffies;
420}
421
422int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
423 struct drm_file *filp)
424{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400425 union drm_amdgpu_gem_wait_idle *args = data;
426 struct drm_gem_object *gobj;
427 struct amdgpu_bo *robj;
428 uint32_t handle = args->in.handle;
429 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
430 int r = 0;
431 long ret;
432
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100433 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400434 if (gobj == NULL) {
435 return -ENOENT;
436 }
437 robj = gem_to_amdgpu_bo(gobj);
Chris Wilson0fea2ed2016-08-29 08:08:24 +0100438 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
439 timeout);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400440
441 /* ret == 0 means not signaled,
442 * ret > 0 means signaled
443 * ret < 0 means interrupted before timeout
444 */
445 if (ret >= 0) {
446 memset(args, 0, sizeof(*args));
447 args->out.status = (ret == 0);
448 } else
449 r = ret;
450
451 drm_gem_object_unreference_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452 return r;
453}
454
455int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
456 struct drm_file *filp)
457{
458 struct drm_amdgpu_gem_metadata *args = data;
459 struct drm_gem_object *gobj;
460 struct amdgpu_bo *robj;
461 int r = -1;
462
463 DRM_DEBUG("%d \n", args->handle);
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100464 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465 if (gobj == NULL)
466 return -ENOENT;
467 robj = gem_to_amdgpu_bo(gobj);
468
469 r = amdgpu_bo_reserve(robj, false);
470 if (unlikely(r != 0))
471 goto out;
472
473 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
474 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
475 r = amdgpu_bo_get_metadata(robj, args->data.data,
476 sizeof(args->data.data),
477 &args->data.data_size_bytes,
478 &args->data.flags);
479 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
Dan Carpenter0913eab2015-09-23 14:00:35 +0300480 if (args->data.data_size_bytes > sizeof(args->data.data)) {
481 r = -EINVAL;
482 goto unreserve;
483 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400484 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
485 if (!r)
486 r = amdgpu_bo_set_metadata(robj, args->data.data,
487 args->data.data_size_bytes,
488 args->data.flags);
489 }
490
Dan Carpenter0913eab2015-09-23 14:00:35 +0300491unreserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400492 amdgpu_bo_unreserve(robj);
493out:
494 drm_gem_object_unreference_unlocked(gobj);
495 return r;
496}
497
498/**
499 * amdgpu_gem_va_update_vm -update the bo_va in its VM
500 *
501 * @adev: amdgpu_device pointer
Christian Königdc54d3d2017-03-13 10:13:38 +0100502 * @vm: vm to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 * @bo_va: bo_va to update
Christian König2ffdaaf2017-01-27 15:58:43 +0100504 * @list: validation list
Christian Königdc54d3d2017-03-13 10:13:38 +0100505 * @operation: map, unmap or clear
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506 *
Christian König2ffdaaf2017-01-27 15:58:43 +0100507 * Update the bo_va directly after setting its address. Errors are not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508 * vital here, so they are not reported back to userspace.
509 */
510static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
Christian Königdc54d3d2017-03-13 10:13:38 +0100511 struct amdgpu_vm *vm,
Christian Königf7da30d2016-09-28 12:03:04 +0200512 struct amdgpu_bo_va *bo_va,
Christian König2ffdaaf2017-01-27 15:58:43 +0100513 struct list_head *list,
Christian Königf7da30d2016-09-28 12:03:04 +0200514 uint32_t operation)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515{
Christian König2ffdaaf2017-01-27 15:58:43 +0100516 int r = -ERESTARTSYS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517
Christian König5a0f3b52017-04-21 10:05:56 +0200518 if (!amdgpu_gem_vm_ready(adev, vm, list))
Christian König2ffdaaf2017-01-27 15:58:43 +0100519 goto error;
Chunming Zhoue410b5c2015-12-07 15:02:52 +0800520
Christian König194d2162016-10-12 15:13:52 +0200521 r = amdgpu_vm_update_directories(adev, vm);
Chunming Zhou43c27fb2015-11-12 15:33:09 +0800522 if (r)
Christian König2ffdaaf2017-01-27 15:58:43 +0100523 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100525 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 if (r)
Christian König2ffdaaf2017-01-27 15:58:43 +0100527 goto error;
monk.liu194a3362015-07-22 13:29:28 +0800528
Christian König80f95c52017-03-13 10:13:39 +0100529 if (operation == AMDGPU_VA_OP_MAP ||
530 operation == AMDGPU_VA_OP_REPLACE)
Flora Cui05dcb5c2016-09-22 11:34:47 +0800531 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532
Christian König2ffdaaf2017-01-27 15:58:43 +0100533error:
Christian König68fdd3d2015-06-16 14:50:02 +0200534 if (r && r != -ERESTARTSYS)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400535 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
536}
537
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
539 struct drm_file *filp)
540{
Junwei Zhangb85891b2017-01-16 13:59:01 +0800541 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
542 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
Alex Xie66e02bc2017-02-14 12:04:52 -0500543 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800544 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
545 AMDGPU_VM_PAGE_PRT;
546
Christian König34b5f6a2015-06-08 15:03:00 +0200547 struct drm_amdgpu_gem_va *args = data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548 struct drm_gem_object *gobj;
549 struct amdgpu_device *adev = dev->dev_private;
550 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Christian König765e7fb2016-09-15 15:06:50 +0200551 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 struct amdgpu_bo_va *bo_va;
Christian Königb88c8792016-09-28 16:33:01 +0200553 struct amdgpu_bo_list_entry vm_pd;
554 struct ttm_validate_buffer tv;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800555 struct ww_acquire_ctx ticket;
Christian Königd7d29552017-01-30 10:24:13 +0100556 struct list_head list;
Alex Xie54635452017-02-14 12:22:57 -0500557 uint64_t va_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558 int r = 0;
559
Christian König34b5f6a2015-06-08 15:03:00 +0200560 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561 dev_err(&dev->pdev->dev,
562 "va_address 0x%lX is in reserved area 0x%X\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200563 (unsigned long)args->va_address,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 AMDGPU_VA_RESERVED_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400565 return -EINVAL;
566 }
567
Junwei Zhangb85891b2017-01-16 13:59:01 +0800568 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
569 dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
570 args->flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571 return -EINVAL;
572 }
573
Christian König34b5f6a2015-06-08 15:03:00 +0200574 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400575 case AMDGPU_VA_OP_MAP:
576 case AMDGPU_VA_OP_UNMAP:
Christian Königdc54d3d2017-03-13 10:13:38 +0100577 case AMDGPU_VA_OP_CLEAR:
Christian König80f95c52017-03-13 10:13:39 +0100578 case AMDGPU_VA_OP_REPLACE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 break;
580 default:
581 dev_err(&dev->pdev->dev, "unsupported operation %d\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200582 args->operation);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 return -EINVAL;
584 }
Chunming Zhouf1892132017-05-15 16:48:27 +0800585 if ((args->operation == AMDGPU_VA_OP_MAP) ||
586 (args->operation == AMDGPU_VA_OP_REPLACE)) {
587 if (amdgpu_kms_vram_lost(adev, fpriv))
588 return -ENODEV;
589 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590
Chunming Zhou49b02b12015-11-13 14:18:38 +0800591 INIT_LIST_HEAD(&list);
Christian Königdc54d3d2017-03-13 10:13:38 +0100592 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
593 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800594 gobj = drm_gem_object_lookup(filp, args->handle);
595 if (gobj == NULL)
596 return -ENOENT;
597 abo = gem_to_amdgpu_bo(gobj);
598 tv.bo = &abo->tbo;
599 tv.shared = false;
600 list_add(&tv.head, &list);
601 } else {
602 gobj = NULL;
603 abo = NULL;
604 }
Chunming Zhou49b02b12015-11-13 14:18:38 +0800605
Christian Königb88c8792016-09-28 16:33:01 +0200606 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
Christian Königb5a5ec52016-03-08 17:47:46 +0100607
Christian Königd7d29552017-01-30 10:24:13 +0100608 r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800609 if (r)
610 goto error_unref;
Christian König34b5f6a2015-06-08 15:03:00 +0200611
Junwei Zhangb85891b2017-01-16 13:59:01 +0800612 if (abo) {
613 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
614 if (!bo_va) {
615 r = -ENOENT;
616 goto error_backoff;
617 }
Christian Königdc54d3d2017-03-13 10:13:38 +0100618 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800619 bo_va = fpriv->prt_va;
Christian Königdc54d3d2017-03-13 10:13:38 +0100620 } else {
621 bo_va = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 }
623
Christian König34b5f6a2015-06-08 15:03:00 +0200624 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625 case AMDGPU_VA_OP_MAP:
Christian König663e4572017-03-13 10:13:37 +0100626 r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
627 args->map_size);
628 if (r)
629 goto error_backoff;
Alex Xie54635452017-02-14 12:22:57 -0500630
Christian König663e4572017-03-13 10:13:37 +0100631 va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
Christian König34b5f6a2015-06-08 15:03:00 +0200632 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
633 args->offset_in_bo, args->map_size,
Christian König9f7eb532015-05-18 16:05:57 +0200634 va_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 break;
636 case AMDGPU_VA_OP_UNMAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200637 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 break;
Christian Königdc54d3d2017-03-13 10:13:38 +0100639
640 case AMDGPU_VA_OP_CLEAR:
641 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
642 args->va_address,
643 args->map_size);
644 break;
Christian König80f95c52017-03-13 10:13:39 +0100645 case AMDGPU_VA_OP_REPLACE:
646 r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
647 args->map_size);
648 if (r)
649 goto error_backoff;
650
651 va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
652 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
653 args->offset_in_bo, args->map_size,
654 va_flags);
655 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 default:
657 break;
658 }
Junwei Zhangb85891b2017-01-16 13:59:01 +0800659 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
Christian Königdc54d3d2017-03-13 10:13:38 +0100660 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
661 args->operation);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800662
663error_backoff:
Christian König2ffdaaf2017-01-27 15:58:43 +0100664 ttm_eu_backoff_reservation(&ticket, &list);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800665
Junwei Zhangb85891b2017-01-16 13:59:01 +0800666error_unref:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400667 drm_gem_object_unreference_unlocked(gobj);
668 return r;
669}
670
671int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
672 struct drm_file *filp)
673{
674 struct drm_amdgpu_gem_op *args = data;
675 struct drm_gem_object *gobj;
676 struct amdgpu_bo *robj;
677 int r;
678
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100679 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680 if (gobj == NULL) {
681 return -ENOENT;
682 }
683 robj = gem_to_amdgpu_bo(gobj);
684
685 r = amdgpu_bo_reserve(robj, false);
686 if (unlikely(r))
687 goto out;
688
689 switch (args->op) {
690 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
691 struct drm_amdgpu_gem_create_in info;
Christian König7ecc2452017-07-26 17:02:52 +0200692 void __user *out = u64_to_user_ptr(args->value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693
694 info.bo_size = robj->gem_base.size;
695 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
Christian König1ea863f2015-12-18 22:13:12 +0100696 info.domains = robj->prefered_domains;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 info.domain_flags = robj->flags;
Christian König4c28fb02015-08-28 17:27:54 +0200698 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 if (copy_to_user(out, &info, sizeof(info)))
700 r = -EFAULT;
701 break;
702 }
Marek Olšákd8f65a22015-05-27 14:30:38 +0200703 case AMDGPU_GEM_OP_SET_PLACEMENT:
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000704 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
705 r = -EINVAL;
706 amdgpu_bo_unreserve(robj);
707 break;
708 }
Christian Königcc325d12016-02-08 11:08:35 +0100709 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 r = -EPERM;
Christian König4c28fb02015-08-28 17:27:54 +0200711 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 break;
713 }
Christian König1ea863f2015-12-18 22:13:12 +0100714 robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
715 AMDGPU_GEM_DOMAIN_GTT |
716 AMDGPU_GEM_DOMAIN_CPU);
717 robj->allowed_domains = robj->prefered_domains;
718 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
719 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
720
Christian König4c28fb02015-08-28 17:27:54 +0200721 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 break;
723 default:
Christian König4c28fb02015-08-28 17:27:54 +0200724 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725 r = -EINVAL;
726 }
727
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728out:
729 drm_gem_object_unreference_unlocked(gobj);
730 return r;
731}
732
733int amdgpu_mode_dumb_create(struct drm_file *file_priv,
734 struct drm_device *dev,
735 struct drm_mode_create_dumb *args)
736{
737 struct amdgpu_device *adev = dev->dev_private;
738 struct drm_gem_object *gobj;
739 uint32_t handle;
740 int r;
741
Laurent Pinchart8e911ab2016-10-18 01:41:17 +0300742 args->pitch = amdgpu_align_pitch(adev, args->width,
743 DIV_ROUND_UP(args->bpp, 8), 0);
Dan Carpenter54ef0b52015-09-23 14:00:59 +0300744 args->size = (u64)args->pitch * args->height;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745 args->size = ALIGN(args->size, PAGE_SIZE);
746
747 r = amdgpu_gem_object_create(adev, args->size, 0,
748 AMDGPU_GEM_DOMAIN_VRAM,
Alex Deucher857d9132015-08-27 00:14:16 -0400749 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
750 ttm_bo_type_device,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 &gobj);
752 if (r)
753 return -ENOMEM;
754
755 r = drm_gem_handle_create(file_priv, gobj, &handle);
756 /* drop reference from allocate - handle holds it now */
757 drm_gem_object_unreference_unlocked(gobj);
758 if (r) {
759 return r;
760 }
761 args->handle = handle;
762 return 0;
763}
764
765#if defined(CONFIG_DEBUG_FS)
Christian König7ea23562016-02-15 15:23:00 +0100766static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
767{
768 struct drm_gem_object *gobj = ptr;
769 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
770 struct seq_file *m = data;
771
772 unsigned domain;
773 const char *placement;
774 unsigned pin_count;
Christian Königb8e0e6e2017-06-26 15:19:30 +0200775 uint64_t offset;
Christian König7ea23562016-02-15 15:23:00 +0100776
777 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
778 switch (domain) {
779 case AMDGPU_GEM_DOMAIN_VRAM:
780 placement = "VRAM";
781 break;
782 case AMDGPU_GEM_DOMAIN_GTT:
783 placement = " GTT";
784 break;
785 case AMDGPU_GEM_DOMAIN_CPU:
786 default:
787 placement = " CPU";
788 break;
789 }
Christian Königb8e0e6e2017-06-26 15:19:30 +0200790 seq_printf(m, "\t0x%08x: %12ld byte %s",
791 id, amdgpu_bo_size(bo), placement);
792
793 offset = ACCESS_ONCE(bo->tbo.mem.start);
794 if (offset != AMDGPU_BO_INVALID_OFFSET)
795 seq_printf(m, " @ 0x%010Lx", offset);
Christian König7ea23562016-02-15 15:23:00 +0100796
797 pin_count = ACCESS_ONCE(bo->pin_count);
798 if (pin_count)
799 seq_printf(m, " pin count %d", pin_count);
800 seq_printf(m, "\n");
801
802 return 0;
803}
804
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400805static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
806{
807 struct drm_info_node *node = (struct drm_info_node *)m->private;
808 struct drm_device *dev = node->minor->dev;
Christian König7ea23562016-02-15 15:23:00 +0100809 struct drm_file *file;
810 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200812 r = mutex_lock_interruptible(&dev->filelist_mutex);
Christian König7ea23562016-02-15 15:23:00 +0100813 if (r)
814 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815
Christian König7ea23562016-02-15 15:23:00 +0100816 list_for_each_entry(file, &dev->filelist, lhead) {
817 struct task_struct *task;
Christian Königb22e3ce2016-02-15 12:41:37 +0100818
Christian König7ea23562016-02-15 15:23:00 +0100819 /*
820 * Although we have a valid reference on file->pid, that does
821 * not guarantee that the task_struct who called get_pid() is
822 * still alive (e.g. get_pid(current) => fork() => exit()).
823 * Therefore, we need to protect this ->comm access using RCU.
824 */
825 rcu_read_lock();
826 task = pid_task(file->pid, PIDTYPE_PID);
827 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
828 task ? task->comm : "<unknown>");
829 rcu_read_unlock();
830
831 spin_lock(&file->table_lock);
832 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
833 spin_unlock(&file->table_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834 }
Christian König7ea23562016-02-15 15:23:00 +0100835
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200836 mutex_unlock(&dev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837 return 0;
838}
839
Nils Wallménius06ab6832016-05-02 12:46:15 -0400840static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
842};
843#endif
844
845int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
846{
847#if defined(CONFIG_DEBUG_FS)
848 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
849#endif
850 return 0;
851}