blob: 8bc0930825118b2502586f59da0394711a5d5470 [file] [log] [blame]
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001/*
2 * Copyright © 2006-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include "intel_drv.h"
25
26/**
27 * DOC: CDCLK / RAWCLK
28 *
29 * The display engine uses several different clocks to do its work. There
30 * are two main clocks involved that aren't directly related to the actual
31 * pixel clock or any symbol/bit clock of the actual output port. These
32 * are the core display clock (CDCLK) and RAWCLK.
33 *
34 * CDCLK clocks most of the display pipe logic, and thus its frequency
35 * must be high enough to support the rate at which pixels are flowing
36 * through the pipes. Downscaling must also be accounted as that increases
37 * the effective pixel rate.
38 *
39 * On several platforms the CDCLK frequency can be changed dynamically
40 * to minimize power consumption for a given display configuration.
41 * Typically changes to the CDCLK frequency require all the display pipes
42 * to be shut down while the frequency is being changed.
43 *
44 * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
45 * DMC will not change the active CDCLK frequency however, so that part
46 * will still be performed by the driver directly.
47 *
48 * RAWCLK is a fixed frequency clock, often used by various auxiliary
49 * blocks such as AUX CH or backlight PWM. Hence the only thing we
50 * really need to know about RAWCLK is its frequency so that various
51 * dividers can be programmed correctly.
52 */
53
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020054static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
55 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020056{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020057 cdclk_state->cdclk = 133333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020058}
59
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020060static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
61 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020062{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020063 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020064}
65
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020066static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
67 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020068{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020069 cdclk_state->cdclk = 266667;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020070}
71
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020072static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
73 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020074{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020075 cdclk_state->cdclk = 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020076}
77
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020078static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
79 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020080{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020081 cdclk_state->cdclk = 400000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020082}
83
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020084static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
85 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020086{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020087 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020088}
89
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020090static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
91 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020092{
93 struct pci_dev *pdev = dev_priv->drm.pdev;
94 u16 hpllcc = 0;
95
96 /*
97 * 852GM/852GMV only supports 133 MHz and the HPLLCC
98 * encoding is different :(
99 * FIXME is this the right way to detect 852GM/852GMV?
100 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200101 if (pdev->revision == 0x1) {
102 cdclk_state->cdclk = 133333;
103 return;
104 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200105
106 pci_bus_read_config_word(pdev->bus,
107 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
108
109 /* Assume that the hardware is in the high speed state. This
110 * should be the default.
111 */
112 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
113 case GC_CLOCK_133_200:
114 case GC_CLOCK_133_200_2:
115 case GC_CLOCK_100_200:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200116 cdclk_state->cdclk = 200000;
117 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200118 case GC_CLOCK_166_250:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200119 cdclk_state->cdclk = 250000;
120 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200121 case GC_CLOCK_100_133:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200122 cdclk_state->cdclk = 133333;
123 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200124 case GC_CLOCK_133_266:
125 case GC_CLOCK_133_266_2:
126 case GC_CLOCK_166_266:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200127 cdclk_state->cdclk = 266667;
128 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200129 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200130}
131
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200132static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
133 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200134{
135 struct pci_dev *pdev = dev_priv->drm.pdev;
136 u16 gcfgc = 0;
137
138 pci_read_config_word(pdev, GCFGC, &gcfgc);
139
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200140 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
141 cdclk_state->cdclk = 133333;
142 return;
143 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200144
145 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
146 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200147 cdclk_state->cdclk = 333333;
148 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200149 default:
150 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200151 cdclk_state->cdclk = 190000;
152 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200153 }
154}
155
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200156static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
157 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200158{
159 struct pci_dev *pdev = dev_priv->drm.pdev;
160 u16 gcfgc = 0;
161
162 pci_read_config_word(pdev, GCFGC, &gcfgc);
163
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200164 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
165 cdclk_state->cdclk = 133333;
166 return;
167 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200168
169 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
170 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200171 cdclk_state->cdclk = 320000;
172 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200173 default:
174 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200175 cdclk_state->cdclk = 200000;
176 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200177 }
178}
179
180static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
181{
182 static const unsigned int blb_vco[8] = {
183 [0] = 3200000,
184 [1] = 4000000,
185 [2] = 5333333,
186 [3] = 4800000,
187 [4] = 6400000,
188 };
189 static const unsigned int pnv_vco[8] = {
190 [0] = 3200000,
191 [1] = 4000000,
192 [2] = 5333333,
193 [3] = 4800000,
194 [4] = 2666667,
195 };
196 static const unsigned int cl_vco[8] = {
197 [0] = 3200000,
198 [1] = 4000000,
199 [2] = 5333333,
200 [3] = 6400000,
201 [4] = 3333333,
202 [5] = 3566667,
203 [6] = 4266667,
204 };
205 static const unsigned int elk_vco[8] = {
206 [0] = 3200000,
207 [1] = 4000000,
208 [2] = 5333333,
209 [3] = 4800000,
210 };
211 static const unsigned int ctg_vco[8] = {
212 [0] = 3200000,
213 [1] = 4000000,
214 [2] = 5333333,
215 [3] = 6400000,
216 [4] = 2666667,
217 [5] = 4266667,
218 };
219 const unsigned int *vco_table;
220 unsigned int vco;
221 uint8_t tmp = 0;
222
223 /* FIXME other chipsets? */
224 if (IS_GM45(dev_priv))
225 vco_table = ctg_vco;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -0300226 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200227 vco_table = elk_vco;
228 else if (IS_I965GM(dev_priv))
229 vco_table = cl_vco;
230 else if (IS_PINEVIEW(dev_priv))
231 vco_table = pnv_vco;
232 else if (IS_G33(dev_priv))
233 vco_table = blb_vco;
234 else
235 return 0;
236
237 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
238
239 vco = vco_table[tmp & 0x7];
240 if (vco == 0)
241 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
242 else
243 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
244
245 return vco;
246}
247
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200248static void g33_get_cdclk(struct drm_i915_private *dev_priv,
249 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200250{
251 struct pci_dev *pdev = dev_priv->drm.pdev;
252 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
253 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
254 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
255 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
256 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200257 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200258 uint16_t tmp = 0;
259
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200260 cdclk_state->vco = intel_hpll_vco(dev_priv);
261
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200262 pci_read_config_word(pdev, GCFGC, &tmp);
263
264 cdclk_sel = (tmp >> 4) & 0x7;
265
266 if (cdclk_sel >= ARRAY_SIZE(div_3200))
267 goto fail;
268
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200269 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200270 case 3200000:
271 div_table = div_3200;
272 break;
273 case 4000000:
274 div_table = div_4000;
275 break;
276 case 4800000:
277 div_table = div_4800;
278 break;
279 case 5333333:
280 div_table = div_5333;
281 break;
282 default:
283 goto fail;
284 }
285
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200286 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
287 div_table[cdclk_sel]);
288 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200289
290fail:
291 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200292 cdclk_state->vco, tmp);
293 cdclk_state->cdclk = 190476;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200294}
295
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200296static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
297 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200298{
299 struct pci_dev *pdev = dev_priv->drm.pdev;
300 u16 gcfgc = 0;
301
302 pci_read_config_word(pdev, GCFGC, &gcfgc);
303
304 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
305 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200306 cdclk_state->cdclk = 266667;
307 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200308 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200309 cdclk_state->cdclk = 333333;
310 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200311 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200312 cdclk_state->cdclk = 444444;
313 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200314 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200315 cdclk_state->cdclk = 200000;
316 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200317 default:
318 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
319 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200320 cdclk_state->cdclk = 133333;
321 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200322 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200323 cdclk_state->cdclk = 166667;
324 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200325 }
326}
327
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200328static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
329 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200330{
331 struct pci_dev *pdev = dev_priv->drm.pdev;
332 static const uint8_t div_3200[] = { 16, 10, 8 };
333 static const uint8_t div_4000[] = { 20, 12, 10 };
334 static const uint8_t div_5333[] = { 24, 16, 14 };
335 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200336 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200337 uint16_t tmp = 0;
338
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200339 cdclk_state->vco = intel_hpll_vco(dev_priv);
340
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200341 pci_read_config_word(pdev, GCFGC, &tmp);
342
343 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
344
345 if (cdclk_sel >= ARRAY_SIZE(div_3200))
346 goto fail;
347
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200348 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200349 case 3200000:
350 div_table = div_3200;
351 break;
352 case 4000000:
353 div_table = div_4000;
354 break;
355 case 5333333:
356 div_table = div_5333;
357 break;
358 default:
359 goto fail;
360 }
361
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200362 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
363 div_table[cdclk_sel]);
364 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200365
366fail:
367 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200368 cdclk_state->vco, tmp);
369 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200370}
371
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200372static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
373 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200374{
375 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200376 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200377 uint16_t tmp = 0;
378
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200379 cdclk_state->vco = intel_hpll_vco(dev_priv);
380
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200381 pci_read_config_word(pdev, GCFGC, &tmp);
382
383 cdclk_sel = (tmp >> 12) & 0x1;
384
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200385 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200386 case 2666667:
387 case 4000000:
388 case 5333333:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200389 cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
390 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200391 case 3200000:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200392 cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
393 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200394 default:
395 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200396 cdclk_state->vco, tmp);
397 cdclk_state->cdclk = 222222;
398 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200399 }
400}
401
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200402static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
403 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200404{
405 uint32_t lcpll = I915_READ(LCPLL_CTL);
406 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
407
408 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200409 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200410 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200411 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200412 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200413 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200414 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200415 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200416 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200417 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200418}
419
Ville Syrjäläd305e062017-08-30 21:57:03 +0300420static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200421{
422 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
423 333333 : 320000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200424
425 /*
426 * We seem to get an unstable or solid color picture at 200MHz.
427 * Not sure what's wrong. For now use 200MHz only when all pipes
428 * are off.
429 */
Ville Syrjäläd305e062017-08-30 21:57:03 +0300430 if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200431 return 400000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300432 else if (min_cdclk > 266667)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200433 return freq_320;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300434 else if (min_cdclk > 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200435 return 266667;
436 else
437 return 200000;
438}
439
Ville Syrjälä999c5762017-10-24 12:52:09 +0300440static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
441{
442 if (IS_VALLEYVIEW(dev_priv)) {
443 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
444 return 2;
445 else if (cdclk >= 266667)
446 return 1;
447 else
448 return 0;
449 } else {
450 /*
451 * Specs are full of misinformation, but testing on actual
452 * hardware has shown that we just need to write the desired
453 * CCK divider into the Punit register.
454 */
455 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
456 }
457}
458
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200459static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
460 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200461{
Ville Syrjälä999c5762017-10-24 12:52:09 +0300462 u32 val;
463
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200464 cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
465 cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
466 CCK_DISPLAY_CLOCK_CONTROL,
467 cdclk_state->vco);
Ville Syrjälä999c5762017-10-24 12:52:09 +0300468
469 mutex_lock(&dev_priv->pcu_lock);
470 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
471 mutex_unlock(&dev_priv->pcu_lock);
472
473 if (IS_VALLEYVIEW(dev_priv))
474 cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK) >>
475 DSPFREQGUAR_SHIFT;
476 else
477 cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
478 DSPFREQGUAR_SHIFT_CHV;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200479}
480
481static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
482{
483 unsigned int credits, default_credits;
484
485 if (IS_CHERRYVIEW(dev_priv))
486 default_credits = PFI_CREDIT(12);
487 else
488 default_credits = PFI_CREDIT(8);
489
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200490 if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200491 /* CHV suggested value is 31 or 63 */
492 if (IS_CHERRYVIEW(dev_priv))
493 credits = PFI_CREDIT_63;
494 else
495 credits = PFI_CREDIT(15);
496 } else {
497 credits = default_credits;
498 }
499
500 /*
501 * WA - write default credits before re-programming
502 * FIXME: should we also set the resend bit here?
503 */
504 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
505 default_credits);
506
507 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
508 credits | PFI_CREDIT_RESEND);
509
510 /*
511 * FIXME is this guaranteed to clear
512 * immediately or should we poll for it?
513 */
514 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
515}
516
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200517static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
518 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200519{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200520 int cdclk = cdclk_state->cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +0300521 u32 val, cmd = cdclk_state->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200522
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300523 /* There are cases where we can end up here with power domains
524 * off and a CDCLK frequency other than the minimum, like when
525 * issuing a modeset without actually changing any display after
526 * a system suspend. So grab the PIPE-A domain, which covers
527 * the HW blocks needed for the following programming.
528 */
529 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
530
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100531 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200532 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
533 val &= ~DSPFREQGUAR_MASK;
534 val |= (cmd << DSPFREQGUAR_SHIFT);
535 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
536 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
537 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
538 50)) {
539 DRM_ERROR("timed out waiting for CDclk change\n");
540 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100541 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200542
543 mutex_lock(&dev_priv->sb_lock);
544
545 if (cdclk == 400000) {
546 u32 divider;
547
548 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
549 cdclk) - 1;
550
551 /* adjust cdclk divider */
552 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
553 val &= ~CCK_FREQUENCY_VALUES;
554 val |= divider;
555 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
556
557 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
558 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
559 50))
560 DRM_ERROR("timed out waiting for CDclk change\n");
561 }
562
563 /* adjust self-refresh exit latency value */
564 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
565 val &= ~0x7f;
566
567 /*
568 * For high bandwidth configs, we set a higher latency in the bunit
569 * so that the core display fetch happens in time to avoid underruns.
570 */
571 if (cdclk == 400000)
572 val |= 4500 / 250; /* 4.5 usec */
573 else
574 val |= 3000 / 250; /* 3.0 usec */
575 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
576
577 mutex_unlock(&dev_priv->sb_lock);
578
579 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200580
581 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300582
583 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200584}
585
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200586static void chv_set_cdclk(struct drm_i915_private *dev_priv,
587 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200588{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200589 int cdclk = cdclk_state->cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +0300590 u32 val, cmd = cdclk_state->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200591
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200592 switch (cdclk) {
593 case 333333:
594 case 320000:
595 case 266667:
596 case 200000:
597 break;
598 default:
599 MISSING_CASE(cdclk);
600 return;
601 }
602
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300603 /* There are cases where we can end up here with power domains
604 * off and a CDCLK frequency other than the minimum, like when
605 * issuing a modeset without actually changing any display after
606 * a system suspend. So grab the PIPE-A domain, which covers
607 * the HW blocks needed for the following programming.
608 */
609 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
610
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100611 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200612 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
613 val &= ~DSPFREQGUAR_MASK_CHV;
614 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
615 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
616 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
617 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
618 50)) {
619 DRM_ERROR("timed out waiting for CDclk change\n");
620 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100621 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200622
623 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200624
625 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300626
627 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200628}
629
Ville Syrjäläd305e062017-08-30 21:57:03 +0300630static int bdw_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200631{
Ville Syrjäläd305e062017-08-30 21:57:03 +0300632 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200633 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300634 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200635 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300636 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200637 return 450000;
638 else
639 return 337500;
640}
641
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200642static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
643 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200644{
645 uint32_t lcpll = I915_READ(LCPLL_CTL);
646 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
647
648 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200649 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200650 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200651 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200652 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200653 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200654 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200655 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200656 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200657 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200658 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200659 cdclk_state->cdclk = 675000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200660}
661
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200662static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
663 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200664{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200665 int cdclk = cdclk_state->cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200666 uint32_t val, data;
667 int ret;
668
669 if (WARN((I915_READ(LCPLL_CTL) &
670 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
671 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
672 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
673 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
674 "trying to change cdclk frequency with cdclk not enabled\n"))
675 return;
676
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100677 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200678 ret = sandybridge_pcode_write(dev_priv,
679 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100680 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200681 if (ret) {
682 DRM_ERROR("failed to inform pcode about cdclk change\n");
683 return;
684 }
685
686 val = I915_READ(LCPLL_CTL);
687 val |= LCPLL_CD_SOURCE_FCLK;
688 I915_WRITE(LCPLL_CTL, val);
689
Marta Lofstedt31648882017-09-08 16:28:29 +0300690 /*
691 * According to the spec, it should be enough to poll for this 1 us.
692 * However, extensive testing shows that this can take longer.
693 */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200694 if (wait_for_us(I915_READ(LCPLL_CTL) &
Marta Lofstedt31648882017-09-08 16:28:29 +0300695 LCPLL_CD_SOURCE_FCLK_DONE, 100))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200696 DRM_ERROR("Switching to FCLK failed\n");
697
698 val = I915_READ(LCPLL_CTL);
699 val &= ~LCPLL_CLK_FREQ_MASK;
700
701 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +0300702 default:
703 MISSING_CASE(cdclk);
704 /* fall through */
705 case 337500:
706 val |= LCPLL_CLK_FREQ_337_5_BDW;
707 data = 2;
708 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200709 case 450000:
710 val |= LCPLL_CLK_FREQ_450;
711 data = 0;
712 break;
713 case 540000:
714 val |= LCPLL_CLK_FREQ_54O_BDW;
715 data = 1;
716 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200717 case 675000:
718 val |= LCPLL_CLK_FREQ_675_BDW;
719 data = 3;
720 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200721 }
722
723 I915_WRITE(LCPLL_CTL, val);
724
725 val = I915_READ(LCPLL_CTL);
726 val &= ~LCPLL_CD_SOURCE_FCLK;
727 I915_WRITE(LCPLL_CTL, val);
728
729 if (wait_for_us((I915_READ(LCPLL_CTL) &
730 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
731 DRM_ERROR("Switching back to LCPLL failed\n");
732
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100733 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200734 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100735 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200736
737 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
738
739 intel_update_cdclk(dev_priv);
740
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200741 WARN(cdclk != dev_priv->cdclk.hw.cdclk,
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200742 "cdclk requested %d kHz but got %d kHz\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200743 cdclk, dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200744}
745
Ville Syrjäläd305e062017-08-30 21:57:03 +0300746static int skl_calc_cdclk(int min_cdclk, int vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200747{
748 if (vco == 8640000) {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300749 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200750 return 617143;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300751 else if (min_cdclk > 432000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200752 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300753 else if (min_cdclk > 308571)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200754 return 432000;
755 else
756 return 308571;
757 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300758 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200759 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300760 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200761 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300762 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200763 return 450000;
764 else
765 return 337500;
766 }
767}
768
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200769static void skl_dpll0_update(struct drm_i915_private *dev_priv,
770 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200771{
772 u32 val;
773
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200774 cdclk_state->ref = 24000;
775 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200776
777 val = I915_READ(LCPLL1_CTL);
778 if ((val & LCPLL_PLL_ENABLE) == 0)
779 return;
780
781 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
782 return;
783
784 val = I915_READ(DPLL_CTRL1);
785
786 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
787 DPLL_CTRL1_SSC(SKL_DPLL0) |
788 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
789 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
790 return;
791
792 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
793 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
794 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
795 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
796 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200797 cdclk_state->vco = 8100000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200798 break;
799 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
800 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200801 cdclk_state->vco = 8640000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200802 break;
803 default:
804 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
805 break;
806 }
807}
808
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200809static void skl_get_cdclk(struct drm_i915_private *dev_priv,
810 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200811{
812 u32 cdctl;
813
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200814 skl_dpll0_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200815
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200816 cdclk_state->cdclk = cdclk_state->ref;
817
818 if (cdclk_state->vco == 0)
819 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200820
821 cdctl = I915_READ(CDCLK_CTL);
822
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200823 if (cdclk_state->vco == 8640000) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200824 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
825 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200826 cdclk_state->cdclk = 432000;
827 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200828 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200829 cdclk_state->cdclk = 308571;
830 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200831 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200832 cdclk_state->cdclk = 540000;
833 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200834 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200835 cdclk_state->cdclk = 617143;
836 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200837 default:
838 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200839 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200840 }
841 } else {
842 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
843 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200844 cdclk_state->cdclk = 450000;
845 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200846 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200847 cdclk_state->cdclk = 337500;
848 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200849 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200850 cdclk_state->cdclk = 540000;
851 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200852 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200853 cdclk_state->cdclk = 675000;
854 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200855 default:
856 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200857 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200858 }
859 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200860}
861
862/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
863static int skl_cdclk_decimal(int cdclk)
864{
865 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
866}
867
868static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
869 int vco)
870{
871 bool changed = dev_priv->skl_preferred_vco_freq != vco;
872
873 dev_priv->skl_preferred_vco_freq = vco;
874
875 if (changed)
876 intel_update_max_cdclk(dev_priv);
877}
878
879static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
880{
881 int min_cdclk = skl_calc_cdclk(0, vco);
882 u32 val;
883
884 WARN_ON(vco != 8100000 && vco != 8640000);
885
886 /* select the minimum CDCLK before enabling DPLL 0 */
887 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
888 I915_WRITE(CDCLK_CTL, val);
889 POSTING_READ(CDCLK_CTL);
890
891 /*
892 * We always enable DPLL0 with the lowest link rate possible, but still
893 * taking into account the VCO required to operate the eDP panel at the
894 * desired frequency. The usual DP link rates operate with a VCO of
895 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
896 * The modeset code is responsible for the selection of the exact link
897 * rate later on, with the constraint of choosing a frequency that
898 * works with vco.
899 */
900 val = I915_READ(DPLL_CTRL1);
901
902 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
903 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
904 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
905 if (vco == 8640000)
906 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
907 SKL_DPLL0);
908 else
909 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
910 SKL_DPLL0);
911
912 I915_WRITE(DPLL_CTRL1, val);
913 POSTING_READ(DPLL_CTRL1);
914
915 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
916
917 if (intel_wait_for_register(dev_priv,
918 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
919 5))
920 DRM_ERROR("DPLL0 not locked\n");
921
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200922 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200923
924 /* We'll want to keep using the current vco from now on. */
925 skl_set_preferred_cdclk_vco(dev_priv, vco);
926}
927
928static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
929{
930 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
931 if (intel_wait_for_register(dev_priv,
932 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
933 1))
934 DRM_ERROR("Couldn't disable DPLL0\n");
935
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200936 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200937}
938
939static void skl_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200940 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200941{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200942 int cdclk = cdclk_state->cdclk;
943 int vco = cdclk_state->vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200944 u32 freq_select, pcu_ack;
945 int ret;
946
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100947 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200948 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
949 SKL_CDCLK_PREPARE_FOR_CHANGE,
950 SKL_CDCLK_READY_FOR_CHANGE,
951 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100952 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200953 if (ret) {
954 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
955 ret);
956 return;
957 }
958
959 /* set CDCLK_CTL */
960 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +0300961 default:
962 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
963 WARN_ON(vco != 0);
964 /* fall through */
965 case 308571:
966 case 337500:
967 freq_select = CDCLK_FREQ_337_308;
968 pcu_ack = 0;
969 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200970 case 450000:
971 case 432000:
972 freq_select = CDCLK_FREQ_450_432;
973 pcu_ack = 1;
974 break;
975 case 540000:
976 freq_select = CDCLK_FREQ_540;
977 pcu_ack = 2;
978 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200979 case 617143:
980 case 675000:
981 freq_select = CDCLK_FREQ_675_617;
982 pcu_ack = 3;
983 break;
984 }
985
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200986 if (dev_priv->cdclk.hw.vco != 0 &&
987 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200988 skl_dpll0_disable(dev_priv);
989
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200990 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200991 skl_dpll0_enable(dev_priv, vco);
992
993 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
994 POSTING_READ(CDCLK_CTL);
995
996 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100997 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200998 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100999 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001000
1001 intel_update_cdclk(dev_priv);
1002}
1003
1004static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1005{
1006 uint32_t cdctl, expected;
1007
1008 /*
1009 * check if the pre-os initialized the display
1010 * There is SWF18 scratchpad register defined which is set by the
1011 * pre-os which can be used by the OS drivers to check the status
1012 */
1013 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1014 goto sanitize;
1015
1016 intel_update_cdclk(dev_priv);
1017 /* Is PLL enabled and locked ? */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001018 if (dev_priv->cdclk.hw.vco == 0 ||
1019 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001020 goto sanitize;
1021
1022 /* DPLL okay; verify the cdclock
1023 *
1024 * Noticed in some instances that the freq selection is correct but
1025 * decimal part is programmed wrong from BIOS where pre-os does not
1026 * enable display. Verify the same as well.
1027 */
1028 cdctl = I915_READ(CDCLK_CTL);
1029 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001030 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001031 if (cdctl == expected)
1032 /* All well; nothing to sanitize */
1033 return;
1034
1035sanitize:
1036 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1037
1038 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001039 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001040 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001041 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001042}
1043
1044/**
1045 * skl_init_cdclk - Initialize CDCLK on SKL
1046 * @dev_priv: i915 device
1047 *
1048 * Initialize CDCLK for SKL and derivatives. This is generally
1049 * done only during the display core initialization sequence,
1050 * after which the DMC will take care of turning CDCLK off/on
1051 * as needed.
1052 */
1053void skl_init_cdclk(struct drm_i915_private *dev_priv)
1054{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001055 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001056
1057 skl_sanitize_cdclk(dev_priv);
1058
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001059 if (dev_priv->cdclk.hw.cdclk != 0 &&
1060 dev_priv->cdclk.hw.vco != 0) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001061 /*
1062 * Use the current vco as our initial
1063 * guess as to what the preferred vco is.
1064 */
1065 if (dev_priv->skl_preferred_vco_freq == 0)
1066 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001067 dev_priv->cdclk.hw.vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001068 return;
1069 }
1070
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001071 cdclk_state = dev_priv->cdclk.hw;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001072
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001073 cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
1074 if (cdclk_state.vco == 0)
1075 cdclk_state.vco = 8100000;
1076 cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
1077
1078 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001079}
1080
1081/**
1082 * skl_uninit_cdclk - Uninitialize CDCLK on SKL
1083 * @dev_priv: i915 device
1084 *
1085 * Uninitialize CDCLK for SKL and derivatives. This is done only
1086 * during the display core uninitialization sequence.
1087 */
1088void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
1089{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001090 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1091
1092 cdclk_state.cdclk = cdclk_state.ref;
1093 cdclk_state.vco = 0;
1094
1095 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001096}
1097
Ville Syrjäläd305e062017-08-30 21:57:03 +03001098static int bxt_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001099{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001100 if (min_cdclk > 576000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001101 return 624000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001102 else if (min_cdclk > 384000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001103 return 576000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001104 else if (min_cdclk > 288000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001105 return 384000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001106 else if (min_cdclk > 144000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001107 return 288000;
1108 else
1109 return 144000;
1110}
1111
Ville Syrjäläd305e062017-08-30 21:57:03 +03001112static int glk_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001113{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001114 if (min_cdclk > 158400)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001115 return 316800;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001116 else if (min_cdclk > 79200)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001117 return 158400;
1118 else
1119 return 79200;
1120}
1121
1122static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1123{
1124 int ratio;
1125
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001126 if (cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001127 return 0;
1128
1129 switch (cdclk) {
1130 default:
1131 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001132 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001133 case 144000:
1134 case 288000:
1135 case 384000:
1136 case 576000:
1137 ratio = 60;
1138 break;
1139 case 624000:
1140 ratio = 65;
1141 break;
1142 }
1143
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001144 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001145}
1146
1147static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1148{
1149 int ratio;
1150
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001151 if (cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001152 return 0;
1153
1154 switch (cdclk) {
1155 default:
1156 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001157 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001158 case 79200:
1159 case 158400:
1160 case 316800:
1161 ratio = 33;
1162 break;
1163 }
1164
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001165 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001166}
1167
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001168static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
1169 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001170{
1171 u32 val;
1172
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001173 cdclk_state->ref = 19200;
1174 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001175
1176 val = I915_READ(BXT_DE_PLL_ENABLE);
1177 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1178 return;
1179
1180 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1181 return;
1182
1183 val = I915_READ(BXT_DE_PLL_CTL);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001184 cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001185}
1186
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001187static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1188 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001189{
1190 u32 divider;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001191 int div;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001192
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001193 bxt_de_pll_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001194
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001195 cdclk_state->cdclk = cdclk_state->ref;
1196
1197 if (cdclk_state->vco == 0)
1198 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001199
1200 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1201
1202 switch (divider) {
1203 case BXT_CDCLK_CD2X_DIV_SEL_1:
1204 div = 2;
1205 break;
1206 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1207 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1208 div = 3;
1209 break;
1210 case BXT_CDCLK_CD2X_DIV_SEL_2:
1211 div = 4;
1212 break;
1213 case BXT_CDCLK_CD2X_DIV_SEL_4:
1214 div = 8;
1215 break;
1216 default:
1217 MISSING_CASE(divider);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001218 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001219 }
1220
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001221 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001222}
1223
1224static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
1225{
1226 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
1227
1228 /* Timeout 200us */
1229 if (intel_wait_for_register(dev_priv,
1230 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
1231 1))
1232 DRM_ERROR("timeout waiting for DE PLL unlock\n");
1233
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001234 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001235}
1236
1237static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
1238{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001239 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001240 u32 val;
1241
1242 val = I915_READ(BXT_DE_PLL_CTL);
1243 val &= ~BXT_DE_PLL_RATIO_MASK;
1244 val |= BXT_DE_PLL_RATIO(ratio);
1245 I915_WRITE(BXT_DE_PLL_CTL, val);
1246
1247 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1248
1249 /* Timeout 200us */
1250 if (intel_wait_for_register(dev_priv,
1251 BXT_DE_PLL_ENABLE,
1252 BXT_DE_PLL_LOCK,
1253 BXT_DE_PLL_LOCK,
1254 1))
1255 DRM_ERROR("timeout waiting for DE PLL lock\n");
1256
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001257 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001258}
1259
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001260static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001261 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001262{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001263 int cdclk = cdclk_state->cdclk;
1264 int vco = cdclk_state->vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001265 u32 val, divider;
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001266 int ret;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001267
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001268 /* cdclk = vco / 2 / div{1,1.5,2,4} */
1269 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjälä2b584172017-10-24 12:52:07 +03001270 default:
1271 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
1272 WARN_ON(vco != 0);
1273 /* fall through */
1274 case 2:
1275 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001276 break;
1277 case 3:
1278 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1279 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
1280 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001281 case 4:
1282 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001283 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001284 case 8:
1285 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001286 break;
1287 }
1288
1289 /* Inform power controller of upcoming frequency change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001290 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001291 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
1292 0x80000000);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001293 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001294
1295 if (ret) {
1296 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
1297 ret, cdclk);
1298 return;
1299 }
1300
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001301 if (dev_priv->cdclk.hw.vco != 0 &&
1302 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001303 bxt_de_pll_disable(dev_priv);
1304
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001305 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001306 bxt_de_pll_enable(dev_priv, vco);
1307
1308 val = divider | skl_cdclk_decimal(cdclk);
1309 /*
1310 * FIXME if only the cd2x divider needs changing, it could be done
1311 * without shutting off the pipe (if only one pipe is active).
1312 */
1313 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1314 /*
1315 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1316 * enable otherwise.
1317 */
1318 if (cdclk >= 500000)
1319 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1320 I915_WRITE(CDCLK_CTL, val);
1321
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001322 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001323 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
1324 DIV_ROUND_UP(cdclk, 25000));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001325 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001326
1327 if (ret) {
1328 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
1329 ret, cdclk);
1330 return;
1331 }
1332
1333 intel_update_cdclk(dev_priv);
1334}
1335
1336static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
1337{
1338 u32 cdctl, expected;
1339
1340 intel_update_cdclk(dev_priv);
1341
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001342 if (dev_priv->cdclk.hw.vco == 0 ||
1343 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001344 goto sanitize;
1345
1346 /* DPLL okay; verify the cdclock
1347 *
1348 * Some BIOS versions leave an incorrect decimal frequency value and
1349 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1350 * so sanitize this register.
1351 */
1352 cdctl = I915_READ(CDCLK_CTL);
1353 /*
1354 * Let's ignore the pipe field, since BIOS could have configured the
1355 * dividers both synching to an active pipe, or asynchronously
1356 * (PIPE_NONE).
1357 */
1358 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1359
1360 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001361 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001362 /*
1363 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1364 * enable otherwise.
1365 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001366 if (dev_priv->cdclk.hw.cdclk >= 500000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001367 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1368
1369 if (cdctl == expected)
1370 /* All well; nothing to sanitize */
1371 return;
1372
1373sanitize:
1374 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1375
1376 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001377 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001378
1379 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001380 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001381}
1382
1383/**
1384 * bxt_init_cdclk - Initialize CDCLK on BXT
1385 * @dev_priv: i915 device
1386 *
1387 * Initialize CDCLK for BXT and derivatives. This is generally
1388 * done only during the display core initialization sequence,
1389 * after which the DMC will take care of turning CDCLK off/on
1390 * as needed.
1391 */
1392void bxt_init_cdclk(struct drm_i915_private *dev_priv)
1393{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001394 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001395
1396 bxt_sanitize_cdclk(dev_priv);
1397
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001398 if (dev_priv->cdclk.hw.cdclk != 0 &&
1399 dev_priv->cdclk.hw.vco != 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001400 return;
1401
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001402 cdclk_state = dev_priv->cdclk.hw;
1403
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001404 /*
1405 * FIXME:
1406 * - The initial CDCLK needs to be read from VBT.
1407 * Need to make this change after VBT has changes for BXT.
1408 */
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001409 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001410 cdclk_state.cdclk = glk_calc_cdclk(0);
1411 cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001412 } else {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001413 cdclk_state.cdclk = bxt_calc_cdclk(0);
1414 cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001415 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001416
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001417 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001418}
1419
1420/**
1421 * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
1422 * @dev_priv: i915 device
1423 *
1424 * Uninitialize CDCLK for BXT and derivatives. This is done only
1425 * during the display core uninitialization sequence.
1426 */
1427void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
1428{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001429 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1430
1431 cdclk_state.cdclk = cdclk_state.ref;
1432 cdclk_state.vco = 0;
1433
1434 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001435}
1436
Ville Syrjäläd305e062017-08-30 21:57:03 +03001437static int cnl_calc_cdclk(int min_cdclk)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001438{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001439 if (min_cdclk > 336000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001440 return 528000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001441 else if (min_cdclk > 168000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001442 return 336000;
1443 else
1444 return 168000;
1445}
1446
Ville Syrjälä945f2672017-06-09 15:25:58 -07001447static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
1448 struct intel_cdclk_state *cdclk_state)
1449{
1450 u32 val;
1451
1452 if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
1453 cdclk_state->ref = 24000;
1454 else
1455 cdclk_state->ref = 19200;
1456
1457 cdclk_state->vco = 0;
1458
1459 val = I915_READ(BXT_DE_PLL_ENABLE);
1460 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1461 return;
1462
1463 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1464 return;
1465
1466 cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
1467}
1468
1469static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
1470 struct intel_cdclk_state *cdclk_state)
1471{
1472 u32 divider;
1473 int div;
1474
1475 cnl_cdclk_pll_update(dev_priv, cdclk_state);
1476
1477 cdclk_state->cdclk = cdclk_state->ref;
1478
1479 if (cdclk_state->vco == 0)
1480 return;
1481
1482 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1483
1484 switch (divider) {
1485 case BXT_CDCLK_CD2X_DIV_SEL_1:
1486 div = 2;
1487 break;
1488 case BXT_CDCLK_CD2X_DIV_SEL_2:
1489 div = 4;
1490 break;
1491 default:
1492 MISSING_CASE(divider);
1493 return;
1494 }
1495
1496 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
1497}
1498
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001499static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
1500{
1501 u32 val;
1502
1503 val = I915_READ(BXT_DE_PLL_ENABLE);
1504 val &= ~BXT_DE_PLL_PLL_ENABLE;
1505 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1506
1507 /* Timeout 200us */
1508 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
1509 DRM_ERROR("timout waiting for CDCLK PLL unlock\n");
1510
1511 dev_priv->cdclk.hw.vco = 0;
1512}
1513
1514static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
1515{
1516 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
1517 u32 val;
1518
1519 val = CNL_CDCLK_PLL_RATIO(ratio);
1520 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1521
1522 val |= BXT_DE_PLL_PLL_ENABLE;
1523 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1524
1525 /* Timeout 200us */
1526 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
1527 DRM_ERROR("timout waiting for CDCLK PLL lock\n");
1528
1529 dev_priv->cdclk.hw.vco = vco;
1530}
1531
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001532static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
1533 const struct intel_cdclk_state *cdclk_state)
1534{
1535 int cdclk = cdclk_state->cdclk;
1536 int vco = cdclk_state->vco;
1537 u32 val, divider, pcu_ack;
1538 int ret;
1539
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001540 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001541 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1542 SKL_CDCLK_PREPARE_FOR_CHANGE,
1543 SKL_CDCLK_READY_FOR_CHANGE,
1544 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001545 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001546 if (ret) {
1547 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
1548 ret);
1549 return;
1550 }
1551
1552 /* cdclk = vco / 2 / div{1,2} */
1553 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001554 default:
1555 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
1556 WARN_ON(vco != 0);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001557 /* fall through */
1558 case 2:
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001559 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
1560 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001561 case 4:
1562 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
1563 break;
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001564 }
1565
1566 switch (cdclk) {
1567 case 528000:
1568 pcu_ack = 2;
1569 break;
1570 case 336000:
1571 pcu_ack = 1;
1572 break;
1573 case 168000:
1574 default:
1575 pcu_ack = 0;
1576 break;
1577 }
1578
1579 if (dev_priv->cdclk.hw.vco != 0 &&
1580 dev_priv->cdclk.hw.vco != vco)
1581 cnl_cdclk_pll_disable(dev_priv);
1582
1583 if (dev_priv->cdclk.hw.vco != vco)
1584 cnl_cdclk_pll_enable(dev_priv, vco);
1585
1586 val = divider | skl_cdclk_decimal(cdclk);
1587 /*
1588 * FIXME if only the cd2x divider needs changing, it could be done
1589 * without shutting off the pipe (if only one pipe is active).
1590 */
1591 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1592 I915_WRITE(CDCLK_CTL, val);
1593
1594 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001595 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001596 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001597 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001598
1599 intel_update_cdclk(dev_priv);
1600}
1601
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001602static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1603{
1604 int ratio;
1605
1606 if (cdclk == dev_priv->cdclk.hw.ref)
1607 return 0;
1608
1609 switch (cdclk) {
1610 default:
1611 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001612 /* fall through */
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001613 case 168000:
1614 case 336000:
1615 ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
1616 break;
1617 case 528000:
1618 ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
1619 break;
1620 }
1621
1622 return dev_priv->cdclk.hw.ref * ratio;
1623}
1624
1625static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1626{
1627 u32 cdctl, expected;
1628
1629 intel_update_cdclk(dev_priv);
1630
1631 if (dev_priv->cdclk.hw.vco == 0 ||
1632 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
1633 goto sanitize;
1634
1635 /* DPLL okay; verify the cdclock
1636 *
1637 * Some BIOS versions leave an incorrect decimal frequency value and
1638 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1639 * so sanitize this register.
1640 */
1641 cdctl = I915_READ(CDCLK_CTL);
1642 /*
1643 * Let's ignore the pipe field, since BIOS could have configured the
1644 * dividers both synching to an active pipe, or asynchronously
1645 * (PIPE_NONE).
1646 */
1647 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1648
1649 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
1650 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
1651
1652 if (cdctl == expected)
1653 /* All well; nothing to sanitize */
1654 return;
1655
1656sanitize:
1657 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1658
1659 /* force cdclk programming */
1660 dev_priv->cdclk.hw.cdclk = 0;
1661
1662 /* force full PLL disable + enable */
1663 dev_priv->cdclk.hw.vco = -1;
1664}
1665
1666/**
1667 * cnl_init_cdclk - Initialize CDCLK on CNL
1668 * @dev_priv: i915 device
1669 *
1670 * Initialize CDCLK for CNL. This is generally
1671 * done only during the display core initialization sequence,
1672 * after which the DMC will take care of turning CDCLK off/on
1673 * as needed.
1674 */
1675void cnl_init_cdclk(struct drm_i915_private *dev_priv)
1676{
1677 struct intel_cdclk_state cdclk_state;
1678
1679 cnl_sanitize_cdclk(dev_priv);
1680
1681 if (dev_priv->cdclk.hw.cdclk != 0 &&
1682 dev_priv->cdclk.hw.vco != 0)
1683 return;
1684
1685 cdclk_state = dev_priv->cdclk.hw;
1686
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001687 cdclk_state.cdclk = cnl_calc_cdclk(0);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001688 cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
1689
1690 cnl_set_cdclk(dev_priv, &cdclk_state);
1691}
1692
1693/**
1694 * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
1695 * @dev_priv: i915 device
1696 *
1697 * Uninitialize CDCLK for CNL. This is done only
1698 * during the display core uninitialization sequence.
1699 */
1700void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
1701{
1702 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1703
1704 cdclk_state.cdclk = cdclk_state.ref;
1705 cdclk_state.vco = 0;
1706
1707 cnl_set_cdclk(dev_priv, &cdclk_state);
1708}
1709
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001710/**
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001711 * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001712 * @a: first CDCLK state
1713 * @b: second CDCLK state
1714 *
1715 * Returns:
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001716 * True if the CDCLK states require pipes to be off during reprogramming, false if not.
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001717 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001718bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001719 const struct intel_cdclk_state *b)
1720{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001721 return a->cdclk != b->cdclk ||
1722 a->vco != b->vco ||
1723 a->ref != b->ref;
1724}
1725
1726/**
1727 * intel_cdclk_changed - Determine if two CDCLK states are different
1728 * @a: first CDCLK state
1729 * @b: second CDCLK state
1730 *
1731 * Returns:
1732 * True if the CDCLK states don't match, false if they do.
1733 */
1734bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1735 const struct intel_cdclk_state *b)
1736{
1737 return intel_cdclk_needs_modeset(a, b) ||
1738 a->voltage_level != b->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001739}
1740
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001741/**
1742 * intel_set_cdclk - Push the CDCLK state to the hardware
1743 * @dev_priv: i915 device
1744 * @cdclk_state: new CDCLK state
1745 *
1746 * Program the hardware based on the passed in CDCLK state,
1747 * if necessary.
1748 */
1749void intel_set_cdclk(struct drm_i915_private *dev_priv,
1750 const struct intel_cdclk_state *cdclk_state)
1751{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001752 if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001753 return;
1754
1755 if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
1756 return;
1757
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001758 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz, VCO %d kHz, ref %d kHz, voltage_level %d\n",
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001759 cdclk_state->cdclk, cdclk_state->vco,
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001760 cdclk_state->ref, cdclk_state->voltage_level);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001761
1762 dev_priv->display.set_cdclk(dev_priv, cdclk_state);
1763}
1764
Ville Syrjäläd305e062017-08-30 21:57:03 +03001765static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
1766 int pixel_rate)
1767{
1768 if (INTEL_GEN(dev_priv) >= 10)
1769 /*
1770 * FIXME: Switch to DIV_ROUND_UP(pixel_rate, 2)
1771 * once DDI clock voltage requirements are
1772 * handled correctly.
1773 */
1774 return pixel_rate;
1775 else if (IS_GEMINILAKE(dev_priv))
1776 /*
1777 * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
1778 * as a temporary workaround. Use a higher cdclk instead. (Note that
1779 * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
1780 * cdclk.)
1781 */
1782 return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
1783 else if (IS_GEN9(dev_priv) ||
1784 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1785 return pixel_rate;
1786 else if (IS_CHERRYVIEW(dev_priv))
1787 return DIV_ROUND_UP(pixel_rate * 100, 95);
1788 else
1789 return DIV_ROUND_UP(pixel_rate * 100, 90);
1790}
1791
1792int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001793{
1794 struct drm_i915_private *dev_priv =
1795 to_i915(crtc_state->base.crtc->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001796 int min_cdclk;
1797
1798 if (!crtc_state->base.enable)
1799 return 0;
1800
1801 min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001802
1803 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
1804 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläd305e062017-08-30 21:57:03 +03001805 min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001806
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001807 /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
1808 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
1809 * there may be audio corruption or screen corruption." This cdclk
Ville Syrjäläd305e062017-08-30 21:57:03 +03001810 * restriction for GLK is 316.8 MHz.
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001811 */
1812 if (intel_crtc_has_dp_encoder(crtc_state) &&
1813 crtc_state->has_audio &&
1814 crtc_state->port_clock >= 540000 &&
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001815 crtc_state->lane_count == 4) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001816 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
1817 /* Display WA #1145: glk,cnl */
1818 min_cdclk = max(316800, min_cdclk);
1819 } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
1820 /* Display WA #1144: skl,bxt */
1821 min_cdclk = max(432000, min_cdclk);
1822 }
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001823 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001824
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001825 /* According to BSpec, "The CD clock frequency must be at least twice
1826 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001827 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001828 if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9)
1829 min_cdclk = max(2 * 96000, min_cdclk);
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001830
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001831 if (min_cdclk > dev_priv->max_cdclk_freq) {
1832 DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
1833 min_cdclk, dev_priv->max_cdclk_freq);
1834 return -EINVAL;
1835 }
1836
Ville Syrjäläd305e062017-08-30 21:57:03 +03001837 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001838}
1839
Ville Syrjäläd305e062017-08-30 21:57:03 +03001840static int intel_compute_min_cdclk(struct drm_atomic_state *state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001841{
1842 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1843 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001844 struct intel_crtc *crtc;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001845 struct intel_crtc_state *crtc_state;
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001846 int min_cdclk, i;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001847 enum pipe pipe;
1848
Ville Syrjäläd305e062017-08-30 21:57:03 +03001849 memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
1850 sizeof(intel_state->min_cdclk));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001851
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001852 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
1853 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
1854 if (min_cdclk < 0)
1855 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001856
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001857 intel_state->min_cdclk[i] = min_cdclk;
1858 }
1859
1860 min_cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001861 for_each_pipe(dev_priv, pipe)
Ville Syrjäläd305e062017-08-30 21:57:03 +03001862 min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001863
Ville Syrjäläd305e062017-08-30 21:57:03 +03001864 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001865}
1866
1867static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
1868{
Ville Syrjälä3d5dbb12017-01-20 20:22:00 +02001869 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001870 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1871 int min_cdclk, cdclk;
1872
1873 min_cdclk = intel_compute_min_cdclk(state);
1874 if (min_cdclk < 0)
1875 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001876
Ville Syrjäläd305e062017-08-30 21:57:03 +03001877 cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001878
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001879 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +03001880 intel_state->cdclk.logical.voltage_level =
1881 vlv_calc_voltage_level(dev_priv, cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001882
1883 if (!intel_state->active_crtcs) {
1884 cdclk = vlv_calc_cdclk(dev_priv, 0);
1885
1886 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +03001887 intel_state->cdclk.actual.voltage_level =
1888 vlv_calc_voltage_level(dev_priv, cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001889 } else {
1890 intel_state->cdclk.actual =
1891 intel_state->cdclk.logical;
1892 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001893
1894 return 0;
1895}
1896
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001897static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
1898{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001899 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001900 int min_cdclk, cdclk;
1901
1902 min_cdclk = intel_compute_min_cdclk(state);
1903 if (min_cdclk < 0)
1904 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001905
1906 /*
1907 * FIXME should also account for plane ratio
1908 * once 64bpp pixel formats are supported.
1909 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001910 cdclk = bdw_calc_cdclk(min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001911
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001912 intel_state->cdclk.logical.cdclk = cdclk;
1913
1914 if (!intel_state->active_crtcs) {
1915 cdclk = bdw_calc_cdclk(0);
1916
1917 intel_state->cdclk.actual.cdclk = cdclk;
1918 } else {
1919 intel_state->cdclk.actual =
1920 intel_state->cdclk.logical;
1921 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001922
1923 return 0;
1924}
1925
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001926static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
1927{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001928 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001929 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1930 int min_cdclk, cdclk, vco;
1931
1932 min_cdclk = intel_compute_min_cdclk(state);
1933 if (min_cdclk < 0)
1934 return min_cdclk;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001935
1936 vco = intel_state->cdclk.logical.vco;
1937 if (!vco)
1938 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001939
1940 /*
1941 * FIXME should also account for plane ratio
1942 * once 64bpp pixel formats are supported.
1943 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001944 cdclk = skl_calc_cdclk(min_cdclk, vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001945
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001946 intel_state->cdclk.logical.vco = vco;
1947 intel_state->cdclk.logical.cdclk = cdclk;
1948
1949 if (!intel_state->active_crtcs) {
1950 cdclk = skl_calc_cdclk(0, vco);
1951
1952 intel_state->cdclk.actual.vco = vco;
1953 intel_state->cdclk.actual.cdclk = cdclk;
1954 } else {
1955 intel_state->cdclk.actual =
1956 intel_state->cdclk.logical;
1957 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001958
1959 return 0;
1960}
1961
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001962static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
1963{
1964 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001965 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1966 int min_cdclk, cdclk, vco;
1967
1968 min_cdclk = intel_compute_min_cdclk(state);
1969 if (min_cdclk < 0)
1970 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001971
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001972 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001973 cdclk = glk_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001974 vco = glk_de_pll_vco(dev_priv, cdclk);
1975 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001976 cdclk = bxt_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001977 vco = bxt_de_pll_vco(dev_priv, cdclk);
1978 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001979
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001980 intel_state->cdclk.logical.vco = vco;
1981 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001982
1983 if (!intel_state->active_crtcs) {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001984 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001985 cdclk = glk_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001986 vco = glk_de_pll_vco(dev_priv, cdclk);
1987 } else {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001988 cdclk = bxt_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001989 vco = bxt_de_pll_vco(dev_priv, cdclk);
1990 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001991
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001992 intel_state->cdclk.actual.vco = vco;
1993 intel_state->cdclk.actual.cdclk = cdclk;
1994 } else {
1995 intel_state->cdclk.actual =
1996 intel_state->cdclk.logical;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001997 }
1998
1999 return 0;
2000}
2001
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002002static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
2003{
2004 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2006 int min_cdclk, cdclk, vco;
2007
2008 min_cdclk = intel_compute_min_cdclk(state);
2009 if (min_cdclk < 0)
2010 return min_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002011
Ville Syrjäläd305e062017-08-30 21:57:03 +03002012 cdclk = cnl_calc_cdclk(min_cdclk);
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002013 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
2014
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002015 intel_state->cdclk.logical.vco = vco;
2016 intel_state->cdclk.logical.cdclk = cdclk;
2017
2018 if (!intel_state->active_crtcs) {
2019 cdclk = cnl_calc_cdclk(0);
2020 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
2021
2022 intel_state->cdclk.actual.vco = vco;
2023 intel_state->cdclk.actual.cdclk = cdclk;
2024 } else {
2025 intel_state->cdclk.actual =
2026 intel_state->cdclk.logical;
2027 }
2028
2029 return 0;
2030}
2031
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002032static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
2033{
2034 int max_cdclk_freq = dev_priv->max_cdclk_freq;
2035
Ville Syrjäläd305e062017-08-30 21:57:03 +03002036 if (INTEL_GEN(dev_priv) >= 10)
2037 /*
2038 * FIXME: Allow '2 * max_cdclk_freq'
2039 * once DDI clock voltage requirements are
2040 * handled correctly.
2041 */
2042 return max_cdclk_freq;
2043 else if (IS_GEMINILAKE(dev_priv))
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002044 /*
2045 * FIXME: Limiting to 99% as a temporary workaround. See
Ville Syrjäläd305e062017-08-30 21:57:03 +03002046 * intel_min_cdclk() for details.
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002047 */
2048 return 2 * max_cdclk_freq * 99 / 100;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002049 else if (IS_GEN9(dev_priv) ||
2050 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002051 return max_cdclk_freq;
2052 else if (IS_CHERRYVIEW(dev_priv))
2053 return max_cdclk_freq*95/100;
2054 else if (INTEL_INFO(dev_priv)->gen < 4)
2055 return 2*max_cdclk_freq*90/100;
2056 else
2057 return max_cdclk_freq*90/100;
2058}
2059
2060/**
2061 * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
2062 * @dev_priv: i915 device
2063 *
2064 * Determine the maximum CDCLK frequency the platform supports, and also
2065 * derive the maximum dot clock frequency the maximum CDCLK frequency
2066 * allows.
2067 */
2068void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
2069{
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002070 if (IS_CANNONLAKE(dev_priv)) {
2071 dev_priv->max_cdclk_freq = 528000;
2072 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002073 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
2074 int max_cdclk, vco;
2075
2076 vco = dev_priv->skl_preferred_vco_freq;
2077 WARN_ON(vco != 8100000 && vco != 8640000);
2078
2079 /*
2080 * Use the lower (vco 8640) cdclk values as a
2081 * first guess. skl_calc_cdclk() will correct it
2082 * if the preferred vco is 8100 instead.
2083 */
2084 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
2085 max_cdclk = 617143;
2086 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
2087 max_cdclk = 540000;
2088 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
2089 max_cdclk = 432000;
2090 else
2091 max_cdclk = 308571;
2092
2093 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
2094 } else if (IS_GEMINILAKE(dev_priv)) {
2095 dev_priv->max_cdclk_freq = 316800;
2096 } else if (IS_BROXTON(dev_priv)) {
2097 dev_priv->max_cdclk_freq = 624000;
2098 } else if (IS_BROADWELL(dev_priv)) {
2099 /*
2100 * FIXME with extra cooling we can allow
2101 * 540 MHz for ULX and 675 Mhz for ULT.
2102 * How can we know if extra cooling is
2103 * available? PCI ID, VTB, something else?
2104 */
2105 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
2106 dev_priv->max_cdclk_freq = 450000;
2107 else if (IS_BDW_ULX(dev_priv))
2108 dev_priv->max_cdclk_freq = 450000;
2109 else if (IS_BDW_ULT(dev_priv))
2110 dev_priv->max_cdclk_freq = 540000;
2111 else
2112 dev_priv->max_cdclk_freq = 675000;
2113 } else if (IS_CHERRYVIEW(dev_priv)) {
2114 dev_priv->max_cdclk_freq = 320000;
2115 } else if (IS_VALLEYVIEW(dev_priv)) {
2116 dev_priv->max_cdclk_freq = 400000;
2117 } else {
2118 /* otherwise assume cdclk is fixed */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002119 dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002120 }
2121
2122 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
2123
2124 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
2125 dev_priv->max_cdclk_freq);
2126
2127 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
2128 dev_priv->max_dotclk_freq);
2129}
2130
2131/**
2132 * intel_update_cdclk - Determine the current CDCLK frequency
2133 * @dev_priv: i915 device
2134 *
2135 * Determine the current CDCLK frequency.
2136 */
2137void intel_update_cdclk(struct drm_i915_private *dev_priv)
2138{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002139 dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002140
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002141 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
2142 dev_priv->cdclk.hw.cdclk, dev_priv->cdclk.hw.vco,
2143 dev_priv->cdclk.hw.ref);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002144
2145 /*
2146 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
2147 * Programmng [sic] note: bit[9:2] should be programmed to the number
2148 * of cdclk that generates 4MHz reference clock freq which is used to
2149 * generate GMBus clock. This will vary with the cdclk freq.
2150 */
2151 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2152 I915_WRITE(GMBUSFREQ_VLV,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002153 DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002154}
2155
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002156static int cnp_rawclk(struct drm_i915_private *dev_priv)
2157{
2158 u32 rawclk;
2159 int divider, fraction;
2160
2161 if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2162 /* 24 MHz */
2163 divider = 24000;
2164 fraction = 0;
2165 } else {
2166 /* 19.2 MHz */
2167 divider = 19000;
2168 fraction = 200;
2169 }
2170
2171 rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
2172 if (fraction)
2173 rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
2174 fraction) - 1);
2175
2176 I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
2177 return divider + fraction;
2178}
2179
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002180static int pch_rawclk(struct drm_i915_private *dev_priv)
2181{
2182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
2183}
2184
2185static int vlv_hrawclk(struct drm_i915_private *dev_priv)
2186{
2187 /* RAWCLK_FREQ_VLV register updated from power well code */
2188 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
2189 CCK_DISPLAY_REF_CLOCK_CONTROL);
2190}
2191
2192static int g4x_hrawclk(struct drm_i915_private *dev_priv)
2193{
2194 uint32_t clkcfg;
2195
2196 /* hrawclock is 1/4 the FSB frequency */
2197 clkcfg = I915_READ(CLKCFG);
2198 switch (clkcfg & CLKCFG_FSB_MASK) {
2199 case CLKCFG_FSB_400:
2200 return 100000;
2201 case CLKCFG_FSB_533:
2202 return 133333;
2203 case CLKCFG_FSB_667:
2204 return 166667;
2205 case CLKCFG_FSB_800:
2206 return 200000;
2207 case CLKCFG_FSB_1067:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002208 case CLKCFG_FSB_1067_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002209 return 266667;
2210 case CLKCFG_FSB_1333:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002211 case CLKCFG_FSB_1333_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002212 return 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002213 default:
2214 return 133333;
2215 }
2216}
2217
2218/**
2219 * intel_update_rawclk - Determine the current RAWCLK frequency
2220 * @dev_priv: i915 device
2221 *
2222 * Determine the current RAWCLK frequency. RAWCLK is a fixed
2223 * frequency clock so this needs to done only once.
2224 */
2225void intel_update_rawclk(struct drm_i915_private *dev_priv)
2226{
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002227
2228 if (HAS_PCH_CNP(dev_priv))
2229 dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
2230 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002231 dev_priv->rawclk_freq = pch_rawclk(dev_priv);
2232 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2233 dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
2234 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
2235 dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
2236 else
2237 /* no rawclk on other platforms, or no need to know it */
2238 return;
2239
2240 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
2241}
2242
2243/**
2244 * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
2245 * @dev_priv: i915 device
2246 */
2247void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
2248{
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002249 if (IS_CHERRYVIEW(dev_priv)) {
2250 dev_priv->display.set_cdclk = chv_set_cdclk;
2251 dev_priv->display.modeset_calc_cdclk =
2252 vlv_modeset_calc_cdclk;
2253 } else if (IS_VALLEYVIEW(dev_priv)) {
2254 dev_priv->display.set_cdclk = vlv_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002255 dev_priv->display.modeset_calc_cdclk =
2256 vlv_modeset_calc_cdclk;
2257 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002258 dev_priv->display.set_cdclk = bdw_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002259 dev_priv->display.modeset_calc_cdclk =
2260 bdw_modeset_calc_cdclk;
2261 } else if (IS_GEN9_LP(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002262 dev_priv->display.set_cdclk = bxt_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002263 dev_priv->display.modeset_calc_cdclk =
2264 bxt_modeset_calc_cdclk;
2265 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002266 dev_priv->display.set_cdclk = skl_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002267 dev_priv->display.modeset_calc_cdclk =
2268 skl_modeset_calc_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002269 } else if (IS_CANNONLAKE(dev_priv)) {
2270 dev_priv->display.set_cdclk = cnl_set_cdclk;
2271 dev_priv->display.modeset_calc_cdclk =
2272 cnl_modeset_calc_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002273 }
2274
Ville Syrjälä945f2672017-06-09 15:25:58 -07002275 if (IS_CANNONLAKE(dev_priv))
2276 dev_priv->display.get_cdclk = cnl_get_cdclk;
2277 else if (IS_GEN9_BC(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002278 dev_priv->display.get_cdclk = skl_get_cdclk;
2279 else if (IS_GEN9_LP(dev_priv))
2280 dev_priv->display.get_cdclk = bxt_get_cdclk;
2281 else if (IS_BROADWELL(dev_priv))
2282 dev_priv->display.get_cdclk = bdw_get_cdclk;
2283 else if (IS_HASWELL(dev_priv))
2284 dev_priv->display.get_cdclk = hsw_get_cdclk;
2285 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2286 dev_priv->display.get_cdclk = vlv_get_cdclk;
2287 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
2288 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2289 else if (IS_GEN5(dev_priv))
2290 dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
2291 else if (IS_GM45(dev_priv))
2292 dev_priv->display.get_cdclk = gm45_get_cdclk;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -03002293 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002294 dev_priv->display.get_cdclk = g33_get_cdclk;
2295 else if (IS_I965GM(dev_priv))
2296 dev_priv->display.get_cdclk = i965gm_get_cdclk;
2297 else if (IS_I965G(dev_priv))
2298 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2299 else if (IS_PINEVIEW(dev_priv))
2300 dev_priv->display.get_cdclk = pnv_get_cdclk;
2301 else if (IS_G33(dev_priv))
2302 dev_priv->display.get_cdclk = g33_get_cdclk;
2303 else if (IS_I945GM(dev_priv))
2304 dev_priv->display.get_cdclk = i945gm_get_cdclk;
2305 else if (IS_I945G(dev_priv))
2306 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2307 else if (IS_I915GM(dev_priv))
2308 dev_priv->display.get_cdclk = i915gm_get_cdclk;
2309 else if (IS_I915G(dev_priv))
2310 dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
2311 else if (IS_I865G(dev_priv))
2312 dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
2313 else if (IS_I85X(dev_priv))
2314 dev_priv->display.get_cdclk = i85x_get_cdclk;
2315 else if (IS_I845G(dev_priv))
2316 dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
2317 else { /* 830 */
2318 WARN(!IS_I830(dev_priv),
2319 "Unknown platform. Assuming 133 MHz CDCLK\n");
2320 dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
2321 }
2322}