blob: 51d6388a194e43dfbfc850a47429aa05ccf42d29 [file] [log] [blame]
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001/*
2 * Driver for sunxi SD/MMC host controllers
3 * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
4 * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
5 * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
6 * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
7 * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 */
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/io.h>
18#include <linux/device.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
21#include <linux/err.h>
22
23#include <linux/clk.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020024#include <linux/gpio.h>
25#include <linux/platform_device.h>
26#include <linux/spinlock.h>
27#include <linux/scatterlist.h>
28#include <linux/dma-mapping.h>
29#include <linux/slab.h>
30#include <linux/reset.h>
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +080031#include <linux/regulator/consumer.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020032
33#include <linux/of_address.h>
34#include <linux/of_gpio.h>
35#include <linux/of_platform.h>
36
37#include <linux/mmc/host.h>
38#include <linux/mmc/sd.h>
39#include <linux/mmc/sdio.h>
40#include <linux/mmc/mmc.h>
41#include <linux/mmc/core.h>
42#include <linux/mmc/card.h>
43#include <linux/mmc/slot-gpio.h>
44
45/* register offset definitions */
46#define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
47#define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
48#define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
49#define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
50#define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
51#define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
52#define SDXC_REG_CMDR (0x18) /* SMC Command Register */
53#define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
54#define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
55#define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
56#define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
57#define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
58#define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
59#define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
60#define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
61#define SDXC_REG_STAS (0x3C) /* SMC Status Register */
62#define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
63#define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
64#define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
65#define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
66#define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
67#define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
68#define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
69#define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
70#define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
71#define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
72#define SDXC_REG_CHDA (0x90)
73#define SDXC_REG_CBDA (0x94)
74
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +020075/* New registers introduced in A64 */
76#define SDXC_REG_A12A 0x058 /* SMC Auto Command 12 Register */
77#define SDXC_REG_SD_NTSR 0x05C /* SMC New Timing Set Register */
78#define SDXC_REG_DRV_DL 0x140 /* Drive Delay Control Register */
79#define SDXC_REG_SAMP_DL_REG 0x144 /* SMC sample delay control */
80#define SDXC_REG_DS_DL_REG 0x148 /* SMC data strobe delay control */
81
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020082#define mmc_readl(host, reg) \
83 readl((host)->reg_base + SDXC_##reg)
84#define mmc_writel(host, reg, value) \
85 writel((value), (host)->reg_base + SDXC_##reg)
86
87/* global control register bits */
88#define SDXC_SOFT_RESET BIT(0)
89#define SDXC_FIFO_RESET BIT(1)
90#define SDXC_DMA_RESET BIT(2)
91#define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
92#define SDXC_DMA_ENABLE_BIT BIT(5)
93#define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
94#define SDXC_POSEDGE_LATCH_DATA BIT(9)
95#define SDXC_DDR_MODE BIT(10)
96#define SDXC_MEMORY_ACCESS_DONE BIT(29)
97#define SDXC_ACCESS_DONE_DIRECT BIT(30)
98#define SDXC_ACCESS_BY_AHB BIT(31)
99#define SDXC_ACCESS_BY_DMA (0 << 31)
100#define SDXC_HARDWARE_RESET \
101 (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
102
103/* clock control bits */
104#define SDXC_CARD_CLOCK_ON BIT(16)
105#define SDXC_LOW_POWER_ON BIT(17)
106
107/* bus width */
108#define SDXC_WIDTH1 0
109#define SDXC_WIDTH4 1
110#define SDXC_WIDTH8 2
111
112/* smc command bits */
113#define SDXC_RESP_EXPIRE BIT(6)
114#define SDXC_LONG_RESPONSE BIT(7)
115#define SDXC_CHECK_RESPONSE_CRC BIT(8)
116#define SDXC_DATA_EXPIRE BIT(9)
117#define SDXC_WRITE BIT(10)
118#define SDXC_SEQUENCE_MODE BIT(11)
119#define SDXC_SEND_AUTO_STOP BIT(12)
120#define SDXC_WAIT_PRE_OVER BIT(13)
121#define SDXC_STOP_ABORT_CMD BIT(14)
122#define SDXC_SEND_INIT_SEQUENCE BIT(15)
123#define SDXC_UPCLK_ONLY BIT(21)
124#define SDXC_READ_CEATA_DEV BIT(22)
125#define SDXC_CCS_EXPIRE BIT(23)
126#define SDXC_ENABLE_BIT_BOOT BIT(24)
127#define SDXC_ALT_BOOT_OPTIONS BIT(25)
128#define SDXC_BOOT_ACK_EXPIRE BIT(26)
129#define SDXC_BOOT_ABORT BIT(27)
130#define SDXC_VOLTAGE_SWITCH BIT(28)
131#define SDXC_USE_HOLD_REGISTER BIT(29)
132#define SDXC_START BIT(31)
133
134/* interrupt bits */
135#define SDXC_RESP_ERROR BIT(1)
136#define SDXC_COMMAND_DONE BIT(2)
137#define SDXC_DATA_OVER BIT(3)
138#define SDXC_TX_DATA_REQUEST BIT(4)
139#define SDXC_RX_DATA_REQUEST BIT(5)
140#define SDXC_RESP_CRC_ERROR BIT(6)
141#define SDXC_DATA_CRC_ERROR BIT(7)
142#define SDXC_RESP_TIMEOUT BIT(8)
143#define SDXC_DATA_TIMEOUT BIT(9)
144#define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
145#define SDXC_FIFO_RUN_ERROR BIT(11)
146#define SDXC_HARD_WARE_LOCKED BIT(12)
147#define SDXC_START_BIT_ERROR BIT(13)
148#define SDXC_AUTO_COMMAND_DONE BIT(14)
149#define SDXC_END_BIT_ERROR BIT(15)
150#define SDXC_SDIO_INTERRUPT BIT(16)
151#define SDXC_CARD_INSERT BIT(30)
152#define SDXC_CARD_REMOVE BIT(31)
153#define SDXC_INTERRUPT_ERROR_BIT \
154 (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
155 SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
156 SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
157#define SDXC_INTERRUPT_DONE_BIT \
158 (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
159 SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
160
161/* status */
162#define SDXC_RXWL_FLAG BIT(0)
163#define SDXC_TXWL_FLAG BIT(1)
164#define SDXC_FIFO_EMPTY BIT(2)
165#define SDXC_FIFO_FULL BIT(3)
166#define SDXC_CARD_PRESENT BIT(8)
167#define SDXC_CARD_DATA_BUSY BIT(9)
168#define SDXC_DATA_FSM_BUSY BIT(10)
169#define SDXC_DMA_REQUEST BIT(31)
170#define SDXC_FIFO_SIZE 16
171
172/* Function select */
173#define SDXC_CEATA_ON (0xceaa << 16)
174#define SDXC_SEND_IRQ_RESPONSE BIT(0)
175#define SDXC_SDIO_READ_WAIT BIT(1)
176#define SDXC_ABORT_READ_DATA BIT(2)
177#define SDXC_SEND_CCSD BIT(8)
178#define SDXC_SEND_AUTO_STOPCCSD BIT(9)
179#define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
180
181/* IDMA controller bus mod bit field */
182#define SDXC_IDMAC_SOFT_RESET BIT(0)
183#define SDXC_IDMAC_FIX_BURST BIT(1)
184#define SDXC_IDMAC_IDMA_ON BIT(7)
185#define SDXC_IDMAC_REFETCH_DES BIT(31)
186
187/* IDMA status bit field */
188#define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
189#define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
190#define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
191#define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
192#define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
193#define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
194#define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
195#define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
196#define SDXC_IDMAC_IDLE (0 << 13)
197#define SDXC_IDMAC_SUSPEND (1 << 13)
198#define SDXC_IDMAC_DESC_READ (2 << 13)
199#define SDXC_IDMAC_DESC_CHECK (3 << 13)
200#define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
201#define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
202#define SDXC_IDMAC_READ (6 << 13)
203#define SDXC_IDMAC_WRITE (7 << 13)
204#define SDXC_IDMAC_DESC_CLOSE (8 << 13)
205
206/*
207* If the idma-des-size-bits of property is ie 13, bufsize bits are:
208* Bits 0-12: buf1 size
209* Bits 13-25: buf2 size
210* Bits 26-31: not used
211* Since we only ever set buf1 size, we can simply store it directly.
212*/
213#define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
214#define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
215#define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
216#define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
217#define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
218#define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
219#define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
220
Hans de Goede51424b22015-09-23 22:06:48 +0200221#define SDXC_CLK_400K 0
222#define SDXC_CLK_25M 1
223#define SDXC_CLK_50M 2
224#define SDXC_CLK_50M_DDR 3
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800225#define SDXC_CLK_50M_DDR_8BIT 4
Hans de Goede51424b22015-09-23 22:06:48 +0200226
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200227#define SDXC_2X_TIMING_MODE BIT(31)
228
229#define SDXC_CAL_START BIT(15)
230#define SDXC_CAL_DONE BIT(14)
231#define SDXC_CAL_DL_SHIFT 8
232#define SDXC_CAL_DL_SW_EN BIT(7)
233#define SDXC_CAL_DL_SW_SHIFT 0
234#define SDXC_CAL_DL_MASK 0x3f
235
236#define SDXC_CAL_TIMEOUT 3 /* in seconds, 3s is enough*/
237
Hans de Goede51424b22015-09-23 22:06:48 +0200238struct sunxi_mmc_clk_delay {
239 u32 output;
240 u32 sample;
241};
242
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200243struct sunxi_idma_des {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200244 __le32 config;
245 __le32 buf_size;
246 __le32 buf_addr_ptr1;
247 __le32 buf_addr_ptr2;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200248};
249
Hans de Goede86a93312016-07-30 16:25:45 +0200250struct sunxi_mmc_cfg {
251 u32 idma_des_size_bits;
252 const struct sunxi_mmc_clk_delay *clk_delays;
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200253
254 /* does the IP block support autocalibration? */
255 bool can_calibrate;
Maxime Ripard9a37e532017-01-27 22:38:36 +0100256
257 bool needs_new_timings;
Hans de Goede86a93312016-07-30 16:25:45 +0200258};
259
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200260struct sunxi_mmc_host {
261 struct mmc_host *mmc;
262 struct reset_control *reset;
Hans de Goede86a93312016-07-30 16:25:45 +0200263 const struct sunxi_mmc_cfg *cfg;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200264
265 /* IO mapping base */
266 void __iomem *reg_base;
267
268 /* clock management */
269 struct clk *clk_ahb;
270 struct clk *clk_mmc;
Maxime Ripard6c09bb82014-07-12 12:01:33 +0200271 struct clk *clk_sample;
272 struct clk *clk_output;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200273
274 /* irq */
275 spinlock_t lock;
276 int irq;
277 u32 int_sum;
278 u32 sdio_imask;
279
280 /* dma */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200281 dma_addr_t sg_dma;
282 void *sg_cpu;
283 bool wait_dma;
284
285 struct mmc_request *mrq;
286 struct mmc_request *manual_stop_mrq;
287 int ferror;
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800288
289 /* vqmmc */
290 bool vqmmc_enabled;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200291};
292
293static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
294{
295 unsigned long expire = jiffies + msecs_to_jiffies(250);
296 u32 rval;
297
David Lanzendörfer0f0fcd32014-12-16 15:11:10 +0100298 mmc_writel(host, REG_GCTRL, SDXC_HARDWARE_RESET);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200299 do {
300 rval = mmc_readl(host, REG_GCTRL);
301 } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
302
303 if (rval & SDXC_HARDWARE_RESET) {
304 dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
305 return -EIO;
306 }
307
308 return 0;
309}
310
311static int sunxi_mmc_init_host(struct mmc_host *mmc)
312{
313 u32 rval;
314 struct sunxi_mmc_host *host = mmc_priv(mmc);
315
316 if (sunxi_mmc_reset_host(host))
317 return -EIO;
318
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800319 /*
320 * Burst 8 transfers, RX trigger level: 7, TX trigger level: 8
321 *
322 * TODO: sun9i has a larger FIFO and supports higher trigger values
323 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200324 mmc_writel(host, REG_FTRGL, 0x20070008);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800325 /* Maximum timeout value */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200326 mmc_writel(host, REG_TMOUT, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800327 /* Unmask SDIO interrupt if needed */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200328 mmc_writel(host, REG_IMASK, host->sdio_imask);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800329 /* Clear all pending interrupts */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200330 mmc_writel(host, REG_RINTR, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800331 /* Debug register? undocumented */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200332 mmc_writel(host, REG_DBGC, 0xdeb);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800333 /* Enable CEATA support */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200334 mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800335 /* Set DMA descriptor list base address */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200336 mmc_writel(host, REG_DLBA, host->sg_dma);
337
338 rval = mmc_readl(host, REG_GCTRL);
339 rval |= SDXC_INTERRUPT_ENABLE_BIT;
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800340 /* Undocumented, but found in Allwinner code */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200341 rval &= ~SDXC_ACCESS_DONE_DIRECT;
342 mmc_writel(host, REG_GCTRL, rval);
343
344 return 0;
345}
346
347static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
348 struct mmc_data *data)
349{
350 struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100351 dma_addr_t next_desc = host->sg_dma;
Hans de Goede86a93312016-07-30 16:25:45 +0200352 int i, max_len = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200353
354 for (i = 0; i < data->sg_len; i++) {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200355 pdes[i].config = cpu_to_le32(SDXC_IDMAC_DES0_CH |
356 SDXC_IDMAC_DES0_OWN |
357 SDXC_IDMAC_DES0_DIC);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200358
359 if (data->sg[i].length == max_len)
360 pdes[i].buf_size = 0; /* 0 == max_len */
361 else
Michael Weiser2dd110b2016-08-22 18:42:18 +0200362 pdes[i].buf_size = cpu_to_le32(data->sg[i].length);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200363
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100364 next_desc += sizeof(struct sunxi_idma_des);
Michael Weiser2dd110b2016-08-22 18:42:18 +0200365 pdes[i].buf_addr_ptr1 =
366 cpu_to_le32(sg_dma_address(&data->sg[i]));
367 pdes[i].buf_addr_ptr2 = cpu_to_le32((u32)next_desc);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200368 }
369
Michael Weiser2dd110b2016-08-22 18:42:18 +0200370 pdes[0].config |= cpu_to_le32(SDXC_IDMAC_DES0_FD);
371 pdes[i - 1].config |= cpu_to_le32(SDXC_IDMAC_DES0_LD |
372 SDXC_IDMAC_DES0_ER);
373 pdes[i - 1].config &= cpu_to_le32(~SDXC_IDMAC_DES0_DIC);
Hans de Goedee8a59042014-12-16 15:10:59 +0100374 pdes[i - 1].buf_addr_ptr2 = 0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200375
376 /*
377 * Avoid the io-store starting the idmac hitting io-mem before the
378 * descriptors hit the main-mem.
379 */
380 wmb();
381}
382
383static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
384{
385 if (data->flags & MMC_DATA_WRITE)
386 return DMA_TO_DEVICE;
387 else
388 return DMA_FROM_DEVICE;
389}
390
391static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
392 struct mmc_data *data)
393{
394 u32 i, dma_len;
395 struct scatterlist *sg;
396
397 dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
398 sunxi_mmc_get_dma_dir(data));
399 if (dma_len == 0) {
400 dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
401 return -ENOMEM;
402 }
403
404 for_each_sg(data->sg, sg, data->sg_len, i) {
405 if (sg->offset & 3 || sg->length & 3) {
406 dev_err(mmc_dev(host->mmc),
407 "unaligned scatterlist: os %x length %d\n",
408 sg->offset, sg->length);
409 return -EINVAL;
410 }
411 }
412
413 return 0;
414}
415
416static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
417 struct mmc_data *data)
418{
419 u32 rval;
420
421 sunxi_mmc_init_idma_des(host, data);
422
423 rval = mmc_readl(host, REG_GCTRL);
424 rval |= SDXC_DMA_ENABLE_BIT;
425 mmc_writel(host, REG_GCTRL, rval);
426 rval |= SDXC_DMA_RESET;
427 mmc_writel(host, REG_GCTRL, rval);
428
429 mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
430
431 if (!(data->flags & MMC_DATA_WRITE))
432 mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
433
434 mmc_writel(host, REG_DMAC,
435 SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
436}
437
438static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
439 struct mmc_request *req)
440{
441 u32 arg, cmd_val, ri;
442 unsigned long expire = jiffies + msecs_to_jiffies(1000);
443
444 cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
445 SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
446
447 if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
448 cmd_val |= SD_IO_RW_DIRECT;
449 arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
450 ((req->cmd->arg >> 28) & 0x7);
451 } else {
452 cmd_val |= MMC_STOP_TRANSMISSION;
453 arg = 0;
454 }
455
456 mmc_writel(host, REG_CARG, arg);
457 mmc_writel(host, REG_CMDR, cmd_val);
458
459 do {
460 ri = mmc_readl(host, REG_RINTR);
461 } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
462 time_before(jiffies, expire));
463
464 if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
465 dev_err(mmc_dev(host->mmc), "send stop command failed\n");
466 if (req->stop)
467 req->stop->resp[0] = -ETIMEDOUT;
468 } else {
469 if (req->stop)
470 req->stop->resp[0] = mmc_readl(host, REG_RESP0);
471 }
472
473 mmc_writel(host, REG_RINTR, 0xffff);
474}
475
476static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
477{
478 struct mmc_command *cmd = host->mrq->cmd;
479 struct mmc_data *data = host->mrq->data;
480
481 /* For some cmds timeout is normal with sd/mmc cards */
482 if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
483 SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
484 cmd->opcode == SD_IO_RW_DIRECT))
485 return;
486
487 dev_err(mmc_dev(host->mmc),
488 "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
489 host->mmc->index, cmd->opcode,
490 data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
491 host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
492 host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
493 host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
494 host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
495 host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
496 host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
497 host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
498 host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
499 host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
500 );
501}
502
503/* Called in interrupt context! */
504static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
505{
506 struct mmc_request *mrq = host->mrq;
507 struct mmc_data *data = mrq->data;
508 u32 rval;
509
510 mmc_writel(host, REG_IMASK, host->sdio_imask);
511 mmc_writel(host, REG_IDIE, 0);
512
513 if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
514 sunxi_mmc_dump_errinfo(host);
515 mrq->cmd->error = -ETIMEDOUT;
516
517 if (data) {
518 data->error = -ETIMEDOUT;
519 host->manual_stop_mrq = mrq;
520 }
521
522 if (mrq->stop)
523 mrq->stop->error = -ETIMEDOUT;
524 } else {
525 if (mrq->cmd->flags & MMC_RSP_136) {
526 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
527 mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
528 mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
529 mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
530 } else {
531 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
532 }
533
534 if (data)
535 data->bytes_xfered = data->blocks * data->blksz;
536 }
537
538 if (data) {
539 mmc_writel(host, REG_IDST, 0x337);
540 mmc_writel(host, REG_DMAC, 0);
541 rval = mmc_readl(host, REG_GCTRL);
542 rval |= SDXC_DMA_RESET;
543 mmc_writel(host, REG_GCTRL, rval);
544 rval &= ~SDXC_DMA_ENABLE_BIT;
545 mmc_writel(host, REG_GCTRL, rval);
546 rval |= SDXC_FIFO_RESET;
547 mmc_writel(host, REG_GCTRL, rval);
548 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
549 sunxi_mmc_get_dma_dir(data));
550 }
551
552 mmc_writel(host, REG_RINTR, 0xffff);
553
554 host->mrq = NULL;
555 host->int_sum = 0;
556 host->wait_dma = false;
557
558 return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
559}
560
561static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
562{
563 struct sunxi_mmc_host *host = dev_id;
564 struct mmc_request *mrq;
565 u32 msk_int, idma_int;
566 bool finalize = false;
567 bool sdio_int = false;
568 irqreturn_t ret = IRQ_HANDLED;
569
570 spin_lock(&host->lock);
571
572 idma_int = mmc_readl(host, REG_IDST);
573 msk_int = mmc_readl(host, REG_MISTA);
574
575 dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
576 host->mrq, msk_int, idma_int);
577
578 mrq = host->mrq;
579 if (mrq) {
580 if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
581 host->wait_dma = false;
582
583 host->int_sum |= msk_int;
584
585 /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
586 if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
587 !(host->int_sum & SDXC_COMMAND_DONE))
588 mmc_writel(host, REG_IMASK,
589 host->sdio_imask | SDXC_COMMAND_DONE);
590 /* Don't wait for dma on error */
591 else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
592 finalize = true;
593 else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
594 !host->wait_dma)
595 finalize = true;
596 }
597
598 if (msk_int & SDXC_SDIO_INTERRUPT)
599 sdio_int = true;
600
601 mmc_writel(host, REG_RINTR, msk_int);
602 mmc_writel(host, REG_IDST, idma_int);
603
604 if (finalize)
605 ret = sunxi_mmc_finalize_request(host);
606
607 spin_unlock(&host->lock);
608
609 if (finalize && ret == IRQ_HANDLED)
610 mmc_request_done(host->mmc, mrq);
611
612 if (sdio_int)
613 mmc_signal_sdio_irq(host->mmc);
614
615 return ret;
616}
617
618static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
619{
620 struct sunxi_mmc_host *host = dev_id;
621 struct mmc_request *mrq;
622 unsigned long iflags;
623
624 spin_lock_irqsave(&host->lock, iflags);
625 mrq = host->manual_stop_mrq;
626 spin_unlock_irqrestore(&host->lock, iflags);
627
628 if (!mrq) {
629 dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
630 return IRQ_HANDLED;
631 }
632
633 dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100634
635 /*
636 * We will never have more than one outstanding request,
637 * and we do not complete the request until after
638 * we've cleared host->manual_stop_mrq so we do not need to
639 * spin lock this function.
640 * Additionally we have wait states within this function
641 * so having it in a lock is a very bad idea.
642 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200643 sunxi_mmc_send_manual_stop(host, mrq);
644
645 spin_lock_irqsave(&host->lock, iflags);
646 host->manual_stop_mrq = NULL;
647 spin_unlock_irqrestore(&host->lock, iflags);
648
649 mmc_request_done(host->mmc, mrq);
650
651 return IRQ_HANDLED;
652}
653
654static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
655{
Michal Suchanek7bb9c242015-08-12 15:29:31 +0200656 unsigned long expire = jiffies + msecs_to_jiffies(750);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200657 u32 rval;
658
659 rval = mmc_readl(host, REG_CLKCR);
660 rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON);
661
662 if (oclk_en)
663 rval |= SDXC_CARD_CLOCK_ON;
664
665 mmc_writel(host, REG_CLKCR, rval);
666
667 rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
668 mmc_writel(host, REG_CMDR, rval);
669
670 do {
671 rval = mmc_readl(host, REG_CMDR);
672 } while (time_before(jiffies, expire) && (rval & SDXC_START));
673
674 /* clear irq status bits set by the command */
675 mmc_writel(host, REG_RINTR,
676 mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
677
678 if (rval & SDXC_START) {
679 dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
680 return -EIO;
681 }
682
683 return 0;
684}
685
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200686static int sunxi_mmc_calibrate(struct sunxi_mmc_host *host, int reg_off)
687{
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200688 if (!host->cfg->can_calibrate)
689 return 0;
690
Maxime Ripard860fdf82017-01-27 22:38:35 +0100691 /*
692 * FIXME:
693 * This is not clear how the calibration is supposed to work
694 * yet. The best rate have been obtained by simply setting the
695 * delay to 0, as Allwinner does in its BSP.
696 *
697 * The only mode that doesn't have such a delay is HS400, that
698 * is in itself a TODO.
699 */
700 writel(SDXC_CAL_DL_SW_EN, host->reg_base + reg_off);
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200701
702 return 0;
703}
704
Hans de Goedef2cecb72016-07-30 16:25:46 +0200705static int sunxi_mmc_clk_set_phase(struct sunxi_mmc_host *host,
706 struct mmc_ios *ios, u32 rate)
707{
708 int index;
709
Hans de Goedeb4656462016-07-30 16:25:47 +0200710 if (!host->cfg->clk_delays)
711 return 0;
712
Hans de Goedef2cecb72016-07-30 16:25:46 +0200713 /* determine delays */
714 if (rate <= 400000) {
715 index = SDXC_CLK_400K;
716 } else if (rate <= 25000000) {
717 index = SDXC_CLK_25M;
718 } else if (rate <= 52000000) {
719 if (ios->timing != MMC_TIMING_UHS_DDR50 &&
720 ios->timing != MMC_TIMING_MMC_DDR52) {
721 index = SDXC_CLK_50M;
722 } else if (ios->bus_width == MMC_BUS_WIDTH_8) {
723 index = SDXC_CLK_50M_DDR_8BIT;
724 } else {
725 index = SDXC_CLK_50M_DDR;
726 }
727 } else {
728 return -EINVAL;
729 }
730
731 clk_set_phase(host->clk_sample, host->cfg->clk_delays[index].sample);
732 clk_set_phase(host->clk_output, host->cfg->clk_delays[index].output);
733
734 return 0;
735}
736
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200737static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
738 struct mmc_ios *ios)
739{
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200740 long rate;
741 u32 rval, clock = ios->clock;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200742 int ret;
743
Maxime Ripard39cc2812017-01-27 22:38:33 +0100744 ret = sunxi_mmc_oclk_onoff(host, 0);
745 if (ret)
746 return ret;
747
Maxime Ripard94790742017-01-27 22:38:34 +0100748 if (!ios->clock)
749 return 0;
750
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800751 /* 8 bit DDR requires a higher module clock */
752 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
753 ios->bus_width == MMC_BUS_WIDTH_8)
754 clock <<= 1;
755
756 rate = clk_round_rate(host->clk_mmc, clock);
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200757 if (rate < 0) {
758 dev_err(mmc_dev(host->mmc), "error rounding clk to %d: %ld\n",
759 clock, rate);
760 return rate;
761 }
762 dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %ld\n",
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800763 clock, rate);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200764
765 /* setting clock rate */
766 ret = clk_set_rate(host->clk_mmc, rate);
767 if (ret) {
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200768 dev_err(mmc_dev(host->mmc), "error setting clk to %ld: %d\n",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200769 rate, ret);
770 return ret;
771 }
772
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200773 /* clear internal divider */
774 rval = mmc_readl(host, REG_CLKCR);
775 rval &= ~0xff;
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800776 /* set internal divider for 8 bit eMMC DDR, so card clock is right */
777 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
778 ios->bus_width == MMC_BUS_WIDTH_8) {
779 rval |= 1;
780 rate >>= 1;
781 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200782 mmc_writel(host, REG_CLKCR, rval);
783
Maxime Ripard9a37e532017-01-27 22:38:36 +0100784 if (host->cfg->needs_new_timings)
785 mmc_writel(host, REG_SD_NTSR, SDXC_2X_TIMING_MODE);
786
Hans de Goedef2cecb72016-07-30 16:25:46 +0200787 ret = sunxi_mmc_clk_set_phase(host, ios, rate);
788 if (ret)
789 return ret;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200790
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200791 ret = sunxi_mmc_calibrate(host, SDXC_REG_SAMP_DL_REG);
792 if (ret)
793 return ret;
794
Maxime Ripard860fdf82017-01-27 22:38:35 +0100795 /*
796 * FIXME:
797 *
798 * In HS400 we'll also need to calibrate the data strobe
799 * signal. This should only happen on the MMC2 controller (at
800 * least on the A64).
801 */
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +0200802
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200803 return sunxi_mmc_oclk_onoff(host, 1);
804}
805
806static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
807{
808 struct sunxi_mmc_host *host = mmc_priv(mmc);
809 u32 rval;
810
811 /* Set the power state */
812 switch (ios->power_mode) {
813 case MMC_POWER_ON:
814 break;
815
816 case MMC_POWER_UP:
Maxime Ripard424feb52016-10-19 15:33:04 +0200817 if (!IS_ERR(mmc->supply.vmmc)) {
818 host->ferror = mmc_regulator_set_ocr(mmc,
819 mmc->supply.vmmc,
820 ios->vdd);
821 if (host->ferror)
822 return;
823 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200824
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800825 if (!IS_ERR(mmc->supply.vqmmc)) {
826 host->ferror = regulator_enable(mmc->supply.vqmmc);
827 if (host->ferror) {
828 dev_err(mmc_dev(mmc),
829 "failed to enable vqmmc\n");
830 return;
831 }
832 host->vqmmc_enabled = true;
833 }
834
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200835 host->ferror = sunxi_mmc_init_host(mmc);
836 if (host->ferror)
837 return;
838
839 dev_dbg(mmc_dev(mmc), "power on!\n");
840 break;
841
842 case MMC_POWER_OFF:
843 dev_dbg(mmc_dev(mmc), "power off!\n");
844 sunxi_mmc_reset_host(host);
Maxime Ripard424feb52016-10-19 15:33:04 +0200845 if (!IS_ERR(mmc->supply.vmmc))
846 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
847
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800848 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled)
849 regulator_disable(mmc->supply.vqmmc);
850 host->vqmmc_enabled = false;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200851 break;
852 }
853
854 /* set bus width */
855 switch (ios->bus_width) {
856 case MMC_BUS_WIDTH_1:
857 mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
858 break;
859 case MMC_BUS_WIDTH_4:
860 mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
861 break;
862 case MMC_BUS_WIDTH_8:
863 mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
864 break;
865 }
866
867 /* set ddr mode */
868 rval = mmc_readl(host, REG_GCTRL);
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +0800869 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
870 ios->timing == MMC_TIMING_MMC_DDR52)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200871 rval |= SDXC_DDR_MODE;
872 else
873 rval &= ~SDXC_DDR_MODE;
874 mmc_writel(host, REG_GCTRL, rval);
875
876 /* set up clock */
Maxime Ripard94790742017-01-27 22:38:34 +0100877 if (ios->power_mode) {
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200878 host->ferror = sunxi_mmc_clk_set_rate(host, ios);
879 /* Android code had a usleep_range(50000, 55000); here */
880 }
881}
882
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800883static int sunxi_mmc_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
884{
885 /* vqmmc regulator is available */
886 if (!IS_ERR(mmc->supply.vqmmc))
887 return mmc_regulator_set_vqmmc(mmc, ios);
888
889 /* no vqmmc regulator, assume fixed regulator at 3/3.3V */
890 if (mmc->ios.signal_voltage == MMC_SIGNAL_VOLTAGE_330)
891 return 0;
892
893 return -EINVAL;
894}
895
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200896static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
897{
898 struct sunxi_mmc_host *host = mmc_priv(mmc);
899 unsigned long flags;
900 u32 imask;
901
902 spin_lock_irqsave(&host->lock, flags);
903
904 imask = mmc_readl(host, REG_IMASK);
905 if (enable) {
906 host->sdio_imask = SDXC_SDIO_INTERRUPT;
907 imask |= SDXC_SDIO_INTERRUPT;
908 } else {
909 host->sdio_imask = 0;
910 imask &= ~SDXC_SDIO_INTERRUPT;
911 }
912 mmc_writel(host, REG_IMASK, imask);
913 spin_unlock_irqrestore(&host->lock, flags);
914}
915
916static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
917{
918 struct sunxi_mmc_host *host = mmc_priv(mmc);
919 mmc_writel(host, REG_HWRST, 0);
920 udelay(10);
921 mmc_writel(host, REG_HWRST, 1);
922 udelay(300);
923}
924
925static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
926{
927 struct sunxi_mmc_host *host = mmc_priv(mmc);
928 struct mmc_command *cmd = mrq->cmd;
929 struct mmc_data *data = mrq->data;
930 unsigned long iflags;
931 u32 imask = SDXC_INTERRUPT_ERROR_BIT;
932 u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100933 bool wait_dma = host->wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200934 int ret;
935
936 /* Check for set_ios errors (should never happen) */
937 if (host->ferror) {
938 mrq->cmd->error = host->ferror;
939 mmc_request_done(mmc, mrq);
940 return;
941 }
942
943 if (data) {
944 ret = sunxi_mmc_map_dma(host, data);
945 if (ret < 0) {
946 dev_err(mmc_dev(mmc), "map DMA failed\n");
947 cmd->error = ret;
948 data->error = ret;
949 mmc_request_done(mmc, mrq);
950 return;
951 }
952 }
953
954 if (cmd->opcode == MMC_GO_IDLE_STATE) {
955 cmd_val |= SDXC_SEND_INIT_SEQUENCE;
956 imask |= SDXC_COMMAND_DONE;
957 }
958
959 if (cmd->flags & MMC_RSP_PRESENT) {
960 cmd_val |= SDXC_RESP_EXPIRE;
961 if (cmd->flags & MMC_RSP_136)
962 cmd_val |= SDXC_LONG_RESPONSE;
963 if (cmd->flags & MMC_RSP_CRC)
964 cmd_val |= SDXC_CHECK_RESPONSE_CRC;
965
966 if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
967 cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200968
969 if (cmd->data->stop) {
970 imask |= SDXC_AUTO_COMMAND_DONE;
971 cmd_val |= SDXC_SEND_AUTO_STOP;
972 } else {
973 imask |= SDXC_DATA_OVER;
974 }
975
976 if (cmd->data->flags & MMC_DATA_WRITE)
977 cmd_val |= SDXC_WRITE;
978 else
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100979 wait_dma = true;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200980 } else {
981 imask |= SDXC_COMMAND_DONE;
982 }
983 } else {
984 imask |= SDXC_COMMAND_DONE;
985 }
986
987 dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
988 cmd_val & 0x3f, cmd_val, cmd->arg, imask,
989 mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
990
991 spin_lock_irqsave(&host->lock, iflags);
992
993 if (host->mrq || host->manual_stop_mrq) {
994 spin_unlock_irqrestore(&host->lock, iflags);
995
996 if (data)
997 dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
998 sunxi_mmc_get_dma_dir(data));
999
1000 dev_err(mmc_dev(mmc), "request already pending\n");
1001 mrq->cmd->error = -EBUSY;
1002 mmc_request_done(mmc, mrq);
1003 return;
1004 }
1005
1006 if (data) {
1007 mmc_writel(host, REG_BLKSZ, data->blksz);
1008 mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
1009 sunxi_mmc_start_dma(host, data);
1010 }
1011
1012 host->mrq = mrq;
David Lanzendörferdd9b3802014-12-16 15:11:04 +01001013 host->wait_dma = wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001014 mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
1015 mmc_writel(host, REG_CARG, cmd->arg);
1016 mmc_writel(host, REG_CMDR, cmd_val);
1017
1018 spin_unlock_irqrestore(&host->lock, iflags);
1019}
1020
Hans de Goedec1590dd2015-09-22 17:30:26 +02001021static int sunxi_mmc_card_busy(struct mmc_host *mmc)
1022{
1023 struct sunxi_mmc_host *host = mmc_priv(mmc);
1024
1025 return !!(mmc_readl(host, REG_STAS) & SDXC_CARD_DATA_BUSY);
1026}
1027
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001028static struct mmc_host_ops sunxi_mmc_ops = {
1029 .request = sunxi_mmc_request,
1030 .set_ios = sunxi_mmc_set_ios,
1031 .get_ro = mmc_gpio_get_ro,
1032 .get_cd = mmc_gpio_get_cd,
1033 .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +08001034 .start_signal_voltage_switch = sunxi_mmc_volt_switch,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001035 .hw_reset = sunxi_mmc_hw_reset,
Hans de Goedec1590dd2015-09-22 17:30:26 +02001036 .card_busy = sunxi_mmc_card_busy,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001037};
1038
Hans de Goede51424b22015-09-23 22:06:48 +02001039static const struct sunxi_mmc_clk_delay sunxi_mmc_clk_delays[] = {
1040 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1041 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1042 [SDXC_CLK_50M] = { .output = 90, .sample = 120 },
1043 [SDXC_CLK_50M_DDR] = { .output = 60, .sample = 120 },
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +08001044 /* Value from A83T "new timing mode". Works but might not be right. */
1045 [SDXC_CLK_50M_DDR_8BIT] = { .output = 90, .sample = 180 },
Hans de Goede51424b22015-09-23 22:06:48 +02001046};
1047
1048static const struct sunxi_mmc_clk_delay sun9i_mmc_clk_delays[] = {
1049 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
1050 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
1051 [SDXC_CLK_50M] = { .output = 150, .sample = 120 },
Chen-Yu Tsai01752492016-05-29 15:04:43 +08001052 [SDXC_CLK_50M_DDR] = { .output = 54, .sample = 36 },
1053 [SDXC_CLK_50M_DDR_8BIT] = { .output = 72, .sample = 72 },
Hans de Goede51424b22015-09-23 22:06:48 +02001054};
1055
Hans de Goede86a93312016-07-30 16:25:45 +02001056static const struct sunxi_mmc_cfg sun4i_a10_cfg = {
1057 .idma_des_size_bits = 13,
Hans de Goedeb4656462016-07-30 16:25:47 +02001058 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001059 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001060};
1061
1062static const struct sunxi_mmc_cfg sun5i_a13_cfg = {
1063 .idma_des_size_bits = 16,
Hans de Goedeb4656462016-07-30 16:25:47 +02001064 .clk_delays = NULL,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001065 .can_calibrate = false,
Hans de Goedeb4656462016-07-30 16:25:47 +02001066};
1067
1068static const struct sunxi_mmc_cfg sun7i_a20_cfg = {
1069 .idma_des_size_bits = 16,
Hans de Goede86a93312016-07-30 16:25:45 +02001070 .clk_delays = sunxi_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001071 .can_calibrate = false,
Hans de Goede86a93312016-07-30 16:25:45 +02001072};
1073
1074static const struct sunxi_mmc_cfg sun9i_a80_cfg = {
1075 .idma_des_size_bits = 16,
1076 .clk_delays = sun9i_mmc_clk_delays,
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001077 .can_calibrate = false,
1078};
1079
1080static const struct sunxi_mmc_cfg sun50i_a64_cfg = {
1081 .idma_des_size_bits = 16,
1082 .clk_delays = NULL,
1083 .can_calibrate = true,
Maxime Ripard9a37e532017-01-27 22:38:36 +01001084 .needs_new_timings = true,
Hans de Goede86a93312016-07-30 16:25:45 +02001085};
1086
1087static const struct of_device_id sunxi_mmc_of_match[] = {
1088 { .compatible = "allwinner,sun4i-a10-mmc", .data = &sun4i_a10_cfg },
1089 { .compatible = "allwinner,sun5i-a13-mmc", .data = &sun5i_a13_cfg },
Hans de Goedeb4656462016-07-30 16:25:47 +02001090 { .compatible = "allwinner,sun7i-a20-mmc", .data = &sun7i_a20_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001091 { .compatible = "allwinner,sun9i-a80-mmc", .data = &sun9i_a80_cfg },
Icenowy Zhenge1b8dfd2016-08-05 04:57:15 +02001092 { .compatible = "allwinner,sun50i-a64-mmc", .data = &sun50i_a64_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001093 { /* sentinel */ }
1094};
1095MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
1096
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001097static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
1098 struct platform_device *pdev)
1099{
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001100 int ret;
1101
Hans de Goede86a93312016-07-30 16:25:45 +02001102 host->cfg = of_device_get_match_data(&pdev->dev);
1103 if (!host->cfg)
1104 return -EINVAL;
Hans de Goede51424b22015-09-23 22:06:48 +02001105
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001106 ret = mmc_regulator_get_supply(host->mmc);
1107 if (ret) {
1108 if (ret != -EPROBE_DEFER)
1109 dev_err(&pdev->dev, "Could not get vmmc supply\n");
1110 return ret;
1111 }
1112
1113 host->reg_base = devm_ioremap_resource(&pdev->dev,
1114 platform_get_resource(pdev, IORESOURCE_MEM, 0));
1115 if (IS_ERR(host->reg_base))
1116 return PTR_ERR(host->reg_base);
1117
1118 host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1119 if (IS_ERR(host->clk_ahb)) {
1120 dev_err(&pdev->dev, "Could not get ahb clock\n");
1121 return PTR_ERR(host->clk_ahb);
1122 }
1123
1124 host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
1125 if (IS_ERR(host->clk_mmc)) {
1126 dev_err(&pdev->dev, "Could not get mmc clock\n");
1127 return PTR_ERR(host->clk_mmc);
1128 }
1129
Hans de Goedeb4656462016-07-30 16:25:47 +02001130 if (host->cfg->clk_delays) {
1131 host->clk_output = devm_clk_get(&pdev->dev, "output");
1132 if (IS_ERR(host->clk_output)) {
1133 dev_err(&pdev->dev, "Could not get output clock\n");
1134 return PTR_ERR(host->clk_output);
1135 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001136
Hans de Goedeb4656462016-07-30 16:25:47 +02001137 host->clk_sample = devm_clk_get(&pdev->dev, "sample");
1138 if (IS_ERR(host->clk_sample)) {
1139 dev_err(&pdev->dev, "Could not get sample clock\n");
1140 return PTR_ERR(host->clk_sample);
1141 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001142 }
1143
Chen-Yu Tsai9e71c5892015-03-03 09:44:40 +08001144 host->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
1145 if (PTR_ERR(host->reset) == -EPROBE_DEFER)
1146 return PTR_ERR(host->reset);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001147
1148 ret = clk_prepare_enable(host->clk_ahb);
1149 if (ret) {
1150 dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
1151 return ret;
1152 }
1153
1154 ret = clk_prepare_enable(host->clk_mmc);
1155 if (ret) {
1156 dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
1157 goto error_disable_clk_ahb;
1158 }
1159
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001160 ret = clk_prepare_enable(host->clk_output);
1161 if (ret) {
1162 dev_err(&pdev->dev, "Enable output clk err %d\n", ret);
1163 goto error_disable_clk_mmc;
1164 }
1165
1166 ret = clk_prepare_enable(host->clk_sample);
1167 if (ret) {
1168 dev_err(&pdev->dev, "Enable sample clk err %d\n", ret);
1169 goto error_disable_clk_output;
1170 }
1171
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001172 if (!IS_ERR(host->reset)) {
1173 ret = reset_control_deassert(host->reset);
1174 if (ret) {
1175 dev_err(&pdev->dev, "reset err %d\n", ret);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001176 goto error_disable_clk_sample;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001177 }
1178 }
1179
1180 /*
1181 * Sometimes the controller asserts the irq on boot for some reason,
1182 * make sure the controller is in a sane state before enabling irqs.
1183 */
1184 ret = sunxi_mmc_reset_host(host);
1185 if (ret)
1186 goto error_assert_reset;
1187
1188 host->irq = platform_get_irq(pdev, 0);
1189 return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
1190 sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
1191
1192error_assert_reset:
1193 if (!IS_ERR(host->reset))
1194 reset_control_assert(host->reset);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001195error_disable_clk_sample:
1196 clk_disable_unprepare(host->clk_sample);
1197error_disable_clk_output:
1198 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001199error_disable_clk_mmc:
1200 clk_disable_unprepare(host->clk_mmc);
1201error_disable_clk_ahb:
1202 clk_disable_unprepare(host->clk_ahb);
1203 return ret;
1204}
1205
1206static int sunxi_mmc_probe(struct platform_device *pdev)
1207{
1208 struct sunxi_mmc_host *host;
1209 struct mmc_host *mmc;
1210 int ret;
1211
1212 mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
1213 if (!mmc) {
1214 dev_err(&pdev->dev, "mmc alloc host failed\n");
1215 return -ENOMEM;
1216 }
1217
1218 host = mmc_priv(mmc);
1219 host->mmc = mmc;
1220 spin_lock_init(&host->lock);
1221
1222 ret = sunxi_mmc_resource_request(host, pdev);
1223 if (ret)
1224 goto error_free_host;
1225
1226 host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1227 &host->sg_dma, GFP_KERNEL);
1228 if (!host->sg_cpu) {
1229 dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
1230 ret = -ENOMEM;
1231 goto error_free_host;
1232 }
1233
1234 mmc->ops = &sunxi_mmc_ops;
1235 mmc->max_blk_count = 8192;
1236 mmc->max_blk_size = 4096;
1237 mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
Hans de Goede86a93312016-07-30 16:25:45 +02001238 mmc->max_seg_size = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001239 mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001240 /* 400kHz ~ 52MHz */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001241 mmc->f_min = 400000;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001242 mmc->f_max = 52000000;
Chen-Yu Tsai3df01a92014-08-20 21:39:20 +08001243 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Hans de Goedea4101dc2015-03-10 16:36:36 +01001244 MMC_CAP_ERASE | MMC_CAP_SDIO_IRQ;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001245
Hans de Goedeb4656462016-07-30 16:25:47 +02001246 if (host->cfg->clk_delays)
1247 mmc->caps |= MMC_CAP_1_8V_DDR;
1248
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001249 ret = mmc_of_parse(mmc);
1250 if (ret)
1251 goto error_free_dma;
1252
1253 ret = mmc_add_host(mmc);
1254 if (ret)
1255 goto error_free_dma;
1256
1257 dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
1258 platform_set_drvdata(pdev, mmc);
1259 return 0;
1260
1261error_free_dma:
1262 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1263error_free_host:
1264 mmc_free_host(mmc);
1265 return ret;
1266}
1267
1268static int sunxi_mmc_remove(struct platform_device *pdev)
1269{
1270 struct mmc_host *mmc = platform_get_drvdata(pdev);
1271 struct sunxi_mmc_host *host = mmc_priv(mmc);
1272
1273 mmc_remove_host(mmc);
1274 disable_irq(host->irq);
1275 sunxi_mmc_reset_host(host);
1276
1277 if (!IS_ERR(host->reset))
1278 reset_control_assert(host->reset);
1279
Hans de Goede4c5f4bf2016-07-30 16:25:44 +02001280 clk_disable_unprepare(host->clk_sample);
1281 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001282 clk_disable_unprepare(host->clk_mmc);
1283 clk_disable_unprepare(host->clk_ahb);
1284
1285 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1286 mmc_free_host(mmc);
1287
1288 return 0;
1289}
1290
1291static struct platform_driver sunxi_mmc_driver = {
1292 .driver = {
1293 .name = "sunxi-mmc",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001294 .of_match_table = of_match_ptr(sunxi_mmc_of_match),
1295 },
1296 .probe = sunxi_mmc_probe,
1297 .remove = sunxi_mmc_remove,
1298};
1299module_platform_driver(sunxi_mmc_driver);
1300
1301MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
1302MODULE_LICENSE("GPL v2");
1303MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
1304MODULE_ALIAS("platform:sunxi-mmc");