blob: b0cf0612a454d62f4772da95a77982b3105429a2 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_PROCESSOR_H
3#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01004
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01005#include <asm/processor-flags.h>
6
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01007/* Forward declaration, a strange C thing */
8struct task_struct;
9struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -040010struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010011
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010012#include <asm/math_emu.h>
13#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010014#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020015#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010016#include <asm/current.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010017#include <asm/cpufeatures.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010024#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020025#include <asm/fpu/types.h>
Josh Poimboeuf76846bf2017-07-11 10:33:45 -050026#include <asm/unwind_hints.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010027
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010029#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020031#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010032#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010033#include <linux/irqflags.h>
Tom Lendacky21729f82017-07-17 16:10:07 -050034#include <linux/mem_encrypt.h>
David Howellsf05e7982012-03-28 18:11:12 +010035
36/*
37 * We handle most unaligned accesses in hardware. On the other hand
38 * unaligned DMA can be quite expensive on some Nehalem processors.
39 *
40 * Based on this we disable the IP header alignment in network drivers.
41 */
42#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010043
K.Prasadb332828c2009-06-01 23:43:10 +053044#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010045/*
46 * Default implementation of macro that returns current
47 * instruction pointer ("program counter").
48 */
49static inline void *current_text_addr(void)
50{
51 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010052
53 asm volatile("mov $1f, %0; 1:":"=r" (pc));
54
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010055 return pc;
56}
57
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020058/*
59 * These alignment constraints are for performance in the vSMP case,
60 * but in the task_struct case we must also meet hardware imposed
61 * alignment requirements of the FPU state:
62 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010063#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010064# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
65# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010066#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020067# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010068# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010069#endif
70
Alex Shie0ba94f2012-06-28 09:02:16 +080071enum tlb_infos {
72 ENTRIES,
73 NR_INFO
74};
75
76extern u16 __read_mostly tlb_lli_4k[NR_INFO];
77extern u16 __read_mostly tlb_lli_2m[NR_INFO];
78extern u16 __read_mostly tlb_lli_4m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4k[NR_INFO];
80extern u16 __read_mostly tlb_lld_2m[NR_INFO];
81extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020082extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080083
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010084/*
85 * CPU type and hardware bug flags. Kept separately for each CPU.
Mathias Krause04402112017-02-12 22:12:07 +010086 * Members of this structure are referenced in head_32.S, so think twice
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010087 * before touching them. [mj]
88 */
89
90struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010091 __u8 x86; /* CPU family */
92 __u8 x86_vendor; /* CPU vendor */
93 __u8 x86_model;
94 __u8 x86_mask;
Mathias Krause64158132017-02-12 22:12:08 +010095#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080097 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000098#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010099 __u8 x86_virt_bits;
100 __u8 x86_phys_bits;
101 /* CPUID returned core id bits: */
102 __u8 x86_coreid_bits;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100103 __u8 cu_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100104 /* Max extended CPUID function supported: */
105 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100106 /* Maximum supported CPUID level, -1=no CPUID: */
107 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100108 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100109 char x86_vendor_id[16];
110 char x86_model_id[64];
111 /* in KB - valid for CPUS which support this call: */
112 int x86_cache_size;
113 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000114 /* Cache QoS architectural values: */
115 int x86_cache_max_rmid; /* max index */
116 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117 int x86_power;
118 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119 /* cpuid returned max cores value: */
120 u16 x86_max_cores;
121 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800122 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100124 /* number of cores as seen by the OS: */
125 u16 booted_cores;
126 /* Physical processor id: */
127 u16 phys_proc_id;
Thomas Gleixner1f12e322016-02-22 22:19:15 +0000128 /* Logical processor id: */
129 u16 logical_proc_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100130 /* Core id: */
131 u16 cpu_core_id;
132 /* Index into per_cpu list: */
133 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700134 u32 microcode;
Kees Cook3859a272016-10-28 01:22:25 -0700135} __randomize_layout;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100136
He Chen47f10a32016-11-11 17:25:34 +0800137struct cpuid_regs {
138 u32 eax, ebx, ecx, edx;
139};
140
141enum cpuid_regs_idx {
142 CPUID_EAX = 0,
143 CPUID_EBX,
144 CPUID_ECX,
145 CPUID_EDX,
146};
147
Ingo Molnar4d46a892008-02-21 04:24:40 +0100148#define X86_VENDOR_INTEL 0
149#define X86_VENDOR_CYRIX 1
150#define X86_VENDOR_AMD 2
151#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100152#define X86_VENDOR_CENTAUR 5
153#define X86_VENDOR_TRANSMETA 7
154#define X86_VENDOR_NSC 8
155#define X86_VENDOR_NUM 9
156
157#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100158
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100159/*
160 * capabilities of CPUs
161 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100162extern struct cpuinfo_x86 boot_cpu_data;
163extern struct cpuinfo_x86 new_cpu_data;
164
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100165extern struct x86_hw_tss doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700166extern __u32 cpu_caps_cleared[NCAPINTS];
167extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100168
169#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000170DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100171#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100172#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100173#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100174#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100175#endif
176
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530177extern const struct seq_operations cpuinfo_op;
178
Ingo Molnar4d46a892008-02-21 04:24:40 +0100179#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
180
181extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100182
Yinghai Luf5803662008-06-21 03:24:19 -0700183extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100184extern void identify_boot_cpu(void);
185extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100186extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800187void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100188extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
He Chen47bdf332016-11-11 17:25:35 +0800189extern u32 get_scattered_cpuid_leaf(unsigned int level,
190 unsigned int sub_leaf,
191 enum cpuid_regs_idx reg);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100192extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200193extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100194
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200195extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100196extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100197
Fenghua Yud288e1c2012-12-20 23:44:23 -0800198#ifdef CONFIG_X86_32
199extern int have_cpuid_p(void);
200#else
201static inline int have_cpuid_p(void)
202{
203 return 1;
204}
205#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100206static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100207 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100208{
209 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800210 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700211 : "=a" (*eax),
212 "=b" (*ebx),
213 "=c" (*ecx),
214 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700215 : "0" (*eax), "2" (*ecx)
216 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100217}
218
Borislav Petkov5dedade2017-01-09 12:41:43 +0100219#define native_cpuid_reg(reg) \
220static inline unsigned int native_cpuid_##reg(unsigned int op) \
221{ \
222 unsigned int eax = op, ebx, ecx = 0, edx; \
223 \
224 native_cpuid(&eax, &ebx, &ecx, &edx); \
225 \
226 return reg; \
227}
228
229/*
230 * Native CPUID functions returning a single datum.
231 */
232native_cpuid_reg(eax)
233native_cpuid_reg(ebx)
234native_cpuid_reg(ecx)
235native_cpuid_reg(edx)
236
Andy Lutomirski6c690ee2017-06-12 10:26:14 -0700237/*
238 * Friendlier CR3 helpers.
239 */
240static inline unsigned long read_cr3_pa(void)
241{
242 return __read_cr3() & CR3_ADDR_MASK;
243}
244
Tom Lendackyeef9c4a2017-07-17 16:10:08 -0500245static inline unsigned long native_read_cr3_pa(void)
246{
247 return __native_read_cr3() & CR3_ADDR_MASK;
248}
249
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100250static inline void load_cr3(pgd_t *pgdir)
251{
Tom Lendacky21729f82017-07-17 16:10:07 -0500252 write_cr3(__sme_pa(pgdir));
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100253}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100254
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100255/*
256 * Note that while the legacy 'TSS' name comes from 'Task State Segment',
257 * on modern x86 CPUs the TSS also holds information important to 64-bit mode,
258 * unrelated to the task-switch mechanism:
259 */
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200260#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100261/* This is the TSS defined by the hardware. */
262struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100263 unsigned short back_link, __blh;
264 unsigned long sp0;
265 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700266 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700267
268 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700269 * We don't use ring 1, so ss1 is a convenient scratch space in
270 * the same cacheline as sp0. We use ss1 to cache the value in
271 * MSR_IA32_SYSENTER_CS. When we context switch
272 * MSR_IA32_SYSENTER_CS, we first check if the new value being
273 * written matches ss1, and, if it's not, then we wrmsr the new
274 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700275 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700276 * The only reason we context switch MSR_IA32_SYSENTER_CS is
277 * that we set it to zero in vm86 tasks to avoid corrupting the
278 * stack if we were to go through the sysenter path from vm86
279 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700280 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700281 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
282
283 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100284 unsigned long sp2;
285 unsigned short ss2, __ss2h;
286 unsigned long __cr3;
287 unsigned long ip;
288 unsigned long flags;
289 unsigned long ax;
290 unsigned long cx;
291 unsigned long dx;
292 unsigned long bx;
293 unsigned long sp;
294 unsigned long bp;
295 unsigned long si;
296 unsigned long di;
297 unsigned short es, __esh;
298 unsigned short cs, __csh;
299 unsigned short ss, __ssh;
300 unsigned short ds, __dsh;
301 unsigned short fs, __fsh;
302 unsigned short gs, __gsh;
303 unsigned short ldt, __ldth;
304 unsigned short trace;
305 unsigned short io_bitmap_base;
306
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100307} __attribute__((packed));
308#else
309struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100310 u32 reserved1;
311 u64 sp0;
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100312
313 /*
314 * We store cpu_current_top_of_stack in sp1 so it's always accessible.
315 * Linux does not use ring 1, so sp1 is not otherwise needed.
316 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100317 u64 sp1;
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100318
Ingo Molnar4d46a892008-02-21 04:24:40 +0100319 u64 sp2;
320 u64 reserved2;
321 u64 ist[7];
322 u32 reserved3;
323 u32 reserved4;
324 u16 reserved5;
325 u16 io_bitmap_base;
326
Andy Lutomirskid3273de2017-02-20 08:56:13 -0800327} __attribute__((packed));
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100328#endif
329
330/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100331 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100332 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100333#define IO_BITMAP_BITS 65536
334#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
335#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100336#define IO_BITMAP_OFFSET (offsetof(struct tss_struct, io_bitmap) - offsetof(struct tss_struct, x86_tss))
Ingo Molnar4d46a892008-02-21 04:24:40 +0100337#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100338
339struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100340 /*
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100341 * Space for the temporary SYSENTER stack, used for SYSENTER
342 * and the entry trampoline as well.
343 */
344 unsigned long SYSENTER_stack_canary;
345 unsigned long SYSENTER_stack[64];
346
347 /*
348 * The fixed hardware portion. This must not cross a page boundary
349 * at risk of violating the SDM's advice and potentially triggering
350 * errata.
Ingo Molnar4d46a892008-02-21 04:24:40 +0100351 */
352 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100353
354 /*
355 * The extra 1 is there because the CPU will access an
356 * additional byte beyond the end of the IO permission
357 * bitmap. The extra byte must be all 1 bits, and must
358 * be within the limit.
359 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100360 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100361} __aligned(PAGE_SIZE);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100362
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100363DECLARE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100364
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800365/*
366 * sizeof(unsigned long) coming from an extra "long" at the end
367 * of the iobitmap.
368 *
369 * -1? seg base+limit should be pointing to the address of the
370 * last valid byte
371 */
372#define __KERNEL_TSS_LIMIT \
373 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
374
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800375#ifdef CONFIG_X86_32
376DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100377#else
378#define cpu_current_top_of_stack cpu_tss.x86_tss.sp1
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800379#endif
380
Ingo Molnar4d46a892008-02-21 04:24:40 +0100381/*
382 * Save the original ist values for checking stack pointers during debugging
383 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100384struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100385 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100386};
387
Glauber Costafe676202008-03-03 14:12:56 -0300388#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100389DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900390
Brian Gerst947e76c2009-01-19 12:21:28 +0900391union irq_stack_union {
392 char irq_stack[IRQ_STACK_SIZE];
393 /*
394 * GCC hardcodes the stack canary as %gs:40. Since the
395 * irq_stack is the object at %gs:0, we reserve the bottom
396 * 48 bytes of the irq stack for the canary.
397 */
398 struct {
399 char gs_base[40];
400 unsigned long stack_canary;
401 };
402};
403
Andi Kleen277d5b42013-08-05 15:02:43 -0700404DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500405DECLARE_INIT_PER_CPU(irq_stack_union);
406
Brian Gerst26f80bd2009-01-19 00:38:58 +0900407DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530408DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530409extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900410#else /* X86_64 */
411#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700412/*
413 * Make sure stack canary segment base is cached-aligned:
414 * "For Intel Atom processors, avoid non zero segment base address
415 * that is not aligned to cache line boundary at all cost."
416 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
417 */
418struct stack_canary {
419 char __pad[20]; /* canary at %gs:20 */
420 unsigned long canary;
421};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700422DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200423#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500424/*
425 * per-CPU IRQ handling stacks
426 */
427struct irq_stack {
428 u32 stack[THREAD_SIZE/sizeof(u32)];
429} __aligned(THREAD_SIZE);
430
431DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
432DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900433#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100434
Fenghua Yubf15a8c2016-05-20 10:47:06 -0700435extern unsigned int fpu_kernel_xstate_size;
Fenghua Yua1141e02016-05-20 10:47:05 -0700436extern unsigned int fpu_user_xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100437
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200438struct perf_event;
439
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700440typedef struct {
441 unsigned long seg;
442} mm_segment_t;
443
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100444struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100445 /* Cached TLS descriptors: */
446 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700447#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100448 unsigned long sp0;
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700449#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100450 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100451#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100453#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100454 unsigned short es;
455 unsigned short ds;
456 unsigned short fsindex;
457 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100458#endif
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700459
460 u32 status; /* thread synchronous flags */
461
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400462#ifdef CONFIG_X86_64
Andy Lutomirski296f7812016-04-26 12:23:29 -0700463 unsigned long fsbase;
464 unsigned long gsbase;
465#else
466 /*
467 * XXX: this could presumably be unsigned short. Alternatively,
468 * 32-bit kernels could be taught to use fsindex instead.
469 */
470 unsigned long fs;
471 unsigned long gs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400472#endif
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200473
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200474 /* Save middle states of ptrace breakpoints */
475 struct perf_event *ptrace_bps[HBP_NUM];
476 /* Debug status used for traps, single steps, etc... */
477 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100478 /* Keep track of the exact dr7 value set by the user */
479 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100480 /* Fault info: */
481 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530482 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100483 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400484#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100485 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400486 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100487#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100488 /* IO permissions: */
489 unsigned long *io_bitmap_ptr;
490 unsigned long iopl;
491 /* Max allowed port in the bitmap, in bytes: */
492 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200493
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700494 mm_segment_t addr_limit;
495
Ingo Molnar2a53ccb2016-07-15 10:21:11 +0200496 unsigned int sig_on_uaccess_err:1;
Andy Lutomirskidfa9a942016-07-14 13:22:56 -0700497 unsigned int uaccess_err:1; /* uaccess failed */
498
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200499 /* Floating point and extended processor state */
500 struct fpu fpu;
501 /*
502 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
503 * the end.
504 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100505};
506
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100507/*
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700508 * Thread-synchronous status.
509 *
510 * This is different from the flags in that nobody else
511 * ever touches our thread-synchronous status, so we don't
512 * have to worry about atomic accesses.
513 */
514#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
515
516/*
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100517 * Set IOPL bits in EFLAGS from given mask
518 */
519static inline void native_set_iopl_mask(unsigned mask)
520{
521#ifdef CONFIG_X86_32
522 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100523
Joe Perchescca2e6f2008-03-23 01:03:15 -0700524 asm volatile ("pushfl;"
525 "popl %0;"
526 "andl %1, %0;"
527 "orl %2, %0;"
528 "pushl %0;"
529 "popfl"
530 : "=&r" (reg)
531 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100532#endif
533}
534
Ingo Molnar4d46a892008-02-21 04:24:40 +0100535static inline void
Andy Lutomirskida51da12017-11-02 00:59:10 -0700536native_load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100537{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700538 this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100539}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100540
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100541static inline void native_swapgs(void)
542{
543#ifdef CONFIG_X86_64
544 asm volatile("swapgs" ::: "memory");
545#endif
546}
547
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800548static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800549{
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100550 /*
551 * We can't read directly from tss.sp0: sp0 on x86_32 is special in
552 * and around vm86 mode and sp0 on x86_64 is special because of the
553 * entry trampoline.
554 */
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800555 return this_cpu_read_stable(cpu_current_top_of_stack);
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800556}
557
Andy Lutomirski33836422017-11-02 00:59:17 -0700558static inline bool on_thread_stack(void)
559{
560 return (unsigned long)(current_top_of_stack() -
561 current_stack_pointer) < THREAD_SIZE;
562}
563
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100564#ifdef CONFIG_PARAVIRT
565#include <asm/paravirt.h>
566#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100567#define __cpuid native_cpuid
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100568
Andy Lutomirskida51da12017-11-02 00:59:10 -0700569static inline void load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100570{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700571 native_load_sp0(sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100572}
573
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100574#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100575#endif /* CONFIG_PARAVIRT */
576
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100577/* Free all resources held by a thread. */
578extern void release_thread(struct task_struct *);
579
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100580unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100581
582/*
583 * Generic CPUID function
584 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
585 * resulting in stale register contents being returned.
586 */
587static inline void cpuid(unsigned int op,
588 unsigned int *eax, unsigned int *ebx,
589 unsigned int *ecx, unsigned int *edx)
590{
591 *eax = op;
592 *ecx = 0;
593 __cpuid(eax, ebx, ecx, edx);
594}
595
596/* Some CPUID calls want 'count' to be placed in ecx */
597static inline void cpuid_count(unsigned int op, int count,
598 unsigned int *eax, unsigned int *ebx,
599 unsigned int *ecx, unsigned int *edx)
600{
601 *eax = op;
602 *ecx = count;
603 __cpuid(eax, ebx, ecx, edx);
604}
605
606/*
607 * CPUID functions returning a single datum
608 */
609static inline unsigned int cpuid_eax(unsigned int op)
610{
611 unsigned int eax, ebx, ecx, edx;
612
613 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100614
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100615 return eax;
616}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100617
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100618static inline unsigned int cpuid_ebx(unsigned int op)
619{
620 unsigned int eax, ebx, ecx, edx;
621
622 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100623
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100624 return ebx;
625}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100626
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100627static inline unsigned int cpuid_ecx(unsigned int op)
628{
629 unsigned int eax, ebx, ecx, edx;
630
631 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100632
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100633 return ecx;
634}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100635
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100636static inline unsigned int cpuid_edx(unsigned int op)
637{
638 unsigned int eax, ebx, ecx, edx;
639
640 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100641
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100642 return edx;
643}
644
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100645/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200646static __always_inline void rep_nop(void)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100647{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700648 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100649}
650
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200651static __always_inline void cpu_relax(void)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100652{
653 rep_nop();
654}
655
Andy Lutomirskic198b122016-12-09 10:24:08 -0800656/*
657 * This function forces the icache and prefetched instruction stream to
658 * catch up with reality in two very specific cases:
659 *
660 * a) Text was modified using one virtual address and is about to be executed
661 * from the same physical page at a different virtual address.
662 *
663 * b) Text was modified on a different CPU, may subsequently be
664 * executed on this CPU, and you want to make sure the new version
665 * gets executed. This generally means you're calling this in a IPI.
666 *
667 * If you're calling this for a different reason, you're probably doing
668 * it wrong.
669 */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100670static inline void sync_core(void)
671{
Andy Lutomirskic198b122016-12-09 10:24:08 -0800672 /*
673 * There are quite a few ways to do this. IRET-to-self is nice
674 * because it works on every CPU, at any CPL (so it's compatible
675 * with paravirtualization), and it never exits to a hypervisor.
676 * The only down sides are that it's a bit slow (it seems to be
677 * a bit more than 2x slower than the fastest options) and that
678 * it unmasks NMIs. The "push %cs" is needed because, in
679 * paravirtual environments, __KERNEL_CS may not be a valid CS
680 * value when we do IRET directly.
681 *
682 * In case NMI unmasking or performance ever becomes a problem,
683 * the next best option appears to be MOV-to-CR2 and an
684 * unconditional jump. That sequence also works on all CPUs,
Juergen Grossecda85e2017-08-16 19:31:57 +0200685 * but it will fault at CPL3 (i.e. Xen PV).
Andy Lutomirskic198b122016-12-09 10:24:08 -0800686 *
687 * CPUID is the conventional way, but it's nasty: it doesn't
688 * exist on some 486-like CPUs, and it usually exits to a
689 * hypervisor.
690 *
691 * Like all of Linux's memory ordering operations, this is a
692 * compiler barrier as well.
693 */
Andy Lutomirski1c52d852016-12-09 10:24:05 -0800694#ifdef CONFIG_X86_32
Andy Lutomirskic198b122016-12-09 10:24:08 -0800695 asm volatile (
696 "pushfl\n\t"
697 "pushl %%cs\n\t"
698 "pushl $1f\n\t"
699 "iret\n\t"
700 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500701 : ASM_CALL_CONSTRAINT : : "memory");
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800702#else
Andy Lutomirskic198b122016-12-09 10:24:08 -0800703 unsigned int tmp;
704
705 asm volatile (
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500706 UNWIND_HINT_SAVE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800707 "mov %%ss, %0\n\t"
708 "pushq %q0\n\t"
709 "pushq %%rsp\n\t"
710 "addq $8, (%%rsp)\n\t"
711 "pushfq\n\t"
712 "mov %%cs, %0\n\t"
713 "pushq %q0\n\t"
714 "pushq $1f\n\t"
715 "iretq\n\t"
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500716 UNWIND_HINT_RESTORE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800717 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500718 : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100719#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100720}
721
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100722extern void select_idle_routine(const struct cpuinfo_x86 *c);
Borislav Petkov07c94a32016-12-09 19:29:11 +0100723extern void amd_e400_c1e_apic_setup(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100724
Ingo Molnar4d46a892008-02-21 04:24:40 +0100725extern unsigned long boot_option_idle_override;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100726
Thomas Renningerd1896042010-11-03 17:06:14 +0100727enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500728 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100729
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100730extern void enable_sep_cpu(void);
731extern int sysenter_setup(void);
732
Jan Kiszka29c84392010-05-20 21:04:29 -0500733extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800734void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500735
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100736/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100737extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100738
739extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900740extern void switch_to_new_gdt(int);
Thomas Garnier45fc8752017-03-14 10:05:08 -0700741extern void load_direct_gdt(int);
Thomas Garnier69218e42017-03-14 10:05:07 -0700742extern void load_fixmap_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900743extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100744extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100745
Markus Metzgerc2724772008-12-11 13:49:59 +0100746static inline unsigned long get_debugctlmsr(void)
747{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100748 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100749
750#ifndef CONFIG_X86_DEBUGCTLMSR
751 if (boot_cpu_data.x86 < 6)
752 return 0;
753#endif
754 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
755
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100756 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100757}
758
Jan Beulich5b0e5082008-03-10 13:11:17 +0000759static inline void update_debugctlmsr(unsigned long debugctlmsr)
760{
761#ifndef CONFIG_X86_DEBUGCTLMSR
762 if (boot_cpu_data.x86 < 6)
763 return;
764#endif
765 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
766}
767
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200768extern void set_task_blockstep(struct task_struct *task, bool on);
769
Ingo Molnar4d46a892008-02-21 04:24:40 +0100770/* Boot loader type from the setup header: */
771extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700772extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100773
Ingo Molnar4d46a892008-02-21 04:24:40 +0100774extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100775
776#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
777#define ARCH_HAS_PREFETCHW
778#define ARCH_HAS_SPINLOCK_PREFETCH
779
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100780#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100781# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100782# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100783#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100784# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100785#endif
786
Ingo Molnar4d46a892008-02-21 04:24:40 +0100787/*
788 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
789 *
790 * It's not worth to care about 3dnow prefetches for the K6
791 * because they are microcoded there and very slow.
792 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100793static inline void prefetch(const void *x)
794{
Borislav Petkova930dc42015-01-18 17:48:18 +0100795 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100796 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100797 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100798}
799
Ingo Molnar4d46a892008-02-21 04:24:40 +0100800/*
801 * 3dnow prefetch to get an exclusive cache line.
802 * Useful for spinlocks to avoid one state transition in the
803 * cache coherency protocol:
804 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100805static inline void prefetchw(const void *x)
806{
Borislav Petkova930dc42015-01-18 17:48:18 +0100807 alternative_input(BASE_PREFETCH, "prefetchw %P1",
808 X86_FEATURE_3DNOWPREFETCH,
809 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100810}
811
Ingo Molnar4d46a892008-02-21 04:24:40 +0100812static inline void spin_lock_prefetch(const void *x)
813{
814 prefetchw(x);
815}
816
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700817#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
818 TOP_OF_KERNEL_STACK_PADDING)
819
Andy Lutomirski35001302017-11-02 00:59:11 -0700820#define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
821
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700822#define task_pt_regs(task) \
823({ \
824 unsigned long __ptr = (unsigned long)task_stack_page(task); \
825 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
826 ((struct pt_regs *)__ptr) - 1; \
827})
828
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100829#ifdef CONFIG_X86_32
830/*
831 * User space process size: 3GB (default).
832 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300833#define IA32_PAGE_OFFSET PAGE_OFFSET
Ingo Molnar4d46a892008-02-21 04:24:40 +0100834#define TASK_SIZE PAGE_OFFSET
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300835#define TASK_SIZE_LOW TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100836#define TASK_SIZE_MAX TASK_SIZE
Kirill A. Shutemov44b04912017-07-17 01:59:51 +0300837#define DEFAULT_MAP_WINDOW TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100838#define STACK_TOP TASK_SIZE
839#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100840
Ingo Molnar4d46a892008-02-21 04:24:40 +0100841#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700842 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100843 .sysenter_cs = __KERNEL_CS, \
844 .io_bitmap_ptr = NULL, \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700845 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100846}
847
Ingo Molnar4d46a892008-02-21 04:24:40 +0100848#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100849
850#else
851/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800852 * User space process size. 47bits minus one guard page. The guard
853 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
854 * the highest possible canonical userspace address, then that
855 * syscall will enter the kernel with a non-canonical return
856 * address, and SYSRET will explode dangerously. We avoid this
857 * particular problem by preventing anything from being mapped
858 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100859 */
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300860#define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100861
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300862#define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100863
864/* This decides where the kernel will search for a free chunk of vm
865 * space during mmap's.
866 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100867#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
868 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100869
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300870#define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
871 IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800872#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100873 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800874#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100875 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100876
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300877#define STACK_TOP TASK_SIZE_LOW
Ingo Molnard9517342009-02-20 23:32:28 +0100878#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800879
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700880#define INIT_THREAD { \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700881 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100882}
883
Stefani Seibold89240ba2009-11-03 10:22:40 +0100884extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800885
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100886#endif /* CONFIG_X86_64 */
887
Ingo Molnar513ad842008-02-21 05:18:40 +0100888extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
889 unsigned long new_sp);
890
Ingo Molnar4d46a892008-02-21 04:24:40 +0100891/*
892 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100893 * space during mmap's.
894 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300895#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300896#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100897
Ingo Molnar4d46a892008-02-21 04:24:40 +0100898#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100899
Erik Bosman529e25f2008-04-14 00:24:18 +0200900/* Get/set a process' ability to use the timestamp counter instruction */
901#define GET_TSC_CTL(adr) get_tsc_mode((adr))
902#define SET_TSC_CTL(val) set_tsc_mode((val))
903
904extern int get_tsc_mode(unsigned long adr);
905extern int set_tsc_mode(unsigned int val);
906
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700907DECLARE_PER_CPU(u64, msr_misc_features_shadow);
908
Dave Hansenfe3d1972014-11-14 07:18:29 -0800909/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700910#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
911#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800912
913#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700914extern int mpx_enable_management(void);
915extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800916#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700917static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800918{
919 return -EINVAL;
920}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700921static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800922{
923 return -EINVAL;
924}
925#endif /* CONFIG_X86_INTEL_MPX */
926
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200927#ifdef CONFIG_CPU_SUP_AMD
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800928extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200929extern u32 amd_get_nodes_per_socket(void);
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200930#else
931static inline u16 amd_get_nb_id(int cpu) { return 0; }
932static inline u32 amd_get_nodes_per_socket(void) { return 0; }
933#endif
Andreas Herrmann6a812692009-09-16 11:33:40 +0200934
Jason Wang96e39ac2013-07-25 16:54:32 +0800935static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
936{
937 uint32_t base, eax, signature[3];
938
939 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
940 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
941
942 if (!memcmp(sig, signature, 12) &&
943 (leaves == 0 || ((eax - base) >= leaves)))
944 return base;
945 }
946
947 return 0;
948}
949
David Howellsf05e7982012-03-28 18:11:12 +0100950extern unsigned long arch_align_stack(unsigned long sp);
951extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
952
953void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500954#ifdef CONFIG_XEN
955bool xen_set_default_idle(void);
956#else
957#define xen_set_default_idle 0
958#endif
David Howellsf05e7982012-03-28 18:11:12 +0100959
960void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200961void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700962#endif /* _ASM_X86_PROCESSOR_H */