blob: b7705ef09df23c228e7ead8d62189fadeb70492e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
37#else
38#define _ULCAST_ (unsigned long)
39#endif
40
41/*
42 * Coprocessor 0 register names
43 */
44#define CP0_INDEX $0
45#define CP0_RANDOM $1
46#define CP0_ENTRYLO0 $2
47#define CP0_ENTRYLO1 $3
48#define CP0_CONF $3
49#define CP0_CONTEXT $4
50#define CP0_PAGEMASK $5
51#define CP0_WIRED $6
52#define CP0_INFO $7
James Hogan195cee92015-11-10 17:06:37 +000053#define CP0_HWRENA $7, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070055#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define CP0_COUNT $9
57#define CP0_ENTRYHI $10
58#define CP0_COMPARE $11
59#define CP0_STATUS $12
60#define CP0_CAUSE $13
61#define CP0_EPC $14
62#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070063#define CP0_EBASE $15, 1
64#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000066#define CP0_CONFIG3 $16, 3
67#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define CP0_LLADDR $17
69#define CP0_WATCHLO $18
70#define CP0_WATCHHI $19
71#define CP0_XCONTEXT $20
72#define CP0_FRAMEMASK $21
73#define CP0_DIAGNOSTIC $22
74#define CP0_DEBUG $23
75#define CP0_DEPC $24
76#define CP0_PERFORMANCE $25
77#define CP0_ECC $26
78#define CP0_CACHEERR $27
79#define CP0_TAGLO $28
80#define CP0_TAGHI $29
81#define CP0_ERROREPC $30
82#define CP0_DESAVE $31
83
84/*
85 * R4640/R4650 cp0 register names. These registers are listed
86 * here only for completeness; without MMU these CPUs are not useable
87 * by Linux. A future ELKS port might take make Linux run on them
88 * though ...
89 */
90#define CP0_IBASE $0
91#define CP0_IBOUND $1
92#define CP0_DBASE $2
93#define CP0_DBOUND $3
94#define CP0_CALG $17
95#define CP0_IWATCH $18
96#define CP0_DWATCH $19
97
98/*
99 * Coprocessor 0 Set 1 register names
100 */
101#define CP0_S1_DERRADDR0 $26
102#define CP0_S1_DERRADDR1 $27
103#define CP0_S1_INTCONTROL $20
104
105/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000106 * Coprocessor 0 Set 2 register names
107 */
108#define CP0_S2_SRSCTL $12 /* MIPSR2 */
109
110/*
111 * Coprocessor 0 Set 3 register names
112 */
113#define CP0_S3_SRSMAP $12 /* MIPSR2 */
114
115/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * TX39 Series
117 */
118#define CP0_TX39_CACHE $7
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
James Hoganbae637a2015-07-15 16:17:47 +0100121/* Generic EntryLo bit definitions */
122#define ENTRYLO_G (_ULCAST_(1) << 0)
123#define ENTRYLO_V (_ULCAST_(1) << 1)
124#define ENTRYLO_D (_ULCAST_(1) << 2)
125#define ENTRYLO_C_SHIFT 3
126#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
127
128/* R3000 EntryLo bit definitions */
129#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
130#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
131#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
132#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
133
134/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc6956722015-09-22 11:42:51 -0700135#define MIPS_ENTRYLO_PFN_SHIFT 6
136#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
137#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139/*
140 * Values for PageMask register
141 */
142#ifdef CONFIG_CPU_VR41XX
143
144/* Why doesn't stupidity hurt ... */
145
146#define PM_1K 0x00000000
147#define PM_4K 0x00001800
148#define PM_16K 0x00007800
149#define PM_64K 0x0001f800
150#define PM_256K 0x0007f800
151
152#else
153
154#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200155#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200157#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200159#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200161#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200163#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200165#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200167#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168#define PM_64M 0x07ffe000
169#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900170#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172#endif
173
174/*
175 * Default page size for a given kernel configuration
176 */
177#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100178#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200179#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100180#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100182#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200183#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100184#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100186#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#else
188#error Bad page size configuration!
189#endif
190
David Daneydd794392009-05-27 17:47:43 -0700191/*
192 * Default huge tlb size for a given kernel configuration
193 */
194#ifdef CONFIG_PAGE_SIZE_4KB
195#define PM_HUGE_MASK PM_1M
196#elif defined(CONFIG_PAGE_SIZE_8KB)
197#define PM_HUGE_MASK PM_4M
198#elif defined(CONFIG_PAGE_SIZE_16KB)
199#define PM_HUGE_MASK PM_16M
200#elif defined(CONFIG_PAGE_SIZE_32KB)
201#define PM_HUGE_MASK PM_64M
202#elif defined(CONFIG_PAGE_SIZE_64KB)
203#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200204#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700205#error Bad page size configuration for hugetlbfs!
206#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208/*
209 * Values used for computation of new tlb entries
210 */
211#define PL_4K 12
212#define PL_16K 14
213#define PL_64K 16
214#define PL_256K 18
215#define PL_1M 20
216#define PL_4M 22
217#define PL_16M 24
218#define PL_64M 26
219#define PL_256M 28
220
221/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800222 * PageGrain bits
223 */
Ralf Baechle70342282013-01-22 12:59:30 +0100224#define PG_RIE (_ULCAST_(1) << 31)
225#define PG_XIE (_ULCAST_(1) << 30)
226#define PG_ELPA (_ULCAST_(1) << 29)
227#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100228#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800229
James Hoganbae637a2015-07-15 16:17:47 +0100230/* MIPS32/64 EntryHI bit definitions */
231#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100232#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
233#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100234
David Daney9fe2e9d2010-02-10 15:12:45 -0800235/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 * R4x00 interrupt enable / cause bits
237 */
Ralf Baechle70342282013-01-22 12:59:30 +0100238#define IE_SW0 (_ULCAST_(1) << 8)
239#define IE_SW1 (_ULCAST_(1) << 9)
240#define IE_IRQ0 (_ULCAST_(1) << 10)
241#define IE_IRQ1 (_ULCAST_(1) << 11)
242#define IE_IRQ2 (_ULCAST_(1) << 12)
243#define IE_IRQ3 (_ULCAST_(1) << 13)
244#define IE_IRQ4 (_ULCAST_(1) << 14)
245#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * R4x00 interrupt cause bits
249 */
Ralf Baechle70342282013-01-22 12:59:30 +0100250#define C_SW0 (_ULCAST_(1) << 8)
251#define C_SW1 (_ULCAST_(1) << 9)
252#define C_IRQ0 (_ULCAST_(1) << 10)
253#define C_IRQ1 (_ULCAST_(1) << 11)
254#define C_IRQ2 (_ULCAST_(1) << 12)
255#define C_IRQ3 (_ULCAST_(1) << 13)
256#define C_IRQ4 (_ULCAST_(1) << 14)
257#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259/*
260 * Bitfields in the R4xx0 cp0 status register
261 */
262#define ST0_IE 0x00000001
263#define ST0_EXL 0x00000002
264#define ST0_ERL 0x00000004
265#define ST0_KSU 0x00000018
266# define KSU_USER 0x00000010
267# define KSU_SUPERVISOR 0x00000008
268# define KSU_KERNEL 0x00000000
269#define ST0_UX 0x00000020
270#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100271#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#define ST0_DE 0x00010000
273#define ST0_CE 0x00020000
274
275/*
276 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
277 * cacheops in userspace. This bit exists only on RM7000 and RM9000
278 * processors.
279 */
280#define ST0_CO 0x08000000
281
282/*
283 * Bitfields in the R[23]000 cp0 status register.
284 */
Ralf Baechle70342282013-01-22 12:59:30 +0100285#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#define ST0_KUC 0x00000002
287#define ST0_IEP 0x00000004
288#define ST0_KUP 0x00000008
289#define ST0_IEO 0x00000010
290#define ST0_KUO 0x00000020
291/* bits 6 & 7 are reserved on R[23]000 */
292#define ST0_ISC 0x00010000
293#define ST0_SWC 0x00020000
294#define ST0_CM 0x00080000
295
296/*
297 * Bits specific to the R4640/R4650
298 */
Ralf Baechle70342282013-01-22 12:59:30 +0100299#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300#define ST0_IL (_ULCAST_(1) << 23)
301#define ST0_DL (_ULCAST_(1) << 24)
302
303/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100304 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000305 */
306#define ST0_MX 0x01000000
307
308/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * Status register bits available in all MIPS CPUs.
310 */
311#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100312#define STATUSB_IP0 8
313#define STATUSF_IP0 (_ULCAST_(1) << 8)
314#define STATUSB_IP1 9
315#define STATUSF_IP1 (_ULCAST_(1) << 9)
316#define STATUSB_IP2 10
317#define STATUSF_IP2 (_ULCAST_(1) << 10)
318#define STATUSB_IP3 11
319#define STATUSF_IP3 (_ULCAST_(1) << 11)
320#define STATUSB_IP4 12
321#define STATUSF_IP4 (_ULCAST_(1) << 12)
322#define STATUSB_IP5 13
323#define STATUSF_IP5 (_ULCAST_(1) << 13)
324#define STATUSB_IP6 14
325#define STATUSF_IP6 (_ULCAST_(1) << 14)
326#define STATUSB_IP7 15
327#define STATUSF_IP7 (_ULCAST_(1) << 15)
328#define STATUSB_IP8 0
329#define STATUSF_IP8 (_ULCAST_(1) << 0)
330#define STATUSB_IP9 1
331#define STATUSF_IP9 (_ULCAST_(1) << 1)
332#define STATUSB_IP10 2
333#define STATUSF_IP10 (_ULCAST_(1) << 2)
334#define STATUSB_IP11 3
335#define STATUSF_IP11 (_ULCAST_(1) << 3)
336#define STATUSB_IP12 4
337#define STATUSF_IP12 (_ULCAST_(1) << 4)
338#define STATUSB_IP13 5
339#define STATUSF_IP13 (_ULCAST_(1) << 5)
340#define STATUSB_IP14 6
341#define STATUSF_IP14 (_ULCAST_(1) << 6)
342#define STATUSB_IP15 7
343#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700345#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#define ST0_SR 0x00100000
347#define ST0_TS 0x00200000
348#define ST0_BEV 0x00400000
349#define ST0_RE 0x02000000
350#define ST0_FR 0x04000000
351#define ST0_CU 0xf0000000
352#define ST0_CU0 0x10000000
353#define ST0_CU1 0x20000000
354#define ST0_CU2 0x40000000
355#define ST0_CU3 0x80000000
356#define ST0_XX 0x80000000 /* MIPS IV naming */
357
358/*
David VomLehn010c1082009-12-21 17:49:22 -0800359 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800360 */
James Hogan9323f842015-01-29 11:14:06 +0000361#define INTCTLB_IPFDC 23
362#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800363#define INTCTLB_IPPCI 26
364#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
365#define INTCTLB_IPTI 29
366#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
367
368/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 * Bitfields and bit numbers in the coprocessor 0 cause register.
370 *
371 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
372 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100373#define CAUSEB_EXCCODE 2
374#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
375#define CAUSEB_IP 8
376#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100377#define CAUSEB_IP0 8
378#define CAUSEF_IP0 (_ULCAST_(1) << 8)
379#define CAUSEB_IP1 9
380#define CAUSEF_IP1 (_ULCAST_(1) << 9)
381#define CAUSEB_IP2 10
382#define CAUSEF_IP2 (_ULCAST_(1) << 10)
383#define CAUSEB_IP3 11
384#define CAUSEF_IP3 (_ULCAST_(1) << 11)
385#define CAUSEB_IP4 12
386#define CAUSEF_IP4 (_ULCAST_(1) << 12)
387#define CAUSEB_IP5 13
388#define CAUSEF_IP5 (_ULCAST_(1) << 13)
389#define CAUSEB_IP6 14
390#define CAUSEF_IP6 (_ULCAST_(1) << 14)
391#define CAUSEB_IP7 15
392#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100393#define CAUSEB_FDCI 21
394#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000395#define CAUSEB_WP 22
396#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100397#define CAUSEB_IV 23
398#define CAUSEF_IV (_ULCAST_(1) << 23)
399#define CAUSEB_PCI 26
400#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000401#define CAUSEB_DC 27
402#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100403#define CAUSEB_CE 28
404#define CAUSEF_CE (_ULCAST_(3) << 28)
405#define CAUSEB_TI 30
406#define CAUSEF_TI (_ULCAST_(1) << 30)
407#define CAUSEB_BD 31
408#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410/*
James Hogan16d100db2015-12-16 23:49:33 +0000411 * Cause.ExcCode trap codes.
412 */
413#define EXCCODE_INT 0 /* Interrupt pending */
414#define EXCCODE_MOD 1 /* TLB modified fault */
415#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
416#define EXCCODE_TLBS 3 /* TLB miss on a store */
417#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
418#define EXCCODE_ADES 5 /* Address error on a store */
419#define EXCCODE_IBE 6 /* Bus error on an ifetch */
420#define EXCCODE_DBE 7 /* Bus error on a load or store */
421#define EXCCODE_SYS 8 /* System call */
422#define EXCCODE_BP 9 /* Breakpoint */
423#define EXCCODE_RI 10 /* Reserved instruction exception */
424#define EXCCODE_CPU 11 /* Coprocessor unusable */
425#define EXCCODE_OV 12 /* Arithmetic overflow */
426#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000427#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
428#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000429#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
430#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000431#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000432#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000433#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000434#define EXCCODE_MCHECK 24 /* Machine check */
435#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
436#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
437#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
438
439/* Implementation specific trap codes used by MIPS cores */
440#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000441
442/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 * Bits in the coprocessor 0 config register.
444 */
445/* Generic bits. */
446#define CONF_CM_CACHABLE_NO_WA 0
447#define CONF_CM_CACHABLE_WA 1
448#define CONF_CM_UNCACHED 2
449#define CONF_CM_CACHABLE_NONCOHERENT 3
450#define CONF_CM_CACHABLE_CE 4
451#define CONF_CM_CACHABLE_COW 5
452#define CONF_CM_CACHABLE_CUW 6
453#define CONF_CM_CACHABLE_ACCELERATED 7
454#define CONF_CM_CMASK 7
455#define CONF_BE (_ULCAST_(1) << 15)
456
457/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100458#define CONF_CU (_ULCAST_(1) << 3)
459#define CONF_DB (_ULCAST_(1) << 4)
460#define CONF_IB (_ULCAST_(1) << 5)
461#define CONF_DC (_ULCAST_(7) << 6)
462#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463#define CONF_EB (_ULCAST_(1) << 13)
464#define CONF_EM (_ULCAST_(1) << 14)
465#define CONF_SM (_ULCAST_(1) << 16)
466#define CONF_SC (_ULCAST_(1) << 17)
467#define CONF_EW (_ULCAST_(3) << 18)
468#define CONF_EP (_ULCAST_(15)<< 24)
469#define CONF_EC (_ULCAST_(7) << 28)
470#define CONF_CM (_ULCAST_(1) << 31)
471
Ralf Baechle70342282013-01-22 12:59:30 +0100472/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#define R4K_CONF_SW (_ULCAST_(1) << 20)
474#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000475#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Ralf Baechle70342282013-01-22 12:59:30 +0100477/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478#define R5K_CONF_SE (_ULCAST_(1) << 12)
479#define R5K_CONF_SS (_ULCAST_(3) << 20)
480
Ralf Baechle70342282013-01-22 12:59:30 +0100481/* Bits specific to the RM7000. */
482#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000483#define RM7K_CONF_TE (_ULCAST_(1) << 12)
484#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
485#define RM7K_CONF_TC (_ULCAST_(1) << 17)
486#define RM7K_CONF_SI (_ULCAST_(3) << 20)
487#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000488
Ralf Baechle70342282013-01-22 12:59:30 +0100489/* Bits specific to the R10000. */
490#define R10K_CONF_DN (_ULCAST_(3) << 3)
491#define R10K_CONF_CT (_ULCAST_(1) << 5)
492#define R10K_CONF_PE (_ULCAST_(1) << 6)
493#define R10K_CONF_PM (_ULCAST_(3) << 7)
494#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495#define R10K_CONF_SB (_ULCAST_(1) << 13)
496#define R10K_CONF_SK (_ULCAST_(1) << 14)
497#define R10K_CONF_SS (_ULCAST_(7) << 16)
498#define R10K_CONF_SC (_ULCAST_(7) << 19)
499#define R10K_CONF_DC (_ULCAST_(7) << 26)
500#define R10K_CONF_IC (_ULCAST_(7) << 29)
501
Ralf Baechle70342282013-01-22 12:59:30 +0100502/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900504#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900505#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506#define VR41_CONF_M16 (_ULCAST_(1) << 20)
507#define VR41_CONF_AD (_ULCAST_(1) << 23)
508
Ralf Baechle70342282013-01-22 12:59:30 +0100509/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
511#define R30XX_CONF_REV (_ULCAST_(1) << 22)
512#define R30XX_CONF_AC (_ULCAST_(1) << 23)
513#define R30XX_CONF_RF (_ULCAST_(1) << 24)
514#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
515#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
516#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
517#define R30XX_CONF_SB (_ULCAST_(1) << 30)
518#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
519
520/* Bits specific to the TX49. */
521#define TX49_CONF_DC (_ULCAST_(1) << 16)
522#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
523#define TX49_CONF_HALT (_ULCAST_(1) << 18)
524#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
525
Ralf Baechle70342282013-01-22 12:59:30 +0100526/* Bits specific to the MIPS32/64 PRA. */
527#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100528#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
529#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530#define MIPS_CONF_AR (_ULCAST_(7) << 10)
531#define MIPS_CONF_AT (_ULCAST_(3) << 13)
532#define MIPS_CONF_M (_ULCAST_(1) << 31)
533
534/*
Ralf Baechle41943182005-05-05 16:45:59 +0000535 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
536 */
Ralf Baechle70342282013-01-22 12:59:30 +0100537#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
538#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
539#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
540#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
541#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
542#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
543#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000544#define MIPS_CONF1_DA_SHF 7
545#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100546#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000547#define MIPS_CONF1_DL_SHF 10
548#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000549#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000550#define MIPS_CONF1_DS_SHF 13
551#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000552#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000553#define MIPS_CONF1_IA_SHF 16
554#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000555#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000556#define MIPS_CONF1_IL_SHF 19
557#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000558#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000559#define MIPS_CONF1_IS_SHF 22
560#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000561#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000562#define MIPS_CONF1_TLBS_SHIFT (25)
563#define MIPS_CONF1_TLBS_SIZE (6)
564#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000565
Ralf Baechle70342282013-01-22 12:59:30 +0100566#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
567#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
568#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000569#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
570#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
571#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
572#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
573#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
574
Ralf Baechle70342282013-01-22 12:59:30 +0100575#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
576#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
577#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000578#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100579#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
580#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
581#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
582#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000583#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
584#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000585#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500586#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500587#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100588#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000589#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000590#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000591#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
592#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
593#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100594#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000595#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
596#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
597#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
598#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
599#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
600#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
601#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000602
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000603#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800604#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000605#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000606#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
607#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
608#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
609#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
610/* bits 10:8 in FTLB-only configurations */
611#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
612/* bits 12:8 in VTLB-FTLB only configurations */
613#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800614#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
615#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000616#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
617#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
618#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
619#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
620#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
621#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
622#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
623#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800624
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200625#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
626#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100627#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000628#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600629#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000630#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
Paul Burton5ff04a82014-09-11 08:30:17 +0100631#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
632#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200633#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
634#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
635#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
636#define MIPS_CONF5_K (_ULCAST_(1) << 30)
637
Steven J. Hill006a8512012-06-26 04:11:03 +0000638#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000639/* proAptiv FTLB on/off bit */
640#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800641/* Loongson-3 FTLB on/off bit */
642#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000643/* FTLB probability bits */
644#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000645
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100646#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
647
Marc St-Jean9267a302007-06-14 15:55:31 -0600648#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
649
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000650#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
651#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100652/* FTLB probability bits for R6 */
653#define MIPS_CONF7_FTLBP_SHIFT (18)
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000654
James Hogan50af5012016-03-01 22:19:39 +0000655/* WatchLo* register definitions */
656#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
657
658/* WatchHi* register definitions */
659#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
660#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
661#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
662#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
663#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
664#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
665#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
666#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
667#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
668#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
669#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
670#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
671#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
672
Paul Burtone19d5db2014-07-14 10:32:13 +0100673/* MAAR bit definitions */
674#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
675#define MIPS_MAAR_ADDR_SHIFT 12
676#define MIPS_MAAR_S (_ULCAST_(1) << 1)
677#define MIPS_MAAR_V (_ULCAST_(1) << 0)
678
Paul Burton4dd8ee52014-01-15 10:31:47 +0000679/* CMGCRBase bit definitions */
680#define MIPS_CMGCRB_BASE 11
681#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
682
Ralf Baechle41943182005-05-05 16:45:59 +0000683/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000684 * Bits in the MIPS32 Memory Segmentation registers.
685 */
686#define MIPS_SEGCFG_PA_SHIFT 9
687#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
688#define MIPS_SEGCFG_AM_SHIFT 4
689#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
690#define MIPS_SEGCFG_EU_SHIFT 3
691#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
692#define MIPS_SEGCFG_C_SHIFT 0
693#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
694
695#define MIPS_SEGCFG_UUSK _ULCAST_(7)
696#define MIPS_SEGCFG_USK _ULCAST_(5)
697#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
698#define MIPS_SEGCFG_MUSK _ULCAST_(3)
699#define MIPS_SEGCFG_MSK _ULCAST_(2)
700#define MIPS_SEGCFG_MK _ULCAST_(1)
701#define MIPS_SEGCFG_UK _ULCAST_(0)
702
Markos Chandras87d08bc2014-07-14 10:14:04 +0100703#define MIPS_PWFIELD_GDI_SHIFT 24
704#define MIPS_PWFIELD_GDI_MASK 0x3f000000
705#define MIPS_PWFIELD_UDI_SHIFT 18
706#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
707#define MIPS_PWFIELD_MDI_SHIFT 12
708#define MIPS_PWFIELD_MDI_MASK 0x0003f000
709#define MIPS_PWFIELD_PTI_SHIFT 6
710#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
711#define MIPS_PWFIELD_PTEI_SHIFT 0
712#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
713
714#define MIPS_PWSIZE_GDW_SHIFT 24
715#define MIPS_PWSIZE_GDW_MASK 0x3f000000
716#define MIPS_PWSIZE_UDW_SHIFT 18
717#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
718#define MIPS_PWSIZE_MDW_SHIFT 12
719#define MIPS_PWSIZE_MDW_MASK 0x0003f000
720#define MIPS_PWSIZE_PTW_SHIFT 6
721#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
722#define MIPS_PWSIZE_PTEW_SHIFT 0
723#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
724
725#define MIPS_PWCTL_PWEN_SHIFT 31
726#define MIPS_PWCTL_PWEN_MASK 0x80000000
727#define MIPS_PWCTL_DPH_SHIFT 7
728#define MIPS_PWCTL_DPH_MASK 0x00000080
729#define MIPS_PWCTL_HUGEPG_SHIFT 6
730#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
731#define MIPS_PWCTL_PSN_SHIFT 0
732#define MIPS_PWCTL_PSN_MASK 0x0000003f
733
James Hogan9b3274b2015-02-02 11:45:08 +0000734/* CDMMBase register bit definitions */
735#define MIPS_CDMMBASE_SIZE_SHIFT 0
736#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
737#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
738#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
739#define MIPS_CDMMBASE_ADDR_SHIFT 11
740#define MIPS_CDMMBASE_ADDR_START 15
741
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100742/*
743 * Bitfields in the TX39 family CP0 Configuration Register 3
744 */
745#define TX39_CONF_ICS_SHIFT 19
746#define TX39_CONF_ICS_MASK 0x00380000
747#define TX39_CONF_ICS_1KB 0x00000000
748#define TX39_CONF_ICS_2KB 0x00080000
749#define TX39_CONF_ICS_4KB 0x00100000
750#define TX39_CONF_ICS_8KB 0x00180000
751#define TX39_CONF_ICS_16KB 0x00200000
752
753#define TX39_CONF_DCS_SHIFT 16
754#define TX39_CONF_DCS_MASK 0x00070000
755#define TX39_CONF_DCS_1KB 0x00000000
756#define TX39_CONF_DCS_2KB 0x00010000
757#define TX39_CONF_DCS_4KB 0x00020000
758#define TX39_CONF_DCS_8KB 0x00030000
759#define TX39_CONF_DCS_16KB 0x00040000
760
761#define TX39_CONF_CWFON 0x00004000
762#define TX39_CONF_WBON 0x00002000
763#define TX39_CONF_RF_SHIFT 10
764#define TX39_CONF_RF_MASK 0x00000c00
765#define TX39_CONF_DOZE 0x00000200
766#define TX39_CONF_HALT 0x00000100
767#define TX39_CONF_LOCK 0x00000080
768#define TX39_CONF_ICE 0x00000020
769#define TX39_CONF_DCE 0x00000010
770#define TX39_CONF_IRSIZE_SHIFT 2
771#define TX39_CONF_IRSIZE_MASK 0x0000000c
772#define TX39_CONF_DRSIZE_SHIFT 0
773#define TX39_CONF_DRSIZE_MASK 0x00000003
774
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400775/*
776 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
777 */
778/* Disable Branch Target Address Cache */
779#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
780/* Enable Branch Prediction Global History */
781#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
782/* Disable Branch Return Cache */
783#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100784
Huacai Chen06e48142016-03-03 09:45:11 +0800785/* Flush ITLB */
786#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
787/* Flush DTLB */
788#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
789/* Flush VTLB */
790#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
791/* Flush FTLB */
792#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
793
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100794/*
795 * Coprocessor 1 (FPU) register names
796 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100797#define CP1_REVISION $0
798#define CP1_UFR $1
799#define CP1_UNFR $4
800#define CP1_FCCR $25
801#define CP1_FEXR $26
802#define CP1_FENR $28
803#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100804
805
806/*
807 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
808 */
809#define MIPS_FPIR_S (_ULCAST_(1) << 16)
810#define MIPS_FPIR_D (_ULCAST_(1) << 17)
811#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
812#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
813#define MIPS_FPIR_W (_ULCAST_(1) << 20)
814#define MIPS_FPIR_L (_ULCAST_(1) << 21)
815#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100816#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
817#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100818#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
819
820/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100821 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
822 */
823#define MIPS_FCCR_CONDX_S 0
824#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
825#define MIPS_FCCR_COND0_S 0
826#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
827#define MIPS_FCCR_COND1_S 1
828#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
829#define MIPS_FCCR_COND2_S 2
830#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
831#define MIPS_FCCR_COND3_S 3
832#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
833#define MIPS_FCCR_COND4_S 4
834#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
835#define MIPS_FCCR_COND5_S 5
836#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
837#define MIPS_FCCR_COND6_S 6
838#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
839#define MIPS_FCCR_COND7_S 7
840#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
841
842/*
843 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
844 */
845#define MIPS_FENR_FS_S 2
846#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
847
848/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100849 * FPU Status Register Values
850 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100851#define FPU_CSR_COND_S 23 /* $fcc0 */
852#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
853
854#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
855#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
856
857#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
858#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
859#define FPU_CSR_COND1_S 25 /* $fcc1 */
860#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
861#define FPU_CSR_COND2_S 26 /* $fcc2 */
862#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
863#define FPU_CSR_COND3_S 27 /* $fcc3 */
864#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
865#define FPU_CSR_COND4_S 28 /* $fcc4 */
866#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
867#define FPU_CSR_COND5_S 29 /* $fcc5 */
868#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
869#define FPU_CSR_COND6_S 30 /* $fcc6 */
870#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
871#define FPU_CSR_COND7_S 31 /* $fcc7 */
872#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100873
874/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100875 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100876 * and should be written as zero.
877 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100878#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
879
880#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
881#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100882
883/*
884 * X the exception cause indicator
885 * E the exception enable
886 * S the sticky/flag bit
887*/
888#define FPU_CSR_ALL_X 0x0003f000
889#define FPU_CSR_UNI_X 0x00020000
890#define FPU_CSR_INV_X 0x00010000
891#define FPU_CSR_DIV_X 0x00008000
892#define FPU_CSR_OVF_X 0x00004000
893#define FPU_CSR_UDF_X 0x00002000
894#define FPU_CSR_INE_X 0x00001000
895
896#define FPU_CSR_ALL_E 0x00000f80
897#define FPU_CSR_INV_E 0x00000800
898#define FPU_CSR_DIV_E 0x00000400
899#define FPU_CSR_OVF_E 0x00000200
900#define FPU_CSR_UDF_E 0x00000100
901#define FPU_CSR_INE_E 0x00000080
902
903#define FPU_CSR_ALL_S 0x0000007c
904#define FPU_CSR_INV_S 0x00000040
905#define FPU_CSR_DIV_S 0x00000020
906#define FPU_CSR_OVF_S 0x00000010
907#define FPU_CSR_UDF_S 0x00000008
908#define FPU_CSR_INE_S 0x00000004
909
910/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
911#define FPU_CSR_RM 0x00000003
912#define FPU_CSR_RN 0x0 /* nearest */
913#define FPU_CSR_RZ 0x1 /* towards zero */
914#define FPU_CSR_RU 0x2 /* towards +Infinity */
915#define FPU_CSR_RD 0x3 /* towards -Infinity */
916
917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918#ifndef __ASSEMBLY__
919
920/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200921 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600922 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200923#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
924 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600925#define get_isa16_mode(x) ((x) & 0x1)
926#define msk_isa16_mode(x) ((x) & ~0x1)
927#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200928#else
929#define get_isa16_mode(x) 0
930#define msk_isa16_mode(x) (x)
931#define set_isa16_mode(x) do { } while(0)
932#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600933
934/*
935 * microMIPS instructions can be 16-bit or 32-bit in length. This
936 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
937 */
938static inline int mm_insn_16bit(u16 insn)
939{
940 u16 opcode = (insn >> 10) & 0x7;
941
942 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
943}
944
945/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +0000946 * TLB Invalidate Flush
947 */
948static inline void tlbinvf(void)
949{
950 __asm__ __volatile__(
951 ".set push\n\t"
952 ".set noreorder\n\t"
953 ".word 0x42000004\n\t" /* tlbinvf */
954 ".set pop");
955}
956
957
958/*
Ralf Baechle70342282013-01-22 12:59:30 +0100959 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
961 * performance counter number encoded into bits 1 ... 5 of the instruction.
962 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
963 * disassembler these will look like an access to sel 0 or 1.
964 */
965#define read_r10k_perf_cntr(counter) \
966({ \
967 unsigned int __res; \
968 __asm__ __volatile__( \
969 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100970 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 : "i" (counter)); \
972 \
Ralf Baechle70342282013-01-22 12:59:30 +0100973 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974})
975
Ralf Baechle70342282013-01-22 12:59:30 +0100976#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977do { \
978 __asm__ __volatile__( \
979 "mtpc\t%0, %1" \
980 : \
981 : "r" (val), "i" (counter)); \
982} while (0)
983
984#define read_r10k_perf_event(counter) \
985({ \
986 unsigned int __res; \
987 __asm__ __volatile__( \
988 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100989 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 : "i" (counter)); \
991 \
Ralf Baechle70342282013-01-22 12:59:30 +0100992 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993})
994
Ralf Baechle70342282013-01-22 12:59:30 +0100995#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996do { \
997 __asm__ __volatile__( \
998 "mtps\t%0, %1" \
999 : \
1000 : "r" (val), "i" (counter)); \
1001} while (0)
1002
1003
1004/*
1005 * Macros to access the system control coprocessor
1006 */
1007
1008#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001009({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 if (sel == 0) \
1011 __asm__ __volatile__( \
1012 "mfc0\t%0, " #source "\n\t" \
1013 : "=r" (__res)); \
1014 else \
1015 __asm__ __volatile__( \
1016 ".set\tmips32\n\t" \
1017 "mfc0\t%0, " #source ", " #sel "\n\t" \
1018 ".set\tmips0\n\t" \
1019 : "=r" (__res)); \
1020 __res; \
1021})
1022
1023#define __read_64bit_c0_register(source, sel) \
1024({ unsigned long long __res; \
1025 if (sizeof(unsigned long) == 4) \
1026 __res = __read_64bit_c0_split(source, sel); \
1027 else if (sel == 0) \
1028 __asm__ __volatile__( \
1029 ".set\tmips3\n\t" \
1030 "dmfc0\t%0, " #source "\n\t" \
1031 ".set\tmips0" \
1032 : "=r" (__res)); \
1033 else \
1034 __asm__ __volatile__( \
1035 ".set\tmips64\n\t" \
1036 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1037 ".set\tmips0" \
1038 : "=r" (__res)); \
1039 __res; \
1040})
1041
1042#define __write_32bit_c0_register(register, sel, value) \
1043do { \
1044 if (sel == 0) \
1045 __asm__ __volatile__( \
1046 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001047 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 else \
1049 __asm__ __volatile__( \
1050 ".set\tmips32\n\t" \
1051 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1052 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001053 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054} while (0)
1055
1056#define __write_64bit_c0_register(register, sel, value) \
1057do { \
1058 if (sizeof(unsigned long) == 4) \
1059 __write_64bit_c0_split(register, sel, value); \
1060 else if (sel == 0) \
1061 __asm__ __volatile__( \
1062 ".set\tmips3\n\t" \
1063 "dmtc0\t%z0, " #register "\n\t" \
1064 ".set\tmips0" \
1065 : : "Jr" (value)); \
1066 else \
1067 __asm__ __volatile__( \
1068 ".set\tmips64\n\t" \
1069 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1070 ".set\tmips0" \
1071 : : "Jr" (value)); \
1072} while (0)
1073
1074#define __read_ulong_c0_register(reg, sel) \
1075 ((sizeof(unsigned long) == 4) ? \
1076 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1077 (unsigned long) __read_64bit_c0_register(reg, sel))
1078
1079#define __write_ulong_c0_register(reg, sel, val) \
1080do { \
1081 if (sizeof(unsigned long) == 4) \
1082 __write_32bit_c0_register(reg, sel, val); \
1083 else \
1084 __write_64bit_c0_register(reg, sel, val); \
1085} while (0)
1086
1087/*
1088 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1089 */
1090#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001091({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 __asm__ __volatile__( \
1093 "cfc0\t%0, " #source "\n\t" \
1094 : "=r" (__res)); \
1095 __res; \
1096})
1097
1098#define __write_32bit_c0_ctrl_register(register, value) \
1099do { \
1100 __asm__ __volatile__( \
1101 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001102 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103} while (0)
1104
1105/*
1106 * These versions are only needed for systems with more than 38 bits of
1107 * physical address space running the 32-bit kernel. That's none atm :-)
1108 */
1109#define __read_64bit_c0_split(source, sel) \
1110({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001111 unsigned long long __val; \
1112 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001114 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 if (sel == 0) \
1116 __asm__ __volatile__( \
1117 ".set\tmips64\n\t" \
1118 "dmfc0\t%M0, " #source "\n\t" \
1119 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001120 "dsra\t%M0, %M0, 32\n\t" \
1121 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001123 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 else \
1125 __asm__ __volatile__( \
1126 ".set\tmips64\n\t" \
1127 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1128 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001129 "dsra\t%M0, %M0, 32\n\t" \
1130 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001132 : "=r" (__val)); \
1133 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001135 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136})
1137
1138#define __write_64bit_c0_split(source, sel, val) \
1139do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001140 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001142 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 if (sel == 0) \
1144 __asm__ __volatile__( \
1145 ".set\tmips64\n\t" \
1146 "dsll\t%L0, %L0, 32\n\t" \
1147 "dsrl\t%L0, %L0, 32\n\t" \
1148 "dsll\t%M0, %M0, 32\n\t" \
1149 "or\t%L0, %L0, %M0\n\t" \
1150 "dmtc0\t%L0, " #source "\n\t" \
1151 ".set\tmips0" \
1152 : : "r" (val)); \
1153 else \
1154 __asm__ __volatile__( \
1155 ".set\tmips64\n\t" \
1156 "dsll\t%L0, %L0, 32\n\t" \
1157 "dsrl\t%L0, %L0, 32\n\t" \
1158 "dsll\t%M0, %M0, 32\n\t" \
1159 "or\t%L0, %L0, %M0\n\t" \
1160 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1161 ".set\tmips0" \
1162 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001163 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164} while (0)
1165
Steven J. Hill23d06e42014-11-13 09:51:59 -06001166#define __readx_32bit_c0_register(source) \
1167({ \
1168 unsigned int __res; \
1169 \
1170 __asm__ __volatile__( \
1171 " .set push \n" \
1172 " .set noat \n" \
1173 " .set mips32r2 \n" \
1174 " .insn \n" \
1175 " # mfhc0 $1, %1 \n" \
1176 " .word (0x40410000 | ((%1 & 0x1f) << 11)) \n" \
1177 " move %0, $1 \n" \
1178 " .set pop \n" \
1179 : "=r" (__res) \
1180 : "i" (source)); \
1181 __res; \
1182})
1183
1184#define __writex_32bit_c0_register(register, value) \
1185do { \
1186 __asm__ __volatile__( \
1187 " .set push \n" \
1188 " .set noat \n" \
1189 " .set mips32r2 \n" \
1190 " move $1, %0 \n" \
1191 " # mthc0 $1, %1 \n" \
1192 " .insn \n" \
1193 " .word (0x40c10000 | ((%1 & 0x1f) << 11)) \n" \
1194 " .set pop \n" \
1195 : \
1196 : "r" (value), "i" (register)); \
1197} while (0)
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199#define read_c0_index() __read_32bit_c0_register($0, 0)
1200#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1201
Ralf Baechle272bace2008-05-26 09:35:47 +01001202#define read_c0_random() __read_32bit_c0_register($1, 0)
1203#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1206#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1207
Steven J. Hill23d06e42014-11-13 09:51:59 -06001208#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1209#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1212#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1213
Steven J. Hill23d06e42014-11-13 09:51:59 -06001214#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1215#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217#define read_c0_conf() __read_32bit_c0_register($3, 0)
1218#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1219
1220#define read_c0_context() __read_ulong_c0_register($4, 0)
1221#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1222
Ralf Baechlea3692022007-07-10 17:33:02 +01001223#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001224#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1227#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1228
David Daney9fe2e9d2010-02-10 15:12:45 -08001229#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001230#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232#define read_c0_wired() __read_32bit_c0_register($6, 0)
1233#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1234
1235#define read_c0_info() __read_32bit_c0_register($7, 0)
1236
Ralf Baechle70342282013-01-22 12:59:30 +01001237#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1239
Ralf Baechle15c4f672006-03-29 18:51:06 +01001240#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1241#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243#define read_c0_count() __read_32bit_c0_register($9, 0)
1244#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1245
Pete Popovbdf21b12005-07-14 17:47:57 +00001246#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1247#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1248
1249#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1250#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1253#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1254
1255#define read_c0_compare() __read_32bit_c0_register($11, 0)
1256#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1257
Pete Popovbdf21b12005-07-14 17:47:57 +00001258#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1259#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1260
1261#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1262#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1267
1268#define read_c0_cause() __read_32bit_c0_register($13, 0)
1269#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1270
1271#define read_c0_epc() __read_ulong_c0_register($14, 0)
1272#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1273
1274#define read_c0_prid() __read_32bit_c0_register($15, 0)
1275
Paul Burton4dd8ee52014-01-15 10:31:47 +00001276#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278#define read_c0_config() __read_32bit_c0_register($16, 0)
1279#define read_c0_config1() __read_32bit_c0_register($16, 1)
1280#define read_c0_config2() __read_32bit_c0_register($16, 2)
1281#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001282#define read_c0_config4() __read_32bit_c0_register($16, 4)
1283#define read_c0_config5() __read_32bit_c0_register($16, 5)
1284#define read_c0_config6() __read_32bit_c0_register($16, 6)
1285#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1287#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1288#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1289#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001290#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1291#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1292#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1293#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001295#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1296#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001297#define read_c0_maar() __read_ulong_c0_register($17, 1)
1298#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1299#define read_c0_maari() __read_32bit_c0_register($17, 2)
1300#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001303 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 */
1305#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1306#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1307#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1308#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1309#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1310#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1311#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1312#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1313#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1314#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1315#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1316#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1317#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1318#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1319#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1320#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1321
1322/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001323 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 */
1325#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1326#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1327#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1328#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1329#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1330#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1331#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1332#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1333
1334#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1335#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1336#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1337#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1338#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1339#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1340#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1341#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1342
1343#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1344#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1345
1346#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1347#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1348
1349#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001350#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352#define read_c0_diag() __read_32bit_c0_register($22, 0)
1353#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1354
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001355/* R10K CP0 Branch Diagnostic register is 64bits wide */
1356#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1357#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1358
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1360#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1361
1362#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1363#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1364
1365#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1366#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1367
1368#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1369#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1370
1371#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1372#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1373
1374#define read_c0_debug() __read_32bit_c0_register($23, 0)
1375#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1376
1377#define read_c0_depc() __read_ulong_c0_register($24, 0)
1378#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1379
1380/*
1381 * MIPS32 / MIPS64 performance counters
1382 */
1383#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001384#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001386#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001387#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1388#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001390#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001392#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001393#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1394#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001396#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001398#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001399#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1400#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001402#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001404#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001405#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1406#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1409#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1410
1411#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001412#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
1414#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1415
1416#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001417#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
1419#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1420#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1421
Ralf Baechle41c594a2006-04-05 09:45:45 +01001422#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1423#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1424
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001425#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1426#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1427
1428#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1429#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1432#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1433
1434#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1435#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1436
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001437/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001438#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001439#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1440
1441#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1442#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1443
1444#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1445#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1446
1447#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1448#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1449
Ralf Baechle21a151d2007-10-11 23:46:15 +01001450#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001451#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1452
James Hogan9b3274b2015-02-02 11:45:08 +00001453#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1454#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1455
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001456/* MIPSR3 */
1457#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1458#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1459
1460#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1461#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1462
1463#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1464#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001465
Markos Chandras87d08bc2014-07-14 10:14:04 +01001466/* Hardware Page Table Walker */
1467#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1468#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1469
1470#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1471#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1472
1473#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1474#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1475
1476#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1477#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1478
Huacai Chen380cd582016-03-03 09:45:12 +08001479#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1480#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1481
1482#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1483#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1484
David Daneyed918c22008-12-11 15:33:24 -08001485/* Cavium OCTEON (cnMIPS) */
1486#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1487#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1488
1489#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1490#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1491
1492#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001493#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001494/*
Ralf Baechle70342282013-01-22 12:59:30 +01001495 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001496 * 64 bits wide.
1497 */
1498#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1499#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1500
1501#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1502#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1503
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001504/* BMIPS3300 */
1505#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1506#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1507
1508#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1509#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1510
1511#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1512#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1513
Kevin Cernekee020232f2011-11-16 01:25:44 +00001514/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001515#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1516#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1517
1518#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1519#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1520
1521#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1522#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1523
1524#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1525#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1526
1527#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1528#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1529
1530/* BMIPS5000 */
1531#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1532#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1533
1534#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1535#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1536
1537#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1538#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1539
1540#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1541#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1542
1543#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1544#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1545
1546#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1547#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549/*
1550 * Macros to access the floating point coprocessor control registers
1551 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01001552#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00001553({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02001554 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00001555 \
1556 __asm__ __volatile__( \
1557 " .set push \n" \
1558 " .set reorder \n" \
1559 " # gas fails to assemble cfc1 for some archs, \n" \
1560 " # like Octeon. \n" \
1561 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01001562 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00001563 " cfc1 %0,"STR(source)" \n" \
1564 " .set pop \n" \
1565 : "=r" (__res)); \
1566 __res; \
1567})
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
James Hogan5e320332015-01-30 15:40:19 +00001569#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
1570do { \
1571 __asm__ __volatile__( \
1572 " .set push \n" \
1573 " .set reorder \n" \
1574 " "STR(gas_hardfloat)" \n" \
1575 " ctc1 %0,"STR(dest)" \n" \
1576 " .set pop \n" \
1577 : : "r" (val)); \
1578} while (0)
1579
Manuel Lauss842dfc12014-11-07 14:13:54 +01001580#ifdef GAS_HAS_SET_HARDFLOAT
1581#define read_32bit_cp1_register(source) \
1582 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00001583#define write_32bit_cp1_register(dest, val) \
1584 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01001585#else
1586#define read_32bit_cp1_register(source) \
1587 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00001588#define write_32bit_cp1_register(dest, val) \
1589 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01001590#endif
1591
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001592#ifdef HAVE_AS_DSP
1593#define rddsp(mask) \
1594({ \
1595 unsigned int __dspctl; \
1596 \
1597 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001598 " .set push \n" \
1599 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001600 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001601 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001602 : "=r" (__dspctl) \
1603 : "i" (mask)); \
1604 __dspctl; \
1605})
1606
1607#define wrdsp(val, mask) \
1608do { \
1609 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001610 " .set push \n" \
1611 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001612 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001613 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001614 : \
1615 : "r" (val), "i" (mask)); \
1616} while (0)
1617
Florian Fainelli63c2b682013-03-18 15:56:10 +00001618#define mflo0() \
1619({ \
1620 long mflo0; \
1621 __asm__( \
1622 " .set push \n" \
1623 " .set dsp \n" \
1624 " mflo %0, $ac0 \n" \
1625 " .set pop \n" \
1626 : "=r" (mflo0)); \
1627 mflo0; \
1628})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001629
Florian Fainelli63c2b682013-03-18 15:56:10 +00001630#define mflo1() \
1631({ \
1632 long mflo1; \
1633 __asm__( \
1634 " .set push \n" \
1635 " .set dsp \n" \
1636 " mflo %0, $ac1 \n" \
1637 " .set pop \n" \
1638 : "=r" (mflo1)); \
1639 mflo1; \
1640})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001641
Florian Fainelli63c2b682013-03-18 15:56:10 +00001642#define mflo2() \
1643({ \
1644 long mflo2; \
1645 __asm__( \
1646 " .set push \n" \
1647 " .set dsp \n" \
1648 " mflo %0, $ac2 \n" \
1649 " .set pop \n" \
1650 : "=r" (mflo2)); \
1651 mflo2; \
1652})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001653
Florian Fainelli63c2b682013-03-18 15:56:10 +00001654#define mflo3() \
1655({ \
1656 long mflo3; \
1657 __asm__( \
1658 " .set push \n" \
1659 " .set dsp \n" \
1660 " mflo %0, $ac3 \n" \
1661 " .set pop \n" \
1662 : "=r" (mflo3)); \
1663 mflo3; \
1664})
1665
1666#define mfhi0() \
1667({ \
1668 long mfhi0; \
1669 __asm__( \
1670 " .set push \n" \
1671 " .set dsp \n" \
1672 " mfhi %0, $ac0 \n" \
1673 " .set pop \n" \
1674 : "=r" (mfhi0)); \
1675 mfhi0; \
1676})
1677
1678#define mfhi1() \
1679({ \
1680 long mfhi1; \
1681 __asm__( \
1682 " .set push \n" \
1683 " .set dsp \n" \
1684 " mfhi %0, $ac1 \n" \
1685 " .set pop \n" \
1686 : "=r" (mfhi1)); \
1687 mfhi1; \
1688})
1689
1690#define mfhi2() \
1691({ \
1692 long mfhi2; \
1693 __asm__( \
1694 " .set push \n" \
1695 " .set dsp \n" \
1696 " mfhi %0, $ac2 \n" \
1697 " .set pop \n" \
1698 : "=r" (mfhi2)); \
1699 mfhi2; \
1700})
1701
1702#define mfhi3() \
1703({ \
1704 long mfhi3; \
1705 __asm__( \
1706 " .set push \n" \
1707 " .set dsp \n" \
1708 " mfhi %0, $ac3 \n" \
1709 " .set pop \n" \
1710 : "=r" (mfhi3)); \
1711 mfhi3; \
1712})
1713
1714
1715#define mtlo0(x) \
1716({ \
1717 __asm__( \
1718 " .set push \n" \
1719 " .set dsp \n" \
1720 " mtlo %0, $ac0 \n" \
1721 " .set pop \n" \
1722 : \
1723 : "r" (x)); \
1724})
1725
1726#define mtlo1(x) \
1727({ \
1728 __asm__( \
1729 " .set push \n" \
1730 " .set dsp \n" \
1731 " mtlo %0, $ac1 \n" \
1732 " .set pop \n" \
1733 : \
1734 : "r" (x)); \
1735})
1736
1737#define mtlo2(x) \
1738({ \
1739 __asm__( \
1740 " .set push \n" \
1741 " .set dsp \n" \
1742 " mtlo %0, $ac2 \n" \
1743 " .set pop \n" \
1744 : \
1745 : "r" (x)); \
1746})
1747
1748#define mtlo3(x) \
1749({ \
1750 __asm__( \
1751 " .set push \n" \
1752 " .set dsp \n" \
1753 " mtlo %0, $ac3 \n" \
1754 " .set pop \n" \
1755 : \
1756 : "r" (x)); \
1757})
1758
1759#define mthi0(x) \
1760({ \
1761 __asm__( \
1762 " .set push \n" \
1763 " .set dsp \n" \
1764 " mthi %0, $ac0 \n" \
1765 " .set pop \n" \
1766 : \
1767 : "r" (x)); \
1768})
1769
1770#define mthi1(x) \
1771({ \
1772 __asm__( \
1773 " .set push \n" \
1774 " .set dsp \n" \
1775 " mthi %0, $ac1 \n" \
1776 " .set pop \n" \
1777 : \
1778 : "r" (x)); \
1779})
1780
1781#define mthi2(x) \
1782({ \
1783 __asm__( \
1784 " .set push \n" \
1785 " .set dsp \n" \
1786 " mthi %0, $ac2 \n" \
1787 " .set pop \n" \
1788 : \
1789 : "r" (x)); \
1790})
1791
1792#define mthi3(x) \
1793({ \
1794 __asm__( \
1795 " .set push \n" \
1796 " .set dsp \n" \
1797 " mthi %0, $ac3 \n" \
1798 " .set pop \n" \
1799 : \
1800 : "r" (x)); \
1801})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001802
1803#else
1804
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001805#ifdef CONFIG_CPU_MICROMIPS
1806#define rddsp(mask) \
1807({ \
1808 unsigned int __res; \
1809 \
1810 __asm__ __volatile__( \
1811 " .set push \n" \
1812 " .set noat \n" \
1813 " # rddsp $1, %x1 \n" \
1814 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1815 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1816 " move %0, $1 \n" \
1817 " .set pop \n" \
1818 : "=r" (__res) \
1819 : "i" (mask)); \
1820 __res; \
1821})
1822
1823#define wrdsp(val, mask) \
1824do { \
1825 __asm__ __volatile__( \
1826 " .set push \n" \
1827 " .set noat \n" \
1828 " move $1, %0 \n" \
1829 " # wrdsp $1, %x1 \n" \
1830 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1831 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1832 " .set pop \n" \
1833 : \
1834 : "r" (val), "i" (mask)); \
1835} while (0)
1836
1837#define _umips_dsp_mfxxx(ins) \
1838({ \
1839 unsigned long __treg; \
1840 \
1841 __asm__ __volatile__( \
1842 " .set push \n" \
1843 " .set noat \n" \
1844 " .hword 0x0001 \n" \
1845 " .hword %x1 \n" \
1846 " move %0, $1 \n" \
1847 " .set pop \n" \
1848 : "=r" (__treg) \
1849 : "i" (ins)); \
1850 __treg; \
1851})
1852
1853#define _umips_dsp_mtxxx(val, ins) \
1854do { \
1855 __asm__ __volatile__( \
1856 " .set push \n" \
1857 " .set noat \n" \
1858 " move $1, %0 \n" \
1859 " .hword 0x0001 \n" \
1860 " .hword %x1 \n" \
1861 " .set pop \n" \
1862 : \
1863 : "r" (val), "i" (ins)); \
1864} while (0)
1865
1866#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1867#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1868
1869#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1870#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1871
1872#define mflo0() _umips_dsp_mflo(0)
1873#define mflo1() _umips_dsp_mflo(1)
1874#define mflo2() _umips_dsp_mflo(2)
1875#define mflo3() _umips_dsp_mflo(3)
1876
1877#define mfhi0() _umips_dsp_mfhi(0)
1878#define mfhi1() _umips_dsp_mfhi(1)
1879#define mfhi2() _umips_dsp_mfhi(2)
1880#define mfhi3() _umips_dsp_mfhi(3)
1881
1882#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1883#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1884#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1885#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1886
1887#define mthi0(x) _umips_dsp_mthi(x, 0)
1888#define mthi1(x) _umips_dsp_mthi(x, 1)
1889#define mthi2(x) _umips_dsp_mthi(x, 2)
1890#define mthi3(x) _umips_dsp_mthi(x, 3)
1891
1892#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001893#define rddsp(mask) \
1894({ \
1895 unsigned int __res; \
1896 \
1897 __asm__ __volatile__( \
1898 " .set push \n" \
1899 " .set noat \n" \
1900 " # rddsp $1, %x1 \n" \
1901 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1902 " move %0, $1 \n" \
1903 " .set pop \n" \
1904 : "=r" (__res) \
1905 : "i" (mask)); \
1906 __res; \
1907})
1908
1909#define wrdsp(val, mask) \
1910do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001911 __asm__ __volatile__( \
1912 " .set push \n" \
1913 " .set noat \n" \
1914 " move $1, %0 \n" \
1915 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001916 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001917 " .set pop \n" \
1918 : \
1919 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001920} while (0)
1921
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001922#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001923({ \
1924 unsigned long __treg; \
1925 \
1926 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001927 " .set push \n" \
1928 " .set noat \n" \
1929 " .word (0x00000810 | %1) \n" \
1930 " move %0, $1 \n" \
1931 " .set pop \n" \
1932 : "=r" (__treg) \
1933 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001934 __treg; \
1935})
1936
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001937#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001938do { \
1939 __asm__ __volatile__( \
1940 " .set push \n" \
1941 " .set noat \n" \
1942 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001943 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001944 " .set pop \n" \
1945 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001946 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001947} while (0)
1948
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001949#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1950#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001951
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001952#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1953#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001954
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001955#define mflo0() _dsp_mflo(0)
1956#define mflo1() _dsp_mflo(1)
1957#define mflo2() _dsp_mflo(2)
1958#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001959
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001960#define mfhi0() _dsp_mfhi(0)
1961#define mfhi1() _dsp_mfhi(1)
1962#define mfhi2() _dsp_mfhi(2)
1963#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001964
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001965#define mtlo0(x) _dsp_mtlo(x, 0)
1966#define mtlo1(x) _dsp_mtlo(x, 1)
1967#define mtlo2(x) _dsp_mtlo(x, 2)
1968#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001969
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001970#define mthi0(x) _dsp_mthi(x, 0)
1971#define mthi1(x) _dsp_mthi(x, 1)
1972#define mthi2(x) _dsp_mthi(x, 2)
1973#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001974
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001975#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001976#endif
1977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978/*
1979 * TLB operations.
1980 *
1981 * It is responsibility of the caller to take care of any TLB hazards.
1982 */
1983static inline void tlb_probe(void)
1984{
1985 __asm__ __volatile__(
1986 ".set noreorder\n\t"
1987 "tlbp\n\t"
1988 ".set reorder");
1989}
1990
1991static inline void tlb_read(void)
1992{
Marc St-Jean9267a302007-06-14 15:55:31 -06001993#if MIPS34K_MISSED_ITLB_WAR
1994 int res = 0;
1995
1996 __asm__ __volatile__(
1997 " .set push \n"
1998 " .set noreorder \n"
1999 " .set noat \n"
2000 " .set mips32r2 \n"
2001 " .word 0x41610001 # dvpe $1 \n"
2002 " move %0, $1 \n"
2003 " ehb \n"
2004 " .set pop \n"
2005 : "=r" (res));
2006
2007 instruction_hazard();
2008#endif
2009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 __asm__ __volatile__(
2011 ".set noreorder\n\t"
2012 "tlbr\n\t"
2013 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002014
2015#if MIPS34K_MISSED_ITLB_WAR
2016 if ((res & _ULCAST_(1)))
2017 __asm__ __volatile__(
2018 " .set push \n"
2019 " .set noreorder \n"
2020 " .set noat \n"
2021 " .set mips32r2 \n"
2022 " .word 0x41600021 # evpe \n"
2023 " ehb \n"
2024 " .set pop \n");
2025#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026}
2027
2028static inline void tlb_write_indexed(void)
2029{
2030 __asm__ __volatile__(
2031 ".set noreorder\n\t"
2032 "tlbwi\n\t"
2033 ".set reorder");
2034}
2035
2036static inline void tlb_write_random(void)
2037{
2038 __asm__ __volatile__(
2039 ".set noreorder\n\t"
2040 "tlbwr\n\t"
2041 ".set reorder");
2042}
2043
2044/*
2045 * Manipulate bits in a c0 register.
2046 */
2047#define __BUILD_SET_C0(name) \
2048static inline unsigned int \
2049set_c0_##name(unsigned int set) \
2050{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002051 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 \
2053 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002054 new = res | set; \
2055 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 \
2057 return res; \
2058} \
2059 \
2060static inline unsigned int \
2061clear_c0_##name(unsigned int clear) \
2062{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002063 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 \
2065 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002066 new = res & ~clear; \
2067 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 \
2069 return res; \
2070} \
2071 \
2072static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002073change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002075 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 \
2077 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002078 new = res & ~change; \
2079 new |= (val & change); \
2080 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 \
2082 return res; \
2083}
2084
2085__BUILD_SET_C0(status)
2086__BUILD_SET_C0(cause)
2087__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002088__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002090__BUILD_SET_C0(intctl)
2091__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002092__BUILD_SET_C0(pagegrain)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002093__BUILD_SET_C0(brcm_config_0)
2094__BUILD_SET_C0(brcm_bus_pll)
2095__BUILD_SET_C0(brcm_reset)
2096__BUILD_SET_C0(brcm_cmt_intr)
2097__BUILD_SET_C0(brcm_cmt_ctrl)
2098__BUILD_SET_C0(brcm_config)
2099__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
David Daney45b585c2014-05-28 23:52:10 +02002101/*
2102 * Return low 10 bits of ebase.
2103 * Note that under KVM (MIPSVZ) this returns vcpu id.
2104 */
2105static inline unsigned int get_ebase_cpunum(void)
2106{
2107 return read_c0_ebase() & 0x3ff;
2108}
2109
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110#endif /* !__ASSEMBLY__ */
2111
2112#endif /* _ASM_MIPSREGS_H */