blob: 20a61d0af33b259faa68f89c9085f41e70f66d80 [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
3 *
4 * Author: Andy Fleming <afleming@freescale.com>
5 *
6 * Based on 83xx/mpc8360e_pb.c by:
7 * Li Yang <LeoLi@freescale.com>
8 * Yin Olivia <Hong-hua.Yin@freescale.com>
9 *
10 * Description:
Kumar Gala23f510b2007-02-17 16:29:36 -060011 * MPC85xx MDS board specific routines.
Andy Flemingc2882bb2007-02-09 17:28:31 -060012 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/reboot.h>
24#include <linux/pci.h>
25#include <linux/kdev_t.h>
26#include <linux/major.h>
27#include <linux/console.h>
28#include <linux/delay.h>
29#include <linux/seq_file.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060030#include <linux/initrd.h>
31#include <linux/module.h>
32#include <linux/fsl_devices.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060033#include <linux/of_platform.h>
34#include <linux/of_device.h>
Andy Fleming94833a42008-05-02 18:56:41 -050035#include <linux/phy.h>
Kumar Gala152d0182009-05-15 00:37:35 -050036#include <linux/lmb.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060037
Andy Flemingc2882bb2007-02-09 17:28:31 -060038#include <asm/system.h>
39#include <asm/atomic.h>
40#include <asm/time.h>
41#include <asm/io.h>
42#include <asm/machdep.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060043#include <asm/pci-bridge.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060044#include <asm/irq.h>
45#include <mm/mmu_decl.h>
46#include <asm/prom.h>
47#include <asm/udbg.h>
48#include <sysdev/fsl_soc.h>
Roy Zang3f6c5da2007-07-10 18:47:06 +080049#include <sysdev/fsl_pci.h>
Anton Vorontsov9b9d4012009-08-19 03:28:21 +040050#include <sysdev/simple_gpio.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060051#include <asm/qe.h>
52#include <asm/qe_ic.h>
53#include <asm/mpic.h>
Kumar Gala152d0182009-05-15 00:37:35 -050054#include <asm/swiotlb.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060055
Andy Flemingc2882bb2007-02-09 17:28:31 -060056#undef DEBUG
57#ifdef DEBUG
58#define DBG(fmt...) udbg_printf(fmt)
59#else
60#define DBG(fmt...)
61#endif
62
Andy Fleming94833a42008-05-02 18:56:41 -050063#define MV88E1111_SCR 0x10
64#define MV88E1111_SCR_125CLK 0x0010
65static int mpc8568_fixup_125_clock(struct phy_device *phydev)
66{
67 int scr;
68 int err;
69
70 /* Workaround for the 125 CLK Toggle */
71 scr = phy_read(phydev, MV88E1111_SCR);
72
73 if (scr < 0)
74 return scr;
75
76 err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
77
78 if (err)
79 return err;
80
81 err = phy_write(phydev, MII_BMCR, BMCR_RESET);
82
83 if (err)
84 return err;
85
86 scr = phy_read(phydev, MV88E1111_SCR);
87
88 if (scr < 0)
89 return err;
90
91 err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
92
93 return err;
94}
95
96static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
97{
98 int temp;
99 int err;
100
101 /* Errata */
102 err = phy_write(phydev,29, 0x0006);
103
104 if (err)
105 return err;
106
107 temp = phy_read(phydev, 30);
108
109 if (temp < 0)
110 return temp;
111
112 temp = (temp & (~0x8000)) | 0x4000;
113 err = phy_write(phydev,30, temp);
114
115 if (err)
116 return err;
117
118 err = phy_write(phydev,29, 0x000a);
119
120 if (err)
121 return err;
122
123 temp = phy_read(phydev, 30);
124
125 if (temp < 0)
126 return temp;
127
128 temp = phy_read(phydev, 30);
129
130 if (temp < 0)
131 return temp;
132
133 temp &= ~0x0020;
134
135 err = phy_write(phydev,30,temp);
136
137 if (err)
138 return err;
139
140 /* Disable automatic MDI/MDIX selection */
141 temp = phy_read(phydev, 16);
142
143 if (temp < 0)
144 return temp;
145
146 temp &= ~0x0060;
147 err = phy_write(phydev,16,temp);
148
149 return err;
150}
151
Andy Flemingc2882bb2007-02-09 17:28:31 -0600152/* ************************************************************************
153 *
154 * Setup the architecture
155 *
156 */
Kumar Gala23f510b2007-02-17 16:29:36 -0600157static void __init mpc85xx_mds_setup_arch(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600158{
159 struct device_node *np;
Andy Fleming73f5b8f2008-05-02 13:03:22 -0500160 static u8 __iomem *bcsr_regs = NULL;
Kumar Gala152d0182009-05-15 00:37:35 -0500161#ifdef CONFIG_PCI
162 struct pci_controller *hose;
163#endif
164 dma_addr_t max = 0xffffffff;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600165
Andy Flemingc2882bb2007-02-09 17:28:31 -0600166 if (ppc_md.progress)
Kumar Gala23f510b2007-02-17 16:29:36 -0600167 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600168
Andy Flemingc2882bb2007-02-09 17:28:31 -0600169 /* Map BCSR area */
170 np = of_find_node_by_name(NULL, "bcsr");
171 if (np != NULL) {
172 struct resource res;
173
174 of_address_to_resource(np, 0, &res);
175 bcsr_regs = ioremap(res.start, res.end - res.start +1);
176 of_node_put(np);
177 }
178
179#ifdef CONFIG_PCI
Kumar Galac9438af2007-10-04 00:28:43 -0500180 for_each_node_by_type(np, "pci") {
181 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
182 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
183 struct resource rsrc;
184 of_address_to_resource(np, 0, &rsrc);
185 if ((rsrc.start & 0xfffff) == 0x8000)
186 fsl_add_bridge(np, 1);
187 else
188 fsl_add_bridge(np, 0);
Kumar Gala152d0182009-05-15 00:37:35 -0500189
190 hose = pci_find_hose_for_OF_device(np);
191 max = min(max, hose->dma_window_base_cur +
192 hose->dma_window_size);
Kumar Galac9438af2007-10-04 00:28:43 -0500193 }
194 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600195#endif
196
197#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300198 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
199 if (!np) {
200 np = of_find_node_by_name(NULL, "qe");
201 if (!np)
202 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600203 }
204
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300205 qe_reset();
206 of_node_put(np);
207
208 np = of_find_node_by_name(NULL, "par_io");
209 if (np) {
210 struct device_node *ucc;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600211
212 par_io_init(np);
213 of_node_put(np);
214
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300215 for_each_node_by_name(ucc, "ucc")
Andy Flemingc2882bb2007-02-09 17:28:31 -0600216 par_io_of_config(ucc);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600217 }
218
219 if (bcsr_regs) {
Haiying Wangea5130d2009-04-29 14:14:33 -0400220 if (machine_is(mpc8568_mds)) {
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400221#define BCSR_UCC1_GETH_EN (0x1 << 7)
222#define BCSR_UCC2_GETH_EN (0x1 << 7)
223#define BCSR_UCC1_MODE_MSK (0x3 << 4)
224#define BCSR_UCC2_MODE_MSK (0x3 << 0)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600225
Haiying Wangea5130d2009-04-29 14:14:33 -0400226 /* Turn off UCC1 & UCC2 */
227 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
228 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600229
Haiying Wangea5130d2009-04-29 14:14:33 -0400230 /* Mode is RGMII, all bits clear */
231 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
232 BCSR_UCC2_MODE_MSK);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600233
Haiying Wangea5130d2009-04-29 14:14:33 -0400234 /* Turn UCC1 & UCC2 on */
235 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
236 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Anton Vorontsovc4673f92009-06-24 20:30:28 +0400237 } else if (machine_is(mpc8569_mds)) {
238#define BCSR7_UCC12_GETHnRST (0x1 << 2)
239#define BCSR8_UEM_MARVELL_RST (0x1 << 1)
240 /*
241 * U-Boot mangles interrupt polarity for Marvell PHYs,
242 * so reset built-in and UEM Marvell PHYs, this puts
243 * the PHYs into their normal state.
244 */
245 clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
246 setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
247
248 setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
249 clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
Haiying Wangea5130d2009-04-29 14:14:33 -0400250 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600251 iounmap(bcsr_regs);
252 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600253#endif /* CONFIG_QUICC_ENGINE */
Kumar Gala152d0182009-05-15 00:37:35 -0500254
255#ifdef CONFIG_SWIOTLB
256 if (lmb_end_of_DRAM() > max) {
257 ppc_swiotlb_enable = 1;
258 set_pci_dma_ops(&swiotlb_pci_dma_ops);
259 }
260#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600261}
262
Andy Fleming94833a42008-05-02 18:56:41 -0500263
264static int __init board_fixups(void)
265{
Kay Sieversaab0d372008-12-04 10:02:56 -0800266 char phy_id[20];
Andy Fleming94833a42008-05-02 18:56:41 -0500267 char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
268 struct device_node *mdio;
269 struct resource res;
270 int i;
271
272 for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
273 mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
274
275 of_address_to_resource(mdio, 0, &res);
Kay Sieversaab0d372008-12-04 10:02:56 -0800276 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600277 (unsigned long long)res.start, 1);
Andy Fleming94833a42008-05-02 18:56:41 -0500278
279 phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
280 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
281
282 /* Register a workaround for errata */
Kay Sieversaab0d372008-12-04 10:02:56 -0800283 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600284 (unsigned long long)res.start, 7);
Andy Fleming94833a42008-05-02 18:56:41 -0500285 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
286
287 of_node_put(mdio);
288 }
289
290 return 0;
291}
Haiying Wangea5130d2009-04-29 14:14:33 -0400292machine_arch_initcall(mpc8568_mds, board_fixups);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400293machine_arch_initcall(mpc8569_mds, board_fixups);
Andy Fleming94833a42008-05-02 18:56:41 -0500294
Kumar Gala23f510b2007-02-17 16:29:36 -0600295static struct of_device_id mpc85xx_ids[] = {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600296 { .type = "soc", },
297 { .compatible = "soc", },
Kim Phillipscf0d19f2008-07-29 15:29:24 -0500298 { .compatible = "simple-bus", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600299 { .type = "qe", },
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300300 { .compatible = "fsl,qe", },
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300301 { .compatible = "gianfar", },
Randy Vinsonfa874612009-06-19 03:22:08 +0400302 { .compatible = "fsl,rapidio-delta", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600303 {},
304};
305
Kumar Gala23f510b2007-02-17 16:29:36 -0600306static int __init mpc85xx_publish_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600307{
Anton Vorontsov9b9d4012009-08-19 03:28:21 +0400308 if (machine_is(mpc8569_mds))
309 simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
310
Andy Flemingc2882bb2007-02-09 17:28:31 -0600311 /* Publish the QE devices */
Kumar Gala277982e2008-01-15 09:42:36 -0600312 of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600313
314 return 0;
315}
Haiying Wangea5130d2009-04-29 14:14:33 -0400316machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400317machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600318
Kumar Gala152d0182009-05-15 00:37:35 -0500319machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
320machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
321
Kumar Gala23f510b2007-02-17 16:29:36 -0600322static void __init mpc85xx_mds_pic_init(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600323{
324 struct mpic *mpic;
325 struct resource r;
326 struct device_node *np = NULL;
327
328 np = of_find_node_by_type(NULL, "open-pic");
329 if (!np)
330 return;
331
332 if (of_address_to_resource(np, 0, &r)) {
333 printk(KERN_ERR "Failed to map mpic register space\n");
334 of_node_put(np);
335 return;
336 }
337
338 mpic = mpic_alloc(np, r.start,
339 MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
Kumar Galab533f8a2007-07-03 02:35:35 -0500340 0, 256, " OpenPIC ");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600341 BUG_ON(mpic == NULL);
342 of_node_put(np);
343
Andy Flemingc2882bb2007-02-09 17:28:31 -0600344 mpic_init(mpic);
345
Andy Flemingc2882bb2007-02-09 17:28:31 -0600346#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300347 np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
348 if (!np) {
349 np = of_find_node_by_type(NULL, "qeic");
350 if (!np)
351 return;
352 }
Anton Vorontsovcccd2102007-10-05 21:47:29 +0400353 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600354 of_node_put(np);
355#endif /* CONFIG_QUICC_ENGINE */
356}
357
Kumar Gala23f510b2007-02-17 16:29:36 -0600358static int __init mpc85xx_mds_probe(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600359{
Kumar Gala6936c622007-02-17 16:19:34 -0600360 unsigned long root = of_get_flat_dt_root();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600361
Kumar Gala6936c622007-02-17 16:19:34 -0600362 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600363}
364
Haiying Wangea5130d2009-04-29 14:14:33 -0400365define_machine(mpc8568_mds) {
366 .name = "MPC8568 MDS",
Kumar Gala23f510b2007-02-17 16:29:36 -0600367 .probe = mpc85xx_mds_probe,
368 .setup_arch = mpc85xx_mds_setup_arch,
369 .init_IRQ = mpc85xx_mds_pic_init,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600370 .get_irq = mpic_get_irq,
Kumar Galae1c15752007-10-04 01:04:57 -0500371 .restart = fsl_rstcr_restart,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600372 .calibrate_decr = generic_calibrate_decr,
373 .progress = udbg_progress,
Kumar Gala2af85692007-09-10 14:30:33 -0500374#ifdef CONFIG_PCI
Kumar Galaaa3c1122007-07-16 10:45:07 -0500375 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
Kumar Gala2af85692007-09-10 14:30:33 -0500376#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600377};
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400378
379static int __init mpc8569_mds_probe(void)
380{
381 unsigned long root = of_get_flat_dt_root();
382
383 return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
384}
385
386define_machine(mpc8569_mds) {
387 .name = "MPC8569 MDS",
388 .probe = mpc8569_mds_probe,
389 .setup_arch = mpc85xx_mds_setup_arch,
390 .init_IRQ = mpc85xx_mds_pic_init,
391 .get_irq = mpic_get_irq,
392 .restart = fsl_rstcr_restart,
393 .calibrate_decr = generic_calibrate_decr,
394 .progress = udbg_progress,
395#ifdef CONFIG_PCI
396 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
397#endif
398};