blob: 6706141a5ccd631ba8d2004f122bbc5aa18ad4cc [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001// SPDX-License-Identifier: GPL-2.0
Jeff Kirsher51dce242018-04-26 08:08:09 -07002/* Copyright(c) 2013 - 2018 Intel Corporation. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003
4#include "i40e.h"
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00005#include <linux/ptp_classify.h>
6
7/* The XL710 timesync is very much like Intel's 82599 design when it comes to
8 * the fundamental clock design. However, the clock operations are much simpler
9 * in the XL710 because the device supports a full 64 bits of nanoseconds.
10 * Because the field is so wide, we can forgo the cycle counter and just
11 * operate with the nanosecond field directly without fear of overflow.
12 *
13 * Much like the 82599, the update period is dependent upon the link speed:
14 * At 40Gb link or no link, the period is 1.6ns.
15 * At 10Gb link, the period is multiplied by 2. (3.2ns)
16 * At 1Gb link, the period is multiplied by 20. (32ns)
17 * 1588 functionality is not supported at 100Mbps.
18 */
Jacob Keller830e0dd2018-04-20 01:41:38 -070019#define I40E_PTP_40GB_INCVAL 0x0199999999ULL
20#define I40E_PTP_10GB_INCVAL_MULT 2
21#define I40E_PTP_1GB_INCVAL_MULT 20
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000022
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040023#define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
24#define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000025 I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000026
27/**
28 * i40e_ptp_read - Read the PHC time from the device
29 * @pf: Board private structure
30 * @ts: timespec structure to hold the current time value
31 *
32 * This function reads the PRTTSYN_TIME registers and stores them in a
33 * timespec. However, since the registers are 64 bits of nanoseconds, we must
34 * convert the result to a timespec before we can return.
35 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +020036static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000037{
38 struct i40e_hw *hw = &pf->hw;
39 u32 hi, lo;
40 u64 ns;
41
42 /* The timer latches on the lowest register read. */
43 lo = rd32(hw, I40E_PRTTSYN_TIME_L);
44 hi = rd32(hw, I40E_PRTTSYN_TIME_H);
45
46 ns = (((u64)hi) << 32) | lo;
47
Richard Cochran6f7a9b82015-03-29 23:12:02 +020048 *ts = ns_to_timespec64(ns);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000049}
50
51/**
52 * i40e_ptp_write - Write the PHC time to the device
53 * @pf: Board private structure
54 * @ts: timespec structure that holds the new time value
55 *
56 * This function writes the PRTTSYN_TIME registers with the user value. Since
57 * we receive a timespec from the stack, we must convert that timespec into
58 * nanoseconds before programming the registers.
59 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +020060static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000061{
62 struct i40e_hw *hw = &pf->hw;
Richard Cochran6f7a9b82015-03-29 23:12:02 +020063 u64 ns = timespec64_to_ns(ts);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000064
65 /* The timer will not update until the high register is written, so
66 * write the low register first.
67 */
68 wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
69 wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
70}
71
72/**
73 * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
74 * @hwtstamps: Timestamp structure to update
75 * @timestamp: Timestamp from the hardware
76 *
77 * We need to convert the NIC clock value into a hwtstamp which can be used by
78 * the upper level timestamping functions. Since the timestamp is simply a 64-
79 * bit nanosecond value, we can call ns_to_ktime directly to handle this.
80 **/
81static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
82 u64 timestamp)
83{
84 memset(hwtstamps, 0, sizeof(*hwtstamps));
85
86 hwtstamps->hwtstamp = ns_to_ktime(timestamp);
87}
88
89/**
90 * i40e_ptp_adjfreq - Adjust the PHC frequency
91 * @ptp: The PTP clock structure
92 * @ppb: Parts per billion adjustment from the base
93 *
94 * Adjust the frequency of the PHC by the indicated parts per billion from the
95 * base frequency.
96 **/
97static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
98{
99 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
100 struct i40e_hw *hw = &pf->hw;
101 u64 adj, freq, diff;
102 int neg_adj = 0;
103
104 if (ppb < 0) {
105 neg_adj = 1;
106 ppb = -ppb;
107 }
108
Jacob Keller830e0dd2018-04-20 01:41:38 -0700109 freq = I40E_PTP_40GB_INCVAL;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000110 freq *= ppb;
111 diff = div_u64(freq, 1000000000ULL);
112
113 if (neg_adj)
Jacob Keller830e0dd2018-04-20 01:41:38 -0700114 adj = I40E_PTP_40GB_INCVAL - diff;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000115 else
Jacob Keller830e0dd2018-04-20 01:41:38 -0700116 adj = I40E_PTP_40GB_INCVAL + diff;
117
118 /* At some link speeds, the base incval is so large that directly
119 * multiplying by ppb would result in arithmetic overflow even when
120 * using a u64. Avoid this by instead calculating the new incval
121 * always in terms of the 40GbE clock rate and then multiplying by the
122 * link speed factor afterwards. This does result in slightly lower
123 * precision at lower link speeds, but it is fairly minor.
124 */
125 smp_mb(); /* Force any pending update before accessing. */
126 adj *= READ_ONCE(pf->ptp_adj_mult);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000127
128 wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
129 wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
130
131 return 0;
132}
133
134/**
135 * i40e_ptp_adjtime - Adjust the PHC time
136 * @ptp: The PTP clock structure
137 * @delta: Offset in nanoseconds to adjust the PHC time by
138 *
139 * Adjust the frequency of the PHC by the indicated parts per billion from the
140 * base frequency.
141 **/
142static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
143{
144 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jesse Brandeburg0ac30ce2017-06-20 15:16:56 -0700145 struct timespec64 now;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000146
Jacob Keller19551262016-10-05 09:30:43 -0700147 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000148
149 i40e_ptp_read(pf, &now);
Jesse Brandeburg0ac30ce2017-06-20 15:16:56 -0700150 timespec64_add_ns(&now, delta);
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200151 i40e_ptp_write(pf, (const struct timespec64 *)&now);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000152
Jacob Keller19551262016-10-05 09:30:43 -0700153 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000154
155 return 0;
156}
157
158/**
159 * i40e_ptp_gettime - Get the time of the PHC
160 * @ptp: The PTP clock structure
161 * @ts: timespec structure to hold the current time value
162 *
163 * Read the device clock and return the correct value on ns, after converting it
164 * into a timespec struct.
165 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200166static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000167{
168 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000169
Jacob Keller19551262016-10-05 09:30:43 -0700170 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000171 i40e_ptp_read(pf, ts);
Jacob Keller19551262016-10-05 09:30:43 -0700172 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000173
174 return 0;
175}
176
177/**
178 * i40e_ptp_settime - Set the time of the PHC
179 * @ptp: The PTP clock structure
180 * @ts: timespec structure that holds the new time value
181 *
182 * Set the device clock to the user input value. The conversion from timespec
183 * to ns happens in the write function.
184 **/
185static int i40e_ptp_settime(struct ptp_clock_info *ptp,
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200186 const struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000187{
188 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000189
Jacob Keller19551262016-10-05 09:30:43 -0700190 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000191 i40e_ptp_write(pf, ts);
Jacob Keller19551262016-10-05 09:30:43 -0700192 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000193
194 return 0;
195}
196
197/**
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000198 * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000199 * @ptp: The PTP clock structure
200 * @rq: The requested feature to change
201 * @on: Enable/disable flag
202 *
203 * The XL710 does not support any of the ancillary features of the PHC
204 * subsystem, so this function may just return.
205 **/
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000206static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
207 struct ptp_clock_request *rq, int on)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000208{
209 return -EOPNOTSUPP;
210}
211
212/**
Jacob Keller12490502016-10-05 09:30:44 -0700213 * i40e_ptp_update_latch_events - Read I40E_PRTTSYN_STAT_1 and latch events
214 * @pf: the PF data structure
215 *
216 * This function reads I40E_PRTTSYN_STAT_1 and updates the corresponding timers
217 * for noticed latch events. This allows the driver to keep track of the first
218 * time a latch event was noticed which will be used to help clear out Rx
219 * timestamps for packets that got dropped or lost.
220 *
221 * This function will return the current value of I40E_PRTTSYN_STAT_1 and is
222 * expected to be called only while under the ptp_rx_lock.
223 **/
224static u32 i40e_ptp_get_rx_events(struct i40e_pf *pf)
225{
226 struct i40e_hw *hw = &pf->hw;
227 u32 prttsyn_stat, new_latch_events;
228 int i;
229
230 prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
231 new_latch_events = prttsyn_stat & ~pf->latch_event_flags;
232
233 /* Update the jiffies time for any newly latched timestamp. This
234 * ensures that we store the time that we first discovered a timestamp
235 * was latched by the hardware. The service task will later determine
236 * if we should free the latch and drop that timestamp should too much
237 * time pass. This flow ensures that we only update jiffies for new
238 * events latched since the last time we checked, and not all events
239 * currently latched, so that the service task accounting remains
240 * accurate.
241 */
242 for (i = 0; i < 4; i++) {
243 if (new_latch_events & BIT(i))
244 pf->latch_events[i] = jiffies;
245 }
246
247 /* Finally, we store the current status of the Rx timestamp latches */
248 pf->latch_event_flags = prttsyn_stat;
249
250 return prttsyn_stat;
251}
252
253/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000254 * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
Jacob Keller61189552017-05-03 10:29:01 -0700255 * @pf: The PF private data structure
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000256 * @vsi: The VSI with the rings relevant to 1588
257 *
258 * This watchdog task is scheduled to detect error case where hardware has
259 * dropped an Rx packet that was timestamped when the ring is full. The
260 * particular error is rare but leaves the device in a state unable to timestamp
261 * any future packets.
262 **/
Jacob Keller61189552017-05-03 10:29:01 -0700263void i40e_ptp_rx_hang(struct i40e_pf *pf)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000264{
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000265 struct i40e_hw *hw = &pf->hw;
Jacob Kellere6e3fc22016-12-02 12:32:58 -0800266 unsigned int i, cleared = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000267
Jacob Kellerb535a012014-12-14 01:55:14 +0000268 /* Since we cannot turn off the Rx timestamp logic if the device is
269 * configured for Tx timestamping, we check if Rx timestamping is
270 * configured. We don't want to spuriously warn about Rx timestamp
271 * hangs if we don't care about the timestamps.
272 */
273 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000274 return;
275
Jacob Keller12490502016-10-05 09:30:44 -0700276 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000277
Jacob Keller12490502016-10-05 09:30:44 -0700278 /* Update current latch times for Rx events */
279 i40e_ptp_get_rx_events(pf);
280
281 /* Check all the currently latched Rx events and see whether they have
282 * been latched for over a second. It is assumed that any timestamp
283 * should have been cleared within this time, or else it was captured
284 * for a dropped frame that the driver never received. Thus, we will
285 * clear any timestamp that has been latched for over 1 second.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000286 */
Jacob Keller12490502016-10-05 09:30:44 -0700287 for (i = 0; i < 4; i++) {
288 if ((pf->latch_event_flags & BIT(i)) &&
289 time_is_before_jiffies(pf->latch_events[i] + HZ)) {
290 rd32(hw, I40E_PRTTSYN_RXTIME_H(i));
291 pf->latch_event_flags &= ~BIT(i);
Jacob Kellere6e3fc22016-12-02 12:32:58 -0800292 cleared++;
Jacob Keller12490502016-10-05 09:30:44 -0700293 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000294 }
295
Jacob Keller12490502016-10-05 09:30:44 -0700296 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellere6e3fc22016-12-02 12:32:58 -0800297
298 /* Log a warning if more than 2 timestamps got dropped in the same
299 * check. We don't want to warn about all drops because it can occur
300 * in normal scenarios such as PTP frames on multicast addresses we
301 * aren't listening to. However, administrator should know if this is
302 * the reason packets aren't receiving timestamps.
303 */
304 if (cleared > 2)
305 dev_dbg(&pf->pdev->dev,
306 "Dropped %d missed RXTIME timestamp events\n",
307 cleared);
308
309 /* Finally, update the rx_hwtstamp_cleared counter */
310 pf->rx_hwtstamp_cleared += cleared;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000311}
312
313/**
Jacob Keller0bc07062017-05-03 10:29:02 -0700314 * i40e_ptp_tx_hang - Detect error case when Tx timestamp register is hung
315 * @pf: The PF private data structure
316 *
317 * This watchdog task is run periodically to make sure that we clear the Tx
318 * timestamp logic if we don't obtain a timestamp in a reasonable amount of
319 * time. It is unexpected in the normal case but if it occurs it results in
Jacob Keller9c0c3b82018-05-10 05:59:47 -0700320 * permanently preventing timestamps of future packets.
Jacob Keller0bc07062017-05-03 10:29:02 -0700321 **/
322void i40e_ptp_tx_hang(struct i40e_pf *pf)
323{
324 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
325 return;
326
327 /* Nothing to do if we're not already waiting for a timestamp */
328 if (!test_bit(__I40E_PTP_TX_IN_PROGRESS, pf->state))
329 return;
330
331 /* We already have a handler routine which is run when we are notified
332 * of a Tx timestamp in the hardware. If we don't get an interrupt
333 * within a second it is reasonable to assume that we never will.
334 */
335 if (time_is_before_jiffies(pf->ptp_tx_start + HZ)) {
336 dev_kfree_skb_any(pf->ptp_tx_skb);
337 pf->ptp_tx_skb = NULL;
338 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
339 pf->tx_hwtstamp_timeouts++;
340 }
341}
342
343/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000344 * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
345 * @pf: Board private structure
346 *
347 * Read the value of the Tx timestamp from the registers, convert it into a
348 * value consumable by the stack, and store that result into the shhwtstamps
349 * struct before returning it up the stack.
350 **/
351void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
352{
353 struct skb_shared_hwtstamps shhwtstamps;
Jacob Kellerbbc4e7d2017-05-03 10:28:51 -0700354 struct sk_buff *skb = pf->ptp_tx_skb;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000355 struct i40e_hw *hw = &pf->hw;
356 u32 hi, lo;
357 u64 ns;
358
Jacob Keller22b47772014-12-14 01:55:09 +0000359 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
360 return;
361
362 /* don't attempt to timestamp if we don't have an skb */
363 if (!pf->ptp_tx_skb)
364 return;
365
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000366 lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
367 hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
368
369 ns = (((u64)hi) << 32) | lo;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000370 i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
Jacob Kellerbbc4e7d2017-05-03 10:28:51 -0700371
372 /* Clear the bit lock as soon as possible after reading the register,
373 * and prior to notifying the stack via skb_tstamp_tx(). Otherwise
374 * applications might wake up and attempt to request another transmit
375 * timestamp prior to the bit lock being cleared.
376 */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000377 pf->ptp_tx_skb = NULL;
Jacob Keller0da36b92017-04-19 09:25:55 -0400378 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
Jacob Kellerbbc4e7d2017-05-03 10:28:51 -0700379
380 /* Notify the stack and free the skb after we've unlocked */
381 skb_tstamp_tx(skb, &shhwtstamps);
382 dev_kfree_skb_any(skb);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000383}
384
385/**
386 * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
387 * @pf: Board private structure
388 * @skb: Particular skb to send timestamp with
389 * @index: Index into the receive timestamp registers for the timestamp
390 *
391 * The XL710 receives a notification in the receive descriptor with an offset
392 * into the set of RXTIME registers where the timestamp is for that skb. This
393 * function goes and fetches the receive timestamp from that offset, if a valid
394 * one exists. The RXTIME registers are in ns, so we must convert the result
395 * first.
396 **/
397void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
398{
399 u32 prttsyn_stat, hi, lo;
400 struct i40e_hw *hw;
401 u64 ns;
402
403 /* Since we cannot turn off the Rx timestamp logic if the device is
404 * doing Tx timestamping, check if Rx timestamping is configured.
405 */
Jacob Keller22b47772014-12-14 01:55:09 +0000406 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000407 return;
408
409 hw = &pf->hw;
410
Jacob Keller12490502016-10-05 09:30:44 -0700411 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000412
Jacob Keller12490502016-10-05 09:30:44 -0700413 /* Get current Rx events and update latch times */
414 prttsyn_stat = i40e_ptp_get_rx_events(pf);
415
416 /* TODO: Should we warn about missing Rx timestamp event? */
417 if (!(prttsyn_stat & BIT(index))) {
418 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000419 return;
Jacob Keller12490502016-10-05 09:30:44 -0700420 }
421
422 /* Clear the latched event since we're about to read its register */
423 pf->latch_event_flags &= ~BIT(index);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000424
425 lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
426 hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
427
Jacob Keller12490502016-10-05 09:30:44 -0700428 spin_unlock_bh(&pf->ptp_rx_lock);
429
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000430 ns = (((u64)hi) << 32) | lo;
431
432 i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
433}
434
435/**
436 * i40e_ptp_set_increment - Utility function to update clock increment rate
437 * @pf: Board private structure
438 *
439 * During a link change, the DMA frequency that drives the 1588 logic will
440 * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
441 * we must update the increment value per clock tick.
442 **/
443void i40e_ptp_set_increment(struct i40e_pf *pf)
444{
445 struct i40e_link_status *hw_link_info;
446 struct i40e_hw *hw = &pf->hw;
447 u64 incval;
Jacob Keller830e0dd2018-04-20 01:41:38 -0700448 u32 mult;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000449
450 hw_link_info = &hw->phy.link_info;
451
452 i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
453
454 switch (hw_link_info->link_speed) {
455 case I40E_LINK_SPEED_10GB:
Jacob Keller830e0dd2018-04-20 01:41:38 -0700456 mult = I40E_PTP_10GB_INCVAL_MULT;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000457 break;
458 case I40E_LINK_SPEED_1GB:
Jacob Keller830e0dd2018-04-20 01:41:38 -0700459 mult = I40E_PTP_1GB_INCVAL_MULT;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000460 break;
461 case I40E_LINK_SPEED_100MB:
Shannon Nelsone684fa32014-11-11 03:15:03 +0000462 {
463 static int warn_once;
464
465 if (!warn_once) {
466 dev_warn(&pf->pdev->dev,
467 "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
468 warn_once++;
469 }
Jacob Keller830e0dd2018-04-20 01:41:38 -0700470 mult = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000471 break;
Shannon Nelsone684fa32014-11-11 03:15:03 +0000472 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000473 case I40E_LINK_SPEED_40GB:
474 default:
Jacob Keller830e0dd2018-04-20 01:41:38 -0700475 mult = 1;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000476 break;
477 }
478
Jacob Keller830e0dd2018-04-20 01:41:38 -0700479 /* The increment value is calculated by taking the base 40GbE incvalue
480 * and multiplying it by a factor based on the link speed.
481 */
482 incval = I40E_PTP_40GB_INCVAL * mult;
483
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000484 /* Write the new increment value into the increment register. The
485 * hardware will not update the clock until both registers have been
486 * written.
487 */
488 wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
489 wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
490
491 /* Update the base adjustement value. */
Jacob Keller830e0dd2018-04-20 01:41:38 -0700492 WRITE_ONCE(pf->ptp_adj_mult, mult);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000493 smp_mb(); /* Force the above update. */
494}
495
496/**
497 * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
498 * @pf: Board private structure
Jacob Kellerf5254422018-04-20 01:41:33 -0700499 * @ifr: ioctl data
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000500 *
501 * Obtain the current hardware timestamping settigs as requested. To do this,
502 * keep a shadow copy of the timestamp settings rather than attempting to
503 * deconstruct it from the registers.
504 **/
505int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
506{
507 struct hwtstamp_config *config = &pf->tstamp_config;
508
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000509 if (!(pf->flags & I40E_FLAG_PTP))
510 return -EOPNOTSUPP;
511
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000512 return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
513 -EFAULT : 0;
514}
515
516/**
Jacob Keller18946452014-06-04 06:08:29 +0000517 * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000518 * @pf: Board private structure
Jacob Keller18946452014-06-04 06:08:29 +0000519 * @config: hwtstamp settings requested or saved
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000520 *
Jacob Keller18946452014-06-04 06:08:29 +0000521 * Control hardware registers to enter the specific mode requested by the
522 * user. Also used during reset path to ensure that timestamp settings are
523 * maintained.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000524 *
Jacob Keller18946452014-06-04 06:08:29 +0000525 * Note: modifies config in place, and may update the requested mode to be
526 * more broad if the specific filter is not directly supported.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000527 **/
Jacob Keller18946452014-06-04 06:08:29 +0000528static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
529 struct hwtstamp_config *config)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000530{
531 struct i40e_hw *hw = &pf->hw;
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000532 u32 tsyntype, regval;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000533
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000534 /* Reserved for future extensions. */
535 if (config->flags)
536 return -EINVAL;
537
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000538 switch (config->tx_type) {
539 case HWTSTAMP_TX_OFF:
540 pf->ptp_tx = false;
541 break;
542 case HWTSTAMP_TX_ON:
543 pf->ptp_tx = true;
544 break;
545 default:
546 return -ERANGE;
547 }
548
549 switch (config->rx_filter) {
550 case HWTSTAMP_FILTER_NONE:
551 pf->ptp_rx = false;
Jacob Keller4fda14c2014-12-14 01:55:15 +0000552 /* We set the type to V1, but do not enable UDP packet
553 * recognition. In this way, we should be as close to
554 * disabling PTP Rx timestamps as possible since V1 packets
555 * are always UDP, since L2 packets are a V2 feature.
556 */
557 tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000558 break;
559 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
560 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
561 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400562 if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
Jacob Keller1e28e862016-11-11 12:39:25 -0800563 return -ERANGE;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000564 pf->ptp_rx = true;
565 tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
566 I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
567 I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
568 config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
569 break;
570 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000571 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
572 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000573 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
574 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000575 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400576 if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
Jacob Keller1e28e862016-11-11 12:39:25 -0800577 return -ERANGE;
578 /* fall through */
579 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
580 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
581 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000582 pf->ptp_rx = true;
583 tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
Jacob Keller1e28e862016-11-11 12:39:25 -0800584 I40E_PRTTSYN_CTL1_TSYNTYPE_V2;
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400585 if (pf->hw_features & I40E_HW_PTP_L4_CAPABLE) {
Jacob Keller1e28e862016-11-11 12:39:25 -0800586 tsyntype |= I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
587 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
588 } else {
589 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
590 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000591 break;
Miroslav Lichvare3412572017-05-19 17:52:36 +0200592 case HWTSTAMP_FILTER_NTP_ALL:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000593 case HWTSTAMP_FILTER_ALL:
594 default:
595 return -ERANGE;
596 }
597
598 /* Clear out all 1588-related registers to clear and unlatch them. */
Jacob Keller12490502016-10-05 09:30:44 -0700599 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000600 rd32(hw, I40E_PRTTSYN_STAT_0);
601 rd32(hw, I40E_PRTTSYN_TXTIME_H);
602 rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
603 rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
604 rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
605 rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
Jacob Keller12490502016-10-05 09:30:44 -0700606 pf->latch_event_flags = 0;
607 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000608
609 /* Enable/disable the Tx timestamp interrupt based on user input. */
610 regval = rd32(hw, I40E_PRTTSYN_CTL0);
611 if (pf->ptp_tx)
612 regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
613 else
614 regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
615 wr32(hw, I40E_PRTTSYN_CTL0, regval);
616
617 regval = rd32(hw, I40E_PFINT_ICR0_ENA);
618 if (pf->ptp_tx)
619 regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
620 else
621 regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
622 wr32(hw, I40E_PFINT_ICR0_ENA, regval);
623
Jacob Keller4fda14c2014-12-14 01:55:15 +0000624 /* Although there is no simple on/off switch for Rx, we "disable" Rx
625 * timestamps by setting to V1 only mode and clear the UDP
626 * recognition. This ought to disable all PTP Rx timestamps as V1
627 * packets are always over UDP. Note that software is configured to
628 * ignore Rx timestamps via the pf->ptp_rx flag.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000629 */
Jacob Keller4fda14c2014-12-14 01:55:15 +0000630 regval = rd32(hw, I40E_PRTTSYN_CTL1);
631 /* clear everything but the enable bit */
632 regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
633 /* now enable bits for desired Rx timestamps */
634 regval |= tsyntype;
635 wr32(hw, I40E_PRTTSYN_CTL1, regval);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000636
Jacob Keller18946452014-06-04 06:08:29 +0000637 return 0;
638}
639
640/**
641 * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
642 * @pf: Board private structure
Jacob Kellerf5254422018-04-20 01:41:33 -0700643 * @ifr: ioctl data
Jacob Keller18946452014-06-04 06:08:29 +0000644 *
645 * Respond to the user filter requests and make the appropriate hardware
646 * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
647 * logic, so keep track in software of whether to indicate these timestamps
648 * or not.
649 *
650 * It is permissible to "upgrade" the user request to a broader filter, as long
651 * as the user receives the timestamps they care about and the user is notified
652 * the filter has been broadened.
653 **/
654int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
655{
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000656 struct hwtstamp_config config;
Jacob Keller18946452014-06-04 06:08:29 +0000657 int err;
658
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000659 if (!(pf->flags & I40E_FLAG_PTP))
660 return -EOPNOTSUPP;
661
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000662 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
Jacob Keller18946452014-06-04 06:08:29 +0000663 return -EFAULT;
664
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000665 err = i40e_ptp_set_timestamp_mode(pf, &config);
Jacob Keller18946452014-06-04 06:08:29 +0000666 if (err)
667 return err;
668
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000669 /* save these settings for future reference */
670 pf->tstamp_config = config;
671
672 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000673 -EFAULT : 0;
674}
675
676/**
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000677 * i40e_ptp_create_clock - Create PTP clock device for userspace
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000678 * @pf: Board private structure
679 *
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000680 * This function creates a new PTP clock device. It only creates one if we
681 * don't already have one, so it is safe to call. Will return error if it
682 * can't create one, but success if we already have a device. Should be used
683 * by i40e_ptp_init to create clock initially, and prevent global resets from
684 * creating new clock devices.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000685 **/
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000686static long i40e_ptp_create_clock(struct i40e_pf *pf)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000687{
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000688 /* no need to create a clock device if we already have one */
689 if (!IS_ERR_OR_NULL(pf->ptp_clock))
690 return 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000691
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000692 strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000693 pf->ptp_caps.owner = THIS_MODULE;
694 pf->ptp_caps.max_adj = 999999999;
695 pf->ptp_caps.n_ext_ts = 0;
696 pf->ptp_caps.pps = 0;
697 pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
698 pf->ptp_caps.adjtime = i40e_ptp_adjtime;
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200699 pf->ptp_caps.gettime64 = i40e_ptp_gettime;
700 pf->ptp_caps.settime64 = i40e_ptp_settime;
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000701 pf->ptp_caps.enable = i40e_ptp_feature_enable;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000702
703 /* Attempt to register the clock before enabling the hardware. */
704 pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400705 if (IS_ERR(pf->ptp_clock))
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000706 return PTR_ERR(pf->ptp_clock);
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000707
708 /* clear the hwtstamp settings here during clock create, instead of
709 * during regular init, so that we can maintain settings across a
710 * reset or suspend.
711 */
712 pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
713 pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
714
715 return 0;
716}
717
718/**
719 * i40e_ptp_init - Initialize the 1588 support after device probe or reset
720 * @pf: Board private structure
721 *
722 * This function sets device up for 1588 support. The first time it is run, it
723 * will create a PHC clock device. It does not create a clock device if one
724 * already exists. It also reconfigures the device after a reset.
725 **/
726void i40e_ptp_init(struct i40e_pf *pf)
727{
728 struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
729 struct i40e_hw *hw = &pf->hw;
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000730 u32 pf_id;
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000731 long err;
732
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000733 /* Only one PF is assigned to control 1588 logic per port. Do not
734 * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
735 */
736 pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
737 I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
738 if (hw->pf_id != pf_id) {
739 pf->flags &= ~I40E_FLAG_PTP;
740 dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
741 __func__,
742 netdev->name);
743 return;
744 }
745
Jacob Keller19551262016-10-05 09:30:43 -0700746 mutex_init(&pf->tmreg_lock);
Jacob Keller12490502016-10-05 09:30:44 -0700747 spin_lock_init(&pf->ptp_rx_lock);
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000748
749 /* ensure we have a clock device */
750 err = i40e_ptp_create_clock(pf);
751 if (err) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000752 pf->ptp_clock = NULL;
753 dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
754 __func__);
Nicolas Pitreefee95f2016-09-20 19:25:58 -0400755 } else if (pf->ptp_clock) {
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200756 struct timespec64 ts;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000757 u32 regval;
758
Shannon Nelson6dec1012015-09-28 14:12:30 -0400759 if (pf->hw.debug_mask & I40E_DEBUG_LAN)
760 dev_info(&pf->pdev->dev, "PHC enabled\n");
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000761 pf->flags |= I40E_FLAG_PTP;
762
763 /* Ensure the clocks are running. */
764 regval = rd32(hw, I40E_PRTTSYN_CTL0);
765 regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
766 wr32(hw, I40E_PRTTSYN_CTL0, regval);
767 regval = rd32(hw, I40E_PRTTSYN_CTL1);
768 regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
769 wr32(hw, I40E_PRTTSYN_CTL1, regval);
770
771 /* Set the increment value per clock tick. */
772 i40e_ptp_set_increment(pf);
773
Jacob Keller18946452014-06-04 06:08:29 +0000774 /* reset timestamping mode */
775 i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000776
777 /* Set the clock value. */
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200778 ts = ktime_to_timespec64(ktime_get_real());
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000779 i40e_ptp_settime(&pf->ptp_caps, &ts);
780 }
781}
782
783/**
784 * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
785 * @pf: Board private structure
786 *
787 * This function handles the cleanup work required from the initialization by
788 * clearing out the important information and unregistering the PHC.
789 **/
790void i40e_ptp_stop(struct i40e_pf *pf)
791{
792 pf->flags &= ~I40E_FLAG_PTP;
793 pf->ptp_tx = false;
794 pf->ptp_rx = false;
795
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000796 if (pf->ptp_tx_skb) {
797 dev_kfree_skb_any(pf->ptp_tx_skb);
798 pf->ptp_tx_skb = NULL;
Jacob Keller0da36b92017-04-19 09:25:55 -0400799 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000800 }
801
802 if (pf->ptp_clock) {
803 ptp_clock_unregister(pf->ptp_clock);
804 pf->ptp_clock = NULL;
805 dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
806 pf->vsi[pf->lan_vsi]->netdev->name);
807 }
808}