blob: faa07513c9ff1381062c5716ff2f92d00563e323 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020026#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000027#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010028#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000030#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040031#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000032#include "mv88e6xxx.h"
33
Vivien Didelotfad09c72016-06-21 12:28:20 -040034static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040035{
Vivien Didelotfad09c72016-06-21 12:28:20 -040036 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
37 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040038 dump_stack();
39 }
40}
41
Vivien Didelot914b32f2016-06-20 13:14:11 -040042/* The switch ADDR[4:1] configuration pins define the chip SMI device address
43 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
44 *
45 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
46 * is the only device connected to the SMI master. In this mode it responds to
47 * all 32 possible SMI addresses, and thus maps directly the internal devices.
48 *
49 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
50 * multiple devices to share the SMI interface. In this mode it responds to only
51 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000052 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040053
Vivien Didelotfad09c72016-06-21 12:28:20 -040054static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040055 int addr, int reg, u16 *val)
56{
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040058 return -EOPNOTSUPP;
59
Vivien Didelotfad09c72016-06-21 12:28:20 -040060 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040061}
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 *val)
74{
75 int ret;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 if (ret < 0)
79 return ret;
80
81 *val = ret & 0xffff;
82
83 return 0;
84}
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 int addr, int reg, u16 val)
88{
89 int ret;
90
Vivien Didelotfad09c72016-06-21 12:28:20 -040091 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040092 if (ret < 0)
93 return ret;
94
95 return 0;
96}
97
98static const struct mv88e6xxx_ops mv88e6xxx_smi_single_chip_ops = {
99 .read = mv88e6xxx_smi_single_chip_read,
100 .write = mv88e6xxx_smi_single_chip_write,
101};
102
Vivien Didelotfad09c72016-06-21 12:28:20 -0400103static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000104{
105 int ret;
106 int i;
107
108 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400109 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000110 if (ret < 0)
111 return ret;
112
Andrew Lunncca8b132015-04-02 04:06:39 +0200113 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000114 return 0;
115 }
116
117 return -ETIMEDOUT;
118}
119
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400121 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122{
123 int ret;
124
Barry Grussling3675c8d2013-01-08 16:05:53 +0000125 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400126 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000127 if (ret < 0)
128 return ret;
129
Barry Grussling3675c8d2013-01-08 16:05:53 +0000130 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200132 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133 if (ret < 0)
134 return ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000143 if (ret < 0)
144 return ret;
145
Vivien Didelot914b32f2016-06-20 13:14:11 -0400146 *val = ret & 0xffff;
147
148 return 0;
149}
150
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400152 int addr, int reg, u16 val)
153{
154 int ret;
155
156 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400157 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400158 if (ret < 0)
159 return ret;
160
161 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 if (ret < 0)
164 return ret;
165
166 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400167 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400168 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
169 if (ret < 0)
170 return ret;
171
172 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 return 0;
178}
179
180static const struct mv88e6xxx_ops mv88e6xxx_smi_multi_chip_ops = {
181 .read = mv88e6xxx_smi_multi_chip_read,
182 .write = mv88e6xxx_smi_multi_chip_write,
183};
184
Vivien Didelotfad09c72016-06-21 12:28:20 -0400185static int mv88e6xxx_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400186 int addr, int reg, u16 *val)
187{
188 int err;
189
Vivien Didelotfad09c72016-06-21 12:28:20 -0400190 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400191
Vivien Didelotfad09c72016-06-21 12:28:20 -0400192 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400193 if (err)
194 return err;
195
Vivien Didelotfad09c72016-06-21 12:28:20 -0400196 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197 addr, reg, *val);
198
199 return 0;
200}
201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202static int mv88e6xxx_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 int addr, int reg, u16 val)
204{
205 int err;
206
Vivien Didelotfad09c72016-06-21 12:28:20 -0400207 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400208
Vivien Didelotfad09c72016-06-21 12:28:20 -0400209 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210 if (err)
211 return err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214 addr, reg, val);
215
216 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000217}
218
Vivien Didelote57e5e72016-08-15 17:19:00 -0400219static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
220 int reg, u16 *val)
221{
222 int addr = phy; /* PHY devices addresses start at 0x0 */
223
224 if (!chip->phy_ops)
225 return -EOPNOTSUPP;
226
227 return chip->phy_ops->read(chip, addr, reg, val);
228}
229
230static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
231 int reg, u16 val)
232{
233 int addr = phy; /* PHY devices addresses start at 0x0 */
234
235 if (!chip->phy_ops)
236 return -EOPNOTSUPP;
237
238 return chip->phy_ops->write(chip, addr, reg, val);
239}
240
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400241static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
242{
243 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
244 return -EOPNOTSUPP;
245
246 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
247}
248
249static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
250{
251 int err;
252
253 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
254 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
255 if (unlikely(err)) {
256 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
257 phy, err);
258 }
259}
260
261static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
262 u8 page, int reg, u16 *val)
263{
264 int err;
265
266 /* There is no paging for registers 22 */
267 if (reg == PHY_PAGE)
268 return -EINVAL;
269
270 err = mv88e6xxx_phy_page_get(chip, phy, page);
271 if (!err) {
272 err = mv88e6xxx_phy_read(chip, phy, reg, val);
273 mv88e6xxx_phy_page_put(chip, phy);
274 }
275
276 return err;
277}
278
279static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
280 u8 page, int reg, u16 val)
281{
282 int err;
283
284 /* There is no paging for registers 22 */
285 if (reg == PHY_PAGE)
286 return -EINVAL;
287
288 err = mv88e6xxx_phy_page_get(chip, phy, page);
289 if (!err) {
290 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
291 mv88e6xxx_phy_page_put(chip, phy);
292 }
293
294 return err;
295}
296
297static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
298{
299 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
300 reg, val);
301}
302
303static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
304{
305 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
Vivien Didelot2d79af62016-08-15 17:18:57 -0400309static int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg,
310 u16 mask)
311{
312 unsigned long timeout = jiffies + HZ / 10;
313
314 while (time_before(jiffies, timeout)) {
315 u16 val;
316 int err;
317
318 err = mv88e6xxx_read(chip, addr, reg, &val);
319 if (err)
320 return err;
321
322 if (!(val & mask))
323 return 0;
324
325 usleep_range(1000, 2000);
326 }
327
328 return -ETIMEDOUT;
329}
330
Vivien Didelotf22ab642016-07-18 20:45:31 -0400331/* Indirect write to single pointer-data register with an Update bit */
332static int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
333 u16 update)
334{
335 u16 val;
336 int i, err;
337
338 /* Wait until the previous operation is completed */
339 for (i = 0; i < 16; ++i) {
340 err = mv88e6xxx_read(chip, addr, reg, &val);
341 if (err)
342 return err;
343
344 if (!(val & BIT(15)))
345 break;
346 }
347
348 if (i == 16)
349 return -ETIMEDOUT;
350
351 /* Set the Update bit to trigger a write operation */
352 val = BIT(15) | update;
353
354 return mv88e6xxx_write(chip, addr, reg, val);
355}
356
Vivien Didelotfad09c72016-06-21 12:28:20 -0400357static int _mv88e6xxx_reg_read(struct mv88e6xxx_chip *chip, int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000358{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400359 u16 val;
360 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000361
Vivien Didelotfad09c72016-06-21 12:28:20 -0400362 err = mv88e6xxx_read(chip, addr, reg, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400363 if (err)
364 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400365
Vivien Didelot914b32f2016-06-20 13:14:11 -0400366 return val;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000367}
368
Vivien Didelotfad09c72016-06-21 12:28:20 -0400369static int _mv88e6xxx_reg_write(struct mv88e6xxx_chip *chip, int addr,
Andrew Lunn158bc062016-04-28 21:24:06 -0400370 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000371{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400372 return mv88e6xxx_write(chip, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700373}
374
Vivien Didelotfad09c72016-06-21 12:28:20 -0400375static int mv88e6xxx_mdio_read_direct(struct mv88e6xxx_chip *chip,
Andrew Lunn03a4a542016-06-04 21:17:05 +0200376 int addr, int regnum)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000377{
378 if (addr >= 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400379 return _mv88e6xxx_reg_read(chip, addr, regnum);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000380 return 0xffff;
381}
382
Vivien Didelotfad09c72016-06-21 12:28:20 -0400383static int mv88e6xxx_mdio_write_direct(struct mv88e6xxx_chip *chip,
Andrew Lunn03a4a542016-06-04 21:17:05 +0200384 int addr, int regnum, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000385{
386 if (addr >= 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400387 return _mv88e6xxx_reg_write(chip, addr, regnum, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000388 return 0;
389}
390
Vivien Didelotfad09c72016-06-21 12:28:20 -0400391static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000392{
393 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000394 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000395
Vivien Didelotfad09c72016-06-21 12:28:20 -0400396 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200397 if (ret < 0)
398 return ret;
399
Vivien Didelotfad09c72016-06-21 12:28:20 -0400400 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400401 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200402 if (ret)
403 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000404
Barry Grussling19b2f972013-01-08 16:05:54 +0000405 timeout = jiffies + 1 * HZ;
406 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400407 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200408 if (ret < 0)
409 return ret;
410
Barry Grussling19b2f972013-01-08 16:05:54 +0000411 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200412 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
413 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000414 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000415 }
416
417 return -ETIMEDOUT;
418}
419
Vivien Didelotfad09c72016-06-21 12:28:20 -0400420static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000421{
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200422 int ret, err;
Barry Grussling19b2f972013-01-08 16:05:54 +0000423 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000424
Vivien Didelotfad09c72016-06-21 12:28:20 -0400425 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200426 if (ret < 0)
427 return ret;
428
Vivien Didelotfad09c72016-06-21 12:28:20 -0400429 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot762eb672016-06-04 21:16:54 +0200430 ret | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200431 if (err)
432 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000433
Barry Grussling19b2f972013-01-08 16:05:54 +0000434 timeout = jiffies + 1 * HZ;
435 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400436 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200437 if (ret < 0)
438 return ret;
439
Barry Grussling19b2f972013-01-08 16:05:54 +0000440 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200441 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
442 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000443 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000444 }
445
446 return -ETIMEDOUT;
447}
448
449static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
450{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400451 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000452
Vivien Didelotfad09c72016-06-21 12:28:20 -0400453 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200454
Vivien Didelotfad09c72016-06-21 12:28:20 -0400455 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200456
Vivien Didelotfad09c72016-06-21 12:28:20 -0400457 if (mutex_trylock(&chip->ppu_mutex)) {
458 if (mv88e6xxx_ppu_enable(chip) == 0)
459 chip->ppu_disabled = 0;
460 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000461 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200462
Vivien Didelotfad09c72016-06-21 12:28:20 -0400463 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000464}
465
466static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
467{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400468 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000469
Vivien Didelotfad09c72016-06-21 12:28:20 -0400470 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000471}
472
Vivien Didelotfad09c72016-06-21 12:28:20 -0400473static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000474{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000475 int ret;
476
Vivien Didelotfad09c72016-06-21 12:28:20 -0400477 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000478
Barry Grussling3675c8d2013-01-08 16:05:53 +0000479 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000480 * we can access the PHY registers. If it was already
481 * disabled, cancel the timer that is going to re-enable
482 * it.
483 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400484 if (!chip->ppu_disabled) {
485 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000486 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400487 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000488 return ret;
489 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400490 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000491 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400492 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000493 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000494 }
495
496 return ret;
497}
498
Vivien Didelotfad09c72016-06-21 12:28:20 -0400499static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000500{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000501 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400502 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
503 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000504}
505
Vivien Didelotfad09c72016-06-21 12:28:20 -0400506static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000507{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400508 mutex_init(&chip->ppu_mutex);
509 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
510 init_timer(&chip->ppu_timer);
511 chip->ppu_timer.data = (unsigned long)chip;
512 chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000513}
514
Vivien Didelote57e5e72016-08-15 17:19:00 -0400515static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
516 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000517{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400518 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000519
Vivien Didelote57e5e72016-08-15 17:19:00 -0400520 err = mv88e6xxx_ppu_access_get(chip);
521 if (!err) {
522 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400523 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000524 }
525
Vivien Didelote57e5e72016-08-15 17:19:00 -0400526 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000527}
528
Vivien Didelote57e5e72016-08-15 17:19:00 -0400529static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
530 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000531{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400532 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000533
Vivien Didelote57e5e72016-08-15 17:19:00 -0400534 err = mv88e6xxx_ppu_access_get(chip);
535 if (!err) {
536 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400537 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000538 }
539
Vivien Didelote57e5e72016-08-15 17:19:00 -0400540 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000541}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000542
Vivien Didelote57e5e72016-08-15 17:19:00 -0400543static const struct mv88e6xxx_ops mv88e6xxx_phy_ppu_ops = {
544 .read = mv88e6xxx_phy_ppu_read,
545 .write = mv88e6xxx_phy_ppu_write,
546};
547
Vivien Didelotfad09c72016-06-21 12:28:20 -0400548static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200549{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400550 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200551}
552
Vivien Didelotfad09c72016-06-21 12:28:20 -0400553static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200554{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400555 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200556}
557
Vivien Didelotfad09c72016-06-21 12:28:20 -0400558static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200559{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400560 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200561}
562
Vivien Didelotfad09c72016-06-21 12:28:20 -0400563static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200564{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400565 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200566}
567
Vivien Didelotfad09c72016-06-21 12:28:20 -0400568static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200569{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400570 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200571}
572
Vivien Didelotfad09c72016-06-21 12:28:20 -0400573static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700574{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400575 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700576}
577
Vivien Didelotfad09c72016-06-21 12:28:20 -0400578static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200579{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400580 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200581}
582
Vivien Didelotfad09c72016-06-21 12:28:20 -0400583static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200584{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200586}
587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400589{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590 return chip->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400591}
592
Vivien Didelotfad09c72016-06-21 12:28:20 -0400593static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400594{
595 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400596 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
597 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400598 return true;
599
600 return false;
601}
602
Andrew Lunndea87022015-08-31 15:56:47 +0200603/* We expect the switch to perform auto negotiation if there is a real
604 * phy. However, in the case of a fixed link phy, we force the port
605 * settings from the fixed link settings.
606 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400607static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
608 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200609{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400610 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200611 u32 reg;
612 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200613
614 if (!phy_is_pseudo_fixed_link(phydev))
615 return;
616
Vivien Didelotfad09c72016-06-21 12:28:20 -0400617 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200618
Vivien Didelotfad09c72016-06-21 12:28:20 -0400619 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200620 if (ret < 0)
621 goto out;
622
623 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
624 PORT_PCS_CTRL_FORCE_LINK |
625 PORT_PCS_CTRL_DUPLEX_FULL |
626 PORT_PCS_CTRL_FORCE_DUPLEX |
627 PORT_PCS_CTRL_UNFORCED);
628
629 reg |= PORT_PCS_CTRL_FORCE_LINK;
630 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400631 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200632
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200634 goto out;
635
636 switch (phydev->speed) {
637 case SPEED_1000:
638 reg |= PORT_PCS_CTRL_1000;
639 break;
640 case SPEED_100:
641 reg |= PORT_PCS_CTRL_100;
642 break;
643 case SPEED_10:
644 reg |= PORT_PCS_CTRL_10;
645 break;
646 default:
647 pr_info("Unknown speed");
648 goto out;
649 }
650
651 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
652 if (phydev->duplex == DUPLEX_FULL)
653 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
654
Vivien Didelotfad09c72016-06-21 12:28:20 -0400655 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
656 (port >= chip->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200657 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
658 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
659 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
660 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
661 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
662 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
663 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
664 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400665 _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200666
667out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400668 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200669}
670
Vivien Didelotfad09c72016-06-21 12:28:20 -0400671static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000672{
673 int ret;
674 int i;
675
676 for (i = 0; i < 10; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400677 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200678 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000679 return 0;
680 }
681
682 return -ETIMEDOUT;
683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000686{
687 int ret;
688
Vivien Didelotfad09c72016-06-21 12:28:20 -0400689 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200690 port = (port + 1) << 5;
691
Barry Grussling3675c8d2013-01-08 16:05:53 +0000692 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400693 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200694 GLOBAL_STATS_OP_CAPTURE_PORT |
695 GLOBAL_STATS_OP_HIST_RX_TX | port);
696 if (ret < 0)
697 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000698
Barry Grussling3675c8d2013-01-08 16:05:53 +0000699 /* Wait for the snapshotting to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000701 if (ret < 0)
702 return ret;
703
704 return 0;
705}
706
Vivien Didelotfad09c72016-06-21 12:28:20 -0400707static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400708 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000709{
710 u32 _val;
711 int ret;
712
713 *val = 0;
714
Vivien Didelotfad09c72016-06-21 12:28:20 -0400715 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200716 GLOBAL_STATS_OP_READ_CAPTURED |
717 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000718 if (ret < 0)
719 return;
720
Vivien Didelotfad09c72016-06-21 12:28:20 -0400721 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000722 if (ret < 0)
723 return;
724
Vivien Didelotfad09c72016-06-21 12:28:20 -0400725 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000726 if (ret < 0)
727 return;
728
729 _val = ret << 16;
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000732 if (ret < 0)
733 return;
734
735 *val = _val | ret;
736}
737
Andrew Lunne413e7e2015-04-02 04:06:38 +0200738static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100739 { "in_good_octets", 8, 0x00, BANK0, },
740 { "in_bad_octets", 4, 0x02, BANK0, },
741 { "in_unicast", 4, 0x04, BANK0, },
742 { "in_broadcasts", 4, 0x06, BANK0, },
743 { "in_multicasts", 4, 0x07, BANK0, },
744 { "in_pause", 4, 0x16, BANK0, },
745 { "in_undersize", 4, 0x18, BANK0, },
746 { "in_fragments", 4, 0x19, BANK0, },
747 { "in_oversize", 4, 0x1a, BANK0, },
748 { "in_jabber", 4, 0x1b, BANK0, },
749 { "in_rx_error", 4, 0x1c, BANK0, },
750 { "in_fcs_error", 4, 0x1d, BANK0, },
751 { "out_octets", 8, 0x0e, BANK0, },
752 { "out_unicast", 4, 0x10, BANK0, },
753 { "out_broadcasts", 4, 0x13, BANK0, },
754 { "out_multicasts", 4, 0x12, BANK0, },
755 { "out_pause", 4, 0x15, BANK0, },
756 { "excessive", 4, 0x11, BANK0, },
757 { "collisions", 4, 0x1e, BANK0, },
758 { "deferred", 4, 0x05, BANK0, },
759 { "single", 4, 0x14, BANK0, },
760 { "multiple", 4, 0x17, BANK0, },
761 { "out_fcs_error", 4, 0x03, BANK0, },
762 { "late", 4, 0x1f, BANK0, },
763 { "hist_64bytes", 4, 0x08, BANK0, },
764 { "hist_65_127bytes", 4, 0x09, BANK0, },
765 { "hist_128_255bytes", 4, 0x0a, BANK0, },
766 { "hist_256_511bytes", 4, 0x0b, BANK0, },
767 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
768 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
769 { "sw_in_discards", 4, 0x10, PORT, },
770 { "sw_in_filtered", 2, 0x12, PORT, },
771 { "sw_out_filtered", 2, 0x13, PORT, },
772 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
773 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
774 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
775 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
776 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
777 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
778 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
779 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
780 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
781 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
782 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
783 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
784 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
785 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
786 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
787 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
788 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
789 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
790 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
791 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
792 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
793 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
794 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
795 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
796 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
797 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200798};
799
Vivien Didelotfad09c72016-06-21 12:28:20 -0400800static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100801 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200802{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100803 switch (stat->type) {
804 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200805 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100806 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400807 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100808 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400809 return mv88e6xxx_6095_family(chip) ||
810 mv88e6xxx_6185_family(chip) ||
811 mv88e6xxx_6097_family(chip) ||
812 mv88e6xxx_6165_family(chip) ||
813 mv88e6xxx_6351_family(chip) ||
814 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200815 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100816 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000817}
818
Vivien Didelotfad09c72016-06-21 12:28:20 -0400819static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100820 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200821 int port)
822{
Andrew Lunn80c46272015-06-20 18:42:30 +0200823 u32 low;
824 u32 high = 0;
825 int ret;
826 u64 value;
827
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100828 switch (s->type) {
829 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400830 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200831 if (ret < 0)
832 return UINT64_MAX;
833
834 low = ret;
835 if (s->sizeof_stat == 4) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400836 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100837 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200838 if (ret < 0)
839 return UINT64_MAX;
840 high = ret;
841 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100842 break;
843 case BANK0:
844 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400845 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200846 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400847 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200848 }
849 value = (((u64)high) << 16) | low;
850 return value;
851}
852
Vivien Didelotf81ec902016-05-09 13:22:58 -0400853static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
854 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400856 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100857 struct mv88e6xxx_hw_stat *stat;
858 int i, j;
859
860 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
861 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400862 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100863 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
864 ETH_GSTRING_LEN);
865 j++;
866 }
867 }
868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100871{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400872 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100873 struct mv88e6xxx_hw_stat *stat;
874 int i, j;
875
876 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
877 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100879 j++;
880 }
881 return j;
882}
883
Vivien Didelotf81ec902016-05-09 13:22:58 -0400884static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
885 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000886{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400887 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100888 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000889 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100890 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000891
Vivien Didelotfad09c72016-06-21 12:28:20 -0400892 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000893
Vivien Didelotfad09c72016-06-21 12:28:20 -0400894 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000895 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400896 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000897 return;
898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
900 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400901 if (mv88e6xxx_has_stat(chip, stat)) {
902 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100903 j++;
904 }
905 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000906
Vivien Didelotfad09c72016-06-21 12:28:20 -0400907 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000908}
Ben Hutchings98e67302011-11-25 14:36:19 +0000909
Vivien Didelotf81ec902016-05-09 13:22:58 -0400910static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700911{
912 return 32 * sizeof(u16);
913}
914
Vivien Didelotf81ec902016-05-09 13:22:58 -0400915static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
916 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700917{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400918 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700919 u16 *p = _p;
920 int i;
921
922 regs->version = 0;
923
924 memset(p, 0xff, 32 * sizeof(u16));
925
Vivien Didelotfad09c72016-06-21 12:28:20 -0400926 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400927
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700928 for (i = 0; i < 32; i++) {
929 int ret;
930
Vivien Didelotfad09c72016-06-21 12:28:20 -0400931 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700932 if (ret >= 0)
933 p[i] = ret;
934 }
Vivien Didelot23062512016-05-09 13:22:45 -0400935
Vivien Didelotfad09c72016-06-21 12:28:20 -0400936 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700937}
938
Vivien Didelotfad09c72016-06-21 12:28:20 -0400939static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700940{
Vivien Didelot2d79af62016-08-15 17:18:57 -0400941 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_ATU_OP,
942 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700943}
944
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400945static int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, int addr,
946 int reg, u16 *val);
947static int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, int addr,
948 int reg, u16 val);
949
Vivien Didelotfad09c72016-06-21 12:28:20 -0400950static int mv88e6xxx_mdio_read_indirect(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400951 int addr, int regnum)
Andrew Lunnf3044682015-02-14 19:17:50 +0100952{
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400953 u16 val;
954 int err;
Andrew Lunnf3044682015-02-14 19:17:50 +0100955
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400956 err = mv88e6xxx_g2_smi_phy_read(chip, addr, regnum, &val);
957 if (err)
958 return err;
Andrew Lunnf3044682015-02-14 19:17:50 +0100959
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400960 return val;
Andrew Lunnf3044682015-02-14 19:17:50 +0100961}
962
Vivien Didelotfad09c72016-06-21 12:28:20 -0400963static int mv88e6xxx_mdio_write_indirect(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400964 int addr, int regnum, u16 val)
Andrew Lunnf3044682015-02-14 19:17:50 +0100965{
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400966 return mv88e6xxx_g2_smi_phy_write(chip, addr, regnum, val);
Andrew Lunnf3044682015-02-14 19:17:50 +0100967}
968
Vivien Didelotf81ec902016-05-09 13:22:58 -0400969static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
970 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800971{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400972 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800973 int reg;
974
Vivien Didelotfad09c72016-06-21 12:28:20 -0400975 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400976 return -EOPNOTSUPP;
977
Vivien Didelotfad09c72016-06-21 12:28:20 -0400978 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200979
Vivien Didelotfad09c72016-06-21 12:28:20 -0400980 reg = mv88e6xxx_mdio_read_indirect(chip, port, 16);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800981 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200982 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800983
984 e->eee_enabled = !!(reg & 0x0200);
985 e->tx_lpi_enabled = !!(reg & 0x0100);
986
Vivien Didelotfad09c72016-06-21 12:28:20 -0400987 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800988 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200989 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800990
Andrew Lunncca8b132015-04-02 04:06:39 +0200991 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200992 reg = 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800993
Andrew Lunn2f40c692015-04-02 04:06:37 +0200994out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400995 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200996 return reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800997}
998
Vivien Didelotf81ec902016-05-09 13:22:58 -0400999static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1000 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001001{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001002 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001003 int reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001004 int ret;
1005
Vivien Didelotfad09c72016-06-21 12:28:20 -04001006 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001007 return -EOPNOTSUPP;
1008
Vivien Didelotfad09c72016-06-21 12:28:20 -04001009 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001010
Vivien Didelotfad09c72016-06-21 12:28:20 -04001011 ret = mv88e6xxx_mdio_read_indirect(chip, port, 16);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001012 if (ret < 0)
1013 goto out;
1014
1015 reg = ret & ~0x0300;
1016 if (e->eee_enabled)
1017 reg |= 0x0200;
1018 if (e->tx_lpi_enabled)
1019 reg |= 0x0100;
1020
Vivien Didelotfad09c72016-06-21 12:28:20 -04001021 ret = mv88e6xxx_mdio_write_indirect(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001022out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001024
1025 return ret;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001026}
1027
Vivien Didelotfad09c72016-06-21 12:28:20 -04001028static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001029{
1030 int ret;
1031
Vivien Didelotfad09c72016-06-21 12:28:20 -04001032 if (mv88e6xxx_has_fid_reg(chip)) {
1033 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_FID,
1034 fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001035 if (ret < 0)
1036 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001037 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001038 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001039 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -04001040 if (ret < 0)
1041 return ret;
1042
Vivien Didelotfad09c72016-06-21 12:28:20 -04001043 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001044 (ret & 0xfff) |
1045 ((fid << 8) & 0xf000));
1046 if (ret < 0)
1047 return ret;
1048
1049 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1050 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001051 }
1052
Vivien Didelotfad09c72016-06-21 12:28:20 -04001053 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001054 if (ret < 0)
1055 return ret;
1056
Vivien Didelotfad09c72016-06-21 12:28:20 -04001057 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001058}
1059
Vivien Didelotfad09c72016-06-21 12:28:20 -04001060static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001061 struct mv88e6xxx_atu_entry *entry)
1062{
1063 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1064
1065 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1066 unsigned int mask, shift;
1067
1068 if (entry->trunk) {
1069 data |= GLOBAL_ATU_DATA_TRUNK;
1070 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1071 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1072 } else {
1073 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1074 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1075 }
1076
1077 data |= (entry->portv_trunkid << shift) & mask;
1078 }
1079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001081}
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001084 struct mv88e6xxx_atu_entry *entry,
1085 bool static_too)
1086{
1087 int op;
1088 int err;
1089
Vivien Didelotfad09c72016-06-21 12:28:20 -04001090 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001091 if (err)
1092 return err;
1093
Vivien Didelotfad09c72016-06-21 12:28:20 -04001094 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001095 if (err)
1096 return err;
1097
1098 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001099 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1100 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1101 } else {
1102 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1103 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1104 }
1105
Vivien Didelotfad09c72016-06-21 12:28:20 -04001106 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001107}
1108
Vivien Didelotfad09c72016-06-21 12:28:20 -04001109static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001110 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001111{
1112 struct mv88e6xxx_atu_entry entry = {
1113 .fid = fid,
1114 .state = 0, /* EntryState bits must be 0 */
1115 };
1116
Vivien Didelotfad09c72016-06-21 12:28:20 -04001117 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001118}
1119
Vivien Didelotfad09c72016-06-21 12:28:20 -04001120static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001121 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001122{
1123 struct mv88e6xxx_atu_entry entry = {
1124 .trunk = false,
1125 .fid = fid,
1126 };
1127
1128 /* EntryState bits must be 0xF */
1129 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1130
1131 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1132 entry.portv_trunkid = (to_port & 0x0f) << 4;
1133 entry.portv_trunkid |= from_port & 0x0f;
1134
Vivien Didelotfad09c72016-06-21 12:28:20 -04001135 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001136}
1137
Vivien Didelotfad09c72016-06-21 12:28:20 -04001138static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001139 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001140{
1141 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001142 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001143}
1144
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001145static const char * const mv88e6xxx_port_state_names[] = {
1146 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1147 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1148 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1149 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1150};
1151
Vivien Didelotfad09c72016-06-21 12:28:20 -04001152static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001153 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001154{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001155 struct dsa_switch *ds = chip->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001156 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001157 u8 oldstate;
1158
Vivien Didelotfad09c72016-06-21 12:28:20 -04001159 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001160 if (reg < 0)
1161 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Andrew Lunncca8b132015-04-02 04:06:39 +02001163 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001164
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001165 if (oldstate != state) {
1166 /* Flush forwarding database if we're moving a port
1167 * from Learning or Forwarding state to Disabled or
1168 * Blocking or Listening state.
1169 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001170 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
Vivien Didelot57d32312016-06-20 13:13:58 -04001171 oldstate == PORT_CONTROL_STATE_FORWARDING) &&
1172 (state == PORT_CONTROL_STATE_DISABLED ||
1173 state == PORT_CONTROL_STATE_BLOCKING)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001174 ret = _mv88e6xxx_atu_remove(chip, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001175 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001176 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001177 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001178
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001180 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001181 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001182 if (ret)
1183 return ret;
1184
Andrew Lunnc8b09802016-06-04 21:16:57 +02001185 netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001186 mv88e6xxx_port_state_names[state],
1187 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001188 }
1189
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001190 return ret;
1191}
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001194{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001195 struct net_device *bridge = chip->ports[port].bridge_dev;
1196 const u16 mask = (1 << chip->info->num_ports) - 1;
1197 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001198 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001199 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001200 int i;
1201
1202 /* allow CPU port or DSA link(s) to send frames to every port */
1203 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1204 output_ports = mask;
1205 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001206 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001207 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001208 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001209 output_ports |= BIT(i);
1210
1211 /* allow sending frames to CPU port and DSA link(s) */
1212 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1213 output_ports |= BIT(i);
1214 }
1215 }
1216
1217 /* prevent frames from going back out of the port they came in on */
1218 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001221 if (reg < 0)
1222 return reg;
1223
1224 reg &= ~mask;
1225 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001226
Vivien Didelotfad09c72016-06-21 12:28:20 -04001227 return _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001228}
1229
Vivien Didelotf81ec902016-05-09 13:22:58 -04001230static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1231 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001232{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001233 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001234 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001235 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001236
1237 switch (state) {
1238 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001239 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001240 break;
1241 case BR_STATE_BLOCKING:
1242 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001243 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244 break;
1245 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001246 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001247 break;
1248 case BR_STATE_FORWARDING:
1249 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001250 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001251 break;
1252 }
1253
Vivien Didelotfad09c72016-06-21 12:28:20 -04001254 mutex_lock(&chip->reg_lock);
1255 err = _mv88e6xxx_port_state(chip, port, stp_state);
1256 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001257
1258 if (err)
Andrew Lunnc8b09802016-06-04 21:16:57 +02001259 netdev_err(ds->ports[port].netdev,
1260 "failed to update state to %s\n",
Vivien Didelot553eb542016-05-13 20:38:23 -04001261 mv88e6xxx_port_state_names[stp_state]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001262}
1263
Vivien Didelotfad09c72016-06-21 12:28:20 -04001264static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001265 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001266{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001267 struct dsa_switch *ds = chip->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001268 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001269 int ret;
1270
Vivien Didelotfad09c72016-06-21 12:28:20 -04001271 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001272 if (ret < 0)
1273 return ret;
1274
Vivien Didelot5da96032016-03-07 18:24:39 -05001275 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1276
1277 if (new) {
1278 ret &= ~PORT_DEFAULT_VLAN_MASK;
1279 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1280
Vivien Didelotfad09c72016-06-21 12:28:20 -04001281 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001282 PORT_DEFAULT_VLAN, ret);
1283 if (ret < 0)
1284 return ret;
1285
Andrew Lunnc8b09802016-06-04 21:16:57 +02001286 netdev_dbg(ds->ports[port].netdev,
1287 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001288 }
1289
1290 if (old)
1291 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001292
1293 return 0;
1294}
1295
Vivien Didelotfad09c72016-06-21 12:28:20 -04001296static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001297 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001298{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001299 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001300}
1301
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001303 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001304{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001305 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001306}
1307
Vivien Didelotfad09c72016-06-21 12:28:20 -04001308static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001309{
Vivien Didelot2d79af62016-08-15 17:18:57 -04001310 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_VTU_OP,
1311 GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001312}
1313
Vivien Didelotfad09c72016-06-21 12:28:20 -04001314static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001315{
1316 int ret;
1317
Vivien Didelotfad09c72016-06-21 12:28:20 -04001318 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001319 if (ret < 0)
1320 return ret;
1321
Vivien Didelotfad09c72016-06-21 12:28:20 -04001322 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001323}
1324
Vivien Didelotfad09c72016-06-21 12:28:20 -04001325static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001326{
1327 int ret;
1328
Vivien Didelotfad09c72016-06-21 12:28:20 -04001329 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001330 if (ret < 0)
1331 return ret;
1332
Vivien Didelotfad09c72016-06-21 12:28:20 -04001333 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001334}
1335
Vivien Didelotfad09c72016-06-21 12:28:20 -04001336static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001337 struct mv88e6xxx_vtu_stu_entry *entry,
1338 unsigned int nibble_offset)
1339{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001340 u16 regs[3];
1341 int i;
1342 int ret;
1343
1344 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001346 GLOBAL_VTU_DATA_0_3 + i);
1347 if (ret < 0)
1348 return ret;
1349
1350 regs[i] = ret;
1351 }
1352
Vivien Didelotfad09c72016-06-21 12:28:20 -04001353 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001354 unsigned int shift = (i % 4) * 4 + nibble_offset;
1355 u16 reg = regs[i / 4];
1356
1357 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1358 }
1359
1360 return 0;
1361}
1362
Vivien Didelotfad09c72016-06-21 12:28:20 -04001363static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001364 struct mv88e6xxx_vtu_stu_entry *entry)
1365{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001367}
1368
Vivien Didelotfad09c72016-06-21 12:28:20 -04001369static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001370 struct mv88e6xxx_vtu_stu_entry *entry)
1371{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001372 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001373}
1374
Vivien Didelotfad09c72016-06-21 12:28:20 -04001375static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001376 struct mv88e6xxx_vtu_stu_entry *entry,
1377 unsigned int nibble_offset)
1378{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001379 u16 regs[3] = { 0 };
1380 int i;
1381 int ret;
1382
Vivien Didelotfad09c72016-06-21 12:28:20 -04001383 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001384 unsigned int shift = (i % 4) * 4 + nibble_offset;
1385 u8 data = entry->data[i];
1386
1387 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1388 }
1389
1390 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001392 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1393 if (ret < 0)
1394 return ret;
1395 }
1396
1397 return 0;
1398}
1399
Vivien Didelotfad09c72016-06-21 12:28:20 -04001400static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001401 struct mv88e6xxx_vtu_stu_entry *entry)
1402{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001403 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001404}
1405
Vivien Didelotfad09c72016-06-21 12:28:20 -04001406static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001407 struct mv88e6xxx_vtu_stu_entry *entry)
1408{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001409 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001410}
1411
Vivien Didelotfad09c72016-06-21 12:28:20 -04001412static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001413{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001414 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001415 vid & GLOBAL_VTU_VID_MASK);
1416}
1417
Vivien Didelotfad09c72016-06-21 12:28:20 -04001418static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001419 struct mv88e6xxx_vtu_stu_entry *entry)
1420{
1421 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1422 int ret;
1423
Vivien Didelotfad09c72016-06-21 12:28:20 -04001424 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001425 if (ret < 0)
1426 return ret;
1427
Vivien Didelotfad09c72016-06-21 12:28:20 -04001428 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001429 if (ret < 0)
1430 return ret;
1431
Vivien Didelotfad09c72016-06-21 12:28:20 -04001432 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001433 if (ret < 0)
1434 return ret;
1435
1436 next.vid = ret & GLOBAL_VTU_VID_MASK;
1437 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1438
1439 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001440 ret = mv88e6xxx_vtu_data_read(chip, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001441 if (ret < 0)
1442 return ret;
1443
Vivien Didelotfad09c72016-06-21 12:28:20 -04001444 if (mv88e6xxx_has_fid_reg(chip)) {
1445 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001446 GLOBAL_VTU_FID);
1447 if (ret < 0)
1448 return ret;
1449
1450 next.fid = ret & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001451 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001452 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1453 * VTU DBNum[3:0] are located in VTU Operation 3:0
1454 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001455 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001456 GLOBAL_VTU_OP);
1457 if (ret < 0)
1458 return ret;
1459
1460 next.fid = (ret & 0xf00) >> 4;
1461 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001462 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001463
Vivien Didelotfad09c72016-06-21 12:28:20 -04001464 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1465 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001466 GLOBAL_VTU_SID);
1467 if (ret < 0)
1468 return ret;
1469
1470 next.sid = ret & GLOBAL_VTU_SID_MASK;
1471 }
1472 }
1473
1474 *entry = next;
1475 return 0;
1476}
1477
Vivien Didelotf81ec902016-05-09 13:22:58 -04001478static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1479 struct switchdev_obj_port_vlan *vlan,
1480 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001481{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001482 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001483 struct mv88e6xxx_vtu_stu_entry next;
1484 u16 pvid;
1485 int err;
1486
Vivien Didelotfad09c72016-06-21 12:28:20 -04001487 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001488 return -EOPNOTSUPP;
1489
Vivien Didelotfad09c72016-06-21 12:28:20 -04001490 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001491
Vivien Didelotfad09c72016-06-21 12:28:20 -04001492 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001493 if (err)
1494 goto unlock;
1495
Vivien Didelotfad09c72016-06-21 12:28:20 -04001496 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001497 if (err)
1498 goto unlock;
1499
1500 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001502 if (err)
1503 break;
1504
1505 if (!next.valid)
1506 break;
1507
1508 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1509 continue;
1510
1511 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001512 vlan->vid_begin = next.vid;
1513 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001514 vlan->flags = 0;
1515
1516 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1517 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1518
1519 if (next.vid == pvid)
1520 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1521
1522 err = cb(&vlan->obj);
1523 if (err)
1524 break;
1525 } while (next.vid < GLOBAL_VTU_VID_MASK);
1526
1527unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001528 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001529
1530 return err;
1531}
1532
Vivien Didelotfad09c72016-06-21 12:28:20 -04001533static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001534 struct mv88e6xxx_vtu_stu_entry *entry)
1535{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001536 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001537 u16 reg = 0;
1538 int ret;
1539
Vivien Didelotfad09c72016-06-21 12:28:20 -04001540 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001541 if (ret < 0)
1542 return ret;
1543
1544 if (!entry->valid)
1545 goto loadpurge;
1546
1547 /* Write port member tags */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001548 ret = mv88e6xxx_vtu_data_write(chip, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001549 if (ret < 0)
1550 return ret;
1551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001553 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
1555 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001556 if (ret < 0)
1557 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001558 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 if (mv88e6xxx_has_fid_reg(chip)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001561 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001562 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_FID,
1563 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001564 if (ret < 0)
1565 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001566 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001567 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1568 * VTU DBNum[3:0] are located in VTU Operation 3:0
1569 */
1570 op |= (entry->fid & 0xf0) << 8;
1571 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001572 }
1573
1574 reg = GLOBAL_VTU_VID_VALID;
1575loadpurge:
1576 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001577 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001578 if (ret < 0)
1579 return ret;
1580
Vivien Didelotfad09c72016-06-21 12:28:20 -04001581 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001582}
1583
Vivien Didelotfad09c72016-06-21 12:28:20 -04001584static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001585 struct mv88e6xxx_vtu_stu_entry *entry)
1586{
1587 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1588 int ret;
1589
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001591 if (ret < 0)
1592 return ret;
1593
Vivien Didelotfad09c72016-06-21 12:28:20 -04001594 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001595 sid & GLOBAL_VTU_SID_MASK);
1596 if (ret < 0)
1597 return ret;
1598
Vivien Didelotfad09c72016-06-21 12:28:20 -04001599 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600 if (ret < 0)
1601 return ret;
1602
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001604 if (ret < 0)
1605 return ret;
1606
1607 next.sid = ret & GLOBAL_VTU_SID_MASK;
1608
Vivien Didelotfad09c72016-06-21 12:28:20 -04001609 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001610 if (ret < 0)
1611 return ret;
1612
1613 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1614
1615 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001616 ret = mv88e6xxx_stu_data_read(chip, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001617 if (ret < 0)
1618 return ret;
1619 }
1620
1621 *entry = next;
1622 return 0;
1623}
1624
Vivien Didelotfad09c72016-06-21 12:28:20 -04001625static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001626 struct mv88e6xxx_vtu_stu_entry *entry)
1627{
1628 u16 reg = 0;
1629 int ret;
1630
Vivien Didelotfad09c72016-06-21 12:28:20 -04001631 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001632 if (ret < 0)
1633 return ret;
1634
1635 if (!entry->valid)
1636 goto loadpurge;
1637
1638 /* Write port states */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001639 ret = mv88e6xxx_stu_data_write(chip, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001640 if (ret < 0)
1641 return ret;
1642
1643 reg = GLOBAL_VTU_VID_VALID;
1644loadpurge:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001645 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001646 if (ret < 0)
1647 return ret;
1648
1649 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001650 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001651 if (ret < 0)
1652 return ret;
1653
Vivien Didelotfad09c72016-06-21 12:28:20 -04001654 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001655}
1656
Vivien Didelotfad09c72016-06-21 12:28:20 -04001657static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001658 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001659{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001660 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001661 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001662 u16 fid;
1663 int ret;
1664
Vivien Didelotfad09c72016-06-21 12:28:20 -04001665 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001666 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001667 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001668 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001669 else
1670 return -EOPNOTSUPP;
1671
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001674 if (ret < 0)
1675 return ret;
1676
1677 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1678
1679 if (new) {
1680 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1681 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1682
Vivien Didelotfad09c72016-06-21 12:28:20 -04001683 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001684 ret);
1685 if (ret < 0)
1686 return ret;
1687 }
1688
1689 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001691 if (ret < 0)
1692 return ret;
1693
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001694 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001695
1696 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001697 ret &= ~upper_mask;
1698 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001699
Vivien Didelotfad09c72016-06-21 12:28:20 -04001700 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001701 ret);
1702 if (ret < 0)
1703 return ret;
1704
Andrew Lunnc8b09802016-06-04 21:16:57 +02001705 netdev_dbg(ds->ports[port].netdev,
1706 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001707 }
1708
1709 if (old)
1710 *old = fid;
1711
1712 return 0;
1713}
1714
Vivien Didelotfad09c72016-06-21 12:28:20 -04001715static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001716 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001717{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001719}
1720
Vivien Didelotfad09c72016-06-21 12:28:20 -04001721static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001722 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001723{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001724 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001725}
1726
Vivien Didelotfad09c72016-06-21 12:28:20 -04001727static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001728{
1729 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1730 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001731 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001732
1733 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1734
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001735 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001736 for (i = 0; i < chip->info->num_ports; ++i) {
1737 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001738 if (err)
1739 return err;
1740
1741 set_bit(*fid, fid_bitmap);
1742 }
1743
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001744 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001745 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001746 if (err)
1747 return err;
1748
1749 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001750 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001751 if (err)
1752 return err;
1753
1754 if (!vlan.valid)
1755 break;
1756
1757 set_bit(vlan.fid, fid_bitmap);
1758 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1759
1760 /* The reset value 0x000 is used to indicate that multiple address
1761 * databases are not needed. Return the next positive available.
1762 */
1763 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001765 return -ENOSPC;
1766
1767 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001769}
1770
Vivien Didelotfad09c72016-06-21 12:28:20 -04001771static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001772 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001773{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001774 struct dsa_switch *ds = chip->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001775 struct mv88e6xxx_vtu_stu_entry vlan = {
1776 .valid = true,
1777 .vid = vid,
1778 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001779 int i, err;
1780
Vivien Didelotfad09c72016-06-21 12:28:20 -04001781 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001782 if (err)
1783 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001784
Vivien Didelot3d131f02015-11-03 10:52:52 -05001785 /* exclude all ports except the CPU and DSA ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001786 for (i = 0; i < chip->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001787 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1788 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1789 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001790
Vivien Didelotfad09c72016-06-21 12:28:20 -04001791 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1792 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001793 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001794
1795 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1796 * implemented, only one STU entry is needed to cover all VTU
1797 * entries. Thus, validate the SID 0.
1798 */
1799 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001800 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001801 if (err)
1802 return err;
1803
1804 if (vstp.sid != vlan.sid || !vstp.valid) {
1805 memset(&vstp, 0, sizeof(vstp));
1806 vstp.valid = true;
1807 vstp.sid = vlan.sid;
1808
Vivien Didelotfad09c72016-06-21 12:28:20 -04001809 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001810 if (err)
1811 return err;
1812 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001813 }
1814
1815 *entry = vlan;
1816 return 0;
1817}
1818
Vivien Didelotfad09c72016-06-21 12:28:20 -04001819static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001820 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1821{
1822 int err;
1823
1824 if (!vid)
1825 return -EINVAL;
1826
Vivien Didelotfad09c72016-06-21 12:28:20 -04001827 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001828 if (err)
1829 return err;
1830
Vivien Didelotfad09c72016-06-21 12:28:20 -04001831 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001832 if (err)
1833 return err;
1834
1835 if (entry->vid != vid || !entry->valid) {
1836 if (!creat)
1837 return -EOPNOTSUPP;
1838 /* -ENOENT would've been more appropriate, but switchdev expects
1839 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1840 */
1841
Vivien Didelotfad09c72016-06-21 12:28:20 -04001842 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001843 }
1844
1845 return err;
1846}
1847
Vivien Didelotda9c3592016-02-12 12:09:40 -05001848static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1849 u16 vid_begin, u16 vid_end)
1850{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001851 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001852 struct mv88e6xxx_vtu_stu_entry vlan;
1853 int i, err;
1854
1855 if (!vid_begin)
1856 return -EOPNOTSUPP;
1857
Vivien Didelotfad09c72016-06-21 12:28:20 -04001858 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001859
Vivien Didelotfad09c72016-06-21 12:28:20 -04001860 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001861 if (err)
1862 goto unlock;
1863
1864 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001865 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001866 if (err)
1867 goto unlock;
1868
1869 if (!vlan.valid)
1870 break;
1871
1872 if (vlan.vid > vid_end)
1873 break;
1874
Vivien Didelotfad09c72016-06-21 12:28:20 -04001875 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001876 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1877 continue;
1878
1879 if (vlan.data[i] ==
1880 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1881 continue;
1882
Vivien Didelotfad09c72016-06-21 12:28:20 -04001883 if (chip->ports[i].bridge_dev ==
1884 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001885 break; /* same bridge, check next VLAN */
1886
Andrew Lunnc8b09802016-06-04 21:16:57 +02001887 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001888 "hardware VLAN %d already used by %s\n",
1889 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001890 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001891 err = -EOPNOTSUPP;
1892 goto unlock;
1893 }
1894 } while (vlan.vid < vid_end);
1895
1896unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001897 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001898
1899 return err;
1900}
1901
Vivien Didelot214cdb92016-02-26 13:16:08 -05001902static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1903 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1904 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1905 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1906 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1907};
1908
Vivien Didelotf81ec902016-05-09 13:22:58 -04001909static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1910 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001911{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001912 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001913 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1914 PORT_CONTROL_2_8021Q_DISABLED;
1915 int ret;
1916
Vivien Didelotfad09c72016-06-21 12:28:20 -04001917 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001918 return -EOPNOTSUPP;
1919
Vivien Didelotfad09c72016-06-21 12:28:20 -04001920 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001921
Vivien Didelotfad09c72016-06-21 12:28:20 -04001922 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001923 if (ret < 0)
1924 goto unlock;
1925
1926 old = ret & PORT_CONTROL_2_8021Q_MASK;
1927
Vivien Didelot5220ef12016-03-07 18:24:52 -05001928 if (new != old) {
1929 ret &= ~PORT_CONTROL_2_8021Q_MASK;
1930 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001931
Vivien Didelotfad09c72016-06-21 12:28:20 -04001932 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05001933 ret);
1934 if (ret < 0)
1935 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001936
Andrew Lunnc8b09802016-06-04 21:16:57 +02001937 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001938 mv88e6xxx_port_8021q_mode_names[new],
1939 mv88e6xxx_port_8021q_mode_names[old]);
1940 }
1941
1942 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001943unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001944 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001945
1946 return ret;
1947}
1948
Vivien Didelot57d32312016-06-20 13:13:58 -04001949static int
1950mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1951 const struct switchdev_obj_port_vlan *vlan,
1952 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001953{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001954 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001955 int err;
1956
Vivien Didelotfad09c72016-06-21 12:28:20 -04001957 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001958 return -EOPNOTSUPP;
1959
Vivien Didelotda9c3592016-02-12 12:09:40 -05001960 /* If the requested port doesn't belong to the same bridge as the VLAN
1961 * members, do not support it (yet) and fallback to software VLAN.
1962 */
1963 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1964 vlan->vid_end);
1965 if (err)
1966 return err;
1967
Vivien Didelot76e398a2015-11-01 12:33:55 -05001968 /* We don't need any dynamic resource from the kernel (yet),
1969 * so skip the prepare phase.
1970 */
1971 return 0;
1972}
1973
Vivien Didelotfad09c72016-06-21 12:28:20 -04001974static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001975 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001976{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001977 struct mv88e6xxx_vtu_stu_entry vlan;
1978 int err;
1979
Vivien Didelotfad09c72016-06-21 12:28:20 -04001980 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001981 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001982 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001983
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001984 vlan.data[port] = untagged ?
1985 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1986 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1987
Vivien Didelotfad09c72016-06-21 12:28:20 -04001988 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001989}
1990
Vivien Didelotf81ec902016-05-09 13:22:58 -04001991static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1992 const struct switchdev_obj_port_vlan *vlan,
1993 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001994{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001995 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001996 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1997 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1998 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001999
Vivien Didelotfad09c72016-06-21 12:28:20 -04002000 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002001 return;
2002
Vivien Didelotfad09c72016-06-21 12:28:20 -04002003 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002004
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002005 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002007 netdev_err(ds->ports[port].netdev,
2008 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002009 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05002010
Vivien Didelotfad09c72016-06-21 12:28:20 -04002011 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002012 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002013 vlan->vid_end);
2014
Vivien Didelotfad09c72016-06-21 12:28:20 -04002015 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002016}
2017
Vivien Didelotfad09c72016-06-21 12:28:20 -04002018static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002019 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002020{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002021 struct dsa_switch *ds = chip->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002022 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002023 int i, err;
2024
Vivien Didelotfad09c72016-06-21 12:28:20 -04002025 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002026 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002027 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002028
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05002029 /* Tell switchdev if this VLAN is handled in software */
2030 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002031 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002032
2033 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2034
2035 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002036 vlan.valid = false;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002037 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05002038 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002039 continue;
2040
2041 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002042 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002043 break;
2044 }
2045 }
2046
Vivien Didelotfad09c72016-06-21 12:28:20 -04002047 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002048 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002049 return err;
2050
Vivien Didelotfad09c72016-06-21 12:28:20 -04002051 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002052}
2053
Vivien Didelotf81ec902016-05-09 13:22:58 -04002054static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2055 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002056{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002057 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002058 u16 pvid, vid;
2059 int err = 0;
2060
Vivien Didelotfad09c72016-06-21 12:28:20 -04002061 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002062 return -EOPNOTSUPP;
2063
Vivien Didelotfad09c72016-06-21 12:28:20 -04002064 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002065
Vivien Didelotfad09c72016-06-21 12:28:20 -04002066 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002067 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002068 goto unlock;
2069
Vivien Didelot76e398a2015-11-01 12:33:55 -05002070 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002071 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002072 if (err)
2073 goto unlock;
2074
2075 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002076 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002077 if (err)
2078 goto unlock;
2079 }
2080 }
2081
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002082unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002084
2085 return err;
2086}
2087
Vivien Didelotfad09c72016-06-21 12:28:20 -04002088static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002089 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002090{
2091 int i, ret;
2092
2093 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002094 ret = _mv88e6xxx_reg_write(
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 chip, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002096 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002097 if (ret < 0)
2098 return ret;
2099 }
2100
2101 return 0;
2102}
2103
Vivien Didelotfad09c72016-06-21 12:28:20 -04002104static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002105 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002106{
2107 int i, ret;
2108
2109 for (i = 0; i < 3; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002110 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002111 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002112 if (ret < 0)
2113 return ret;
2114 addr[i * 2] = ret >> 8;
2115 addr[i * 2 + 1] = ret & 0xff;
2116 }
2117
2118 return 0;
2119}
2120
Vivien Didelotfad09c72016-06-21 12:28:20 -04002121static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002122 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002123{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002124 int ret;
2125
Vivien Didelotfad09c72016-06-21 12:28:20 -04002126 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002127 if (ret < 0)
2128 return ret;
2129
Vivien Didelotfad09c72016-06-21 12:28:20 -04002130 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002131 if (ret < 0)
2132 return ret;
2133
Vivien Didelotfad09c72016-06-21 12:28:20 -04002134 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002135 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002136 return ret;
2137
Vivien Didelotfad09c72016-06-21 12:28:20 -04002138 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002139}
David S. Millercdf09692015-08-11 12:00:37 -07002140
Vivien Didelotfad09c72016-06-21 12:28:20 -04002141static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002142 const unsigned char *addr, u16 vid,
2143 u8 state)
2144{
2145 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002146 struct mv88e6xxx_vtu_stu_entry vlan;
2147 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002148
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002149 /* Null VLAN ID corresponds to the port private database */
2150 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002151 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002152 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002153 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002154 if (err)
2155 return err;
2156
2157 entry.fid = vlan.fid;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002158 entry.state = state;
2159 ether_addr_copy(entry.mac, addr);
2160 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2161 entry.trunk = false;
2162 entry.portv_trunkid = BIT(port);
2163 }
2164
Vivien Didelotfad09c72016-06-21 12:28:20 -04002165 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002166}
2167
Vivien Didelotf81ec902016-05-09 13:22:58 -04002168static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2169 const struct switchdev_obj_port_fdb *fdb,
2170 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002171{
2172 /* We don't need any dynamic resource from the kernel (yet),
2173 * so skip the prepare phase.
2174 */
2175 return 0;
2176}
2177
Vivien Didelotf81ec902016-05-09 13:22:58 -04002178static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2179 const struct switchdev_obj_port_fdb *fdb,
2180 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002181{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04002182 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07002183 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2184 GLOBAL_ATU_DATA_STATE_UC_STATIC;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002185 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04002186
Vivien Didelotfad09c72016-06-21 12:28:20 -04002187 mutex_lock(&chip->reg_lock);
2188 if (_mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid, state))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002189 netdev_err(ds->ports[port].netdev,
2190 "failed to load MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002191 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002192}
2193
Vivien Didelotf81ec902016-05-09 13:22:58 -04002194static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2195 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002196{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002197 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
David S. Millercdf09692015-08-11 12:00:37 -07002198 int ret;
2199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200 mutex_lock(&chip->reg_lock);
2201 ret = _mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07002202 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002203 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002204
2205 return ret;
2206}
2207
Vivien Didelotfad09c72016-06-21 12:28:20 -04002208static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002209 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002210{
Vivien Didelot1d194042015-08-10 09:09:51 -04002211 struct mv88e6xxx_atu_entry next = { 0 };
2212 int ret;
2213
2214 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002215
Vivien Didelotfad09c72016-06-21 12:28:20 -04002216 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002217 if (ret < 0)
2218 return ret;
2219
Vivien Didelotfad09c72016-06-21 12:28:20 -04002220 ret = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002221 if (ret < 0)
2222 return ret;
2223
Vivien Didelotfad09c72016-06-21 12:28:20 -04002224 ret = _mv88e6xxx_atu_mac_read(chip, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002225 if (ret < 0)
2226 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002227
Vivien Didelotfad09c72016-06-21 12:28:20 -04002228 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002229 if (ret < 0)
2230 return ret;
2231
2232 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2233 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2234 unsigned int mask, shift;
2235
2236 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2237 next.trunk = true;
2238 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2239 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2240 } else {
2241 next.trunk = false;
2242 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2243 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2244 }
2245
2246 next.portv_trunkid = (ret & mask) >> shift;
2247 }
2248
2249 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002250 return 0;
2251}
2252
Vivien Didelotfad09c72016-06-21 12:28:20 -04002253static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002254 u16 fid, u16 vid, int port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002255 struct switchdev_obj_port_fdb *fdb,
2256 int (*cb)(struct switchdev_obj *obj))
2257{
2258 struct mv88e6xxx_atu_entry addr = {
2259 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2260 };
2261 int err;
2262
Vivien Didelotfad09c72016-06-21 12:28:20 -04002263 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002264 if (err)
2265 return err;
2266
2267 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002268 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002269 if (err)
2270 break;
2271
2272 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2273 break;
2274
2275 if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
2276 bool is_static = addr.state ==
2277 (is_multicast_ether_addr(addr.mac) ?
2278 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2279 GLOBAL_ATU_DATA_STATE_UC_STATIC);
2280
2281 fdb->vid = vid;
2282 ether_addr_copy(fdb->addr, addr.mac);
2283 fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
2284
2285 err = cb(&fdb->obj);
2286 if (err)
2287 break;
2288 }
2289 } while (!is_broadcast_ether_addr(addr.mac));
2290
2291 return err;
2292}
2293
Vivien Didelotf81ec902016-05-09 13:22:58 -04002294static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2295 struct switchdev_obj_port_fdb *fdb,
2296 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002297{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002298 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002299 struct mv88e6xxx_vtu_stu_entry vlan = {
2300 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2301 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002302 u16 fid;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002303 int err;
2304
Vivien Didelotfad09c72016-06-21 12:28:20 -04002305 mutex_lock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002306
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002307 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002308 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002309 if (err)
2310 goto unlock;
2311
Vivien Didelotfad09c72016-06-21 12:28:20 -04002312 err = _mv88e6xxx_port_fdb_dump_one(chip, fid, 0, port, fdb, cb);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002313 if (err)
2314 goto unlock;
2315
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002316 /* Dump VLANs' Filtering Information Databases */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002317 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002318 if (err)
2319 goto unlock;
2320
2321 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002322 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002323 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002324 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002325
2326 if (!vlan.valid)
2327 break;
2328
Vivien Didelotfad09c72016-06-21 12:28:20 -04002329 err = _mv88e6xxx_port_fdb_dump_one(chip, vlan.fid, vlan.vid,
2330 port, fdb, cb);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002331 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002332 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002333 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2334
2335unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002336 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002337
2338 return err;
2339}
2340
Vivien Didelotf81ec902016-05-09 13:22:58 -04002341static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2342 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002343{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002344 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Colin Ian King1d9619d2016-04-25 23:11:22 +01002345 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002346
Vivien Didelotfad09c72016-06-21 12:28:20 -04002347 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002348
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002349 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002350 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002351
Vivien Didelotfad09c72016-06-21 12:28:20 -04002352 for (i = 0; i < chip->info->num_ports; ++i) {
2353 if (chip->ports[i].bridge_dev == bridge) {
2354 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002355 if (err)
2356 break;
2357 }
2358 }
2359
Vivien Didelotfad09c72016-06-21 12:28:20 -04002360 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002361
Vivien Didelot466dfa02016-02-26 13:16:05 -05002362 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002363}
2364
Vivien Didelotf81ec902016-05-09 13:22:58 -04002365static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002366{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002367 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2368 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002369 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002370
Vivien Didelotfad09c72016-06-21 12:28:20 -04002371 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002372
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002373 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002374 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002375
Vivien Didelotfad09c72016-06-21 12:28:20 -04002376 for (i = 0; i < chip->info->num_ports; ++i)
2377 if (i == port || chip->ports[i].bridge_dev == bridge)
2378 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002379 netdev_warn(ds->ports[i].netdev,
2380 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002381
Vivien Didelotfad09c72016-06-21 12:28:20 -04002382 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002383}
2384
Vivien Didelotfad09c72016-06-21 12:28:20 -04002385static int _mv88e6xxx_mdio_page_write(struct mv88e6xxx_chip *chip,
Andrew Lunn03a4a542016-06-04 21:17:05 +02002386 int port, int page, int reg, int val)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002387{
2388 int ret;
2389
Vivien Didelotfad09c72016-06-21 12:28:20 -04002390 ret = mv88e6xxx_mdio_write_indirect(chip, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002391 if (ret < 0)
2392 goto restore_page_0;
2393
Vivien Didelotfad09c72016-06-21 12:28:20 -04002394 ret = mv88e6xxx_mdio_write_indirect(chip, port, reg, val);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002395restore_page_0:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002396 mv88e6xxx_mdio_write_indirect(chip, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002397
2398 return ret;
2399}
2400
Vivien Didelotfad09c72016-06-21 12:28:20 -04002401static int _mv88e6xxx_mdio_page_read(struct mv88e6xxx_chip *chip,
Andrew Lunn03a4a542016-06-04 21:17:05 +02002402 int port, int page, int reg)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002403{
2404 int ret;
2405
Vivien Didelotfad09c72016-06-21 12:28:20 -04002406 ret = mv88e6xxx_mdio_write_indirect(chip, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002407 if (ret < 0)
2408 goto restore_page_0;
2409
Vivien Didelotfad09c72016-06-21 12:28:20 -04002410 ret = mv88e6xxx_mdio_read_indirect(chip, port, reg);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002411restore_page_0:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002412 mv88e6xxx_mdio_write_indirect(chip, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002413
2414 return ret;
2415}
2416
Vivien Didelotfad09c72016-06-21 12:28:20 -04002417static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002418{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002419 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002420 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002421 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002422 unsigned long timeout;
2423 int ret;
2424 int i;
2425
2426 /* Set all ports to the disabled state. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002427 for (i = 0; i < chip->info->num_ports; i++) {
2428 ret = _mv88e6xxx_reg_read(chip, REG_PORT(i), PORT_CONTROL);
Vivien Didelot552238b2016-05-09 13:22:49 -04002429 if (ret < 0)
2430 return ret;
2431
Vivien Didelotfad09c72016-06-21 12:28:20 -04002432 ret = _mv88e6xxx_reg_write(chip, REG_PORT(i), PORT_CONTROL,
Vivien Didelot552238b2016-05-09 13:22:49 -04002433 ret & 0xfffc);
2434 if (ret)
2435 return ret;
2436 }
2437
2438 /* Wait for transmit queues to drain. */
2439 usleep_range(2000, 4000);
2440
2441 /* If there is a gpio connected to the reset pin, toggle it */
2442 if (gpiod) {
2443 gpiod_set_value_cansleep(gpiod, 1);
2444 usleep_range(10000, 20000);
2445 gpiod_set_value_cansleep(gpiod, 0);
2446 usleep_range(10000, 20000);
2447 }
2448
2449 /* Reset the switch. Keep the PPU active if requested. The PPU
2450 * needs to be active to support indirect phy register access
2451 * through global registers 0x18 and 0x19.
2452 */
2453 if (ppu_active)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002454 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002455 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002456 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc400);
Vivien Didelot552238b2016-05-09 13:22:49 -04002457 if (ret)
2458 return ret;
2459
2460 /* Wait up to one second for reset to complete. */
2461 timeout = jiffies + 1 * HZ;
2462 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002463 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, 0x00);
Vivien Didelot552238b2016-05-09 13:22:49 -04002464 if (ret < 0)
2465 return ret;
2466
2467 if ((ret & is_reset) == is_reset)
2468 break;
2469 usleep_range(1000, 2000);
2470 }
2471 if (time_after(jiffies, timeout))
2472 ret = -ETIMEDOUT;
2473 else
2474 ret = 0;
2475
2476 return ret;
2477}
2478
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002479static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002480{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002481 u16 val;
2482 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002483
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002484 /* Clear Power Down bit */
2485 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2486 if (err)
2487 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002488
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002489 if (val & BMCR_PDOWN) {
2490 val &= ~BMCR_PDOWN;
2491 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002492 }
2493
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002494 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002495}
2496
Vivien Didelot8f6345b2016-07-20 18:18:36 -04002497static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port,
2498 int reg, u16 *val)
2499{
2500 int addr = chip->info->port_base_addr + port;
2501
2502 if (port >= chip->info->num_ports)
2503 return -EINVAL;
2504
2505 return mv88e6xxx_read(chip, addr, reg, val);
2506}
2507
Vivien Didelotfad09c72016-06-21 12:28:20 -04002508static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002509{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002510 struct dsa_switch *ds = chip->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002511 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002512 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002513
Vivien Didelotfad09c72016-06-21 12:28:20 -04002514 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2515 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2516 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2517 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002518 /* MAC Forcing register: don't force link, speed,
2519 * duplex or flow control state to any particular
2520 * values on physical ports, but force the CPU port
2521 * and all DSA ports to their maximum bandwidth and
2522 * full duplex.
2523 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002524 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002525 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002526 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002527 reg |= PORT_PCS_CTRL_FORCE_LINK |
2528 PORT_PCS_CTRL_LINK_UP |
2529 PORT_PCS_CTRL_DUPLEX_FULL |
2530 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002531 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002532 reg |= PORT_PCS_CTRL_100;
2533 else
2534 reg |= PORT_PCS_CTRL_1000;
2535 } else {
2536 reg |= PORT_PCS_CTRL_UNFORCED;
2537 }
2538
Vivien Didelotfad09c72016-06-21 12:28:20 -04002539 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002540 PORT_PCS_CTRL, reg);
2541 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002542 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002543 }
2544
2545 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2546 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2547 * tunneling, determine priority by looking at 802.1p and IP
2548 * priority fields (IP prio has precedence), and set STP state
2549 * to Forwarding.
2550 *
2551 * If this is the CPU link, use DSA or EDSA tagging depending
2552 * on which tagging mode was configured.
2553 *
2554 * If this is a link to another switch, use DSA tagging mode.
2555 *
2556 * If this is the upstream port for this switch, enable
2557 * forwarding of unknown unicasts and multicasts.
2558 */
2559 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002560 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2561 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2562 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2563 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002564 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2565 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2566 PORT_CONTROL_STATE_FORWARDING;
2567 if (dsa_is_cpu_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002568 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002569 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002570 if (mv88e6xxx_6352_family(chip) ||
2571 mv88e6xxx_6351_family(chip) ||
2572 mv88e6xxx_6165_family(chip) ||
2573 mv88e6xxx_6097_family(chip) ||
2574 mv88e6xxx_6320_family(chip)) {
Andrew Lunn5377b802016-06-04 21:17:02 +02002575 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2576 PORT_CONTROL_FORWARD_UNKNOWN |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002577 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002578 }
2579
Vivien Didelotfad09c72016-06-21 12:28:20 -04002580 if (mv88e6xxx_6352_family(chip) ||
2581 mv88e6xxx_6351_family(chip) ||
2582 mv88e6xxx_6165_family(chip) ||
2583 mv88e6xxx_6097_family(chip) ||
2584 mv88e6xxx_6095_family(chip) ||
2585 mv88e6xxx_6065_family(chip) ||
2586 mv88e6xxx_6185_family(chip) ||
2587 mv88e6xxx_6320_family(chip)) {
Vivien Didelot57d32312016-06-20 13:13:58 -04002588 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002589 }
2590 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002591 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002592 if (mv88e6xxx_6095_family(chip) ||
2593 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002594 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002595 if (mv88e6xxx_6352_family(chip) ||
2596 mv88e6xxx_6351_family(chip) ||
2597 mv88e6xxx_6165_family(chip) ||
2598 mv88e6xxx_6097_family(chip) ||
2599 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002600 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002601 }
2602
Andrew Lunn54d792f2015-05-06 01:09:47 +02002603 if (port == dsa_upstream_port(ds))
2604 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2605 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2606 }
2607 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002608 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002609 PORT_CONTROL, reg);
2610 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002611 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002612 }
2613
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002614 /* If this port is connected to a SerDes, make sure the SerDes is not
2615 * powered down.
2616 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002617 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002618 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002619 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002620 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002621 ret &= PORT_STATUS_CMODE_MASK;
2622 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2623 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2624 (ret == PORT_STATUS_CMODE_SGMII)) {
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002625 ret = mv88e6xxx_serdes_power_on(chip);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002626 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002627 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002628 }
2629 }
2630
Vivien Didelot8efdda42015-08-13 12:52:23 -04002631 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002632 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002633 * untagged frames on this port, do a destination address lookup on all
2634 * received packets as usual, disable ARP mirroring and don't send a
2635 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002636 */
2637 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002638 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2639 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2640 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2641 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002642 reg = PORT_CONTROL_2_MAP_DA;
2643
Vivien Didelotfad09c72016-06-21 12:28:20 -04002644 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2645 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002646 reg |= PORT_CONTROL_2_JUMBO_10240;
2647
Vivien Didelotfad09c72016-06-21 12:28:20 -04002648 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002649 /* Set the upstream port this port should use */
2650 reg |= dsa_upstream_port(ds);
2651 /* enable forwarding of unknown multicast addresses to
2652 * the upstream port
2653 */
2654 if (port == dsa_upstream_port(ds))
2655 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2656 }
2657
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002658 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002659
Andrew Lunn54d792f2015-05-06 01:09:47 +02002660 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002661 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002662 PORT_CONTROL_2, reg);
2663 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002664 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002665 }
2666
2667 /* Port Association Vector: when learning source addresses
2668 * of packets, add the address to the address database using
2669 * a port bitmap that has only the bit for this port set and
2670 * the other bits clear.
2671 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002672 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002673 /* Disable learning for CPU port */
2674 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002675 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002676
Vivien Didelotfad09c72016-06-21 12:28:20 -04002677 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_ASSOC_VECTOR,
2678 reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002679 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002680 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002681
2682 /* Egress rate control 2: disable egress rate control. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002683 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002684 0x0000);
2685 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002686 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002687
Vivien Didelotfad09c72016-06-21 12:28:20 -04002688 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2689 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2690 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002691 /* Do not limit the period of time that this port can
2692 * be paused for by the remote end or the period of
2693 * time that this port can pause the remote end.
2694 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002695 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002696 PORT_PAUSE_CTRL, 0x0000);
2697 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002698 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002699
2700 /* Port ATU control: disable limiting the number of
2701 * address database entries that this port is allowed
2702 * to use.
2703 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002704 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002705 PORT_ATU_CONTROL, 0x0000);
2706 /* Priority Override: disable DA, SA and VTU priority
2707 * override.
2708 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002709 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002710 PORT_PRI_OVERRIDE, 0x0000);
2711 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002712 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002713
2714 /* Port Ethertype: use the Ethertype DSA Ethertype
2715 * value.
2716 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002717 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002718 PORT_ETH_TYPE, ETH_P_EDSA);
2719 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002720 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002721 /* Tag Remap: use an identity 802.1p prio -> switch
2722 * prio mapping.
2723 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002724 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002725 PORT_TAG_REGMAP_0123, 0x3210);
2726 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002727 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002728
2729 /* Tag Remap 2: use an identity 802.1p prio -> switch
2730 * prio mapping.
2731 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002732 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002733 PORT_TAG_REGMAP_4567, 0x7654);
2734 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002735 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002736 }
2737
Vivien Didelotfad09c72016-06-21 12:28:20 -04002738 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2739 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2740 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2741 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002742 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002743 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002744 PORT_RATE_CONTROL, 0x0001);
2745 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002746 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002747 }
2748
Guenter Roeck366f0a02015-03-26 18:36:30 -07002749 /* Port Control 1: disable trunking, disable sending
2750 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002751 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002752 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
2753 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002754 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002755 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002756
Vivien Didelot207afda2016-04-14 14:42:09 -04002757 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002758 * database, and allow bidirectional communication between the
2759 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002760 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002761 ret = _mv88e6xxx_port_fid_set(chip, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002762 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002763 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002764
Vivien Didelotfad09c72016-06-21 12:28:20 -04002765 ret = _mv88e6xxx_port_based_vlan_map(chip, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002766 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002767 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002768
2769 /* Default VLAN ID and priority: don't set a default VLAN
2770 * ID, and set the default packet priority to zero.
2771 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002772 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002773 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002774 if (ret)
2775 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002776
Andrew Lunndbde9e62015-05-06 01:09:48 +02002777 return 0;
2778}
2779
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002780static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2781{
2782 int err;
2783
2784 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_01,
2785 (addr[0] << 8) | addr[1]);
2786 if (err)
2787 return err;
2788
2789 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_23,
2790 (addr[2] << 8) | addr[3]);
2791 if (err)
2792 return err;
2793
2794 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_45,
2795 (addr[4] << 8) | addr[5]);
2796}
2797
Vivien Didelotacddbd22016-07-18 20:45:39 -04002798static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2799 unsigned int msecs)
2800{
2801 const unsigned int coeff = chip->info->age_time_coeff;
2802 const unsigned int min = 0x01 * coeff;
2803 const unsigned int max = 0xff * coeff;
2804 u8 age_time;
2805 u16 val;
2806 int err;
2807
2808 if (msecs < min || msecs > max)
2809 return -ERANGE;
2810
2811 /* Round to nearest multiple of coeff */
2812 age_time = (msecs + coeff / 2) / coeff;
2813
2814 err = mv88e6xxx_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, &val);
2815 if (err)
2816 return err;
2817
2818 /* AgeTime is 11:4 bits */
2819 val &= ~0xff0;
2820 val |= age_time << 4;
2821
2822 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, val);
2823}
2824
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002825static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2826 unsigned int ageing_time)
2827{
2828 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2829 int err;
2830
2831 mutex_lock(&chip->reg_lock);
2832 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2833 mutex_unlock(&chip->reg_lock);
2834
2835 return err;
2836}
2837
Vivien Didelot97299342016-07-18 20:45:30 -04002838static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002839{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002840 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002841 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002842 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002843 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002844
Vivien Didelot119477b2016-05-09 13:22:51 -04002845 /* Enable the PHY Polling Unit if present, don't discard any packets,
2846 * and mask all interrupt sources.
2847 */
2848 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002849 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2850 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002851 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2852
Vivien Didelotfad09c72016-06-21 12:28:20 -04002853 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002854 if (err)
2855 return err;
2856
Vivien Didelotb0745e872016-05-09 13:22:53 -04002857 /* Configure the upstream port, and configure it as the port to which
2858 * ingress and egress and ARP monitor frames are to be sent.
2859 */
2860 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2861 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2862 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002863 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_MONITOR_CONTROL,
2864 reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002865 if (err)
2866 return err;
2867
Vivien Didelot50484ff2016-05-09 13:22:54 -04002868 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002869 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL_2,
Vivien Didelot50484ff2016-05-09 13:22:54 -04002870 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2871 (ds->index & 0x1f));
2872 if (err)
2873 return err;
2874
Vivien Didelotacddbd22016-07-18 20:45:39 -04002875 /* Clear all the VTU and STU entries */
2876 err = _mv88e6xxx_vtu_stu_flush(chip);
2877 if (err < 0)
2878 return err;
2879
Vivien Didelot08a01262016-05-09 13:22:50 -04002880 /* Set the default address aging time to 5 minutes, and
2881 * enable address learn messages to be sent to all message
2882 * ports.
2883 */
Vivien Didelotacddbd22016-07-18 20:45:39 -04002884 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2885 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002886 if (err)
2887 return err;
2888
Vivien Didelotacddbd22016-07-18 20:45:39 -04002889 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2890 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002891 return err;
2892
2893 /* Clear all ATU entries */
2894 err = _mv88e6xxx_atu_flush(chip, 0, true);
2895 if (err)
2896 return err;
2897
Vivien Didelot08a01262016-05-09 13:22:50 -04002898 /* Configure the IP ToS mapping registers. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002899 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002900 if (err)
2901 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002902 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002903 if (err)
2904 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002905 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002906 if (err)
2907 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002908 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002909 if (err)
2910 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002911 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002912 if (err)
2913 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002914 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002915 if (err)
2916 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002917 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002918 if (err)
2919 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002920 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002921 if (err)
2922 return err;
2923
2924 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002925 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002926 if (err)
2927 return err;
2928
Vivien Didelot97299342016-07-18 20:45:30 -04002929 /* Clear the statistics counters for all ports */
2930 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
2931 GLOBAL_STATS_OP_FLUSH_ALL);
2932 if (err)
2933 return err;
2934
2935 /* Wait for the flush to complete. */
2936 err = _mv88e6xxx_stats_wait(chip);
2937 if (err)
2938 return err;
2939
2940 return 0;
2941}
2942
Vivien Didelotf22ab642016-07-18 20:45:31 -04002943static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
2944 int target, int port)
2945{
2946 u16 val = (target << 8) | (port & 0xf);
2947
2948 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING, val);
2949}
2950
2951static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
2952{
2953 int target, port;
2954 int err;
2955
2956 /* Initialize the routing port to the 32 possible target devices */
2957 for (target = 0; target < 32; ++target) {
2958 port = 0xf;
2959
2960 if (target < DSA_MAX_SWITCHES) {
2961 port = chip->ds->rtable[target];
2962 if (port == DSA_RTABLE_NONE)
2963 port = 0xf;
2964 }
2965
2966 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
2967 if (err)
2968 break;
2969 }
2970
2971 return err;
2972}
2973
Vivien Didelot51540412016-07-18 20:45:32 -04002974static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
2975 bool hask, u16 mask)
2976{
2977 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2978 u16 val = (num << 12) | (mask & port_mask);
2979
2980 if (hask)
2981 val |= GLOBAL2_TRUNK_MASK_HASK;
2982
2983 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MASK, val);
2984}
2985
2986static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
2987 u16 map)
2988{
2989 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2990 u16 val = (id << 11) | (map & port_mask);
2991
2992 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MAPPING, val);
2993}
2994
2995static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
2996{
2997 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2998 int i, err;
2999
3000 /* Clear all eight possible Trunk Mask vectors */
3001 for (i = 0; i < 8; ++i) {
3002 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
3003 if (err)
3004 return err;
3005 }
3006
3007 /* Clear all sixteen possible Trunk ID routing vectors */
3008 for (i = 0; i < 16; ++i) {
3009 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
3010 if (err)
3011 return err;
3012 }
3013
3014 return 0;
3015}
3016
Vivien Didelot8ec61c72016-07-18 20:45:37 -04003017static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
3018{
3019 int port, err;
3020
3021 /* Init all Ingress Rate Limit resources of all ports */
3022 for (port = 0; port < chip->info->num_ports; ++port) {
3023 /* XXX newer chips (like 88E6390) have different 2-bit ops */
3024 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
3025 GLOBAL2_IRL_CMD_OP_INIT_ALL |
3026 (port << 8));
3027 if (err)
3028 break;
3029
3030 /* Wait for the operation to complete */
Vivien Didelot2d79af62016-08-15 17:18:57 -04003031 err = mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
3032 GLOBAL2_IRL_CMD_BUSY);
Vivien Didelot8ec61c72016-07-18 20:45:37 -04003033 if (err)
3034 break;
3035 }
3036
3037 return err;
3038}
3039
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003040/* Indirect write to the Switch MAC/WoL/WoF register */
3041static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
3042 unsigned int pointer, u8 data)
3043{
3044 u16 val = (pointer << 8) | data;
3045
3046 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MAC, val);
3047}
3048
3049static int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
3050{
3051 int i, err;
3052
3053 for (i = 0; i < 6; i++) {
3054 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
3055 if (err)
3056 break;
3057 }
3058
3059 return err;
3060}
3061
Vivien Didelot9bda8892016-07-18 20:45:36 -04003062static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
3063 u8 data)
3064{
3065 u16 val = (pointer << 8) | (data & 0x7);
3066
3067 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE, val);
3068}
3069
3070static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
3071{
3072 int i, err;
3073
3074 /* Clear all sixteen possible Priority Override entries */
3075 for (i = 0; i < 16; i++) {
3076 err = mv88e6xxx_g2_pot_write(chip, i, 0);
3077 if (err)
3078 break;
3079 }
3080
3081 return err;
3082}
3083
Vivien Didelot855b1932016-07-20 18:18:35 -04003084static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
3085{
Vivien Didelot2d79af62016-08-15 17:18:57 -04003086 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD,
3087 GLOBAL2_EEPROM_CMD_BUSY |
3088 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelot855b1932016-07-20 18:18:35 -04003089}
3090
3091static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3092{
3093 int err;
3094
3095 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, cmd);
3096 if (err)
3097 return err;
3098
3099 return mv88e6xxx_g2_eeprom_wait(chip);
3100}
3101
3102static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
3103 u8 addr, u16 *data)
3104{
3105 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
3106 int err;
3107
3108 err = mv88e6xxx_g2_eeprom_wait(chip);
3109 if (err)
3110 return err;
3111
3112 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3113 if (err)
3114 return err;
3115
3116 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3117}
3118
3119static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
3120 u8 addr, u16 data)
3121{
3122 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
3123 int err;
3124
3125 err = mv88e6xxx_g2_eeprom_wait(chip);
3126 if (err)
3127 return err;
3128
3129 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3130 if (err)
3131 return err;
3132
3133 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3134}
3135
Vivien Didelot57c67cf2016-08-15 17:18:59 -04003136static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
3137{
3138 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD,
3139 GLOBAL2_SMI_PHY_CMD_BUSY);
3140}
3141
3142static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3143{
3144 int err;
3145
3146 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD, cmd);
3147 if (err)
3148 return err;
3149
3150 return mv88e6xxx_g2_smi_phy_wait(chip);
3151}
3152
3153static int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, int addr,
3154 int reg, u16 *val)
3155{
3156 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
3157 int err;
3158
3159 err = mv88e6xxx_g2_smi_phy_wait(chip);
3160 if (err)
3161 return err;
3162
3163 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3164 if (err)
3165 return err;
3166
3167 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3168}
3169
3170static int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, int addr,
3171 int reg, u16 val)
3172{
3173 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
3174 int err;
3175
3176 err = mv88e6xxx_g2_smi_phy_wait(chip);
3177 if (err)
3178 return err;
3179
3180 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3181 if (err)
3182 return err;
3183
3184 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3185}
3186
Vivien Didelote57e5e72016-08-15 17:19:00 -04003187static const struct mv88e6xxx_ops mv88e6xxx_g2_smi_phy_ops = {
3188 .read = mv88e6xxx_g2_smi_phy_read,
3189 .write = mv88e6xxx_g2_smi_phy_write,
3190};
3191
Vivien Didelot97299342016-07-18 20:45:30 -04003192static int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
3193{
Vivien Didelot47395ed2016-07-18 20:45:33 -04003194 u16 reg;
Vivien Didelot97299342016-07-18 20:45:30 -04003195 int err;
Vivien Didelot97299342016-07-18 20:45:30 -04003196
Vivien Didelot47395ed2016-07-18 20:45:33 -04003197 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
3198 /* Consider the frames with reserved multicast destination
3199 * addresses matching 01:80:c2:00:00:2x as MGMT.
3200 */
3201 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_2X,
3202 0xffff);
3203 if (err)
3204 return err;
3205 }
3206
3207 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X)) {
3208 /* Consider the frames with reserved multicast destination
3209 * addresses matching 01:80:c2:00:00:0x as MGMT.
3210 */
3211 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X,
3212 0xffff);
3213 if (err)
3214 return err;
3215 }
Vivien Didelot08a01262016-05-09 13:22:50 -04003216
3217 /* Ignore removed tag data on doubly tagged packets, disable
3218 * flow control messages, force flow control priority to the
3219 * highest, and send all special multicast frames to the CPU
3220 * port at the highest priority.
3221 */
Vivien Didelot47395ed2016-07-18 20:45:33 -04003222 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
3223 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
3224 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
3225 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
3226 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelot08a01262016-05-09 13:22:50 -04003227 if (err)
3228 return err;
3229
3230 /* Program the DSA routing table. */
Vivien Didelotf22ab642016-07-18 20:45:31 -04003231 err = mv88e6xxx_g2_set_device_mapping(chip);
3232 if (err)
3233 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003234
Vivien Didelot51540412016-07-18 20:45:32 -04003235 /* Clear all trunk masks and mapping. */
3236 err = mv88e6xxx_g2_clear_trunk(chip);
3237 if (err)
3238 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003239
Vivien Didelot8ec61c72016-07-18 20:45:37 -04003240 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
3241 /* Disable ingress rate limiting by resetting all per port
3242 * ingress rate limit resources to their initial state.
3243 */
3244 err = mv88e6xxx_g2_clear_irl(chip);
3245 if (err)
3246 return err;
3247 }
3248
Vivien Didelot63ed8802016-07-18 20:45:35 -04003249 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
3250 /* Initialize Cross-chip Port VLAN Table to reset defaults */
3251 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_PVT_ADDR,
3252 GLOBAL2_PVT_ADDR_OP_INIT_ONES);
3253 if (err)
3254 return err;
3255 }
3256
Vivien Didelot9bda8892016-07-18 20:45:36 -04003257 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
Vivien Didelot08a01262016-05-09 13:22:50 -04003258 /* Clear the priority override table. */
Vivien Didelot9bda8892016-07-18 20:45:36 -04003259 err = mv88e6xxx_g2_clear_pot(chip);
3260 if (err)
3261 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003262 }
3263
Vivien Didelot97299342016-07-18 20:45:30 -04003264 return 0;
Vivien Didelot08a01262016-05-09 13:22:50 -04003265}
3266
Vivien Didelotf81ec902016-05-09 13:22:58 -04003267static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003268{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003269 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot552238b2016-05-09 13:22:49 -04003270 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003271 int i;
3272
Vivien Didelotfad09c72016-06-21 12:28:20 -04003273 chip->ds = ds;
3274 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04003275
Vivien Didelotfad09c72016-06-21 12:28:20 -04003276 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04003277
Vivien Didelotfad09c72016-06-21 12:28:20 -04003278 err = mv88e6xxx_switch_reset(chip);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003279 if (err)
3280 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003281
Vivien Didelot97299342016-07-18 20:45:30 -04003282 /* Setup Switch Port Registers */
3283 for (i = 0; i < chip->info->num_ports; i++) {
3284 err = mv88e6xxx_setup_port(chip, i);
3285 if (err)
3286 goto unlock;
3287 }
3288
3289 /* Setup Switch Global 1 Registers */
3290 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003291 if (err)
3292 goto unlock;
3293
Vivien Didelot97299342016-07-18 20:45:30 -04003294 /* Setup Switch Global 2 Registers */
3295 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
3296 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003297 if (err)
3298 goto unlock;
3299 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003300
Vivien Didelot6b17e862015-08-13 12:52:18 -04003301unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003302 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02003303
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003304 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003305}
3306
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003307static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
3308{
3309 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3310 int err;
3311
3312 mutex_lock(&chip->reg_lock);
3313
3314 /* Has an indirect Switch MAC/WoL/WoF register in Global 2? */
3315 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_SWITCH_MAC))
3316 err = mv88e6xxx_g2_set_switch_mac(chip, addr);
3317 else
3318 err = mv88e6xxx_g1_set_switch_mac(chip, addr);
3319
3320 mutex_unlock(&chip->reg_lock);
3321
3322 return err;
3323}
3324
Vivien Didelot57d32312016-06-20 13:13:58 -04003325static int mv88e6xxx_mdio_page_read(struct dsa_switch *ds, int port, int page,
3326 int reg)
Andrew Lunn491435852015-04-02 04:06:35 +02003327{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003328 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn491435852015-04-02 04:06:35 +02003329 int ret;
3330
Vivien Didelotfad09c72016-06-21 12:28:20 -04003331 mutex_lock(&chip->reg_lock);
3332 ret = _mv88e6xxx_mdio_page_read(chip, port, page, reg);
3333 mutex_unlock(&chip->reg_lock);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003334
Andrew Lunn491435852015-04-02 04:06:35 +02003335 return ret;
3336}
3337
Vivien Didelot57d32312016-06-20 13:13:58 -04003338static int mv88e6xxx_mdio_page_write(struct dsa_switch *ds, int port, int page,
3339 int reg, int val)
Andrew Lunn491435852015-04-02 04:06:35 +02003340{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003341 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn491435852015-04-02 04:06:35 +02003342 int ret;
3343
Vivien Didelotfad09c72016-06-21 12:28:20 -04003344 mutex_lock(&chip->reg_lock);
3345 ret = _mv88e6xxx_mdio_page_write(chip, port, page, reg, val);
3346 mutex_unlock(&chip->reg_lock);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003347
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003348 return ret;
3349}
3350
Vivien Didelote57e5e72016-08-15 17:19:00 -04003351static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003352{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003353 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003354 u16 val;
3355 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003356
Vivien Didelote57e5e72016-08-15 17:19:00 -04003357 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003358 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003359
Vivien Didelotfad09c72016-06-21 12:28:20 -04003360 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003361 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003362 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003363
3364 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003365}
3366
Vivien Didelote57e5e72016-08-15 17:19:00 -04003367static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003368{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003369 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003370 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003371
Vivien Didelote57e5e72016-08-15 17:19:00 -04003372 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003373 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003374
Vivien Didelotfad09c72016-06-21 12:28:20 -04003375 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003376 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003377 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003378
3379 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003380}
3381
Vivien Didelotfad09c72016-06-21 12:28:20 -04003382static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003383 struct device_node *np)
3384{
3385 static int index;
3386 struct mii_bus *bus;
3387 int err;
3388
Andrew Lunnb516d452016-06-04 21:17:06 +02003389 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003390 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003391
Vivien Didelotfad09c72016-06-21 12:28:20 -04003392 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003393 if (!bus)
3394 return -ENOMEM;
3395
Vivien Didelotfad09c72016-06-21 12:28:20 -04003396 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003397 if (np) {
3398 bus->name = np->full_name;
3399 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3400 } else {
3401 bus->name = "mv88e6xxx SMI";
3402 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3403 }
3404
3405 bus->read = mv88e6xxx_mdio_read;
3406 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003407 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003408
Vivien Didelotfad09c72016-06-21 12:28:20 -04003409 if (chip->mdio_np)
3410 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003411 else
3412 err = mdiobus_register(bus);
3413 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003414 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003415 goto out;
3416 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003417 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003418
3419 return 0;
3420
3421out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003422 if (chip->mdio_np)
3423 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003424
3425 return err;
3426}
3427
Vivien Didelotfad09c72016-06-21 12:28:20 -04003428static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003429
3430{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003431 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003432
3433 mdiobus_unregister(bus);
3434
Vivien Didelotfad09c72016-06-21 12:28:20 -04003435 if (chip->mdio_np)
3436 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003437}
3438
Guenter Roeckc22995c2015-07-25 09:42:28 -07003439#ifdef CONFIG_NET_DSA_HWMON
3440
3441static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3442{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003443 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003444 int ret;
3445 int val;
3446
3447 *temp = 0;
3448
Vivien Didelotfad09c72016-06-21 12:28:20 -04003449 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003450
Vivien Didelotfad09c72016-06-21 12:28:20 -04003451 ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003452 if (ret < 0)
3453 goto error;
3454
3455 /* Enable temperature sensor */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003456 ret = mv88e6xxx_mdio_read_direct(chip, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003457 if (ret < 0)
3458 goto error;
3459
Vivien Didelotfad09c72016-06-21 12:28:20 -04003460 ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x1a, ret | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003461 if (ret < 0)
3462 goto error;
3463
3464 /* Wait for temperature to stabilize */
3465 usleep_range(10000, 12000);
3466
Vivien Didelotfad09c72016-06-21 12:28:20 -04003467 val = mv88e6xxx_mdio_read_direct(chip, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003468 if (val < 0) {
3469 ret = val;
3470 goto error;
3471 }
3472
3473 /* Disable temperature sensor */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003474 ret = mv88e6xxx_mdio_write_direct(chip, 0x0, 0x1a, ret & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003475 if (ret < 0)
3476 goto error;
3477
3478 *temp = ((val & 0x1f) - 5) * 5;
3479
3480error:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003481 mv88e6xxx_mdio_write_direct(chip, 0x0, 0x16, 0x0);
3482 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003483 return ret;
3484}
3485
3486static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3487{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003488 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3489 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003490 int ret;
3491
3492 *temp = 0;
3493
Andrew Lunn03a4a542016-06-04 21:17:05 +02003494 ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 27);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003495 if (ret < 0)
3496 return ret;
3497
3498 *temp = (ret & 0xff) - 25;
3499
3500 return 0;
3501}
3502
Vivien Didelotf81ec902016-05-09 13:22:58 -04003503static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003504{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003505 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003506
Vivien Didelotfad09c72016-06-21 12:28:20 -04003507 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003508 return -EOPNOTSUPP;
3509
Vivien Didelotfad09c72016-06-21 12:28:20 -04003510 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003511 return mv88e63xx_get_temp(ds, temp);
3512
3513 return mv88e61xx_get_temp(ds, temp);
3514}
3515
Vivien Didelotf81ec902016-05-09 13:22:58 -04003516static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003517{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003518 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3519 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003520 int ret;
3521
Vivien Didelotfad09c72016-06-21 12:28:20 -04003522 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003523 return -EOPNOTSUPP;
3524
3525 *temp = 0;
3526
Andrew Lunn03a4a542016-06-04 21:17:05 +02003527 ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003528 if (ret < 0)
3529 return ret;
3530
3531 *temp = (((ret >> 8) & 0x1f) * 5) - 25;
3532
3533 return 0;
3534}
3535
Vivien Didelotf81ec902016-05-09 13:22:58 -04003536static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003537{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003538 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3539 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003540 int ret;
3541
Vivien Didelotfad09c72016-06-21 12:28:20 -04003542 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003543 return -EOPNOTSUPP;
3544
Andrew Lunn03a4a542016-06-04 21:17:05 +02003545 ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003546 if (ret < 0)
3547 return ret;
3548 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Andrew Lunn03a4a542016-06-04 21:17:05 +02003549 return mv88e6xxx_mdio_page_write(ds, phy, 6, 26,
3550 (ret & 0xe0ff) | (temp << 8));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003551}
3552
Vivien Didelotf81ec902016-05-09 13:22:58 -04003553static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003554{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003555 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3556 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003557 int ret;
3558
Vivien Didelotfad09c72016-06-21 12:28:20 -04003559 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003560 return -EOPNOTSUPP;
3561
3562 *alarm = false;
3563
Andrew Lunn03a4a542016-06-04 21:17:05 +02003564 ret = mv88e6xxx_mdio_page_read(ds, phy, 6, 26);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003565 if (ret < 0)
3566 return ret;
3567
3568 *alarm = !!(ret & 0x40);
3569
3570 return 0;
3571}
3572#endif /* CONFIG_NET_DSA_HWMON */
3573
Vivien Didelot855b1932016-07-20 18:18:35 -04003574static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3575{
3576 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3577
3578 return chip->eeprom_len;
3579}
3580
3581static int mv88e6xxx_get_eeprom16(struct mv88e6xxx_chip *chip,
3582 struct ethtool_eeprom *eeprom, u8 *data)
3583{
3584 unsigned int offset = eeprom->offset;
3585 unsigned int len = eeprom->len;
3586 u16 val;
3587 int err;
3588
3589 eeprom->len = 0;
3590
3591 if (offset & 1) {
3592 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3593 if (err)
3594 return err;
3595
3596 *data++ = (val >> 8) & 0xff;
3597
3598 offset++;
3599 len--;
3600 eeprom->len++;
3601 }
3602
3603 while (len >= 2) {
3604 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3605 if (err)
3606 return err;
3607
3608 *data++ = val & 0xff;
3609 *data++ = (val >> 8) & 0xff;
3610
3611 offset += 2;
3612 len -= 2;
3613 eeprom->len += 2;
3614 }
3615
3616 if (len) {
3617 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3618 if (err)
3619 return err;
3620
3621 *data++ = val & 0xff;
3622
3623 offset++;
3624 len--;
3625 eeprom->len++;
3626 }
3627
3628 return 0;
3629}
3630
3631static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3632 struct ethtool_eeprom *eeprom, u8 *data)
3633{
3634 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3635 int err;
3636
3637 mutex_lock(&chip->reg_lock);
3638
3639 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3640 err = mv88e6xxx_get_eeprom16(chip, eeprom, data);
3641 else
3642 err = -EOPNOTSUPP;
3643
3644 mutex_unlock(&chip->reg_lock);
3645
3646 if (err)
3647 return err;
3648
3649 eeprom->magic = 0xc3ec4951;
3650
3651 return 0;
3652}
3653
3654static int mv88e6xxx_set_eeprom16(struct mv88e6xxx_chip *chip,
3655 struct ethtool_eeprom *eeprom, u8 *data)
3656{
3657 unsigned int offset = eeprom->offset;
3658 unsigned int len = eeprom->len;
3659 u16 val;
3660 int err;
3661
3662 /* Ensure the RO WriteEn bit is set */
3663 err = mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, &val);
3664 if (err)
3665 return err;
3666
3667 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
3668 return -EROFS;
3669
3670 eeprom->len = 0;
3671
3672 if (offset & 1) {
3673 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3674 if (err)
3675 return err;
3676
3677 val = (*data++ << 8) | (val & 0xff);
3678
3679 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3680 if (err)
3681 return err;
3682
3683 offset++;
3684 len--;
3685 eeprom->len++;
3686 }
3687
3688 while (len >= 2) {
3689 val = *data++;
3690 val |= *data++ << 8;
3691
3692 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3693 if (err)
3694 return err;
3695
3696 offset += 2;
3697 len -= 2;
3698 eeprom->len += 2;
3699 }
3700
3701 if (len) {
3702 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3703 if (err)
3704 return err;
3705
3706 val = (val & 0xff00) | *data++;
3707
3708 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3709 if (err)
3710 return err;
3711
3712 offset++;
3713 len--;
3714 eeprom->len++;
3715 }
3716
3717 return 0;
3718}
3719
3720static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3721 struct ethtool_eeprom *eeprom, u8 *data)
3722{
3723 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3724 int err;
3725
3726 if (eeprom->magic != 0xc3ec4951)
3727 return -EINVAL;
3728
3729 mutex_lock(&chip->reg_lock);
3730
3731 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3732 err = mv88e6xxx_set_eeprom16(chip, eeprom, data);
3733 else
3734 err = -EOPNOTSUPP;
3735
3736 mutex_unlock(&chip->reg_lock);
3737
3738 return err;
3739}
3740
Vivien Didelotf81ec902016-05-09 13:22:58 -04003741static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3742 [MV88E6085] = {
3743 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3744 .family = MV88E6XXX_FAMILY_6097,
3745 .name = "Marvell 88E6085",
3746 .num_databases = 4096,
3747 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003748 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003749 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003750 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3751 },
3752
3753 [MV88E6095] = {
3754 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3755 .family = MV88E6XXX_FAMILY_6095,
3756 .name = "Marvell 88E6095/88E6095F",
3757 .num_databases = 256,
3758 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003759 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003760 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003761 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3762 },
3763
3764 [MV88E6123] = {
3765 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3766 .family = MV88E6XXX_FAMILY_6165,
3767 .name = "Marvell 88E6123",
3768 .num_databases = 4096,
3769 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003770 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003771 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003772 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3773 },
3774
3775 [MV88E6131] = {
3776 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3777 .family = MV88E6XXX_FAMILY_6185,
3778 .name = "Marvell 88E6131",
3779 .num_databases = 256,
3780 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003781 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003782 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003783 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3784 },
3785
3786 [MV88E6161] = {
3787 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3788 .family = MV88E6XXX_FAMILY_6165,
3789 .name = "Marvell 88E6161",
3790 .num_databases = 4096,
3791 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003792 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003793 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003794 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3795 },
3796
3797 [MV88E6165] = {
3798 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3799 .family = MV88E6XXX_FAMILY_6165,
3800 .name = "Marvell 88E6165",
3801 .num_databases = 4096,
3802 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003803 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003804 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003805 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3806 },
3807
3808 [MV88E6171] = {
3809 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3810 .family = MV88E6XXX_FAMILY_6351,
3811 .name = "Marvell 88E6171",
3812 .num_databases = 4096,
3813 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003814 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003815 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003816 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3817 },
3818
3819 [MV88E6172] = {
3820 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3821 .family = MV88E6XXX_FAMILY_6352,
3822 .name = "Marvell 88E6172",
3823 .num_databases = 4096,
3824 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003825 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003826 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003827 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3828 },
3829
3830 [MV88E6175] = {
3831 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3832 .family = MV88E6XXX_FAMILY_6351,
3833 .name = "Marvell 88E6175",
3834 .num_databases = 4096,
3835 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003836 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003837 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3839 },
3840
3841 [MV88E6176] = {
3842 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3843 .family = MV88E6XXX_FAMILY_6352,
3844 .name = "Marvell 88E6176",
3845 .num_databases = 4096,
3846 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003847 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003848 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003849 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3850 },
3851
3852 [MV88E6185] = {
3853 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3854 .family = MV88E6XXX_FAMILY_6185,
3855 .name = "Marvell 88E6185",
3856 .num_databases = 256,
3857 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003858 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003859 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003860 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3861 },
3862
3863 [MV88E6240] = {
3864 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3865 .family = MV88E6XXX_FAMILY_6352,
3866 .name = "Marvell 88E6240",
3867 .num_databases = 4096,
3868 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003869 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003870 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003871 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3872 },
3873
3874 [MV88E6320] = {
3875 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3876 .family = MV88E6XXX_FAMILY_6320,
3877 .name = "Marvell 88E6320",
3878 .num_databases = 4096,
3879 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003880 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003881 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003882 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3883 },
3884
3885 [MV88E6321] = {
3886 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3887 .family = MV88E6XXX_FAMILY_6320,
3888 .name = "Marvell 88E6321",
3889 .num_databases = 4096,
3890 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003891 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003892 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003893 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3894 },
3895
3896 [MV88E6350] = {
3897 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3898 .family = MV88E6XXX_FAMILY_6351,
3899 .name = "Marvell 88E6350",
3900 .num_databases = 4096,
3901 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003902 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003903 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003904 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3905 },
3906
3907 [MV88E6351] = {
3908 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3909 .family = MV88E6XXX_FAMILY_6351,
3910 .name = "Marvell 88E6351",
3911 .num_databases = 4096,
3912 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003913 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003914 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003915 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3916 },
3917
3918 [MV88E6352] = {
3919 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3920 .family = MV88E6XXX_FAMILY_6352,
3921 .name = "Marvell 88E6352",
3922 .num_databases = 4096,
3923 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003924 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003925 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003926 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3927 },
3928};
3929
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003930static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003931{
Vivien Didelota439c062016-04-17 13:23:58 -04003932 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003933
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003934 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3935 if (mv88e6xxx_table[i].prod_num == prod_num)
3936 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003937
Vivien Didelotb9b37712015-10-30 19:39:48 -04003938 return NULL;
3939}
3940
Vivien Didelotfad09c72016-06-21 12:28:20 -04003941static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003942{
3943 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003944 unsigned int prod_num, rev;
3945 u16 id;
3946 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003947
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003948 mutex_lock(&chip->reg_lock);
3949 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3950 mutex_unlock(&chip->reg_lock);
3951 if (err)
3952 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003953
3954 prod_num = (id & 0xfff0) >> 4;
3955 rev = id & 0x000f;
3956
3957 info = mv88e6xxx_lookup_info(prod_num);
3958 if (!info)
3959 return -ENODEV;
3960
Vivien Didelotcaac8542016-06-20 13:14:09 -04003961 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003962 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003963
Vivien Didelotfad09c72016-06-21 12:28:20 -04003964 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3965 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003966
3967 return 0;
3968}
3969
Vivien Didelotfad09c72016-06-21 12:28:20 -04003970static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003971{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003972 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003973
Vivien Didelotfad09c72016-06-21 12:28:20 -04003974 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3975 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003976 return NULL;
3977
Vivien Didelotfad09c72016-06-21 12:28:20 -04003978 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003979
Vivien Didelotfad09c72016-06-21 12:28:20 -04003980 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003981
Vivien Didelotfad09c72016-06-21 12:28:20 -04003982 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003983}
3984
Vivien Didelote57e5e72016-08-15 17:19:00 -04003985static const struct mv88e6xxx_ops mv88e6xxx_phy_ops = {
3986 .read = mv88e6xxx_read,
3987 .write = mv88e6xxx_write,
3988};
3989
3990static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3991{
3992 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SMI_PHY)) {
3993 chip->phy_ops = &mv88e6xxx_g2_smi_phy_ops;
3994 } else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU)) {
3995 chip->phy_ops = &mv88e6xxx_phy_ppu_ops;
3996 mv88e6xxx_ppu_state_init(chip);
3997 } else {
3998 chip->phy_ops = &mv88e6xxx_phy_ops;
3999 }
4000}
4001
Vivien Didelotfad09c72016-06-21 12:28:20 -04004002static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004003 struct mii_bus *bus, int sw_addr)
4004{
4005 /* ADDR[0] pin is unavailable externally and considered zero */
4006 if (sw_addr & 0x1)
4007 return -EINVAL;
4008
Vivien Didelot914b32f2016-06-20 13:14:11 -04004009 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004010 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004011 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004012 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004013 else
4014 return -EINVAL;
4015
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016 chip->bus = bus;
4017 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004018
4019 return 0;
4020}
4021
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004022static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4023 struct device *host_dev, int sw_addr,
4024 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004025{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004026 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004027 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004028 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004029
Vivien Didelota439c062016-04-17 13:23:58 -04004030 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004031 if (!bus)
4032 return NULL;
4033
Vivien Didelotfad09c72016-06-21 12:28:20 -04004034 chip = mv88e6xxx_alloc_chip(dsa_dev);
4035 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004036 return NULL;
4037
Vivien Didelotcaac8542016-06-20 13:14:09 -04004038 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004039 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004040
Vivien Didelotfad09c72016-06-21 12:28:20 -04004041 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004042 if (err)
4043 goto free;
4044
Vivien Didelotfad09c72016-06-21 12:28:20 -04004045 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004046 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004047 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004048
Vivien Didelote57e5e72016-08-15 17:19:00 -04004049 mv88e6xxx_phy_init(chip);
4050
Vivien Didelotfad09c72016-06-21 12:28:20 -04004051 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004052 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004053 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004054
Vivien Didelotfad09c72016-06-21 12:28:20 -04004055 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004056
Vivien Didelotfad09c72016-06-21 12:28:20 -04004057 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004058free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004059 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004060
4061 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004062}
4063
Vivien Didelot57d32312016-06-20 13:13:58 -04004064static struct dsa_switch_driver mv88e6xxx_switch_driver = {
Vivien Didelotf81ec902016-05-09 13:22:58 -04004065 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004066 .probe = mv88e6xxx_drv_probe,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004067 .setup = mv88e6xxx_setup,
4068 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004069 .adjust_link = mv88e6xxx_adjust_link,
4070 .get_strings = mv88e6xxx_get_strings,
4071 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4072 .get_sset_count = mv88e6xxx_get_sset_count,
4073 .set_eee = mv88e6xxx_set_eee,
4074 .get_eee = mv88e6xxx_get_eee,
4075#ifdef CONFIG_NET_DSA_HWMON
4076 .get_temp = mv88e6xxx_get_temp,
4077 .get_temp_limit = mv88e6xxx_get_temp_limit,
4078 .set_temp_limit = mv88e6xxx_set_temp_limit,
4079 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
4080#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004081 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004082 .get_eeprom = mv88e6xxx_get_eeprom,
4083 .set_eeprom = mv88e6xxx_set_eeprom,
4084 .get_regs_len = mv88e6xxx_get_regs_len,
4085 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004086 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004087 .port_bridge_join = mv88e6xxx_port_bridge_join,
4088 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4089 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
4090 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4091 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4092 .port_vlan_add = mv88e6xxx_port_vlan_add,
4093 .port_vlan_del = mv88e6xxx_port_vlan_del,
4094 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4095 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4096 .port_fdb_add = mv88e6xxx_port_fdb_add,
4097 .port_fdb_del = mv88e6xxx_port_fdb_del,
4098 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
4099};
4100
Vivien Didelotfad09c72016-06-21 12:28:20 -04004101static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004102 struct device_node *np)
4103{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004104 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004105 struct dsa_switch *ds;
4106
4107 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4108 if (!ds)
4109 return -ENOMEM;
4110
4111 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004112 ds->priv = chip;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004113 ds->drv = &mv88e6xxx_switch_driver;
4114
4115 dev_set_drvdata(dev, ds);
4116
4117 return dsa_register_switch(ds, np);
4118}
4119
Vivien Didelotfad09c72016-06-21 12:28:20 -04004120static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004121{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004122 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004123}
4124
Vivien Didelot57d32312016-06-20 13:13:58 -04004125static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004126{
4127 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004128 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004129 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004130 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004131 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004132 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004133
Vivien Didelotcaac8542016-06-20 13:14:09 -04004134 compat_info = of_device_get_match_data(dev);
4135 if (!compat_info)
4136 return -EINVAL;
4137
Vivien Didelotfad09c72016-06-21 12:28:20 -04004138 chip = mv88e6xxx_alloc_chip(dev);
4139 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004140 return -ENOMEM;
4141
Vivien Didelotfad09c72016-06-21 12:28:20 -04004142 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004143
Vivien Didelotfad09c72016-06-21 12:28:20 -04004144 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004145 if (err)
4146 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004147
Vivien Didelotfad09c72016-06-21 12:28:20 -04004148 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004149 if (err)
4150 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004151
Vivien Didelote57e5e72016-08-15 17:19:00 -04004152 mv88e6xxx_phy_init(chip);
4153
Vivien Didelotfad09c72016-06-21 12:28:20 -04004154 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
4155 if (IS_ERR(chip->reset))
4156 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02004157
Vivien Didelot855b1932016-07-20 18:18:35 -04004158 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16) &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004159 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004160 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004161
Vivien Didelotfad09c72016-06-21 12:28:20 -04004162 err = mv88e6xxx_mdio_register(chip, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02004163 if (err)
4164 return err;
4165
Vivien Didelotfad09c72016-06-21 12:28:20 -04004166 err = mv88e6xxx_register_switch(chip, np);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004167 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04004168 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004169 return err;
4170 }
4171
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004172 return 0;
4173}
4174
4175static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4176{
4177 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004178 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004179
Vivien Didelotfad09c72016-06-21 12:28:20 -04004180 mv88e6xxx_unregister_switch(chip);
4181 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004182}
4183
4184static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004185 {
4186 .compatible = "marvell,mv88e6085",
4187 .data = &mv88e6xxx_table[MV88E6085],
4188 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004189 { /* sentinel */ },
4190};
4191
4192MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4193
4194static struct mdio_driver mv88e6xxx_driver = {
4195 .probe = mv88e6xxx_probe,
4196 .remove = mv88e6xxx_remove,
4197 .mdiodrv.driver = {
4198 .name = "mv88e6085",
4199 .of_match_table = mv88e6xxx_of_match,
4200 },
4201};
4202
Ben Hutchings98e67302011-11-25 14:36:19 +00004203static int __init mv88e6xxx_init(void)
4204{
Vivien Didelotf81ec902016-05-09 13:22:58 -04004205 register_switch_driver(&mv88e6xxx_switch_driver);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004206 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004207}
4208module_init(mv88e6xxx_init);
4209
4210static void __exit mv88e6xxx_cleanup(void)
4211{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004212 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelotf81ec902016-05-09 13:22:58 -04004213 unregister_switch_driver(&mv88e6xxx_switch_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004214}
4215module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004216
4217MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4218MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4219MODULE_LICENSE("GPL");