Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 1 | /* |
Archit Taneja | ef26958 | 2013-09-12 17:45:57 +0530 | [diff] [blame] | 2 | * HDMI driver definition for TI OMAP4 Processor. |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/ |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published by |
| 8 | * the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License along with |
| 16 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
Archit Taneja | ef26958 | 2013-09-12 17:45:57 +0530 | [diff] [blame] | 19 | #ifndef _HDMI_H |
| 20 | #define _HDMI_H |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 21 | |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 22 | #include <linux/delay.h> |
| 23 | #include <linux/io.h> |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
Tomi Valkeinen | db85ca7 | 2014-06-09 13:09:00 +0300 | [diff] [blame] | 25 | #include <linux/hdmi.h> |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 26 | #include <video/omapdss.h> |
| 27 | |
| 28 | #include "dss.h" |
| 29 | |
| 30 | /* HDMI Wrapper */ |
| 31 | |
| 32 | #define HDMI_WP_REVISION 0x0 |
| 33 | #define HDMI_WP_SYSCONFIG 0x10 |
| 34 | #define HDMI_WP_IRQSTATUS_RAW 0x24 |
| 35 | #define HDMI_WP_IRQSTATUS 0x28 |
| 36 | #define HDMI_WP_IRQENABLE_SET 0x2C |
| 37 | #define HDMI_WP_IRQENABLE_CLR 0x30 |
| 38 | #define HDMI_WP_IRQWAKEEN 0x34 |
| 39 | #define HDMI_WP_PWR_CTRL 0x40 |
| 40 | #define HDMI_WP_DEBOUNCE 0x44 |
| 41 | #define HDMI_WP_VIDEO_CFG 0x50 |
| 42 | #define HDMI_WP_VIDEO_SIZE 0x60 |
| 43 | #define HDMI_WP_VIDEO_TIMING_H 0x68 |
| 44 | #define HDMI_WP_VIDEO_TIMING_V 0x6C |
Tomi Valkeinen | 4211651 | 2013-10-28 11:47:29 +0200 | [diff] [blame] | 45 | #define HDMI_WP_CLK 0x70 |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 46 | #define HDMI_WP_AUDIO_CFG 0x80 |
| 47 | #define HDMI_WP_AUDIO_CFG2 0x84 |
| 48 | #define HDMI_WP_AUDIO_CTRL 0x88 |
| 49 | #define HDMI_WP_AUDIO_DATA 0x8C |
| 50 | |
Archit Taneja | 8696131 | 2013-09-10 16:34:02 +0530 | [diff] [blame] | 51 | /* HDMI WP IRQ flags */ |
Tomi Valkeinen | 6873efe | 2013-10-28 11:47:28 +0200 | [diff] [blame] | 52 | #define HDMI_IRQ_CORE (1 << 0) |
Archit Taneja | 8696131 | 2013-09-10 16:34:02 +0530 | [diff] [blame] | 53 | #define HDMI_IRQ_OCP_TIMEOUT (1 << 4) |
| 54 | #define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8) |
| 55 | #define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9) |
| 56 | #define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10) |
| 57 | #define HDMI_IRQ_VIDEO_VSYNC (1 << 16) |
| 58 | #define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17) |
| 59 | #define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24) |
| 60 | #define HDMI_IRQ_LINK_CONNECT (1 << 25) |
| 61 | #define HDMI_IRQ_LINK_DISCONNECT (1 << 26) |
| 62 | #define HDMI_IRQ_PLL_LOCK (1 << 29) |
| 63 | #define HDMI_IRQ_PLL_UNLOCK (1 << 30) |
| 64 | #define HDMI_IRQ_PLL_RECAL (1 << 31) |
| 65 | |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 66 | /* HDMI PLL */ |
| 67 | |
| 68 | #define PLLCTRL_PLL_CONTROL 0x0 |
| 69 | #define PLLCTRL_PLL_STATUS 0x4 |
| 70 | #define PLLCTRL_PLL_GO 0x8 |
| 71 | #define PLLCTRL_CFG1 0xC |
| 72 | #define PLLCTRL_CFG2 0x10 |
| 73 | #define PLLCTRL_CFG3 0x14 |
| 74 | #define PLLCTRL_SSC_CFG1 0x18 |
| 75 | #define PLLCTRL_SSC_CFG2 0x1C |
| 76 | #define PLLCTRL_CFG4 0x20 |
| 77 | |
| 78 | /* HDMI PHY */ |
| 79 | |
| 80 | #define HDMI_TXPHY_TX_CTRL 0x0 |
| 81 | #define HDMI_TXPHY_DIGITAL_CTRL 0x4 |
| 82 | #define HDMI_TXPHY_POWER_CTRL 0x8 |
| 83 | #define HDMI_TXPHY_PAD_CFG_CTRL 0xC |
Archit Taneja | 19289fd | 2013-09-23 12:58:52 +0530 | [diff] [blame] | 84 | #define HDMI_TXPHY_BIST_CONTROL 0x1C |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 85 | |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 86 | enum hdmi_pll_pwr { |
| 87 | HDMI_PLLPWRCMD_ALLOFF = 0, |
| 88 | HDMI_PLLPWRCMD_PLLONLY = 1, |
| 89 | HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2, |
| 90 | HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3 |
| 91 | }; |
| 92 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 93 | enum hdmi_phy_pwr { |
| 94 | HDMI_PHYPWRCMD_OFF = 0, |
| 95 | HDMI_PHYPWRCMD_LDOON = 1, |
| 96 | HDMI_PHYPWRCMD_TXON = 2 |
| 97 | }; |
| 98 | |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 99 | enum hdmi_core_hdmi_dvi { |
| 100 | HDMI_DVI = 0, |
| 101 | HDMI_HDMI = 1 |
| 102 | }; |
| 103 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 104 | enum hdmi_packing_mode { |
| 105 | HDMI_PACK_10b_RGB_YUV444 = 0, |
| 106 | HDMI_PACK_24b_RGB_YUV444_YUV422 = 1, |
| 107 | HDMI_PACK_20b_YUV422 = 2, |
| 108 | HDMI_PACK_ALREADYPACKED = 7 |
| 109 | }; |
| 110 | |
| 111 | enum hdmi_stereo_channels { |
| 112 | HDMI_AUDIO_STEREO_NOCHANNELS = 0, |
| 113 | HDMI_AUDIO_STEREO_ONECHANNEL = 1, |
| 114 | HDMI_AUDIO_STEREO_TWOCHANNELS = 2, |
| 115 | HDMI_AUDIO_STEREO_THREECHANNELS = 3, |
| 116 | HDMI_AUDIO_STEREO_FOURCHANNELS = 4 |
| 117 | }; |
| 118 | |
| 119 | enum hdmi_audio_type { |
| 120 | HDMI_AUDIO_TYPE_LPCM = 0, |
| 121 | HDMI_AUDIO_TYPE_IEC = 1 |
| 122 | }; |
| 123 | |
| 124 | enum hdmi_audio_justify { |
| 125 | HDMI_AUDIO_JUSTIFY_LEFT = 0, |
| 126 | HDMI_AUDIO_JUSTIFY_RIGHT = 1 |
| 127 | }; |
| 128 | |
| 129 | enum hdmi_audio_sample_order { |
| 130 | HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0, |
| 131 | HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1 |
| 132 | }; |
| 133 | |
| 134 | enum hdmi_audio_samples_perword { |
| 135 | HDMI_AUDIO_ONEWORD_ONESAMPLE = 0, |
| 136 | HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1 |
| 137 | }; |
| 138 | |
Tomi Valkeinen | d27d20c | 2014-06-09 13:08:02 +0300 | [diff] [blame] | 139 | enum hdmi_audio_sample_size_omap { |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 140 | HDMI_AUDIO_SAMPLE_16BITS = 0, |
| 141 | HDMI_AUDIO_SAMPLE_24BITS = 1 |
| 142 | }; |
| 143 | |
| 144 | enum hdmi_audio_transf_mode { |
| 145 | HDMI_AUDIO_TRANSF_DMA = 0, |
| 146 | HDMI_AUDIO_TRANSF_IRQ = 1 |
| 147 | }; |
| 148 | |
| 149 | enum hdmi_audio_blk_strt_end_sig { |
| 150 | HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0, |
| 151 | HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1 |
| 152 | }; |
| 153 | |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 154 | enum hdmi_core_audio_layout { |
| 155 | HDMI_AUDIO_LAYOUT_2CH = 0, |
Jyri Sarha | 652ce04 | 2014-04-10 10:36:26 +0300 | [diff] [blame] | 156 | HDMI_AUDIO_LAYOUT_8CH = 1, |
| 157 | HDMI_AUDIO_LAYOUT_6CH = 2 |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 158 | }; |
| 159 | |
| 160 | enum hdmi_core_cts_mode { |
| 161 | HDMI_AUDIO_CTS_MODE_HW = 0, |
| 162 | HDMI_AUDIO_CTS_MODE_SW = 1 |
| 163 | }; |
| 164 | |
| 165 | enum hdmi_audio_mclk_mode { |
| 166 | HDMI_AUDIO_MCLK_128FS = 0, |
| 167 | HDMI_AUDIO_MCLK_256FS = 1, |
| 168 | HDMI_AUDIO_MCLK_384FS = 2, |
| 169 | HDMI_AUDIO_MCLK_512FS = 3, |
| 170 | HDMI_AUDIO_MCLK_768FS = 4, |
| 171 | HDMI_AUDIO_MCLK_1024FS = 5, |
| 172 | HDMI_AUDIO_MCLK_1152FS = 6, |
| 173 | HDMI_AUDIO_MCLK_192FS = 7 |
| 174 | }; |
| 175 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 176 | struct hdmi_video_format { |
| 177 | enum hdmi_packing_mode packing_mode; |
| 178 | u32 y_res; /* Line per panel */ |
| 179 | u32 x_res; /* pixel per line */ |
| 180 | }; |
| 181 | |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 182 | struct hdmi_config { |
Archit Taneja | cc937e5 | 2012-06-24 13:08:10 +0530 | [diff] [blame] | 183 | struct omap_video_timings timings; |
Tomi Valkeinen | c9d2c79 | 2014-06-18 14:21:08 +0300 | [diff] [blame] | 184 | struct hdmi_avi_infoframe infoframe; |
| 185 | enum hdmi_core_hdmi_dvi hdmi_dvi_mode; |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 186 | }; |
| 187 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 188 | struct hdmi_audio_format { |
| 189 | enum hdmi_stereo_channels stereo_channels; |
| 190 | u8 active_chnnls_msk; |
| 191 | enum hdmi_audio_type type; |
| 192 | enum hdmi_audio_justify justification; |
| 193 | enum hdmi_audio_sample_order sample_order; |
| 194 | enum hdmi_audio_samples_perword samples_per_word; |
Tomi Valkeinen | d27d20c | 2014-06-09 13:08:02 +0300 | [diff] [blame] | 195 | enum hdmi_audio_sample_size_omap sample_size; |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 196 | enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end; |
| 197 | }; |
| 198 | |
| 199 | struct hdmi_audio_dma { |
| 200 | u8 transfer_size; |
| 201 | u8 block_size; |
| 202 | enum hdmi_audio_transf_mode mode; |
| 203 | u16 fifo_threshold; |
| 204 | }; |
| 205 | |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 206 | struct hdmi_core_audio_i2s_config { |
| 207 | u8 in_length_bits; |
| 208 | u8 justification; |
| 209 | u8 sck_edge_mode; |
| 210 | u8 vbit; |
| 211 | u8 direction; |
| 212 | u8 shift; |
| 213 | u8 active_sds; |
| 214 | }; |
| 215 | |
| 216 | struct hdmi_core_audio_config { |
| 217 | struct hdmi_core_audio_i2s_config i2s_cfg; |
| 218 | struct snd_aes_iec958 *iec60958_cfg; |
| 219 | bool fs_override; |
| 220 | u32 n; |
| 221 | u32 cts; |
| 222 | u32 aud_par_busclk; |
| 223 | enum hdmi_core_audio_layout layout; |
| 224 | enum hdmi_core_cts_mode cts_mode; |
| 225 | bool use_mclk; |
| 226 | enum hdmi_audio_mclk_mode mclk_mode; |
| 227 | bool en_acr_pkt; |
| 228 | bool en_dsd_audio; |
| 229 | bool en_parallel_aud_input; |
| 230 | bool en_spdif; |
| 231 | }; |
| 232 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 233 | struct hdmi_wp_data { |
| 234 | void __iomem *base; |
Jyri Sarha | 5865216 | 2014-05-23 16:13:57 +0300 | [diff] [blame] | 235 | phys_addr_t phys_base; |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 236 | }; |
| 237 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 238 | struct hdmi_pll_data { |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 239 | struct dss_pll pll; |
| 240 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 241 | void __iomem *base; |
| 242 | |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 243 | struct hdmi_wp_data *wp; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 244 | }; |
| 245 | |
Archit Taneja | 5cac5ae | 2013-10-08 13:07:00 +0530 | [diff] [blame] | 246 | struct hdmi_phy_data { |
| 247 | void __iomem *base; |
| 248 | |
Tomi Valkeinen | 2f5dc67 | 2014-04-17 12:54:02 +0300 | [diff] [blame] | 249 | u8 lane_function[4]; |
| 250 | u8 lane_polarity[4]; |
Archit Taneja | 5cac5ae | 2013-10-08 13:07:00 +0530 | [diff] [blame] | 251 | }; |
| 252 | |
Archit Taneja | 425f02f | 2013-10-08 14:16:05 +0530 | [diff] [blame] | 253 | struct hdmi_core_data { |
| 254 | void __iomem *base; |
Archit Taneja | 425f02f | 2013-10-08 14:16:05 +0530 | [diff] [blame] | 255 | }; |
| 256 | |
Archit Taneja | 8955b72 | 2013-09-10 16:21:10 +0530 | [diff] [blame] | 257 | static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx, |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 258 | u32 val) |
| 259 | { |
| 260 | __raw_writel(val, base_addr + idx); |
| 261 | } |
| 262 | |
Archit Taneja | 8955b72 | 2013-09-10 16:21:10 +0530 | [diff] [blame] | 263 | static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx) |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 264 | { |
| 265 | return __raw_readl(base_addr + idx); |
| 266 | } |
| 267 | |
| 268 | #define REG_FLD_MOD(base, idx, val, start, end) \ |
| 269 | hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\ |
| 270 | val, start, end)) |
| 271 | #define REG_GET(base, idx, start, end) \ |
| 272 | FLD_GET(hdmi_read_reg(base, idx), start, end) |
| 273 | |
| 274 | static inline int hdmi_wait_for_bit_change(void __iomem *base_addr, |
Tomi Valkeinen | 91b53e6 | 2013-10-28 11:47:30 +0200 | [diff] [blame] | 275 | const u32 idx, int b2, int b1, u32 val) |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 276 | { |
Tomi Valkeinen | 91b53e6 | 2013-10-28 11:47:30 +0200 | [diff] [blame] | 277 | u32 t = 0, v; |
| 278 | while (val != (v = REG_GET(base_addr, idx, b2, b1))) { |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 279 | if (t++ > 10000) |
Tomi Valkeinen | 91b53e6 | 2013-10-28 11:47:30 +0200 | [diff] [blame] | 280 | return v; |
| 281 | udelay(1); |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 282 | } |
Tomi Valkeinen | 91b53e6 | 2013-10-28 11:47:30 +0200 | [diff] [blame] | 283 | return v; |
Archit Taneja | bdb8bfc | 2013-09-12 18:07:49 +0530 | [diff] [blame] | 284 | } |
| 285 | |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 286 | /* HDMI wrapper funcs */ |
| 287 | int hdmi_wp_video_start(struct hdmi_wp_data *wp); |
| 288 | void hdmi_wp_video_stop(struct hdmi_wp_data *wp); |
| 289 | void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s); |
| 290 | u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp); |
| 291 | void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus); |
| 292 | void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask); |
| 293 | void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask); |
| 294 | int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val); |
| 295 | int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val); |
| 296 | void hdmi_wp_video_config_format(struct hdmi_wp_data *wp, |
| 297 | struct hdmi_video_format *video_fmt); |
| 298 | void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp, |
| 299 | struct omap_video_timings *timings); |
| 300 | void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp, |
| 301 | struct omap_video_timings *timings); |
| 302 | void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt, |
| 303 | struct omap_video_timings *timings, struct hdmi_config *param); |
| 304 | int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp); |
Jyri Sarha | 5865216 | 2014-05-23 16:13:57 +0300 | [diff] [blame] | 305 | phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp); |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 306 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 307 | /* HDMI PLL funcs */ |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 308 | void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s); |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 309 | void hdmi_pll_compute(struct hdmi_pll_data *pll, |
| 310 | unsigned long target_tmds, struct dss_pll_clock_info *pi); |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 311 | int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll, |
| 312 | struct hdmi_wp_data *wp); |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 313 | void hdmi_pll_uninit(struct hdmi_pll_data *hpll); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 314 | |
Archit Taneja | 5cac5ae | 2013-10-08 13:07:00 +0530 | [diff] [blame] | 315 | /* HDMI PHY funcs */ |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 316 | int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk, |
| 317 | unsigned long lfbitclk); |
Archit Taneja | 5cac5ae | 2013-10-08 13:07:00 +0530 | [diff] [blame] | 318 | void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s); |
| 319 | int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy); |
Tomi Valkeinen | 2f5dc67 | 2014-04-17 12:54:02 +0300 | [diff] [blame] | 320 | int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes); |
Archit Taneja | 5cac5ae | 2013-10-08 13:07:00 +0530 | [diff] [blame] | 321 | |
Archit Taneja | 08d83e4e | 2013-09-17 11:43:15 +0530 | [diff] [blame] | 322 | /* HDMI common funcs */ |
Tomi Valkeinen | 2f5dc67 | 2014-04-17 12:54:02 +0300 | [diff] [blame] | 323 | int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep, |
| 324 | struct hdmi_phy_data *phy); |
Archit Taneja | 08d83e4e | 2013-09-17 11:43:15 +0530 | [diff] [blame] | 325 | |
Jyri Sarha | 12d3ea9 | 2014-08-22 15:15:47 +0300 | [diff] [blame] | 326 | /* Audio funcs */ |
Archit Taneja | 08d83e4e | 2013-09-17 11:43:15 +0530 | [diff] [blame] | 327 | int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts); |
Archit Taneja | f382d9e | 2013-08-06 14:56:55 +0530 | [diff] [blame] | 328 | int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable); |
| 329 | int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable); |
| 330 | void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp, |
| 331 | struct hdmi_audio_format *aud_fmt); |
| 332 | void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp, |
| 333 | struct hdmi_audio_dma *aud_dma); |
Jyri Sarha | 5a8bf63 | 2014-08-22 18:42:18 +0300 | [diff] [blame] | 334 | static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg) |
Archit Taneja | 08d83e4e | 2013-09-17 11:43:15 +0530 | [diff] [blame] | 335 | { |
Jyri Sarha | 5a8bf63 | 2014-08-22 18:42:18 +0300 | [diff] [blame] | 336 | return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false; |
Archit Taneja | 08d83e4e | 2013-09-17 11:43:15 +0530 | [diff] [blame] | 337 | } |
Jyri Sarha | 945514b | 2014-06-27 16:47:00 +0300 | [diff] [blame] | 338 | |
| 339 | /* HDMI DRV data */ |
| 340 | struct omap_hdmi { |
| 341 | struct mutex lock; |
| 342 | struct platform_device *pdev; |
| 343 | |
| 344 | struct hdmi_wp_data wp; |
| 345 | struct hdmi_pll_data pll; |
| 346 | struct hdmi_phy_data phy; |
| 347 | struct hdmi_core_data core; |
| 348 | |
| 349 | struct hdmi_config cfg; |
| 350 | |
| 351 | struct regulator *vdda_reg; |
| 352 | |
| 353 | bool core_enabled; |
| 354 | |
| 355 | struct omap_dss_device output; |
Jyri Sarha | 29c047b | 2014-09-15 22:34:20 +0300 | [diff] [blame] | 356 | |
| 357 | struct platform_device *audio_pdev; |
Jyri Sarha | 5872b35 | 2014-10-07 12:24:10 +0300 | [diff] [blame] | 358 | void (*audio_abort_cb)(struct device *dev); |
Jyri Sarha | 2d7639b | 2014-10-23 13:07:05 +0300 | [diff] [blame] | 359 | int wp_idlemode; |
Jyri Sarha | 8a9d4626 | 2015-08-28 17:21:46 +0300 | [diff] [blame] | 360 | |
| 361 | bool audio_configured; |
| 362 | struct omap_dss_audio audio_config; |
| 363 | |
| 364 | /* This lock should be taken when booleans bellow are touched. */ |
| 365 | spinlock_t audio_playing_lock; |
| 366 | bool audio_playing; |
| 367 | bool display_enabled; |
Jyri Sarha | 945514b | 2014-06-27 16:47:00 +0300 | [diff] [blame] | 368 | }; |
| 369 | |
Ricardo Neri | 80a4859 | 2011-11-27 16:09:58 -0600 | [diff] [blame] | 370 | #endif |