blob: ecdc8ab50425d60214cae1829efdb6b09ca9bfe1 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000046#ifdef CONFIG_STMMAC_DEBUG_FS
47#include <linux/debugfs.h>
48#include <linux/seq_file.h>
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +000049#endif /* CONFIG_STMMAC_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000050#include <linux/net_tstamp.h>
51#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000052#include "stmmac.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
55#define JUMBO_LEN 9000
56
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
71#define DMA_TX_SIZE 256
72static int dma_txsize = DMA_TX_SIZE;
73module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
74MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
75
76#define DMA_RX_SIZE 256
77static int dma_rxsize = DMA_RX_SIZE;
78module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
79MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
80
81static int flow_ctrl = FLOW_OFF;
82module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
84
85static int pause = PAUSE_TIME;
86module_param(pause, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(pause, "Flow Control Pause Time");
88
89#define TC_DEFAULT 64
90static int tc = TC_DEFAULT;
91module_param(tc, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(tc, "DMA threshold control value");
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
95static int buf_sz = DMA_BUFFER_SIZE;
96module_param(buf_sz, int, S_IRUGO | S_IWUSR);
97MODULE_PARM_DESC(buf_sz, "DMA buffer size");
98
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070099static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
100 NETIF_MSG_LINK | NETIF_MSG_IFUP |
101 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
102
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103#define STMMAC_DEFAULT_LPI_TIMER 1000
104static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
105module_param(eee_timer, int, S_IRUGO | S_IWUSR);
106MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200107#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000108
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000109/* By default the driver will use the ring mode to manage tx and rx descriptors
110 * but passing this value so user can force to use the chain instead of the ring
111 */
112static unsigned int chain_mode;
113module_param(chain_mode, int, S_IRUGO);
114MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
115
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#ifdef CONFIG_STMMAC_DEBUG_FS
119static int stmmac_init_fs(struct net_device *dev);
120static void stmmac_exit_fs(void);
121#endif
122
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000123#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
124
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125/**
126 * stmmac_verify_args - verify the driver parameters.
127 * Description: it verifies if some wrong parameter is passed to the driver.
128 * Note that wrong parameters are replaced with the default values.
129 */
130static void stmmac_verify_args(void)
131{
132 if (unlikely(watchdog < 0))
133 watchdog = TX_TIMEO;
134 if (unlikely(dma_rxsize < 0))
135 dma_rxsize = DMA_RX_SIZE;
136 if (unlikely(dma_txsize < 0))
137 dma_txsize = DMA_TX_SIZE;
138 if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
139 buf_sz = DMA_BUFFER_SIZE;
140 if (unlikely(flow_ctrl > 1))
141 flow_ctrl = FLOW_AUTO;
142 else if (likely(flow_ctrl < 0))
143 flow_ctrl = FLOW_OFF;
144 if (unlikely((pause < 0) || (pause > 0xffff)))
145 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000146 if (eee_timer < 0)
147 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700148}
149
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000150/**
151 * stmmac_clk_csr_set - dynamically set the MDC clock
152 * @priv: driver private structure
153 * Description: this is to dynamically set the MDC clock according to the csr
154 * clock input.
155 * Note:
156 * If a specific clk_csr value is passed from the platform
157 * this means that the CSR Clock Range selection cannot be
158 * changed at run-time and it is fixed (as reported in the driver
159 * documentation). Viceversa the driver will try to set the MDC
160 * clock dynamically according to the actual clock input.
161 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000162static void stmmac_clk_csr_set(struct stmmac_priv *priv)
163{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000164 u32 clk_rate;
165
166 clk_rate = clk_get_rate(priv->stmmac_clk);
167
168 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000169 * for all other cases except for the below mentioned ones.
170 * For values higher than the IEEE 802.3 specified frequency
171 * we can not estimate the proper divider as it is not known
172 * the frequency of clk_csr_i. So we do not change the default
173 * divider.
174 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000175 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
176 if (clk_rate < CSR_F_35M)
177 priv->clk_csr = STMMAC_CSR_20_35M;
178 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
179 priv->clk_csr = STMMAC_CSR_35_60M;
180 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
181 priv->clk_csr = STMMAC_CSR_60_100M;
182 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
183 priv->clk_csr = STMMAC_CSR_100_150M;
184 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
185 priv->clk_csr = STMMAC_CSR_150_250M;
186 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
187 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000188 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000189}
190
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191static void print_pkt(unsigned char *buf, int len)
192{
193 int j;
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200194 pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700195 for (j = 0; j < len; j++) {
196 if ((j % 16) == 0)
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200197 pr_debug("\n %03x:", j);
198 pr_debug(" %02x", buf[j]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700199 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200200 pr_debug("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700201}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202
203/* minimum number of free TX descriptors required to wake up TX process */
204#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
205
206static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
207{
208 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
209}
210
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000211/**
212 * stmmac_hw_fix_mac_speed: callback for speed selection
213 * @priv: driver private structure
214 * Description: on some platforms (e.g. ST), some HW system configuraton
215 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000216 */
217static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
218{
219 struct phy_device *phydev = priv->phydev;
220
221 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000222 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000223}
224
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000225/**
226 * stmmac_enable_eee_mode: Check and enter in LPI mode
227 * @priv: driver private structure
228 * Description: this function is to verify and enter in LPI mode for EEE.
229 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000230static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
231{
232 /* Check and enter in LPI mode */
233 if ((priv->dirty_tx == priv->cur_tx) &&
234 (priv->tx_path_in_lpi_mode == false))
235 priv->hw->mac->set_eee_mode(priv->ioaddr);
236}
237
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000238/**
239 * stmmac_disable_eee_mode: disable/exit from EEE
240 * @priv: driver private structure
241 * Description: this function is to exit and disable EEE in case of
242 * LPI state is true. This is called by the xmit.
243 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244void stmmac_disable_eee_mode(struct stmmac_priv *priv)
245{
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000246 priv->hw->mac->reset_eee_mode(priv->ioaddr);
247 del_timer_sync(&priv->eee_ctrl_timer);
248 priv->tx_path_in_lpi_mode = false;
249}
250
251/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000252 * stmmac_eee_ctrl_timer: EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 * @arg : data hook
254 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000255 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000256 * then MAC Transmitter can be moved to LPI state.
257 */
258static void stmmac_eee_ctrl_timer(unsigned long arg)
259{
260 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
261
262 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200263 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000264}
265
266/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000267 * stmmac_eee_init: init EEE
268 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000269 * Description:
270 * If the EEE support has been enabled while configuring the driver,
271 * if the GMAC actually supports the EEE (from the HW cap reg) and the
272 * phy can also manage EEE, so enable the LPI state and start the timer
273 * to verify if the tx path can enter in LPI state.
274 */
275bool stmmac_eee_init(struct stmmac_priv *priv)
276{
277 bool ret = false;
278
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200279 /* Using PCS we cannot dial with the phy registers at this stage
280 * so we do not support extra feature like EEE.
281 */
282 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
283 (priv->pcs == STMMAC_PCS_RTBI))
284 goto out;
285
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000286 /* MAC core supports the EEE feature. */
287 if (priv->dma_cap.eee) {
288 /* Check if the PHY supports EEE */
289 if (phy_init_eee(priv->phydev, 1))
290 goto out;
291
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200292 if (!priv->eee_active) {
293 priv->eee_active = 1;
294 init_timer(&priv->eee_ctrl_timer);
295 priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
296 priv->eee_ctrl_timer.data = (unsigned long)priv;
297 priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
298 add_timer(&priv->eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200300 priv->hw->mac->set_eee_timer(priv->ioaddr,
301 STMMAC_DEFAULT_LIT_LS,
302 priv->tx_lpi_timer);
303 } else
304 /* Set HW EEE according to the speed */
305 priv->hw->mac->set_eee_pls(priv->ioaddr,
306 priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000307
308 pr_info("stmmac: Energy-Efficient Ethernet initialized\n");
309
310 ret = true;
311 }
312out:
313 return ret;
314}
315
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000316/* stmmac_get_tx_hwtstamp: get HW TX timestamps
317 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000318 * @entry : descriptor index to be used.
319 * @skb : the socket buffer
320 * Description :
321 * This function will read timestamp from the descriptor & pass it to stack.
322 * and also perform some sanity checks.
323 */
324static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000325 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000326{
327 struct skb_shared_hwtstamps shhwtstamp;
328 u64 ns;
329 void *desc = NULL;
330
331 if (!priv->hwts_tx_en)
332 return;
333
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000334 /* exit if skb doesn't support hw tstamp */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000335 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
336 return;
337
338 if (priv->adv_ts)
339 desc = (priv->dma_etx + entry);
340 else
341 desc = (priv->dma_tx + entry);
342
343 /* check tx tstamp status */
344 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
345 return;
346
347 /* get the valid tstamp */
348 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
349
350 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
351 shhwtstamp.hwtstamp = ns_to_ktime(ns);
352 /* pass tstamp to stack */
353 skb_tstamp_tx(skb, &shhwtstamp);
354
355 return;
356}
357
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358/* stmmac_get_rx_hwtstamp: get HW RX timestamps
359 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000360 * @entry : descriptor index to be used.
361 * @skb : the socket buffer
362 * Description :
363 * This function will read received packet's timestamp from the descriptor
364 * and pass it to stack. It also perform some sanity checks.
365 */
366static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000367 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368{
369 struct skb_shared_hwtstamps *shhwtstamp = NULL;
370 u64 ns;
371 void *desc = NULL;
372
373 if (!priv->hwts_rx_en)
374 return;
375
376 if (priv->adv_ts)
377 desc = (priv->dma_erx + entry);
378 else
379 desc = (priv->dma_rx + entry);
380
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000381 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000382 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
383 return;
384
385 /* get valid tstamp */
386 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
387 shhwtstamp = skb_hwtstamps(skb);
388 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
389 shhwtstamp->hwtstamp = ns_to_ktime(ns);
390}
391
392/**
393 * stmmac_hwtstamp_ioctl - control hardware timestamping.
394 * @dev: device pointer.
395 * @ifr: An IOCTL specefic structure, that can contain a pointer to
396 * a proprietary structure used to pass information to the driver.
397 * Description:
398 * This function configures the MAC to enable/disable both outgoing(TX)
399 * and incoming(RX) packets time stamping based on user input.
400 * Return Value:
401 * 0 on success and an appropriate -ve integer on failure.
402 */
403static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
404{
405 struct stmmac_priv *priv = netdev_priv(dev);
406 struct hwtstamp_config config;
407 struct timespec now;
408 u64 temp = 0;
409 u32 ptp_v2 = 0;
410 u32 tstamp_all = 0;
411 u32 ptp_over_ipv4_udp = 0;
412 u32 ptp_over_ipv6_udp = 0;
413 u32 ptp_over_ethernet = 0;
414 u32 snap_type_sel = 0;
415 u32 ts_master_en = 0;
416 u32 ts_event_en = 0;
417 u32 value = 0;
418
419 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
420 netdev_alert(priv->dev, "No support for HW time stamping\n");
421 priv->hwts_tx_en = 0;
422 priv->hwts_rx_en = 0;
423
424 return -EOPNOTSUPP;
425 }
426
427 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000428 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000429 return -EFAULT;
430
431 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
432 __func__, config.flags, config.tx_type, config.rx_filter);
433
434 /* reserved for future extensions */
435 if (config.flags)
436 return -EINVAL;
437
Ben Hutchings5f3da322013-11-14 00:43:41 +0000438 if (config.tx_type != HWTSTAMP_TX_OFF &&
439 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000441
442 if (priv->adv_ts) {
443 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000445 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446 config.rx_filter = HWTSTAMP_FILTER_NONE;
447 break;
448
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000450 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000451 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
452 /* take time stamp for all event messages */
453 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
454
455 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
456 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
457 break;
458
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000460 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
462 /* take time stamp for SYNC messages only */
463 ts_event_en = PTP_TCR_TSEVNTENA;
464
465 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
466 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
472 /* take time stamp for Delay_Req messages only */
473 ts_master_en = PTP_TCR_TSMSTRENA;
474 ts_event_en = PTP_TCR_TSEVNTENA;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
483 ptp_v2 = PTP_TCR_TSVER2ENA;
484 /* take time stamp for all event messages */
485 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
486
487 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
488 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
489 break;
490
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000492 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
494 ptp_v2 = PTP_TCR_TSVER2ENA;
495 /* take time stamp for SYNC messages only */
496 ts_event_en = PTP_TCR_TSEVNTENA;
497
498 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
499 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
500 break;
501
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000503 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
505 ptp_v2 = PTP_TCR_TSVER2ENA;
506 /* take time stamp for Delay_Req messages only */
507 ts_master_en = PTP_TCR_TSMSTRENA;
508 ts_event_en = PTP_TCR_TSEVNTENA;
509
510 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
511 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
512 break;
513
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000515 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
517 ptp_v2 = PTP_TCR_TSVER2ENA;
518 /* take time stamp for all event messages */
519 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
520
521 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
522 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
523 ptp_over_ethernet = PTP_TCR_TSIPENA;
524 break;
525
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000526 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000527 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
529 ptp_v2 = PTP_TCR_TSVER2ENA;
530 /* take time stamp for SYNC messages only */
531 ts_event_en = PTP_TCR_TSEVNTENA;
532
533 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
534 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
535 ptp_over_ethernet = PTP_TCR_TSIPENA;
536 break;
537
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000538 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
541 ptp_v2 = PTP_TCR_TSVER2ENA;
542 /* take time stamp for Delay_Req messages only */
543 ts_master_en = PTP_TCR_TSMSTRENA;
544 ts_event_en = PTP_TCR_TSEVNTENA;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_ALL;
554 tstamp_all = PTP_TCR_TSENALL;
555 break;
556
557 default:
558 return -ERANGE;
559 }
560 } else {
561 switch (config.rx_filter) {
562 case HWTSTAMP_FILTER_NONE:
563 config.rx_filter = HWTSTAMP_FILTER_NONE;
564 break;
565 default:
566 /* PTP v1, UDP, any kind of event packet */
567 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
568 break;
569 }
570 }
571 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000572 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573
574 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
575 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
576 else {
577 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 tstamp_all | ptp_v2 | ptp_over_ethernet |
579 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
580 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581
582 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
583
584 /* program Sub Second Increment reg */
585 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
586
587 /* calculate default added value:
588 * formula is :
589 * addend = (2^32)/freq_div_ratio;
590 * where, freq_div_ratio = STMMAC_SYSCLOCK/50MHz
591 * hence, addend = ((2^32) * 50MHz)/STMMAC_SYSCLOCK;
592 * NOTE: STMMAC_SYSCLOCK should be >= 50MHz to
593 * achive 20ns accuracy.
594 *
595 * 2^x * y == (y << x), hence
596 * 2^32 * 50000000 ==> (50000000 << 32)
597 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 temp = (u64) (50000000ULL << 32);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 priv->default_addend = div_u64(temp, STMMAC_SYSCLOCK);
600 priv->hw->ptp->config_addend(priv->ioaddr,
601 priv->default_addend);
602
603 /* initialize system time */
604 getnstimeofday(&now);
605 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
606 now.tv_nsec);
607 }
608
609 return copy_to_user(ifr->ifr_data, &config,
610 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
611}
612
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000613/**
614 * stmmac_init_ptp: init PTP
615 * @priv: driver private structure
616 * Description: this is to verify if the HW supports the PTPv1 or v2.
617 * This is done by looking at the HW cap. register.
618 * Also it registers the ptp driver.
619 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000620static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000622 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
623 return -EOPNOTSUPP;
624
Vince Bridgers7cd01392013-12-20 11:19:34 -0600625 priv->adv_ts = 0;
626 if (priv->dma_cap.atime_stamp && priv->extend_desc)
627 priv->adv_ts = 1;
628
629 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
630 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
631
632 if (netif_msg_hw(priv) && priv->adv_ts)
633 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634
635 priv->hw->ptp = &stmmac_ptp;
636 priv->hwts_tx_en = 0;
637 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000638
639 return stmmac_ptp_register(priv);
640}
641
642static void stmmac_release_ptp(struct stmmac_priv *priv)
643{
644 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645}
646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700647/**
648 * stmmac_adjust_link
649 * @dev: net device structure
650 * Description: it adjusts the link parameters.
651 */
652static void stmmac_adjust_link(struct net_device *dev)
653{
654 struct stmmac_priv *priv = netdev_priv(dev);
655 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700656 unsigned long flags;
657 int new_state = 0;
658 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
659
660 if (phydev == NULL)
661 return;
662
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700663 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000664
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700665 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000666 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700667
668 /* Now we make sure that we can be in full duplex mode.
669 * If not, we operate in half-duplex mode. */
670 if (phydev->duplex != priv->oldduplex) {
671 new_state = 1;
672 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000673 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700674 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000675 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700676 priv->oldduplex = phydev->duplex;
677 }
678 /* Flow Control operation */
679 if (phydev->pause)
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000680 priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000681 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682
683 if (phydev->speed != priv->speed) {
684 new_state = 1;
685 switch (phydev->speed) {
686 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000687 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000688 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000689 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 break;
691 case 100:
692 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000693 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000694 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000696 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000698 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 }
700 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000701 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000703 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 break;
705 default:
706 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000707 pr_warn("%s: Speed (%d) not 10/100\n",
708 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 break;
710 }
711
712 priv->speed = phydev->speed;
713 }
714
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000715 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716
717 if (!priv->oldlink) {
718 new_state = 1;
719 priv->oldlink = 1;
720 }
721 } else if (priv->oldlink) {
722 new_state = 1;
723 priv->oldlink = 0;
724 priv->speed = 0;
725 priv->oldduplex = -1;
726 }
727
728 if (new_state && netif_msg_link(priv))
729 phy_print_status(phydev);
730
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200731 /* At this stage, it could be needed to setup the EEE or adjust some
732 * MAC related HW registers.
733 */
734 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000735
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737}
738
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000739/**
740 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
741 * @priv: driver private structure
742 * Description: this is to verify if the HW supports the PCS.
743 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
744 * configured for the TBI, RTBI, or SGMII PHY interface.
745 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000746static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
747{
748 int interface = priv->plat->interface;
749
750 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900751 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
752 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
753 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
754 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000755 pr_debug("STMMAC: PCS RGMII support enable\n");
756 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900757 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000758 pr_debug("STMMAC: PCS SGMII support enable\n");
759 priv->pcs = STMMAC_PCS_SGMII;
760 }
761 }
762}
763
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764/**
765 * stmmac_init_phy - PHY initialization
766 * @dev: net device structure
767 * Description: it initializes the driver's PHY state, and attaches the PHY
768 * to the mac driver.
769 * Return value:
770 * 0 on success
771 */
772static int stmmac_init_phy(struct net_device *dev)
773{
774 struct stmmac_priv *priv = netdev_priv(dev);
775 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000776 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000777 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000778 int interface = priv->plat->interface;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700779 priv->oldlink = 0;
780 priv->speed = 0;
781 priv->oldduplex = -1;
782
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000783 if (priv->plat->phy_bus_name)
784 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000785 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000786 else
787 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000788 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000789
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000790 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000791 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000792 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700793
Florian Fainellif9a8f832013-01-14 00:52:52 +0000794 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700795
796 if (IS_ERR(phydev)) {
797 pr_err("%s: Could not attach to PHY\n", dev->name);
798 return PTR_ERR(phydev);
799 }
800
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000801 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000802 if ((interface == PHY_INTERFACE_MODE_MII) ||
803 (interface == PHY_INTERFACE_MODE_RMII))
804 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
805 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700807 /*
808 * Broken HW is sometimes missing the pull-up resistor on the
809 * MDIO line, which results in reads to non-existent devices returning
810 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
811 * device as well.
812 * Note: phydev->phy_id is the result of reading the UID PHY registers.
813 */
814 if (phydev->phy_id == 0) {
815 phy_disconnect(phydev);
816 return -ENODEV;
817 }
818 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000819 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820
821 priv->phydev = phydev;
822
823 return 0;
824}
825
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000827 * stmmac_display_ring: display ring
828 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700829 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000830 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000831 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000833static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000836 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
837 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000838
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000840 u64 x;
841 if (extend_desc) {
842 x = *(u64 *) ep;
843 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000844 i, (unsigned int)virt_to_phys(ep),
845 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000846 ep->basic.des2, ep->basic.des3);
847 ep++;
848 } else {
849 x = *(u64 *) p;
850 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000851 i, (unsigned int)virt_to_phys(p),
852 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000853 p->des2, p->des3);
854 p++;
855 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 pr_info("\n");
857 }
858}
859
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000860static void stmmac_display_rings(struct stmmac_priv *priv)
861{
862 unsigned int txsize = priv->dma_tx_size;
863 unsigned int rxsize = priv->dma_rx_size;
864
865 if (priv->extend_desc) {
866 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000867 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000868 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000869 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000870 } else {
871 pr_info("RX descriptor ring:\n");
872 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
873 pr_info("TX descriptor ring:\n");
874 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
875 }
876}
877
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000878static int stmmac_set_bfsize(int mtu, int bufsize)
879{
880 int ret = bufsize;
881
882 if (mtu >= BUF_SIZE_4KiB)
883 ret = BUF_SIZE_8KiB;
884 else if (mtu >= BUF_SIZE_2KiB)
885 ret = BUF_SIZE_4KiB;
886 else if (mtu >= DMA_BUFFER_SIZE)
887 ret = BUF_SIZE_2KiB;
888 else
889 ret = DMA_BUFFER_SIZE;
890
891 return ret;
892}
893
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000894/**
895 * stmmac_clear_descriptors: clear descriptors
896 * @priv: driver private structure
897 * Description: this function is called to clear the tx and rx descriptors
898 * in case of both basic and extended descriptors are used.
899 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000900static void stmmac_clear_descriptors(struct stmmac_priv *priv)
901{
902 int i;
903 unsigned int txsize = priv->dma_tx_size;
904 unsigned int rxsize = priv->dma_rx_size;
905
906 /* Clear the Rx/Tx descriptors */
907 for (i = 0; i < rxsize; i++)
908 if (priv->extend_desc)
909 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
910 priv->use_riwt, priv->mode,
911 (i == rxsize - 1));
912 else
913 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
914 priv->use_riwt, priv->mode,
915 (i == rxsize - 1));
916 for (i = 0; i < txsize; i++)
917 if (priv->extend_desc)
918 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
919 priv->mode,
920 (i == txsize - 1));
921 else
922 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
923 priv->mode,
924 (i == txsize - 1));
925}
926
927static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
928 int i)
929{
930 struct sk_buff *skb;
931
932 skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
933 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200934 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200936 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 }
938 skb_reserve(skb, NET_IP_ALIGN);
939 priv->rx_skbuff[i] = skb;
940 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
941 priv->dma_buf_sz,
942 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200943 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
944 pr_err("%s: DMA mapping error\n", __func__);
945 dev_kfree_skb_any(skb);
946 return -EINVAL;
947 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000948
949 p->des2 = priv->rx_skbuff_dma[i];
950
951 if ((priv->mode == STMMAC_RING_MODE) &&
952 (priv->dma_buf_sz == BUF_SIZE_16KiB))
953 priv->hw->ring->init_desc3(p);
954
955 return 0;
956}
957
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200958static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
959{
960 if (priv->rx_skbuff[i]) {
961 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
962 priv->dma_buf_sz, DMA_FROM_DEVICE);
963 dev_kfree_skb_any(priv->rx_skbuff[i]);
964 }
965 priv->rx_skbuff[i] = NULL;
966}
967
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700968/**
969 * init_dma_desc_rings - init the RX/TX descriptor rings
970 * @dev: net device structure
971 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000972 * and allocates the socket buffers. It suppors the chained and ring
973 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700974 */
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975static int init_dma_desc_rings(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976{
977 int i;
978 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700979 unsigned int txsize = priv->dma_tx_size;
980 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000981 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200982 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700983
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000984 /* Set the max buffer size according to the DESC mode
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000985 * and the MTU. Note that RING mode allows 16KiB bsize.
986 */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000987 if (priv->mode == STMMAC_RING_MODE)
988 bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000989
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000990 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000991 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700992
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200993 if (netif_msg_probe(priv))
994 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
995 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700996
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000997 if (priv->extend_desc) {
998 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
999 sizeof(struct
1000 dma_extended_desc),
1001 &priv->dma_rx_phy,
1002 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001003 if (!priv->dma_erx)
1004 goto err_dma;
1005
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001006 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1007 sizeof(struct
1008 dma_extended_desc),
1009 &priv->dma_tx_phy,
1010 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001011 if (!priv->dma_etx) {
1012 dma_free_coherent(priv->device, priv->dma_rx_size *
1013 sizeof(struct dma_extended_desc),
1014 priv->dma_erx, priv->dma_rx_phy);
1015 goto err_dma;
1016 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001017 } else {
1018 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1019 sizeof(struct dma_desc),
1020 &priv->dma_rx_phy,
1021 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001022 if (!priv->dma_rx)
1023 goto err_dma;
1024
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001025 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1026 sizeof(struct dma_desc),
1027 &priv->dma_tx_phy,
1028 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001029 if (!priv->dma_tx) {
1030 dma_free_coherent(priv->device, priv->dma_rx_size *
1031 sizeof(struct dma_desc),
1032 priv->dma_rx, priv->dma_rx_phy);
1033 goto err_dma;
1034 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035 }
1036
Joe Perchesb2adaca2013-02-03 17:43:58 +00001037 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1038 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001039 if (!priv->rx_skbuff_dma)
1040 goto err_rx_skbuff_dma;
1041
Joe Perchesb2adaca2013-02-03 17:43:58 +00001042 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1043 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001044 if (!priv->rx_skbuff)
1045 goto err_rx_skbuff;
1046
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001047 priv->tx_skbuff_dma = kmalloc_array(txsize, sizeof(dma_addr_t),
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001048 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001049 if (!priv->tx_skbuff_dma)
1050 goto err_tx_skbuff_dma;
1051
Joe Perchesb2adaca2013-02-03 17:43:58 +00001052 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1053 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001054 if (!priv->tx_skbuff)
1055 goto err_tx_skbuff;
1056
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001057 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1059 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001060
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001061 /* RX INITIALIZATION */
1062 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1063 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001064 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001065 struct dma_desc *p;
1066 if (priv->extend_desc)
1067 p = &((priv->dma_erx + i)->basic);
1068 else
1069 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001070
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001071 ret = stmmac_init_rx_buffers(priv, p, i);
1072 if (ret)
1073 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001074
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001075 if (netif_msg_probe(priv))
1076 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1077 priv->rx_skbuff[i]->data,
1078 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001079 }
1080 priv->cur_rx = 0;
1081 priv->dirty_rx = (unsigned int)(i - rxsize);
1082 priv->dma_buf_sz = bfsize;
1083 buf_sz = bfsize;
1084
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001085 /* Setup the chained descriptor addresses */
1086 if (priv->mode == STMMAC_CHAIN_MODE) {
1087 if (priv->extend_desc) {
1088 priv->hw->chain->init(priv->dma_erx, priv->dma_rx_phy,
1089 rxsize, 1);
1090 priv->hw->chain->init(priv->dma_etx, priv->dma_tx_phy,
1091 txsize, 1);
1092 } else {
1093 priv->hw->chain->init(priv->dma_rx, priv->dma_rx_phy,
1094 rxsize, 0);
1095 priv->hw->chain->init(priv->dma_tx, priv->dma_tx_phy,
1096 txsize, 0);
1097 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001098 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001099
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100 /* TX INITIALIZATION */
1101 for (i = 0; i < txsize; i++) {
1102 struct dma_desc *p;
1103 if (priv->extend_desc)
1104 p = &((priv->dma_etx + i)->basic);
1105 else
1106 p = priv->dma_tx + i;
1107 p->des2 = 0;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001108 priv->tx_skbuff_dma[i] = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001109 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001110 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112 priv->dirty_tx = 0;
1113 priv->cur_tx = 0;
1114
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001115 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001116
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001117 if (netif_msg_hw(priv))
1118 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001119
1120 return 0;
1121err_init_rx_buffers:
1122 while (--i >= 0)
1123 stmmac_free_rx_buffers(priv, i);
1124 kfree(priv->tx_skbuff);
1125err_tx_skbuff:
1126 kfree(priv->tx_skbuff_dma);
1127err_tx_skbuff_dma:
1128 kfree(priv->rx_skbuff);
1129err_rx_skbuff:
1130 kfree(priv->rx_skbuff_dma);
1131err_rx_skbuff_dma:
1132 if (priv->extend_desc) {
1133 dma_free_coherent(priv->device, priv->dma_tx_size *
1134 sizeof(struct dma_extended_desc),
1135 priv->dma_etx, priv->dma_tx_phy);
1136 dma_free_coherent(priv->device, priv->dma_rx_size *
1137 sizeof(struct dma_extended_desc),
1138 priv->dma_erx, priv->dma_rx_phy);
1139 } else {
1140 dma_free_coherent(priv->device,
1141 priv->dma_tx_size * sizeof(struct dma_desc),
1142 priv->dma_tx, priv->dma_tx_phy);
1143 dma_free_coherent(priv->device,
1144 priv->dma_rx_size * sizeof(struct dma_desc),
1145 priv->dma_rx, priv->dma_rx_phy);
1146 }
1147err_dma:
1148 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001149}
1150
1151static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1152{
1153 int i;
1154
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 for (i = 0; i < priv->dma_rx_size; i++)
1156 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157}
1158
1159static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1160{
1161 int i;
1162
1163 for (i = 0; i < priv->dma_tx_size; i++) {
1164 if (priv->tx_skbuff[i] != NULL) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001165 struct dma_desc *p;
1166 if (priv->extend_desc)
1167 p = &((priv->dma_etx + i)->basic);
1168 else
1169 p = priv->dma_tx + i;
1170
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001171 if (priv->tx_skbuff_dma[i])
1172 dma_unmap_single(priv->device,
1173 priv->tx_skbuff_dma[i],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001174 priv->hw->desc->get_tx_len(p),
1175 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001176 dev_kfree_skb_any(priv->tx_skbuff[i]);
1177 priv->tx_skbuff[i] = NULL;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001178 priv->tx_skbuff_dma[i] = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001179 }
1180 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001181}
1182
1183static void free_dma_desc_resources(struct stmmac_priv *priv)
1184{
1185 /* Release the DMA TX/RX socket buffers */
1186 dma_free_rx_skbufs(priv);
1187 dma_free_tx_skbufs(priv);
1188
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001189 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001190 if (!priv->extend_desc) {
1191 dma_free_coherent(priv->device,
1192 priv->dma_tx_size * sizeof(struct dma_desc),
1193 priv->dma_tx, priv->dma_tx_phy);
1194 dma_free_coherent(priv->device,
1195 priv->dma_rx_size * sizeof(struct dma_desc),
1196 priv->dma_rx, priv->dma_rx_phy);
1197 } else {
1198 dma_free_coherent(priv->device, priv->dma_tx_size *
1199 sizeof(struct dma_extended_desc),
1200 priv->dma_etx, priv->dma_tx_phy);
1201 dma_free_coherent(priv->device, priv->dma_rx_size *
1202 sizeof(struct dma_extended_desc),
1203 priv->dma_erx, priv->dma_rx_phy);
1204 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001205 kfree(priv->rx_skbuff_dma);
1206 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001207 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001208 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001209}
1210
1211/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001212 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001213 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001214 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001215 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001216 */
1217static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1218{
Sonic Zhange2a240c2013-08-28 18:55:39 +08001219 if (priv->plat->force_thresh_dma_mode)
1220 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc);
1221 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001222 /*
1223 * In case of GMAC, SF mode can be enabled
1224 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001225 * 1) TX COE if actually supported
1226 * 2) There is no bugged Jumbo frame support
1227 * that needs to not insert csum in the TDES.
1228 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001229 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001230 tc = SF_DMA_MODE;
1231 } else
1232 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001233}
1234
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235/**
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001236 * stmmac_tx_clean:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001237 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001238 * Description: it reclaims resources after transmission completes.
1239 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001240static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001241{
1242 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001243
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001244 spin_lock(&priv->tx_lock);
1245
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001246 priv->xstats.tx_clean++;
1247
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001248 while (priv->dirty_tx != priv->cur_tx) {
1249 int last;
1250 unsigned int entry = priv->dirty_tx % txsize;
1251 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001252 struct dma_desc *p;
1253
1254 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001255 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001256 else
1257 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001258
1259 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001260 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001261 break;
1262
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001263 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001264 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001265 if (likely(last)) {
1266 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001267 priv->hw->desc->tx_status(&priv->dev->stats,
1268 &priv->xstats, p,
1269 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001270 if (likely(tx_error == 0)) {
1271 priv->dev->stats.tx_packets++;
1272 priv->xstats.tx_pkt_n++;
1273 } else
1274 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001275
1276 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001278 if (netif_msg_tx_done(priv))
1279 pr_debug("%s: curr %d, dirty %d\n", __func__,
1280 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001281
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001282 if (likely(priv->tx_skbuff_dma[entry])) {
1283 dma_unmap_single(priv->device,
1284 priv->tx_skbuff_dma[entry],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001285 priv->hw->desc->get_tx_len(p),
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001286 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001287 priv->tx_skbuff_dma[entry] = 0;
1288 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001289 priv->hw->ring->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290
1291 if (likely(skb != NULL)) {
Eric Dumazetacb600d2012-10-05 06:23:55 +00001292 dev_kfree_skb(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001293 priv->tx_skbuff[entry] = NULL;
1294 }
1295
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001296 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001298 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299 }
1300 if (unlikely(netif_queue_stopped(priv->dev) &&
1301 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1302 netif_tx_lock(priv->dev);
1303 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001304 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001305 if (netif_msg_tx_done(priv))
1306 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307 netif_wake_queue(priv->dev);
1308 }
1309 netif_tx_unlock(priv->dev);
1310 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001311
1312 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1313 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001314 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001315 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001316 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001317}
1318
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001319static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001320{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001321 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322}
1323
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001324static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001326 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001327}
1328
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001330 * stmmac_tx_err: irq tx error mng function
1331 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001332 * Description: it cleans the descriptors and restarts the transmission
1333 * in case of errors.
1334 */
1335static void stmmac_tx_err(struct stmmac_priv *priv)
1336{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001337 int i;
1338 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 netif_stop_queue(priv->dev);
1340
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001341 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001342 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001343 for (i = 0; i < txsize; i++)
1344 if (priv->extend_desc)
1345 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1346 priv->mode,
1347 (i == txsize - 1));
1348 else
1349 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1350 priv->mode,
1351 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001352 priv->dirty_tx = 0;
1353 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001354 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001355
1356 priv->dev->stats.tx_errors++;
1357 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001358}
1359
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001360/**
1361 * stmmac_dma_interrupt: DMA ISR
1362 * @priv: driver private structure
1363 * Description: this is the DMA ISR. It is called by the main ISR.
1364 * It calls the dwmac dma routine to understand which type of interrupt
1365 * happened. In case of there is a Normal interrupt and either TX or RX
1366 * interrupt happened so the NAPI is scheduled.
1367 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001368static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001370 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001372 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001373 if (likely((status & handle_rx)) || (status & handle_tx)) {
1374 if (likely(napi_schedule_prep(&priv->napi))) {
1375 stmmac_disable_dma_irq(priv);
1376 __napi_schedule(&priv->napi);
1377 }
1378 }
1379 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001380 /* Try to bump up the dma threshold on this failure */
1381 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
1382 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001383 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001384 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001386 } else if (unlikely(status == tx_hard_error))
1387 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388}
1389
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001390/**
1391 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1392 * @priv: driver private structure
1393 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1394 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001395static void stmmac_mmc_setup(struct stmmac_priv *priv)
1396{
1397 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001398 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001399
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001400 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001401
1402 if (priv->dma_cap.rmon) {
1403 dwmac_mmc_ctrl(priv->ioaddr, mode);
1404 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1405 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001406 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001407}
1408
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001409static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1410{
1411 u32 hwid = priv->hw->synopsys_uid;
1412
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001413 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001414 if (likely(hwid)) {
1415 u32 uid = ((hwid & 0x0000ff00) >> 8);
1416 u32 synid = (hwid & 0x000000ff);
1417
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001418 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001419 uid, synid);
1420
1421 return synid;
1422 }
1423 return 0;
1424}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001425
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001426/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001427 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
1428 * @priv: driver private structure
1429 * Description: select the Enhanced/Alternate or Normal descriptors.
1430 * In case of Enhanced/Alternate, it looks at the extended descriptors are
1431 * supported by the HW cap. register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001432 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001433static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1434{
1435 if (priv->plat->enh_desc) {
1436 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001437
1438 /* GMAC older than 3.50 has no extended descriptors */
1439 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1440 pr_info("\tEnabled extended descriptors\n");
1441 priv->extend_desc = 1;
1442 } else
1443 pr_warn("Extended descriptors not supported\n");
1444
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001445 priv->hw->desc = &enh_desc_ops;
1446 } else {
1447 pr_info(" Normal descriptors\n");
1448 priv->hw->desc = &ndesc_ops;
1449 }
1450}
1451
1452/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001453 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
1454 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001455 * Description:
1456 * new GMAC chip generations have a new register to indicate the
1457 * presence of the optional feature/functions.
1458 * This can be also used to override the value passed through the
1459 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001460 */
1461static int stmmac_get_hw_features(struct stmmac_priv *priv)
1462{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001463 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001464
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001465 if (priv->hw->dma->get_hw_feature) {
1466 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001467
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001468 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1469 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1470 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1471 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001472 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001473 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1474 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1475 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001476 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001477 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001478 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001479 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001480 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001481 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001482 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001483 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1484 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001485 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001486 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001487 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001488 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1489 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001490 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001491 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1492 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001493 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001494 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001495 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001496 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001497 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001498 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001499 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001500 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001501 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001502 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1503 /* Alternate (enhanced) DESC mode */
1504 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001505 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001506
1507 return hw_cap;
1508}
1509
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001510/**
1511 * stmmac_check_ether_addr: check if the MAC addr is valid
1512 * @priv: driver private structure
1513 * Description:
1514 * it is to verify if the MAC address is valid, in case of failures it
1515 * generates a random MAC address
1516 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001517static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1518{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001519 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1520 priv->hw->mac->get_umac_addr((void __iomem *)
1521 priv->dev->base_addr,
1522 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001523 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001524 eth_hw_addr_random(priv->dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001525 }
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001526 pr_warn("%s: device MAC address %pM\n", priv->dev->name,
1527 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001528}
1529
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001530/**
1531 * stmmac_init_dma_engine: DMA init.
1532 * @priv: driver private structure
1533 * Description:
1534 * It inits the DMA invoking the specific MAC/GMAC callback.
1535 * Some DMA parameters can be passed from the platform;
1536 * in case of these are not passed a default is kept for the MAC or GMAC.
1537 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001538static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1539{
1540 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001541 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001542 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001543
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001544 if (priv->plat->dma_cfg) {
1545 pbl = priv->plat->dma_cfg->pbl;
1546 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001547 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001548 burst_len = priv->plat->dma_cfg->burst_len;
1549 }
1550
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001551 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1552 atds = 1;
1553
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001554 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001555 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001556 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001557}
1558
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001559/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001560 * stmmac_tx_timer: mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001561 * @data: data pointer
1562 * Description:
1563 * This is the timer handler to directly invoke the stmmac_tx_clean.
1564 */
1565static void stmmac_tx_timer(unsigned long data)
1566{
1567 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1568
1569 stmmac_tx_clean(priv);
1570}
1571
1572/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001573 * stmmac_init_tx_coalesce: init tx mitigation options.
1574 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001575 * Description:
1576 * This inits the transmit coalesce parameters: i.e. timer rate,
1577 * timer handler and default threshold used for enabling the
1578 * interrupt on completion bit.
1579 */
1580static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1581{
1582 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1583 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1584 init_timer(&priv->txtimer);
1585 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1586 priv->txtimer.data = (unsigned long)priv;
1587 priv->txtimer.function = stmmac_tx_timer;
1588 add_timer(&priv->txtimer);
1589}
1590
1591/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001592 * stmmac_open - open entry point of the driver
1593 * @dev : pointer to the device structure.
1594 * Description:
1595 * This function is the open entry point of the driver.
1596 * Return value:
1597 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1598 * file on failure.
1599 */
1600static int stmmac_open(struct net_device *dev)
1601{
1602 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001603 int ret;
1604
Stefan Roesea6308442012-09-21 01:06:29 +00001605 clk_prepare_enable(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001606
1607 stmmac_check_ether_addr(priv);
1608
Byungho An4d8f0822013-04-07 17:56:16 +00001609 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1610 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001611 ret = stmmac_init_phy(dev);
1612 if (ret) {
1613 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1614 __func__, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001615 goto phy_error;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001616 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001617 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001618
1619 /* Create and initialize the TX/RX descriptors chains. */
1620 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1621 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1622 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001623
1624 ret = init_dma_desc_rings(dev);
1625 if (ret < 0) {
1626 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1627 goto dma_desc_error;
1628 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001629
1630 /* DMA initialization and SW reset */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001631 ret = stmmac_init_dma_engine(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001632 if (ret < 0) {
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001633 pr_err("%s: DMA engine initialization failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001634 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001635 }
1636
1637 /* Copy the MAC addr into the HW */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001638 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001639
Giuseppe CAVALLAROca5f12c2010-01-06 23:07:15 +00001640 /* If required, perform hw setup of the bus. */
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +00001641 if (priv->plat->bus_setup)
1642 priv->plat->bus_setup(priv->ioaddr);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001643
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001644 /* Initialize the MAC Core */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001645 priv->hw->mac->core_init(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001646
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001647 /* Request the IRQ lines */
1648 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001649 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001650 if (unlikely(ret < 0)) {
1651 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1652 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001653 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001654 }
1655
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001656 /* Request the Wake IRQ in case of another line is used for WoL */
1657 if (priv->wol_irq != dev->irq) {
1658 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1659 IRQF_SHARED, dev->name, dev);
1660 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001661 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1662 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001663 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001664 }
1665 }
1666
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001667 /* Request the IRQ lines */
1668 if (priv->lpi_irq != -ENXIO) {
1669 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1670 dev->name, dev);
1671 if (unlikely(ret < 0)) {
1672 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1673 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001674 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001675 }
1676 }
1677
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001678 /* Enable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001679 stmmac_set_mac(priv->ioaddr, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001680
1681 /* Set the HW DMA mode and the COE */
1682 stmmac_dma_operation_mode(priv);
1683
1684 /* Extra statistics */
1685 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1686 priv->xstats.threshold = tc;
1687
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001688 stmmac_mmc_setup(priv);
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001689
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001690 ret = stmmac_init_ptp(priv);
1691 if (ret)
1692 pr_warn("%s: failed PTP initialisation\n", __func__);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001693
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001694#ifdef CONFIG_STMMAC_DEBUG_FS
1695 ret = stmmac_init_fs(dev);
1696 if (ret < 0)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001697 pr_warn("%s: failed debugFS registration\n", __func__);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001698#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001699 /* Start the ball rolling... */
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001700 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001701 priv->hw->dma->start_tx(priv->ioaddr);
1702 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001704 /* Dump DMA/MAC registers */
1705 if (netif_msg_hw(priv)) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001706 priv->hw->mac->dump_regs(priv->ioaddr);
1707 priv->hw->dma->dump_regs(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001708 }
1709
1710 if (priv->phydev)
1711 phy_start(priv->phydev);
1712
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001713 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001714
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001715 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001716
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001717 stmmac_init_tx_coalesce(priv);
1718
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00001719 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1720 priv->rx_riwt = MAX_DMA_RIWT;
1721 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1722 }
1723
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001724 if (priv->pcs && priv->hw->mac->ctrl_ane)
1725 priv->hw->mac->ctrl_ane(priv->ioaddr, 0);
1726
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001727 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001728 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001729
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001730 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001731
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001732lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001733 if (priv->wol_irq != dev->irq)
1734 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001735wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001736 free_irq(dev->irq, dev);
1737
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001738init_error:
1739 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001740dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001741 if (priv->phydev)
1742 phy_disconnect(priv->phydev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001743phy_error:
Stefan Roesea6308442012-09-21 01:06:29 +00001744 clk_disable_unprepare(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001745
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001746 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747}
1748
1749/**
1750 * stmmac_release - close entry point of the driver
1751 * @dev : device pointer.
1752 * Description:
1753 * This is the stop entry point of the driver.
1754 */
1755static int stmmac_release(struct net_device *dev)
1756{
1757 struct stmmac_priv *priv = netdev_priv(dev);
1758
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001759 if (priv->eee_enabled)
1760 del_timer_sync(&priv->eee_ctrl_timer);
1761
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001762 /* Stop and disconnect the PHY */
1763 if (priv->phydev) {
1764 phy_stop(priv->phydev);
1765 phy_disconnect(priv->phydev);
1766 priv->phydev = NULL;
1767 }
1768
1769 netif_stop_queue(dev);
1770
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001772
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001773 del_timer_sync(&priv->txtimer);
1774
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001775 /* Free the IRQ lines */
1776 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001777 if (priv->wol_irq != dev->irq)
1778 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001779 if (priv->lpi_irq != -ENXIO)
1780 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001781
1782 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001783 priv->hw->dma->stop_tx(priv->ioaddr);
1784 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001785
1786 /* Release and free the Rx/Tx resources */
1787 free_dma_desc_resources(priv);
1788
avisconti19449bf2010-10-25 18:58:14 +00001789 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001790 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791
1792 netif_carrier_off(dev);
1793
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001794#ifdef CONFIG_STMMAC_DEBUG_FS
1795 stmmac_exit_fs();
1796#endif
Stefan Roesea6308442012-09-21 01:06:29 +00001797 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001798
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001799 stmmac_release_ptp(priv);
1800
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001801 return 0;
1802}
1803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001805 * stmmac_xmit: Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001806 * @skb : the socket buffer
1807 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001808 * Description : this is the tx entry point of the driver.
1809 * It programs the chain or the ring and supports oversized frames
1810 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811 */
1812static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1813{
1814 struct stmmac_priv *priv = netdev_priv(dev);
1815 unsigned int txsize = priv->dma_tx_size;
1816 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001817 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818 int nfrags = skb_shinfo(skb)->nr_frags;
1819 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001820 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821
1822 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1823 if (!netif_queue_stopped(dev)) {
1824 netif_stop_queue(dev);
1825 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001826 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001827 }
1828 return NETDEV_TX_BUSY;
1829 }
1830
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001831 spin_lock(&priv->tx_lock);
1832
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001833 if (priv->tx_path_in_lpi_mode)
1834 stmmac_disable_eee_mode(priv);
1835
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001836 entry = priv->cur_tx % txsize;
1837
Michał Mirosław5e982f32011-04-09 02:46:55 +00001838 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001839
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001840 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001841 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001842 else
1843 desc = priv->dma_tx + entry;
1844
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845 first = desc;
1846
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001847 priv->tx_skbuff[entry] = skb;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001848
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001849 /* To program the descriptors according to the size of the frame */
1850 if (priv->mode == STMMAC_RING_MODE) {
1851 is_jumbo = priv->hw->ring->is_jumbo_frm(skb->len,
1852 priv->plat->enh_desc);
1853 if (unlikely(is_jumbo))
1854 entry = priv->hw->ring->jumbo_frm(priv, skb,
1855 csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 } else {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001857 is_jumbo = priv->hw->chain->is_jumbo_frm(skb->len,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001858 priv->plat->enh_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001859 if (unlikely(is_jumbo))
1860 entry = priv->hw->chain->jumbo_frm(priv, skb,
1861 csum_insertion);
1862 }
1863 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001865 nopaged_len, DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001866 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001867 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001868 csum_insertion, priv->mode);
1869 } else
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001870 desc = first;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871
1872 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001873 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1874 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001875
1876 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001877 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001878 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001879 else
1880 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001881
Ian Campbellf7223802011-09-21 21:53:20 +00001882 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1883 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001884 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001886 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1887 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001888 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001889 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00001890 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001891 }
1892
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001893 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001894 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001895
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001896 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001897 /* According to the coalesce parameter the IC bit for the latest
1898 * segment could be reset and the timer re-started to invoke the
1899 * stmmac_tx function. This approach takes care about the fragments.
1900 */
1901 priv->tx_count_frames += nfrags + 1;
1902 if (priv->tx_coal_frames > priv->tx_count_frames) {
1903 priv->hw->desc->clear_tx_ic(desc);
1904 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001905 mod_timer(&priv->txtimer,
1906 STMMAC_COAL_TIMER(priv->tx_coal_timer));
1907 } else
1908 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001909
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001911 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00001912 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
1914 priv->cur_tx++;
1915
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001917 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001918 __func__, (priv->cur_tx % txsize),
1919 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001920
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001921 if (priv->extend_desc)
1922 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
1923 else
1924 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
1925
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001926 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927 print_pkt(skb->data, skb->len);
1928 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001930 if (netif_msg_hw(priv))
1931 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932 netif_stop_queue(dev);
1933 }
1934
1935 dev->stats.tx_bytes += skb->len;
1936
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001937 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1938 priv->hwts_tx_en)) {
1939 /* declare that device is doing timestamping */
1940 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1941 priv->hw->desc->enable_tx_timestamp(first);
1942 }
1943
1944 if (!priv->hwts_tx_en)
1945 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00001946
Richard Cochran52f64fa2011-06-19 03:31:43 +00001947 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
1948
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001949 spin_unlock(&priv->tx_lock);
1950
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951 return NETDEV_TX_OK;
1952}
1953
Vince Bridgersb9381982014-01-14 13:42:05 -06001954static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
1955{
1956 struct ethhdr *ehdr;
1957 u16 vlanid;
1958
1959 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
1960 NETIF_F_HW_VLAN_CTAG_RX &&
1961 !__vlan_get_tag(skb, &vlanid)) {
1962 /* pop the vlan tag */
1963 ehdr = (struct ethhdr *)skb->data;
1964 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
1965 skb_pull(skb, VLAN_HLEN);
1966 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
1967 }
1968}
1969
1970
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001971/**
1972 * stmmac_rx_refill: refill used skb preallocated buffers
1973 * @priv: driver private structure
1974 * Description : this is to reallocate the skb for the reception process
1975 * that is based on zero-copy.
1976 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001977static inline void stmmac_rx_refill(struct stmmac_priv *priv)
1978{
1979 unsigned int rxsize = priv->dma_rx_size;
1980 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001981
1982 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
1983 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001984 struct dma_desc *p;
1985
1986 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001987 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001988 else
1989 p = priv->dma_rx + entry;
1990
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001991 if (likely(priv->rx_skbuff[entry] == NULL)) {
1992 struct sk_buff *skb;
1993
Eric Dumazetacb600d2012-10-05 06:23:55 +00001994 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001995
1996 if (unlikely(skb == NULL))
1997 break;
1998
1999 priv->rx_skbuff[entry] = skb;
2000 priv->rx_skbuff_dma[entry] =
2001 dma_map_single(priv->device, skb->data, bfsize,
2002 DMA_FROM_DEVICE);
2003
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002004 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002005
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002006 priv->hw->ring->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002007
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002008 if (netif_msg_rx_status(priv))
2009 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002010 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002011 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002012 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002013 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002014 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002015}
2016
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002017/**
2018 * stmmac_rx_refill: refill used skb preallocated buffers
2019 * @priv: driver private structure
2020 * @limit: napi bugget.
2021 * Description : this the function called by the napi poll method.
2022 * It gets all the frames inside the ring.
2023 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002024static int stmmac_rx(struct stmmac_priv *priv, int limit)
2025{
2026 unsigned int rxsize = priv->dma_rx_size;
2027 unsigned int entry = priv->cur_rx % rxsize;
2028 unsigned int next_entry;
2029 unsigned int count = 0;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002030 int coe = priv->plat->rx_coe;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002031
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002032 if (netif_msg_rx_status(priv)) {
2033 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002034 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002035 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002036 else
2037 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002038 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002039 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002040 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002041 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002042
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002043 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002044 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002045 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002046 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002047
2048 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002049 break;
2050
2051 count++;
2052
2053 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002054 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002055 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002056 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002057 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002058
2059 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002060 status = priv->hw->desc->rx_status(&priv->dev->stats,
2061 &priv->xstats, p);
2062 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2063 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2064 &priv->xstats,
2065 priv->dma_erx +
2066 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002067 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002068 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002069 if (priv->hwts_rx_en && !priv->extend_desc) {
2070 /* DESC2 & DESC3 will be overwitten by device
2071 * with timestamp value, hence reinitialize
2072 * them in stmmac_rx_refill() function so that
2073 * device can reuse it.
2074 */
2075 priv->rx_skbuff[entry] = NULL;
2076 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002077 priv->rx_skbuff_dma[entry],
2078 priv->dma_buf_sz,
2079 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002080 }
2081 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002082 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002083 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002084
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002085 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2086
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002087 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002088 * Type frames (LLC/LLC-SNAP)
2089 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002090 if (unlikely(status != llc_snap))
2091 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002092
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002093 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002094 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002095 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002096 if (frame_len > ETH_FRAME_LEN)
2097 pr_debug("\tframe size %d, COE: %d\n",
2098 frame_len, status);
2099 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002100 skb = priv->rx_skbuff[entry];
2101 if (unlikely(!skb)) {
2102 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002103 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002104 priv->dev->stats.rx_dropped++;
2105 break;
2106 }
2107 prefetch(skb->data - NET_IP_ALIGN);
2108 priv->rx_skbuff[entry] = NULL;
2109
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002110 stmmac_get_rx_hwtstamp(priv, entry, skb);
2111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002112 skb_put(skb, frame_len);
2113 dma_unmap_single(priv->device,
2114 priv->rx_skbuff_dma[entry],
2115 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002117 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002118 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002119 print_pkt(skb->data, frame_len);
2120 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002121
Vince Bridgersb9381982014-01-14 13:42:05 -06002122 stmmac_rx_vlan(priv->dev, skb);
2123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002124 skb->protocol = eth_type_trans(skb, priv->dev);
2125
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002126 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002127 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002128 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002129 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002130
2131 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002132
2133 priv->dev->stats.rx_packets++;
2134 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002135 }
2136 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002137 }
2138
2139 stmmac_rx_refill(priv);
2140
2141 priv->xstats.rx_pkt_n += count;
2142
2143 return count;
2144}
2145
2146/**
2147 * stmmac_poll - stmmac poll method (NAPI)
2148 * @napi : pointer to the napi structure.
2149 * @budget : maximum number of packets that the current CPU can receive from
2150 * all interfaces.
2151 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002152 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002153 */
2154static int stmmac_poll(struct napi_struct *napi, int budget)
2155{
2156 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2157 int work_done = 0;
2158
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002159 priv->xstats.napi_poll++;
2160 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002162 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163 if (work_done < budget) {
2164 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002165 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 }
2167 return work_done;
2168}
2169
2170/**
2171 * stmmac_tx_timeout
2172 * @dev : Pointer to net device structure
2173 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002174 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175 * netdev structure and arrange for the device to be reset to a sane state
2176 * in order to transmit a new packet.
2177 */
2178static void stmmac_tx_timeout(struct net_device *dev)
2179{
2180 struct stmmac_priv *priv = netdev_priv(dev);
2181
2182 /* Clear Tx resources and restart transmitting again */
2183 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002184}
2185
2186/* Configuration changes (passed on by ifconfig) */
2187static int stmmac_config(struct net_device *dev, struct ifmap *map)
2188{
2189 if (dev->flags & IFF_UP) /* can't act on a running interface */
2190 return -EBUSY;
2191
2192 /* Don't allow changing the I/O address */
2193 if (map->base_addr != dev->base_addr) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002194 pr_warn("%s: can't change I/O address\n", dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002195 return -EOPNOTSUPP;
2196 }
2197
2198 /* Don't allow changing the IRQ */
2199 if (map->irq != dev->irq) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002200 pr_warn("%s: not change IRQ number %d\n", dev->name, dev->irq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201 return -EOPNOTSUPP;
2202 }
2203
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002204 return 0;
2205}
2206
2207/**
Jiri Pirko01789342011-08-16 06:29:00 +00002208 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002209 * @dev : pointer to the device structure
2210 * Description:
2211 * This function is a driver entry point which gets called by the kernel
2212 * whenever multicast addresses must be enabled/disabled.
2213 * Return value:
2214 * void.
2215 */
Jiri Pirko01789342011-08-16 06:29:00 +00002216static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002217{
2218 struct stmmac_priv *priv = netdev_priv(dev);
2219
2220 spin_lock(&priv->lock);
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002221 priv->hw->mac->set_filter(dev, priv->synopsys_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002222 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002223}
2224
2225/**
2226 * stmmac_change_mtu - entry point to change MTU size for the device.
2227 * @dev : device pointer.
2228 * @new_mtu : the new MTU size for the device.
2229 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2230 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2231 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2232 * Return value:
2233 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2234 * file on failure.
2235 */
2236static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2237{
2238 struct stmmac_priv *priv = netdev_priv(dev);
2239 int max_mtu;
2240
2241 if (netif_running(dev)) {
2242 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2243 return -EBUSY;
2244 }
2245
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002246 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247 max_mtu = JUMBO_LEN;
2248 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002249 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250
2251 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2252 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2253 return -EINVAL;
2254 }
2255
Michał Mirosław5e982f32011-04-09 02:46:55 +00002256 dev->mtu = new_mtu;
2257 netdev_update_features(dev);
2258
2259 return 0;
2260}
2261
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002262static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002263 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002264{
2265 struct stmmac_priv *priv = netdev_priv(dev);
2266
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002267 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002268 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002269 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
2270 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002271 if (!priv->plat->tx_coe)
2272 features &= ~NETIF_F_ALL_CSUM;
2273
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002274 /* Some GMAC devices have a bugged Jumbo frame support that
2275 * needs to have the Tx COE disabled for oversized frames
2276 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002277 * the TX csum insertionin the TDES and not use SF.
2278 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002279 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2280 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002281
Michał Mirosław5e982f32011-04-09 02:46:55 +00002282 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002283}
2284
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002285/**
2286 * stmmac_interrupt - main ISR
2287 * @irq: interrupt number.
2288 * @dev_id: to pass the net device pointer.
2289 * Description: this is the main driver interrupt service routine.
2290 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
2291 * interrupts.
2292 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002293static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2294{
2295 struct net_device *dev = (struct net_device *)dev_id;
2296 struct stmmac_priv *priv = netdev_priv(dev);
2297
2298 if (unlikely(!dev)) {
2299 pr_err("%s: invalid dev pointer\n", __func__);
2300 return IRQ_NONE;
2301 }
2302
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002303 /* To handle GMAC own interrupts */
2304 if (priv->plat->has_gmac) {
2305 int status = priv->hw->mac->host_irq_status((void __iomem *)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002306 dev->base_addr,
2307 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002308 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002309 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002310 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002311 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002312 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002313 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002314 }
2315 }
2316
2317 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002318 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002319
2320 return IRQ_HANDLED;
2321}
2322
2323#ifdef CONFIG_NET_POLL_CONTROLLER
2324/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002325 * to allow network I/O with interrupts disabled.
2326 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002327static void stmmac_poll_controller(struct net_device *dev)
2328{
2329 disable_irq(dev->irq);
2330 stmmac_interrupt(dev->irq, dev);
2331 enable_irq(dev->irq);
2332}
2333#endif
2334
2335/**
2336 * stmmac_ioctl - Entry point for the Ioctl
2337 * @dev: Device pointer.
2338 * @rq: An IOCTL specefic structure, that can contain a pointer to
2339 * a proprietary structure used to pass information to the driver.
2340 * @cmd: IOCTL command
2341 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002342 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002343 */
2344static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2345{
2346 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002347 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002348
2349 if (!netif_running(dev))
2350 return -EINVAL;
2351
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002352 switch (cmd) {
2353 case SIOCGMIIPHY:
2354 case SIOCGMIIREG:
2355 case SIOCSMIIREG:
2356 if (!priv->phydev)
2357 return -EINVAL;
2358 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2359 break;
2360 case SIOCSHWTSTAMP:
2361 ret = stmmac_hwtstamp_ioctl(dev, rq);
2362 break;
2363 default:
2364 break;
2365 }
Richard Cochran28b04112010-07-17 08:48:55 +00002366
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002367 return ret;
2368}
2369
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002370#ifdef CONFIG_STMMAC_DEBUG_FS
2371static struct dentry *stmmac_fs_dir;
2372static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002373static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002374
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002375static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002376 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002377{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002378 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002379 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2380 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002381
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002382 for (i = 0; i < size; i++) {
2383 u64 x;
2384 if (extend_desc) {
2385 x = *(u64 *) ep;
2386 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002387 i, (unsigned int)virt_to_phys(ep),
2388 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002389 ep->basic.des2, ep->basic.des3);
2390 ep++;
2391 } else {
2392 x = *(u64 *) p;
2393 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002394 i, (unsigned int)virt_to_phys(ep),
2395 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002396 p->des2, p->des3);
2397 p++;
2398 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002399 seq_printf(seq, "\n");
2400 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002401}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002402
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002403static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2404{
2405 struct net_device *dev = seq->private;
2406 struct stmmac_priv *priv = netdev_priv(dev);
2407 unsigned int txsize = priv->dma_tx_size;
2408 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002409
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002410 if (priv->extend_desc) {
2411 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002412 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002413 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002414 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002415 } else {
2416 seq_printf(seq, "RX descriptor ring:\n");
2417 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2418 seq_printf(seq, "TX descriptor ring:\n");
2419 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002420 }
2421
2422 return 0;
2423}
2424
2425static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2426{
2427 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2428}
2429
2430static const struct file_operations stmmac_rings_status_fops = {
2431 .owner = THIS_MODULE,
2432 .open = stmmac_sysfs_ring_open,
2433 .read = seq_read,
2434 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002435 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002436};
2437
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002438static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2439{
2440 struct net_device *dev = seq->private;
2441 struct stmmac_priv *priv = netdev_priv(dev);
2442
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002443 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002444 seq_printf(seq, "DMA HW features not supported\n");
2445 return 0;
2446 }
2447
2448 seq_printf(seq, "==============================\n");
2449 seq_printf(seq, "\tDMA HW features\n");
2450 seq_printf(seq, "==============================\n");
2451
2452 seq_printf(seq, "\t10/100 Mbps %s\n",
2453 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2454 seq_printf(seq, "\t1000 Mbps %s\n",
2455 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2456 seq_printf(seq, "\tHalf duple %s\n",
2457 (priv->dma_cap.half_duplex) ? "Y" : "N");
2458 seq_printf(seq, "\tHash Filter: %s\n",
2459 (priv->dma_cap.hash_filter) ? "Y" : "N");
2460 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2461 (priv->dma_cap.multi_addr) ? "Y" : "N");
2462 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2463 (priv->dma_cap.pcs) ? "Y" : "N");
2464 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2465 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2466 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2467 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2468 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2469 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2470 seq_printf(seq, "\tRMON module: %s\n",
2471 (priv->dma_cap.rmon) ? "Y" : "N");
2472 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2473 (priv->dma_cap.time_stamp) ? "Y" : "N");
2474 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2475 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2476 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2477 (priv->dma_cap.eee) ? "Y" : "N");
2478 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2479 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2480 (priv->dma_cap.tx_coe) ? "Y" : "N");
2481 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2482 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2483 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2484 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2485 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2486 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2487 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2488 priv->dma_cap.number_rx_channel);
2489 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2490 priv->dma_cap.number_tx_channel);
2491 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2492 (priv->dma_cap.enh_desc) ? "Y" : "N");
2493
2494 return 0;
2495}
2496
2497static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2498{
2499 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2500}
2501
2502static const struct file_operations stmmac_dma_cap_fops = {
2503 .owner = THIS_MODULE,
2504 .open = stmmac_sysfs_dma_cap_open,
2505 .read = seq_read,
2506 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002507 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002508};
2509
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002510static int stmmac_init_fs(struct net_device *dev)
2511{
2512 /* Create debugfs entries */
2513 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2514
2515 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2516 pr_err("ERROR %s, debugfs create directory failed\n",
2517 STMMAC_RESOURCE_NAME);
2518
2519 return -ENOMEM;
2520 }
2521
2522 /* Entry to report DMA RX/TX rings */
2523 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002524 S_IRUGO, stmmac_fs_dir, dev,
2525 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002526
2527 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2528 pr_info("ERROR creating stmmac ring debugfs file\n");
2529 debugfs_remove(stmmac_fs_dir);
2530
2531 return -ENOMEM;
2532 }
2533
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002534 /* Entry to report the DMA HW features */
2535 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2536 dev, &stmmac_dma_cap_fops);
2537
2538 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2539 pr_info("ERROR creating stmmac MMC debugfs file\n");
2540 debugfs_remove(stmmac_rings_status);
2541 debugfs_remove(stmmac_fs_dir);
2542
2543 return -ENOMEM;
2544 }
2545
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002546 return 0;
2547}
2548
2549static void stmmac_exit_fs(void)
2550{
2551 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002552 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002553 debugfs_remove(stmmac_fs_dir);
2554}
2555#endif /* CONFIG_STMMAC_DEBUG_FS */
2556
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002557static const struct net_device_ops stmmac_netdev_ops = {
2558 .ndo_open = stmmac_open,
2559 .ndo_start_xmit = stmmac_xmit,
2560 .ndo_stop = stmmac_release,
2561 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002562 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002563 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002564 .ndo_tx_timeout = stmmac_tx_timeout,
2565 .ndo_do_ioctl = stmmac_ioctl,
2566 .ndo_set_config = stmmac_config,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002567#ifdef CONFIG_NET_POLL_CONTROLLER
2568 .ndo_poll_controller = stmmac_poll_controller,
2569#endif
2570 .ndo_set_mac_address = eth_mac_addr,
2571};
2572
2573/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002574 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002575 * @priv: driver private structure
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002576 * Description: this function detects which MAC device
2577 * (GMAC/MAC10-100) has to attached, checks the HW capability
2578 * (if supported) and sets the driver's features (for example
2579 * to use the ring or chaine mode or support the normal/enh
2580 * descriptor structure).
2581 */
2582static int stmmac_hw_init(struct stmmac_priv *priv)
2583{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002584 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002585 struct mac_device_info *mac;
2586
2587 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002588 if (priv->plat->has_gmac) {
2589 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002590 mac = dwmac1000_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002591 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002592 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002593 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002594 if (!mac)
2595 return -ENOMEM;
2596
2597 priv->hw = mac;
2598
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002599 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002600 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002601
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002602 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002603 if (chain_mode) {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002604 priv->hw->chain = &chain_mode_ops;
2605 pr_info(" Chain mode enabled\n");
2606 priv->mode = STMMAC_CHAIN_MODE;
2607 } else {
2608 priv->hw->ring = &ring_mode_ops;
2609 pr_info(" Ring mode enabled\n");
2610 priv->mode = STMMAC_RING_MODE;
2611 }
2612
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002613 /* Get the HW capability (new GMAC newer than 3.50a) */
2614 priv->hw_cap_support = stmmac_get_hw_features(priv);
2615 if (priv->hw_cap_support) {
2616 pr_info(" DMA HW capability register supported");
2617
2618 /* We can override some gmac/dma configuration fields: e.g.
2619 * enh_desc, tx_coe (e.g. that are passed through the
2620 * platform) with the values from the HW capability
2621 * register (if supported).
2622 */
2623 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002624 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002625
2626 priv->plat->tx_coe = priv->dma_cap.tx_coe;
2627
2628 if (priv->dma_cap.rx_coe_type2)
2629 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2630 else if (priv->dma_cap.rx_coe_type1)
2631 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2632
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002633 } else
2634 pr_info(" No HW DMA feature register supported");
2635
Byungho An61369d02013-06-28 16:35:32 +09002636 /* To use alternate (extended) or normal descriptor structures */
2637 stmmac_selec_desc_mode(priv);
2638
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002639 ret = priv->hw->mac->rx_ipc(priv->ioaddr);
2640 if (!ret) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002641 pr_warn(" RX IPC Checksum Offload not configured.\n");
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002642 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2643 }
2644
2645 if (priv->plat->rx_coe)
2646 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2647 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002648 if (priv->plat->tx_coe)
2649 pr_info(" TX Checksum insertion supported\n");
2650
2651 if (priv->plat->pmt) {
2652 pr_info(" Wake-Up On Lan supported\n");
2653 device_set_wakeup_capable(priv->device, 1);
2654 }
2655
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002656 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002657}
2658
2659/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002660 * stmmac_dvr_probe
2661 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002662 * @plat_dat: platform data pointer
2663 * @addr: iobase memory address
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002664 * Description: this is the main probe function used to
2665 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002667struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002668 struct plat_stmmacenet_data *plat_dat,
2669 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670{
2671 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002672 struct net_device *ndev = NULL;
2673 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002675 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002676 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002677 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002679 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002680
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002681 priv = netdev_priv(ndev);
2682 priv->device = device;
2683 priv->dev = ndev;
2684
2685 ether_setup(ndev);
2686
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002687 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002688 priv->pause = pause;
2689 priv->plat = plat_dat;
2690 priv->ioaddr = addr;
2691 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002692
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002693 /* Verify driver arguments */
2694 stmmac_verify_args();
2695
2696 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002697 * this needs to have multiple instances
2698 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002699 if ((phyaddr >= 0) && (phyaddr <= 31))
2700 priv->plat->phy_addr = phyaddr;
2701
2702 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002703 ret = stmmac_hw_init(priv);
2704 if (ret)
2705 goto error_free_netdev;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002706
2707 ndev->netdev_ops = &stmmac_netdev_ops;
2708
2709 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2710 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002711 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2712 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713#ifdef STMMAC_VLAN_TAG_USED
2714 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002715 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716#endif
2717 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2718
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719 if (flow_ctrl)
2720 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2721
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002722 /* Rx Watchdog is available in the COREs newer than the 3.40.
2723 * In some case, for example on bugged HW this feature
2724 * has to be disable and this can be done by passing the
2725 * riwt_off field from the platform.
2726 */
2727 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2728 priv->use_riwt = 1;
2729 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2730 }
2731
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002732 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002733
Vlad Lunguf8e96162010-11-29 22:52:52 +00002734 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002735 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002736
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002737 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002738 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002739 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002740 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002741 }
2742
Kelvin Cheungae4d8cf2012-08-18 00:16:23 +00002743 priv->stmmac_clk = clk_get(priv->device, STMMAC_RESOURCE_NAME);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002744 if (IS_ERR(priv->stmmac_clk)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002745 pr_warn("%s: warning: cannot get CSR clock\n", __func__);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002746 goto error_clk_get;
2747 }
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002748
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002749 /* If a specific clk_csr value is passed from the platform
2750 * this means that the CSR Clock Range selection cannot be
2751 * changed at run-time and it is fixed. Viceversa the driver'll try to
2752 * set the MDC clock dynamically according to the csr actual
2753 * clock input.
2754 */
2755 if (!priv->plat->clk_csr)
2756 stmmac_clk_csr_set(priv);
2757 else
2758 priv->clk_csr = priv->plat->clk_csr;
2759
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002760 stmmac_check_pcs_mode(priv);
2761
Byungho An4d8f0822013-04-07 17:56:16 +00002762 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2763 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002764 /* MDIO bus Registration */
2765 ret = stmmac_mdio_register(ndev);
2766 if (ret < 0) {
2767 pr_debug("%s: MDIO bus (id: %d) registration failed",
2768 __func__, priv->plat->bus_id);
2769 goto error_mdio_register;
2770 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002771 }
2772
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002773 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002774
Viresh Kumar6a81c262012-07-30 14:39:41 -07002775error_mdio_register:
2776 clk_put(priv->stmmac_clk);
2777error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002778 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002779error_netdev_register:
2780 netif_napi_del(&priv->napi);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002781error_free_netdev:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002782 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002783
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002784 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002785}
2786
2787/**
2788 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002789 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002790 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002791 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002792 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002793int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002794{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002795 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002796
2797 pr_info("%s:\n\tremoving driver", __func__);
2798
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002799 priv->hw->dma->stop_rx(priv->ioaddr);
2800 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002801
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002802 stmmac_set_mac(priv->ioaddr, false);
Byungho An4d8f0822013-04-07 17:56:16 +00002803 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2804 priv->pcs != STMMAC_PCS_RTBI)
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002805 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002806 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002807 unregister_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002808 free_netdev(ndev);
2809
2810 return 0;
2811}
2812
2813#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002814int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002815{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002816 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002817 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002818
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002819 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002820 return 0;
2821
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002822 if (priv->phydev)
2823 phy_stop(priv->phydev);
2824
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002825 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002826
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002827 netif_device_detach(ndev);
2828 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002829
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002830 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002832 /* Stop TX/RX DMA */
2833 priv->hw->dma->stop_tx(priv->ioaddr);
2834 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002835
2836 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002837
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002838 /* Enable Power down mode by programming the PMT regs */
2839 if (device_may_wakeup(priv->device))
2840 priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002841 else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002842 stmmac_set_mac(priv->ioaddr, false);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002843 /* Disable clock in case of PWM is off */
Stefan Roesea6308442012-09-21 01:06:29 +00002844 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002845 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002846 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002847 return 0;
2848}
2849
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002850int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002851{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002852 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002853 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002854
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002855 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002856 return 0;
2857
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002858 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002860 /* Power Down bit, into the PM register, is cleared
2861 * automatically as soon as a magic packet or a Wake-up frame
2862 * is received. Anyway, it's better to manually clear
2863 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002864 * from another devices (e.g. serial console).
2865 */
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002866 if (device_may_wakeup(priv->device))
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -07002867 priv->hw->mac->pmt(priv->ioaddr, 0);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002868 else
2869 /* enable the clk prevously disabled */
Stefan Roesea6308442012-09-21 01:06:29 +00002870 clk_prepare_enable(priv->stmmac_clk);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002871
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002872 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002873
2874 /* Enable the MAC and DMA */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002875 stmmac_set_mac(priv->ioaddr, true);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002876 priv->hw->dma->start_tx(priv->ioaddr);
2877 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002878
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002879 napi_enable(&priv->napi);
2880
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002881 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002882
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002883 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002884
2885 if (priv->phydev)
2886 phy_start(priv->phydev);
2887
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002888 return 0;
2889}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002890
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002891int stmmac_freeze(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002892{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002893 if (!ndev || !netif_running(ndev))
2894 return 0;
2895
2896 return stmmac_release(ndev);
2897}
2898
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002899int stmmac_restore(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002900{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002901 if (!ndev || !netif_running(ndev))
2902 return 0;
2903
2904 return stmmac_open(ndev);
2905}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002906#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002908/* Driver can be configured w/ and w/ both PCI and Platf drivers
2909 * depending on the configuration selected.
2910 */
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002911static int __init stmmac_init(void)
2912{
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002913 int ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002914
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002915 ret = stmmac_register_platform();
2916 if (ret)
2917 goto err;
2918 ret = stmmac_register_pci();
2919 if (ret)
2920 goto err_pci;
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002921 return 0;
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002922err_pci:
2923 stmmac_unregister_platform();
2924err:
2925 pr_err("stmmac: driver registration failed\n");
2926 return ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002927}
2928
2929static void __exit stmmac_exit(void)
2930{
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002931 stmmac_unregister_platform();
2932 stmmac_unregister_pci();
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002933}
2934
2935module_init(stmmac_init);
2936module_exit(stmmac_exit);
2937
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002938#ifndef MODULE
2939static int __init stmmac_cmdline_opt(char *str)
2940{
2941 char *opt;
2942
2943 if (!str || !*str)
2944 return -EINVAL;
2945 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002946 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002947 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002948 goto err;
2949 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002950 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002951 goto err;
2952 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002953 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002954 goto err;
2955 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002956 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002957 goto err;
2958 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002959 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002960 goto err;
2961 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002962 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002963 goto err;
2964 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002965 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002966 goto err;
2967 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002968 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002969 goto err;
2970 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002971 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002972 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00002973 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002974 if (kstrtoint(opt + 10, 0, &eee_timer))
2975 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002976 } else if (!strncmp(opt, "chain_mode:", 11)) {
2977 if (kstrtoint(opt + 11, 0, &chain_mode))
2978 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002979 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002980 }
2981 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002982
2983err:
2984 pr_err("%s: ERROR broken module parameter conversion", __func__);
2985 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002986}
2987
2988__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002989#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05002990
2991MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
2992MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
2993MODULE_LICENSE("GPL");