blob: 5cae1dd1f365482c857ad427fc26f458c6a7d419 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Axel Lin869dec12011-11-02 09:49:46 +080039#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010040#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053041#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053043#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050044#include <linux/of.h>
45#include <linux/of_device.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050046#include <linux/platform_device.h>
47#include <linux/platform_data/dmtimer-omap.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048
Tony Lindgrence491cf2009-10-20 09:40:47 -070049#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080050
Jon Hunterb7b4ff72012-06-05 12:34:51 -050051static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053052static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010054
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053055/**
56 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
57 * @timer: timer pointer over which read operation to perform
58 * @reg: lowest byte holds the register offset
59 *
60 * The posted mode bit is encoded in reg. Note that in posted mode write
61 * pending bit must be checked. Otherwise a read of a non completed write
62 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030063 */
64static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010065{
Tony Lindgrenee17f112011-09-16 15:44:20 -070066 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
67 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070068}
69
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053070/**
71 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
72 * @timer: timer pointer over which write operation is to perform
73 * @reg: lowest byte holds the register offset
74 * @value: data to write into the register
75 *
76 * The posted mode bit is encoded in reg. Note that in posted mode the write
77 * pending bit must be checked. Otherwise a write on a register which has a
78 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030079 */
80static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
81 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070082{
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
84 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010085}
86
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087static void omap_timer_restore_context(struct omap_dm_timer *timer)
88{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053089 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
90 timer->context.twer);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
92 timer->context.tcrr);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
94 timer->context.tldr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
96 timer->context.tmar);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
98 timer->context.tsicr);
99 __raw_writel(timer->context.tier, timer->irq_ena);
100 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
101 timer->context.tclr);
102}
103
Jon Hunterae6672c2012-07-11 13:47:38 -0500104static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100105{
Jon Hunterae6672c2012-07-11 13:47:38 -0500106 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700107
Jon Hunterae6672c2012-07-11 13:47:38 -0500108 if (timer->revision != 1)
109 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110
Jon Hunterffc957b2012-07-06 16:46:35 -0500111 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500112
113 do {
114 l = __omap_dm_timer_read(timer,
115 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
116 } while (!l && timeout--);
117
118 if (!timeout) {
119 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
120 return -ETIMEDOUT;
121 }
122
123 /* Configure timer for smart-idle mode */
124 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
125 l |= 0x2 << 0x3;
126 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
127
128 timer->posted = 0;
129
130 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700131}
132
Jon Hunterb0cadb32012-09-28 12:21:09 -0500133static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700134{
Jon Hunterae6672c2012-07-11 13:47:38 -0500135 int rc;
136
Jon Hunterbca45802012-06-05 12:34:58 -0500137 /*
138 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
139 * do not call clk_get() for these devices.
140 */
141 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
142 timer->fclk = clk_get(&timer->pdev->dev, "fck");
143 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
144 timer->fclk = NULL;
145 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
146 return -EINVAL;
147 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148 }
149
Jon Hunter7b44cf22012-07-06 16:45:04 -0500150 omap_dm_timer_enable(timer);
151
Jon Hunterae6672c2012-07-11 13:47:38 -0500152 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
153 rc = omap_dm_timer_reset(timer);
154 if (rc) {
155 omap_dm_timer_disable(timer);
156 return rc;
157 }
158 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530159
Jon Hunter7b44cf22012-07-06 16:45:04 -0500160 __omap_dm_timer_enable_posted(timer);
161 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530162
Jon Hunter7b44cf22012-07-06 16:45:04 -0500163 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700164}
165
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500166static inline u32 omap_dm_timer_reserved_systimer(int id)
167{
168 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
169}
170
171int omap_dm_timer_reserve_systimer(int id)
172{
173 if (omap_dm_timer_reserved_systimer(id))
174 return -ENODEV;
175
176 omap_reserved_systimers |= (1 << (id - 1));
177
178 return 0;
179}
180
Timo Teras77900a22006-06-26 16:16:12 -0700181struct omap_dm_timer *omap_dm_timer_request(void)
182{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700184 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530185 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700186
187 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530188 list_for_each_entry(t, &omap_timer_list, node) {
189 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700190 continue;
191
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530192 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700193 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700194 break;
195 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300196 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530197
198 if (timer) {
199 ret = omap_dm_timer_prepare(timer);
200 if (ret) {
201 timer->reserved = 0;
202 timer = NULL;
203 }
204 }
Timo Teras77900a22006-06-26 16:16:12 -0700205
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530206 if (!timer)
207 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700208
Timo Teras77900a22006-06-26 16:16:12 -0700209 return timer;
210}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700211EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700212
213struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100214{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530215 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700216 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530217 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100218
Jon Hunter9725f442012-05-14 10:41:37 -0500219 /* Requesting timer by ID is not supported when device tree is used */
220 if (of_have_populated_dt()) {
221 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
222 __func__);
223 return NULL;
224 }
225
Timo Teras77900a22006-06-26 16:16:12 -0700226 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530227 list_for_each_entry(t, &omap_timer_list, node) {
228 if (t->pdev->id == id && !t->reserved) {
229 timer = t;
230 timer->reserved = 1;
231 break;
232 }
Timo Teras77900a22006-06-26 16:16:12 -0700233 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300234 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530236 if (timer) {
237 ret = omap_dm_timer_prepare(timer);
238 if (ret) {
239 timer->reserved = 0;
240 timer = NULL;
241 }
242 }
Timo Teras77900a22006-06-26 16:16:12 -0700243
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530244 if (!timer)
245 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700246
Timo Teras77900a22006-06-26 16:16:12 -0700247 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700249EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100250
Jon Hunter373fe0b2012-09-06 15:28:00 -0500251/**
252 * omap_dm_timer_request_by_cap - Request a timer by capability
253 * @cap: Bit mask of capabilities to match
254 *
255 * Find a timer based upon capabilities bit mask. Callers of this function
256 * should use the definitions found in the plat/dmtimer.h file under the
257 * comment "timer capabilities used in hwmod database". Returns pointer to
258 * timer handle on success and a NULL pointer on failure.
259 */
260struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
261{
262 struct omap_dm_timer *timer = NULL, *t;
263 unsigned long flags;
264
265 if (!cap)
266 return NULL;
267
268 spin_lock_irqsave(&dm_timer_lock, flags);
269 list_for_each_entry(t, &omap_timer_list, node) {
270 if ((!t->reserved) && ((t->capability & cap) == cap)) {
271 /*
272 * If timer is not NULL, we have already found one timer
273 * but it was not an exact match because it had more
274 * capabilites that what was required. Therefore,
275 * unreserve the last timer found and see if this one
276 * is a better match.
277 */
278 if (timer)
279 timer->reserved = 0;
280
281 timer = t;
282 timer->reserved = 1;
283
284 /* Exit loop early if we find an exact match */
285 if (t->capability == cap)
286 break;
287 }
288 }
289 spin_unlock_irqrestore(&dm_timer_lock, flags);
290
291 if (timer && omap_dm_timer_prepare(timer)) {
292 timer->reserved = 0;
293 timer = NULL;
294 }
295
296 if (!timer)
297 pr_debug("%s: timer request failed!\n", __func__);
298
299 return timer;
300}
301EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
302
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530303int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700304{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530305 if (unlikely(!timer))
306 return -EINVAL;
307
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530308 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300309
Timo Teras77900a22006-06-26 16:16:12 -0700310 WARN_ON(!timer->reserved);
311 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530312 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700313}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700314EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700315
Timo Teras12583a72006-09-25 12:41:42 +0300316void omap_dm_timer_enable(struct omap_dm_timer *timer)
317{
NeilBrown9cc268d2013-03-19 12:38:15 -0500318 int c;
319
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530320 pm_runtime_get_sync(&timer->pdev->dev);
NeilBrown9cc268d2013-03-19 12:38:15 -0500321
322 if (!(timer->capability & OMAP_TIMER_ALWON)) {
323 if (timer->get_context_loss_count) {
324 c = timer->get_context_loss_count(&timer->pdev->dev);
325 if (c != timer->ctx_loss_count) {
326 omap_timer_restore_context(timer);
327 timer->ctx_loss_count = c;
328 }
329 }
330 }
Timo Teras12583a72006-09-25 12:41:42 +0300331}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700332EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300333
334void omap_dm_timer_disable(struct omap_dm_timer *timer)
335{
Jon Hunter54f32a32012-07-13 15:12:03 -0500336 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300337}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700338EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300339
Timo Teras77900a22006-06-26 16:16:12 -0700340int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
341{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530342 if (timer)
343 return timer->irq;
344 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700345}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700346EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700347
348#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700349#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100350/**
351 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
352 * @inputmask: current value of idlect mask
353 */
354__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
355{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530356 int i = 0;
357 struct omap_dm_timer *timer = NULL;
358 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100359
360 /* If ARMXOR cannot be idled this function call is unnecessary */
361 if (!(inputmask & (1 << 1)))
362 return inputmask;
363
364 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530365 spin_lock_irqsave(&dm_timer_lock, flags);
366 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700367 u32 l;
368
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530369 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700370 if (l & OMAP_TIMER_CTRL_ST) {
371 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100372 inputmask &= ~(1 << 1);
373 else
374 inputmask &= ~(1 << 2);
375 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530376 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700377 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530378 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100379
380 return inputmask;
381}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700382EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100383
Tony Lindgren140455f2010-02-12 12:26:48 -0800384#else
Timo Teras77900a22006-06-26 16:16:12 -0700385
386struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
387{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530388 if (timer)
389 return timer->fclk;
390 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700391}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700392EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700393
394__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
395{
396 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800397
398 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700399}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700400EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700401
402#endif
403
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530404int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700405{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530406 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
407 pr_err("%s: timer not available or enabled.\n", __func__);
408 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530409 }
410
Timo Teras77900a22006-06-26 16:16:12 -0700411 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530412 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700413}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700414EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700415
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530416int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700417{
418 u32 l;
419
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530420 if (unlikely(!timer))
421 return -EINVAL;
422
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530423 omap_dm_timer_enable(timer);
424
Timo Teras77900a22006-06-26 16:16:12 -0700425 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
426 if (!(l & OMAP_TIMER_CTRL_ST)) {
427 l |= OMAP_TIMER_CTRL_ST;
428 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
429 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530430
431 /* Save the context */
432 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530433 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700434}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700435EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700436
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530437int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700438{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700439 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700440
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530441 if (unlikely(!timer))
442 return -EINVAL;
443
Jon Hunter66159752012-06-05 12:34:57 -0500444 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530445 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700446
Tony Lindgrenee17f112011-09-16 15:44:20 -0700447 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530448
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800449 /*
450 * Since the register values are computed and written within
451 * __omap_dm_timer_stop, we need to use read to retrieve the
452 * context.
453 */
454 timer->context.tclr =
455 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800456 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530457 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700458}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700459EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700460
Paul Walmsleyf2480762009-04-23 21:11:10 -0600461int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100462{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530463 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500464 char *parent_name = NULL;
Jon Hunterd7aba552012-07-18 20:10:12 -0500465 struct clk *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530466 struct dmtimer_platform_data *pdata;
467
468 if (unlikely(!timer))
469 return -EINVAL;
470
471 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530472
Timo Teras77900a22006-06-26 16:16:12 -0700473 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600474 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700475
Jon Hunter2b2d3522012-06-05 12:34:59 -0500476 /*
477 * FIXME: Used for OMAP1 devices only because they do not currently
478 * use the clock framework to set the parent clock. To be removed
479 * once OMAP1 migrated to using clock framework for dmtimers
480 */
Jon Hunter9725f442012-05-14 10:41:37 -0500481 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500482 return pdata->set_timer_src(timer->pdev, source);
483
Jon Hunterd7aba552012-07-18 20:10:12 -0500484 if (!timer->fclk)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500486
487 switch (source) {
488 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500489 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500490 break;
491
492 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500493 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500494 break;
495
496 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500497 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500498 break;
499 }
500
501 parent = clk_get(&timer->pdev->dev, parent_name);
502 if (IS_ERR_OR_NULL(parent)) {
503 pr_err("%s: %s not found\n", __func__, parent_name);
Jon Hunterd7aba552012-07-18 20:10:12 -0500504 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500505 }
506
Jon Hunterd7aba552012-07-18 20:10:12 -0500507 ret = clk_set_parent(timer->fclk, parent);
Jon Hunter2b2d3522012-06-05 12:34:59 -0500508 if (IS_ERR_VALUE(ret))
509 pr_err("%s: failed to set %s as parent\n", __func__,
510 parent_name);
511
512 clk_put(parent);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530513
514 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700515}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700516EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700517
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530518int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700519 unsigned int load)
520{
521 u32 l;
522
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530523 if (unlikely(!timer))
524 return -EINVAL;
525
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530526 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700527 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
528 if (autoreload)
529 l |= OMAP_TIMER_CTRL_AR;
530 else
531 l &= ~OMAP_TIMER_CTRL_AR;
532 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
533 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300534
Timo Teras77900a22006-06-26 16:16:12 -0700535 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530536 /* Save the context */
537 timer->context.tclr = l;
538 timer->context.tldr = load;
539 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530540 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700541}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700542EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700543
Richard Woodruff3fddd092008-07-03 12:24:30 +0300544/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530545int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300546 unsigned int load)
547{
548 u32 l;
549
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530550 if (unlikely(!timer))
551 return -EINVAL;
552
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530553 omap_dm_timer_enable(timer);
554
Richard Woodruff3fddd092008-07-03 12:24:30 +0300555 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800556 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300557 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800558 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
559 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300560 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800561 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300562 l |= OMAP_TIMER_CTRL_ST;
563
Tony Lindgrenee17f112011-09-16 15:44:20 -0700564 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530565
566 /* Save the context */
567 timer->context.tclr = l;
568 timer->context.tldr = load;
569 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530570 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300571}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700572EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300573
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530574int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700575 unsigned int match)
576{
577 u32 l;
578
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530579 if (unlikely(!timer))
580 return -EINVAL;
581
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530582 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700583 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700584 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700585 l |= OMAP_TIMER_CTRL_CE;
586 else
587 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700588 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500589 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530590
591 /* Save the context */
592 timer->context.tclr = l;
593 timer->context.tmar = match;
594 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530595 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100596}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700597EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100598
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530599int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700600 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100601{
Timo Teras77900a22006-06-26 16:16:12 -0700602 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530604 if (unlikely(!timer))
605 return -EINVAL;
606
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530607 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700608 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
609 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
610 OMAP_TIMER_CTRL_PT | (0x03 << 10));
611 if (def_on)
612 l |= OMAP_TIMER_CTRL_SCPWM;
613 if (toggle)
614 l |= OMAP_TIMER_CTRL_PT;
615 l |= trigger << 10;
616 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530617
618 /* Save the context */
619 timer->context.tclr = l;
620 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530621 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700622}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700623EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700624
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530625int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700626{
627 u32 l;
628
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530629 if (unlikely(!timer))
630 return -EINVAL;
631
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530632 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700633 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
634 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
635 if (prescaler >= 0x00 && prescaler <= 0x07) {
636 l |= OMAP_TIMER_CTRL_PRE;
637 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100638 }
Timo Teras77900a22006-06-26 16:16:12 -0700639 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530640
641 /* Save the context */
642 timer->context.tclr = l;
643 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530644 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100645}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700646EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100647
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530648int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700649 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100650{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530651 if (unlikely(!timer))
652 return -EINVAL;
653
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530654 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700655 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530656
657 /* Save the context */
658 timer->context.tier = value;
659 timer->context.twer = value;
660 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530661 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100662}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700663EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100664
Jon Hunter4249d962012-07-13 14:03:18 -0500665/**
666 * omap_dm_timer_set_int_disable - disable timer interrupts
667 * @timer: pointer to timer handle
668 * @mask: bit mask of interrupts to be disabled
669 *
670 * Disables the specified timer interrupts for a timer.
671 */
672int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
673{
674 u32 l = mask;
675
676 if (unlikely(!timer))
677 return -EINVAL;
678
679 omap_dm_timer_enable(timer);
680
681 if (timer->revision == 1)
682 l = __raw_readl(timer->irq_ena) & ~mask;
683
684 __raw_writel(l, timer->irq_dis);
685 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
686 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
687
688 /* Save the context */
689 timer->context.tier &= ~mask;
690 timer->context.twer &= ~mask;
691 omap_dm_timer_disable(timer);
692 return 0;
693}
694EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
695
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
697{
Timo Terasfa4bb622006-09-25 12:41:35 +0300698 unsigned int l;
699
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530700 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
701 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530702 return 0;
703 }
704
Tony Lindgrenee17f112011-09-16 15:44:20 -0700705 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300706
707 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100708}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700709EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100710
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530711int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100712{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530713 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
714 return -EINVAL;
715
Tony Lindgrenee17f112011-09-16 15:44:20 -0700716 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500717
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530718 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700720EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100721
Tony Lindgren92105bb2005-09-07 17:20:26 +0100722unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
723{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530724 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
725 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530726 return 0;
727 }
728
Tony Lindgrenee17f112011-09-16 15:44:20 -0700729 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100730}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700731EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100732
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530733int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700734{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530735 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
736 pr_err("%s: timer not available or enabled.\n", __func__);
737 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530738 }
739
Timo Terasfa4bb622006-09-25 12:41:35 +0300740 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530741
742 /* Save the context */
743 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530744 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700745}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700746EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700747
Timo Teras77900a22006-06-26 16:16:12 -0700748int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100749{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530750 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100751
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530752 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530753 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300754 continue;
755
Timo Teras77900a22006-06-26 16:16:12 -0700756 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300757 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700758 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300759 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100760 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100761 return 0;
762}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700763EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100764
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530765/**
766 * omap_dm_timer_probe - probe function called for every registered device
767 * @pdev: pointer to current timer platform device
768 *
769 * Called by driver framework at the end of device registration for all
770 * timer devices.
771 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800772static int omap_dm_timer_probe(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530773{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530774 unsigned long flags;
775 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530776 struct resource *mem, *irq;
777 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530778 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
779
Jon Hunter9725f442012-05-14 10:41:37 -0500780 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530781 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530782 return -ENODEV;
783 }
784
785 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
786 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530787 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530788 return -ENODEV;
789 }
790
791 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
792 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530793 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530794 return -ENODEV;
795 }
796
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530797 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530798 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530799 dev_err(dev, "%s: memory alloc failed!\n", __func__);
800 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530801 }
802
Thierry Reding5857bd92013-01-21 11:08:55 +0100803 timer->io_base = devm_ioremap_resource(dev, mem);
804 if (IS_ERR(timer->io_base))
805 return PTR_ERR(timer->io_base);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530806
Jon Hunter9725f442012-05-14 10:41:37 -0500807 if (dev->of_node) {
808 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
809 timer->capability |= OMAP_TIMER_ALWON;
810 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
811 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
812 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
813 timer->capability |= OMAP_TIMER_HAS_PWM;
814 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
815 timer->capability |= OMAP_TIMER_SECURE;
816 } else {
817 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500818 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500819 timer->capability = pdata->timer_capability;
820 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800821 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500822 }
823
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530824 timer->irq = irq->start;
825 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530826
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530827 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500828 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530829 pm_runtime_enable(dev);
830 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530831 }
832
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700833 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530834 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700835 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530836 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700837 }
838
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530839 /* add the timer element to the list */
840 spin_lock_irqsave(&dm_timer_lock, flags);
841 list_add_tail(&timer->node, &omap_timer_list);
842 spin_unlock_irqrestore(&dm_timer_lock, flags);
843
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530844 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530845
846 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530847}
848
849/**
850 * omap_dm_timer_remove - cleanup a registered timer device
851 * @pdev: pointer to current timer platform device
852 *
853 * Called by driver framework whenever a timer device is unregistered.
854 * In addition to freeing platform resources it also deletes the timer
855 * entry from the local list.
856 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800857static int omap_dm_timer_remove(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530858{
859 struct omap_dm_timer *timer;
860 unsigned long flags;
861 int ret = -EINVAL;
862
863 spin_lock_irqsave(&dm_timer_lock, flags);
864 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500865 if (!strcmp(dev_name(&timer->pdev->dev),
866 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530867 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530868 ret = 0;
869 break;
870 }
871 spin_unlock_irqrestore(&dm_timer_lock, flags);
872
873 return ret;
874}
875
Jon Hunter9725f442012-05-14 10:41:37 -0500876static const struct of_device_id omap_timer_match[] = {
877 { .compatible = "ti,omap2-timer", },
878 {},
879};
880MODULE_DEVICE_TABLE(of, omap_timer_match);
881
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530882static struct platform_driver omap_dm_timer_driver = {
883 .probe = omap_dm_timer_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800884 .remove = omap_dm_timer_remove,
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530885 .driver = {
886 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500887 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530888 },
889};
890
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530891early_platform_init("earlytimer", &omap_dm_timer_driver);
Srinivas Kandagatlae4e9f7e2012-12-16 11:30:02 -0800892module_platform_driver(omap_dm_timer_driver);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530893
894MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
895MODULE_LICENSE("GPL");
896MODULE_ALIAS("platform:" DRIVER_NAME);
897MODULE_AUTHOR("Texas Instruments Inc");