blob: 45c048751f3bd8a9527631d26673cc7f603fe85e [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Peter Hurleyde97cb62013-03-26 11:54:06 -040057#define ohci_info(ohci, f, args...) dev_info(ohci->card.device, f, ##args)
58#define ohci_notice(ohci, f, args...) dev_notice(ohci->card.device, f, ##args)
59#define ohci_err(ohci, f, args...) dev_err(ohci->card.device, f, ##args)
60
Kristian Høgsberga77754a2007-05-07 20:33:35 -040061#define DESCRIPTOR_OUTPUT_MORE 0
62#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
63#define DESCRIPTOR_INPUT_MORE (2 << 12)
64#define DESCRIPTOR_INPUT_LAST (3 << 12)
65#define DESCRIPTOR_STATUS (1 << 11)
66#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
67#define DESCRIPTOR_PING (1 << 7)
68#define DESCRIPTOR_YY (1 << 6)
69#define DESCRIPTOR_NO_IRQ (0 << 4)
70#define DESCRIPTOR_IRQ_ERROR (1 << 4)
71#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
72#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
73#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050074
Andy Leisersonbe8dcab2013-04-24 09:10:32 -070075#define DESCRIPTOR_CMD (0xf << 12)
76
Kristian Høgsberged568912006-12-19 19:58:35 -050077struct descriptor {
78 __le16 req_count;
79 __le16 control;
80 __le32 data_address;
81 __le32 branch_address;
82 __le16 res_count;
83 __le16 transfer_status;
84} __attribute__((aligned(16)));
85
Kristian Høgsberga77754a2007-05-07 20:33:35 -040086#define CONTROL_SET(regs) (regs)
87#define CONTROL_CLEAR(regs) ((regs) + 4)
88#define COMMAND_PTR(regs) ((regs) + 12)
89#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050090
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010091#define AR_BUFFER_SIZE (32*1024)
92#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
93/* we need at least two pages for proper list management */
94#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
95
96#define MAX_ASYNC_PAYLOAD 4096
97#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
98#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050099
Kristian Høgsberged568912006-12-19 19:58:35 -0500100struct ar_context {
101 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100102 struct page *pages[AR_BUFFERS];
103 void *buffer;
104 struct descriptor *descriptors;
105 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500106 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100107 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500108 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500109 struct tasklet_struct tasklet;
110};
111
Kristian Høgsberg30200732007-02-16 17:34:39 -0500112struct context;
113
114typedef int (*descriptor_callback_t)(struct context *ctx,
115 struct descriptor *d,
116 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500117
118/*
119 * A buffer that contains a block of DMA-able coherent memory used for
120 * storing a portion of a DMA descriptor program.
121 */
122struct descriptor_buffer {
123 struct list_head list;
124 dma_addr_t buffer_bus;
125 size_t buffer_size;
126 size_t used;
127 struct descriptor buffer[0];
128};
129
Kristian Høgsberg30200732007-02-16 17:34:39 -0500130struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100131 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500132 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500133 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200134 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100135 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100136 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100137
David Moorefe5ca632008-01-06 17:21:41 -0500138 /*
139 * List of page-sized buffers for storing DMA descriptors.
140 * Head of list contains buffers in use and tail of list contains
141 * free buffers.
142 */
143 struct list_head buffer_list;
144
145 /*
146 * Pointer to a buffer inside buffer_list that contains the tail
147 * end of the current DMA program.
148 */
149 struct descriptor_buffer *buffer_tail;
150
151 /*
152 * The descriptor containing the branch address of the first
153 * descriptor that has not yet been filled by the device.
154 */
155 struct descriptor *last;
156
157 /*
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700158 * The last descriptor block in the DMA program. It contains the branch
David Moorefe5ca632008-01-06 17:21:41 -0500159 * address that must be updated upon appending a new descriptor.
160 */
161 struct descriptor *prev;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700162 int prev_z;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163
164 descriptor_callback_t callback;
165
Stefan Richter373b2ed2007-03-04 14:45:18 +0100166 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500167};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500168
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400169#define IT_HEADER_SY(v) ((v) << 0)
170#define IT_HEADER_TCODE(v) ((v) << 4)
171#define IT_HEADER_CHANNEL(v) ((v) << 8)
172#define IT_HEADER_TAG(v) ((v) << 14)
173#define IT_HEADER_SPEED(v) ((v) << 16)
174#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500175
176struct iso_context {
177 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500178 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500179 void *header;
180 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100181 unsigned long flushing_completions;
182 u32 mc_buffer_bus;
183 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100184 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200185 u8 sync;
186 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187};
188
189#define CONFIG_ROM_SIZE 1024
190
191struct fw_ohci {
192 struct fw_card card;
193
194 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500195 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500196 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100197 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100198 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200199 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200200 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200201 bool bus_time_running;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200202 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200203 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200204 int n_ir;
205 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400206 /*
207 * Spinlock for accessing fw_ohci data. Never call out of
208 * this driver with this lock held.
209 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500210 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500211
Stefan Richter02d37be2010-07-08 16:09:06 +0200212 struct mutex phy_reg_mutex;
213
Clemens Ladischec766a72010-11-30 08:25:17 +0100214 void *misc_buffer;
215 dma_addr_t misc_buffer_bus;
216
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct ar_context ar_request_ctx;
218 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500219 struct context at_request_ctx;
220 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100222 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200223 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500224 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200225 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100226 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200227 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500228 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200229 u64 mc_channels; /* channels in use by the multichannel IR context */
230 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100231
232 __be32 *config_rom;
233 dma_addr_t config_rom_bus;
234 __be32 *next_config_rom;
235 dma_addr_t next_config_rom_bus;
236 __be32 next_header;
237
Stefan Richteraf531222013-08-05 15:10:38 +0200238 __le32 *self_id;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100239 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200240 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100241
242 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500243};
244
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +0200245static struct workqueue_struct *selfid_workqueue;
246
Adrian Bunk95688e92007-01-22 19:17:37 +0100247static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500248{
249 return container_of(card, struct fw_ohci, card);
250}
251
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500252#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
253#define IR_CONTEXT_BUFFER_FILL 0x80000000
254#define IR_CONTEXT_ISOCH_HEADER 0x40000000
255#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
256#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
257#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500258
259#define CONTEXT_RUN 0x8000
260#define CONTEXT_WAKE 0x1000
261#define CONTEXT_DEAD 0x0800
262#define CONTEXT_ACTIVE 0x0400
263
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100264#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500265#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
266#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
267
Kristian Høgsberged568912006-12-19 19:58:35 -0500268#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500269#define OHCI1394_PCI_HCI_Control 0x40
270#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500271#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500272#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500273
Kristian Høgsberged568912006-12-19 19:58:35 -0500274static char ohci_driver_name[] = KBUILD_MODNAME;
275
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200276#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Stefan Richter9993e0f2010-12-07 20:32:40 +0100277#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100278#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200279#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100280#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200281#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
282#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700283#define PCI_DEVICE_ID_VIA_VT630X 0x3044
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700284#define PCI_REV_ID_VIA_VT6306 0x46
Stefan Richterd151f982014-04-16 01:08:08 +0200285#define PCI_DEVICE_ID_VIA_VT6315 0x3403
Clemens Ladisch8301b912010-03-17 11:07:55 +0100286
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200287#define QUIRK_CYCLE_TIMER 0x1
288#define QUIRK_RESET_PACKET 0x2
289#define QUIRK_BE_HEADERS 0x4
290#define QUIRK_NO_1394A 0x8
291#define QUIRK_NO_MSI 0x10
292#define QUIRK_TI_SLLZ059 0x20
293#define QUIRK_IR_WAKE 0x40
Stefan Richter4a635592010-02-21 17:58:01 +0100294
295/* In case of multiple matches in ohci_quirks[], only the first one is used. */
296static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100297 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100298} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100299 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_CYCLE_TIMER},
301
302 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
303 QUIRK_BE_HEADERS},
304
305 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
Stefan Richter0ca49342014-03-06 20:39:04 +0100306 QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100307
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100308 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
309 QUIRK_RESET_PACKET},
310
Stefan Richter9993e0f2010-12-07 20:32:40 +0100311 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
312 QUIRK_NO_MSI},
313
314 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
315 QUIRK_CYCLE_TIMER},
316
Ming Leif39aa302011-08-31 10:45:46 +0800317 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
318 QUIRK_NO_MSI},
319
Stefan Richter9993e0f2010-12-07 20:32:40 +0100320 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa6c2012-01-29 12:41:15 +0100321 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100322
323 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
324 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
325
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200326 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
327 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
328
329 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
330 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
331
Stefan Richter9993e0f2010-12-07 20:32:40 +0100332 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
333 QUIRK_RESET_PACKET},
334
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700335 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
336 QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
337
Stefan Richterd151f982014-04-16 01:08:08 +0200338 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, 0,
Stefan Richterd584a662014-07-23 20:08:12 +0200339 QUIRK_CYCLE_TIMER /* FIXME: necessary? */ | QUIRK_NO_MSI},
Stefan Richterd151f982014-04-16 01:08:08 +0200340
341 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, PCI_ANY_ID,
Stefan Richterd584a662014-07-23 20:08:12 +0200342 QUIRK_NO_MSI},
Stefan Richterd151f982014-04-16 01:08:08 +0200343
Stefan Richter9993e0f2010-12-07 20:32:40 +0100344 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
345 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100346};
347
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100348/* This overrides anything that was found in ohci_quirks[]. */
349static int param_quirks;
350module_param_named(quirks, param_quirks, int, 0644);
351MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
352 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
353 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
Masanari Iida8a168ca2012-12-29 02:00:09 +0900354 ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200355 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200356 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200357 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700358 ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100359 ")");
360
Stefan Richtera007bb82008-04-07 22:33:35 +0200361#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100362#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200363#define OHCI_PARAM_DEBUG_IRQS 4
364#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100365
366static int param_debug;
367module_param_named(debug, param_debug, int, 0644);
368MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100369 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200370 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
371 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
372 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100373 ", or a combination, or all = -1)");
374
Lubomir Rintel8bc588e2013-12-22 11:34:22 +0100375static bool param_remote_dma;
376module_param_named(remote_dma, param_remote_dma, bool, 0444);
377MODULE_PARM_DESC(remote_dma, "Enable unfiltered remote DMA (default = N)");
378
Stefan Richter64d21722011-12-20 21:32:46 +0100379static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100380{
Stefan Richtera007bb82008-04-07 22:33:35 +0200381 if (likely(!(param_debug &
382 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100383 return;
384
Stefan Richtera007bb82008-04-07 22:33:35 +0200385 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
386 !(evt & OHCI1394_busReset))
387 return;
388
Peter Hurleyde97cb62013-03-26 11:54:06 -0400389 ohci_notice(ohci, "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200390 evt & OHCI1394_selfIDComplete ? " selfID" : "",
391 evt & OHCI1394_RQPkt ? " AR_req" : "",
392 evt & OHCI1394_RSPkt ? " AR_resp" : "",
393 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
394 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
395 evt & OHCI1394_isochRx ? " IR" : "",
396 evt & OHCI1394_isochTx ? " IT" : "",
397 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
398 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200399 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500400 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200401 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100402 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200403 evt & OHCI1394_busReset ? " busReset" : "",
404 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
405 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
406 OHCI1394_respTxComplete | OHCI1394_isochRx |
407 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200408 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
409 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200410 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100411 ? " ?" : "");
412}
413
414static const char *speed[] = {
415 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
416};
417static const char *power[] = {
418 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
419 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
420};
421static const char port[] = { '.', '-', 'p', 'c', };
422
423static char _p(u32 *s, int shift)
424{
425 return port[*s >> shift & 3];
426}
427
Stefan Richter64d21722011-12-20 21:32:46 +0100428static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100429{
Stefan Richter64d21722011-12-20 21:32:46 +0100430 u32 *s;
431
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100432 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
433 return;
434
Peter Hurleyde97cb62013-03-26 11:54:06 -0400435 ohci_notice(ohci, "%d selfIDs, generation %d, local node ID %04x\n",
436 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100437
Stefan Richter64d21722011-12-20 21:32:46 +0100438 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100439 if ((*s & 1 << 23) == 0)
Peter Hurleyde97cb62013-03-26 11:54:06 -0400440 ohci_notice(ohci,
441 "selfID 0: %08x, phy %d [%c%c%c] %s gc=%d %s %s%s%s\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200442 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
443 speed[*s >> 14 & 3], *s >> 16 & 63,
444 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
445 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100446 else
Peter Hurleyde97cb62013-03-26 11:54:06 -0400447 ohci_notice(ohci,
Stefan Richter64d21722011-12-20 21:32:46 +0100448 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200449 *s, *s >> 24 & 63,
450 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
451 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452}
453
454static const char *evts[] = {
455 [0x00] = "evt_no_status", [0x01] = "-reserved-",
456 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
457 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
458 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
459 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
460 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
461 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
462 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
463 [0x10] = "-reserved-", [0x11] = "ack_complete",
464 [0x12] = "ack_pending ", [0x13] = "-reserved-",
465 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
466 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
467 [0x18] = "-reserved-", [0x19] = "-reserved-",
468 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
469 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
470 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
471 [0x20] = "pending/cancelled",
472};
473static const char *tcodes[] = {
474 [0x0] = "QW req", [0x1] = "BW req",
475 [0x2] = "W resp", [0x3] = "-reserved-",
476 [0x4] = "QR req", [0x5] = "BR req",
477 [0x6] = "QR resp", [0x7] = "BR resp",
478 [0x8] = "cycle start", [0x9] = "Lk req",
479 [0xa] = "async stream packet", [0xb] = "Lk resp",
480 [0xc] = "-reserved-", [0xd] = "-reserved-",
481 [0xe] = "link internal", [0xf] = "-reserved-",
482};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100483
Stefan Richter64d21722011-12-20 21:32:46 +0100484static void log_ar_at_event(struct fw_ohci *ohci,
485 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100486{
487 int tcode = header[0] >> 4 & 0xf;
488 char specific[12];
489
490 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
491 return;
492
493 if (unlikely(evt >= ARRAY_SIZE(evts)))
494 evt = 0x1f;
495
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200496 if (evt == OHCI1394_evt_bus_reset) {
Peter Hurleyde97cb62013-03-26 11:54:06 -0400497 ohci_notice(ohci, "A%c evt_bus_reset, generation %d\n",
498 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200499 return;
500 }
501
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100502 switch (tcode) {
503 case 0x0: case 0x6: case 0x8:
504 snprintf(specific, sizeof(specific), " = %08x",
505 be32_to_cpu((__force __be32)header[3]));
506 break;
507 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
508 snprintf(specific, sizeof(specific), " %x,%x",
509 header[3] >> 16, header[3] & 0xffff);
510 break;
511 default:
512 specific[0] = '\0';
513 }
514
515 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100516 case 0xa:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400517 ohci_notice(ohci, "A%c %s, %s\n",
518 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100519 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100520 case 0xe:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400521 ohci_notice(ohci, "A%c %s, PHY %08x %08x\n",
522 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100523 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100524 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400525 ohci_notice(ohci,
526 "A%c spd %x tl %02x, %04x -> %04x, %s, %s, %04x%08x%s\n",
527 dir, speed, header[0] >> 10 & 0x3f,
528 header[1] >> 16, header[0] >> 16, evts[evt],
529 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100530 break;
531 default:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400532 ohci_notice(ohci,
533 "A%c spd %x tl %02x, %04x -> %04x, %s, %s%s\n",
534 dir, speed, header[0] >> 10 & 0x3f,
535 header[1] >> 16, header[0] >> 16, evts[evt],
536 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100537 }
538}
539
Adrian Bunk95688e92007-01-22 19:17:37 +0100540static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500541{
542 writel(data, ohci->registers + offset);
543}
544
Adrian Bunk95688e92007-01-22 19:17:37 +0100545static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500546{
547 return readl(ohci->registers + offset);
548}
549
Adrian Bunk95688e92007-01-22 19:17:37 +0100550static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500551{
552 /* Do a dummy read to flush writes. */
553 reg_read(ohci, OHCI1394_Version);
554}
555
Stefan Richterb14c3692011-06-21 15:24:26 +0200556/*
557 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
558 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
559 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
560 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
561 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200562static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500563{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200564 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200565 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500566
567 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200568 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200569 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200570 if (!~val)
571 return -ENODEV; /* Card was ejected. */
572
Stefan Richter35d999b2010-04-10 16:04:56 +0200573 if (val & OHCI1394_PhyControl_ReadDone)
574 return OHCI1394_PhyControl_ReadData(val);
575
Clemens Ladisch153e3972010-06-10 08:22:07 +0200576 /*
577 * Try a few times without waiting. Sleeping is necessary
578 * only when the link/PHY interface is busy.
579 */
580 if (i >= 3)
581 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500582 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400583 ohci_err(ohci, "failed to read phy reg %d\n", addr);
584 dump_stack();
Kristian Høgsberged568912006-12-19 19:58:35 -0500585
Stefan Richter35d999b2010-04-10 16:04:56 +0200586 return -EBUSY;
587}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200588
Stefan Richter35d999b2010-04-10 16:04:56 +0200589static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
590{
591 int i;
592
593 reg_write(ohci, OHCI1394_PhyControl,
594 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200595 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200596 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200597 if (!~val)
598 return -ENODEV; /* Card was ejected. */
599
Stefan Richter35d999b2010-04-10 16:04:56 +0200600 if (!(val & OHCI1394_PhyControl_WritePending))
601 return 0;
602
Clemens Ladisch153e3972010-06-10 08:22:07 +0200603 if (i >= 3)
604 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200605 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400606 ohci_err(ohci, "failed to write phy reg %d, val %u\n", addr, val);
607 dump_stack();
Stefan Richter35d999b2010-04-10 16:04:56 +0200608
609 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200610}
611
Stefan Richter02d37be2010-07-08 16:09:06 +0200612static int update_phy_reg(struct fw_ohci *ohci, int addr,
613 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500614{
Stefan Richter02d37be2010-07-08 16:09:06 +0200615 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200616 if (ret < 0)
617 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500618
Clemens Ladische7014da2010-04-01 16:40:18 +0200619 /*
620 * The interrupt status bits are cleared by writing a one bit.
621 * Avoid clearing them unless explicitly requested in set_bits.
622 */
623 if (addr == 5)
624 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500625
Stefan Richter35d999b2010-04-10 16:04:56 +0200626 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500627}
628
Stefan Richter35d999b2010-04-10 16:04:56 +0200629static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200630{
Stefan Richter35d999b2010-04-10 16:04:56 +0200631 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200632
Stefan Richter02d37be2010-07-08 16:09:06 +0200633 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200634 if (ret < 0)
635 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200636
Stefan Richter35d999b2010-04-10 16:04:56 +0200637 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500638}
639
Stefan Richter02d37be2010-07-08 16:09:06 +0200640static int ohci_read_phy_reg(struct fw_card *card, int addr)
641{
642 struct fw_ohci *ohci = fw_ohci(card);
643 int ret;
644
645 mutex_lock(&ohci->phy_reg_mutex);
646 ret = read_phy_reg(ohci, addr);
647 mutex_unlock(&ohci->phy_reg_mutex);
648
649 return ret;
650}
651
Kristian Høgsberged568912006-12-19 19:58:35 -0500652static int ohci_update_phy_reg(struct fw_card *card, int addr,
653 int clear_bits, int set_bits)
654{
655 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200656 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500657
Stefan Richter02d37be2010-07-08 16:09:06 +0200658 mutex_lock(&ohci->phy_reg_mutex);
659 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
660 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500661
Stefan Richter02d37be2010-07-08 16:09:06 +0200662 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500663}
664
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100665static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500666{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100667 return page_private(ctx->pages[i]);
668}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500669
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100670static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
671{
672 struct descriptor *d;
673
674 d = &ctx->descriptors[index];
675 d->branch_address &= cpu_to_le32(~0xf);
676 d->res_count = cpu_to_le16(PAGE_SIZE);
677 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500678
Stefan Richter071595e2010-07-27 13:20:33 +0200679 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100680 d = &ctx->descriptors[ctx->last_buffer_index];
681 d->branch_address |= cpu_to_le32(1);
682
683 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500684
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400685 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200686}
687
Jay Fenlasona55709b2008-10-22 15:59:42 -0400688static void ar_context_release(struct ar_context *ctx)
689{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100690 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400691
Clemens Ladisch51b04d52014-11-16 21:08:49 +0100692 vunmap(ctx->buffer);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100693
694 for (i = 0; i < AR_BUFFERS; i++)
695 if (ctx->pages[i]) {
696 dma_unmap_page(ctx->ohci->card.device,
697 ar_buffer_bus(ctx, i),
698 PAGE_SIZE, DMA_FROM_DEVICE);
699 __free_page(ctx->pages[i]);
700 }
701}
702
703static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
704{
Stefan Richter64d21722011-12-20 21:32:46 +0100705 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100706
Stefan Richter64d21722011-12-20 21:32:46 +0100707 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
708 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
709 flush_writes(ohci);
710
Peter Hurleyde97cb62013-03-26 11:54:06 -0400711 ohci_err(ohci, "AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400712 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100713 /* FIXME: restart? */
714}
715
716static inline unsigned int ar_next_buffer_index(unsigned int index)
717{
718 return (index + 1) % AR_BUFFERS;
719}
720
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100721static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
722{
723 return ar_next_buffer_index(ctx->last_buffer_index);
724}
725
726/*
727 * We search for the buffer that contains the last AR packet DMA data written
728 * by the controller.
729 */
730static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
731 unsigned int *buffer_offset)
732{
733 unsigned int i, next_i, last = ctx->last_buffer_index;
734 __le16 res_count, next_res_count;
735
736 i = ar_first_buffer_index(ctx);
Mark Rutland6aa7de02017-10-23 14:07:29 -0700737 res_count = READ_ONCE(ctx->descriptors[i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100738
739 /* A buffer that is not yet completely filled must be the last one. */
740 while (i != last && res_count == 0) {
741
742 /* Peek at the next descriptor. */
743 next_i = ar_next_buffer_index(i);
744 rmb(); /* read descriptors in order */
Mark Rutland6aa7de02017-10-23 14:07:29 -0700745 next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100746 /*
747 * If the next descriptor is still empty, we must stop at this
748 * descriptor.
749 */
750 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
751 /*
752 * The exception is when the DMA data for one packet is
753 * split over three buffers; in this case, the middle
754 * buffer's descriptor might be never updated by the
755 * controller and look still empty, and we have to peek
756 * at the third one.
757 */
758 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
759 next_i = ar_next_buffer_index(next_i);
760 rmb();
Mark Rutland6aa7de02017-10-23 14:07:29 -0700761 next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100762 if (next_res_count != cpu_to_le16(PAGE_SIZE))
763 goto next_buffer_is_active;
764 }
765
766 break;
767 }
768
769next_buffer_is_active:
770 i = next_i;
771 res_count = next_res_count;
772 }
773
774 rmb(); /* read res_count before the DMA data */
775
776 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
777 if (*buffer_offset > PAGE_SIZE) {
778 *buffer_offset = 0;
779 ar_context_abort(ctx, "corrupted descriptor");
780 }
781
782 return i;
783}
784
785static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
786 unsigned int end_buffer_index,
787 unsigned int end_buffer_offset)
788{
789 unsigned int i;
790
791 i = ar_first_buffer_index(ctx);
792 while (i != end_buffer_index) {
793 dma_sync_single_for_cpu(ctx->ohci->card.device,
794 ar_buffer_bus(ctx, i),
795 PAGE_SIZE, DMA_FROM_DEVICE);
796 i = ar_next_buffer_index(i);
797 }
798 if (end_buffer_offset > 0)
799 dma_sync_single_for_cpu(ctx->ohci->card.device,
800 ar_buffer_bus(ctx, i),
801 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400802}
803
Stefan Richter11bf20a2008-03-01 02:47:15 +0100804#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
805#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100806 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100807#else
808#define cond_le32_to_cpu(v) le32_to_cpu(v)
809#endif
810
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500811static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500812{
Kristian Høgsberged568912006-12-19 19:58:35 -0500813 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500814 struct fw_packet p;
815 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100816 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500817
Stefan Richter11bf20a2008-03-01 02:47:15 +0100818 p.header[0] = cond_le32_to_cpu(buffer[0]);
819 p.header[1] = cond_le32_to_cpu(buffer[1]);
820 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500821
822 tcode = (p.header[0] >> 4) & 0x0f;
823 switch (tcode) {
824 case TCODE_WRITE_QUADLET_REQUEST:
825 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500826 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500827 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500828 p.payload_length = 0;
829 break;
830
831 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100832 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500833 p.header_length = 16;
834 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500835 break;
836
837 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500838 case TCODE_READ_BLOCK_RESPONSE:
839 case TCODE_LOCK_REQUEST:
840 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100841 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500842 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500843 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100844 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
845 ar_context_abort(ctx, "invalid packet length");
846 return NULL;
847 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500848 break;
849
850 case TCODE_WRITE_RESPONSE:
851 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500852 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500854 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500855 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200856
857 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100858 ar_context_abort(ctx, "invalid tcode");
859 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500860 }
861
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500862 p.payload = (void *) buffer + p.header_length;
863
864 /* FIXME: What to do about evt_* errors? */
865 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100866 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100867 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500868
Stefan Richter43286562008-03-11 21:22:26 +0100869 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500870 p.speed = (status >> 21) & 0x7;
871 p.timestamp = status & 0xffff;
872 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500873
Stefan Richter64d21722011-12-20 21:32:46 +0100874 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100875
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400876 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200877 * Several controllers, notably from NEC and VIA, forget to
878 * write ack_complete status at PHY packet reception.
879 */
880 if (evt == OHCI1394_evt_no_status &&
881 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
882 p.ack = ACK_COMPLETE;
883
884 /*
885 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500886 * the new generation number when a bus reset happens (see
887 * section 8.4.2.3). This helps us determine when a request
888 * was received and make sure we send the response in the same
889 * generation. We only need this for requests; for responses
890 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400891 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200892 *
893 * Alas some chips sometimes emit bus reset packets with a
894 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200895 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400896 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200897 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100898 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200899 ohci->request_generation = (p.header[2] >> 16) & 0xff;
900 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500901 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200902 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500903 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200904 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500905
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500906 return buffer + length + 1;
907}
Kristian Høgsberged568912006-12-19 19:58:35 -0500908
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100909static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
910{
911 void *next;
912
913 while (p < end) {
914 next = handle_ar_packet(ctx, p);
915 if (!next)
916 return p;
917 p = next;
918 }
919
920 return p;
921}
922
923static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
924{
925 unsigned int i;
926
927 i = ar_first_buffer_index(ctx);
928 while (i != end_buffer) {
929 dma_sync_single_for_device(ctx->ohci->card.device,
930 ar_buffer_bus(ctx, i),
931 PAGE_SIZE, DMA_FROM_DEVICE);
932 ar_context_link_page(ctx, i);
933 i = ar_next_buffer_index(i);
934 }
935}
936
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500937static void ar_context_tasklet(unsigned long data)
938{
939 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100940 unsigned int end_buffer_index, end_buffer_offset;
941 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500942
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100943 p = ctx->pointer;
944 if (!p)
945 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500946
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100947 end_buffer_index = ar_search_last_active_buffer(ctx,
948 &end_buffer_offset);
949 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
950 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500951
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100952 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400953 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100954 * The filled part of the overall buffer wraps around; handle
955 * all packets up to the buffer end here. If the last packet
956 * wraps around, its tail will be visible after the buffer end
957 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400958 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100959 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
960 p = handle_ar_packets(ctx, p, buffer_end);
961 if (p < buffer_end)
962 goto error;
963 /* adjust p to point back into the actual buffer */
964 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500965 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100966
967 p = handle_ar_packets(ctx, p, end);
968 if (p != end) {
969 if (p > end)
970 ar_context_abort(ctx, "inconsistent descriptor");
971 goto error;
972 }
973
974 ctx->pointer = p;
975 ar_recycle_buffers(ctx, end_buffer_index);
976
977 return;
978
979error:
980 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500981}
982
Clemens Ladischec766a72010-11-30 08:25:17 +0100983static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
984 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500985{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100986 unsigned int i;
987 dma_addr_t dma_addr;
988 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
989 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500990
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500991 ctx->regs = regs;
992 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500993 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
994
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100995 for (i = 0; i < AR_BUFFERS; i++) {
996 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
997 if (!ctx->pages[i])
998 goto out_of_memory;
999 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
1000 0, PAGE_SIZE, DMA_FROM_DEVICE);
1001 if (dma_mapping_error(ohci->card.device, dma_addr)) {
1002 __free_page(ctx->pages[i]);
1003 ctx->pages[i] = NULL;
1004 goto out_of_memory;
1005 }
1006 set_page_private(ctx->pages[i], dma_addr);
1007 }
1008
1009 for (i = 0; i < AR_BUFFERS; i++)
1010 pages[i] = ctx->pages[i];
1011 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1012 pages[AR_BUFFERS + i] = ctx->pages[i];
Clemens Ladisch51b04d52014-11-16 21:08:49 +01001013 ctx->buffer = vmap(pages, ARRAY_SIZE(pages), VM_MAP, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001014 if (!ctx->buffer)
1015 goto out_of_memory;
1016
Clemens Ladischec766a72010-11-30 08:25:17 +01001017 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1018 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001019
1020 for (i = 0; i < AR_BUFFERS; i++) {
1021 d = &ctx->descriptors[i];
1022 d->req_count = cpu_to_le16(PAGE_SIZE);
1023 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1024 DESCRIPTOR_STATUS |
1025 DESCRIPTOR_BRANCH_ALWAYS);
1026 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1027 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1028 ar_next_buffer_index(i) * sizeof(struct descriptor));
1029 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001030
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001031 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001032
1033out_of_memory:
1034 ar_context_release(ctx);
1035
1036 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001037}
1038
1039static void ar_context_run(struct ar_context *ctx)
1040{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001041 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001042
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001043 for (i = 0; i < AR_BUFFERS; i++)
1044 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001045
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001046 ctx->pointer = ctx->buffer;
1047
1048 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001049 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001050}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001051
Stefan Richter53dca512008-12-14 21:47:04 +01001052static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001053{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001054 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001055
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001056 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001057
1058 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001059 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001060 return d;
1061 else
1062 return d + z - 1;
1063}
1064
Kristian Høgsberg30200732007-02-16 17:34:39 -05001065static void context_tasklet(unsigned long data)
1066{
1067 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001068 struct descriptor *d, *last;
1069 u32 address;
1070 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001071 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001072
David Moorefe5ca632008-01-06 17:21:41 -05001073 desc = list_entry(ctx->buffer_list.next,
1074 struct descriptor_buffer, list);
1075 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001076 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001077 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001078 address = le32_to_cpu(last->branch_address);
1079 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001080 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001081 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001082
1083 /* If the branch address points to a buffer outside of the
1084 * current buffer, advance to the next buffer. */
1085 if (address < desc->buffer_bus ||
1086 address >= desc->buffer_bus + desc->used)
1087 desc = list_entry(desc->list.next,
1088 struct descriptor_buffer, list);
1089 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001090 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001091
1092 if (!ctx->callback(ctx, d, last))
1093 break;
1094
David Moorefe5ca632008-01-06 17:21:41 -05001095 if (old_desc != desc) {
1096 /* If we've advanced to the next buffer, move the
1097 * previous buffer to the free list. */
1098 unsigned long flags;
1099 old_desc->used = 0;
1100 spin_lock_irqsave(&ctx->ohci->lock, flags);
1101 list_move_tail(&old_desc->list, &ctx->buffer_list);
1102 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1103 }
1104 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001105 }
1106}
1107
David Moorefe5ca632008-01-06 17:21:41 -05001108/*
1109 * Allocate a new buffer and add it to the list of free buffers for this
1110 * context. Must be called with ohci->lock held.
1111 */
Stefan Richter53dca512008-12-14 21:47:04 +01001112static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001113{
1114 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001115 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001116 int offset;
1117
1118 /*
1119 * 16MB of descriptors should be far more than enough for any DMA
1120 * program. This will catch run-away userspace or DoS attacks.
1121 */
1122 if (ctx->total_allocation >= 16*1024*1024)
1123 return -ENOMEM;
1124
1125 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1126 &bus_addr, GFP_ATOMIC);
1127 if (!desc)
1128 return -ENOMEM;
1129
1130 offset = (void *)&desc->buffer - (void *)desc;
Hector Martin18877512017-11-03 20:28:57 +09001131 /*
1132 * Some controllers, like JMicron ones, always issue 0x20-byte DMA reads
1133 * for descriptors, even 0x10-byte ones. This can cause page faults when
1134 * an IOMMU is in use and the oversized read crosses a page boundary.
1135 * Work around this by always leaving at least 0x10 bytes of padding.
1136 */
1137 desc->buffer_size = PAGE_SIZE - offset - 0x10;
David Moorefe5ca632008-01-06 17:21:41 -05001138 desc->buffer_bus = bus_addr + offset;
1139 desc->used = 0;
1140
1141 list_add_tail(&desc->list, &ctx->buffer_list);
1142 ctx->total_allocation += PAGE_SIZE;
1143
1144 return 0;
1145}
1146
Stefan Richter53dca512008-12-14 21:47:04 +01001147static int context_init(struct context *ctx, struct fw_ohci *ohci,
1148 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001149{
1150 ctx->ohci = ohci;
1151 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001152 ctx->total_allocation = 0;
1153
1154 INIT_LIST_HEAD(&ctx->buffer_list);
1155 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001156 return -ENOMEM;
1157
David Moorefe5ca632008-01-06 17:21:41 -05001158 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1159 struct descriptor_buffer, list);
1160
Kristian Høgsberg30200732007-02-16 17:34:39 -05001161 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1162 ctx->callback = callback;
1163
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001164 /*
1165 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001166 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001167 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001168 */
David Moorefe5ca632008-01-06 17:21:41 -05001169 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1170 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1171 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1172 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1173 ctx->last = ctx->buffer_tail->buffer;
1174 ctx->prev = ctx->buffer_tail->buffer;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001175 ctx->prev_z = 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001176
1177 return 0;
1178}
1179
Stefan Richter53dca512008-12-14 21:47:04 +01001180static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001181{
1182 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001183 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001184
David Moorefe5ca632008-01-06 17:21:41 -05001185 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1186 dma_free_coherent(card->device, PAGE_SIZE, desc,
1187 desc->buffer_bus -
1188 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001189}
1190
David Moorefe5ca632008-01-06 17:21:41 -05001191/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001192static struct descriptor *context_get_descriptors(struct context *ctx,
1193 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001194{
David Moorefe5ca632008-01-06 17:21:41 -05001195 struct descriptor *d = NULL;
1196 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001197
David Moorefe5ca632008-01-06 17:21:41 -05001198 if (z * sizeof(*d) > desc->buffer_size)
1199 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001200
David Moorefe5ca632008-01-06 17:21:41 -05001201 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1202 /* No room for the descriptor in this buffer, so advance to the
1203 * next one. */
1204
1205 if (desc->list.next == &ctx->buffer_list) {
1206 /* If there is no free buffer next in the list,
1207 * allocate one. */
1208 if (context_add_buffer(ctx) < 0)
1209 return NULL;
1210 }
1211 desc = list_entry(desc->list.next,
1212 struct descriptor_buffer, list);
1213 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001214 }
1215
David Moorefe5ca632008-01-06 17:21:41 -05001216 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001217 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001218 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001219
1220 return d;
1221}
1222
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001223static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001224{
1225 struct fw_ohci *ohci = ctx->ohci;
1226
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001227 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001228 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001229 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1230 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001231 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001232 flush_writes(ohci);
1233}
1234
1235static void context_append(struct context *ctx,
1236 struct descriptor *d, int z, int extra)
1237{
1238 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001239 struct descriptor_buffer *desc = ctx->buffer_tail;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001240 struct descriptor *d_branch;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001241
David Moorefe5ca632008-01-06 17:21:41 -05001242 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001243
David Moorefe5ca632008-01-06 17:21:41 -05001244 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001245
1246 wmb(); /* finish init of new descriptors before branch_address update */
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001247
1248 d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
1249 d_branch->branch_address = cpu_to_le32(d_bus | z);
1250
1251 /*
1252 * VT6306 incorrectly checks only the single descriptor at the
1253 * CommandPtr when the wake bit is written, so if it's a
1254 * multi-descriptor block starting with an INPUT_MORE, put a copy of
1255 * the branch address in the first descriptor.
1256 *
1257 * Not doing this for transmit contexts since not sure how it interacts
1258 * with skip addresses.
1259 */
1260 if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
1261 d_branch != ctx->prev &&
1262 (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
1263 cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
1264 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1265 }
1266
1267 ctx->prev = d;
1268 ctx->prev_z = z;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001269}
1270
1271static void context_stop(struct context *ctx)
1272{
Stefan Richter64d21722011-12-20 21:32:46 +01001273 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001274 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001275 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001276
Stefan Richter64d21722011-12-20 21:32:46 +01001277 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001278 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001279
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001280 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001281 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001282 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001283 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001284
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001285 if (i)
1286 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001287 }
Peter Hurleyde97cb62013-03-26 11:54:06 -04001288 ohci_err(ohci, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001289}
Kristian Høgsberged568912006-12-19 19:58:35 -05001290
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001291struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001292 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001293 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001294};
1295
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001296/*
1297 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001298 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001299 * generation handling and locking around packet queue manipulation.
1300 */
Stefan Richter53dca512008-12-14 21:47:04 +01001301static int at_context_queue_packet(struct context *ctx,
1302 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001303{
Kristian Høgsberged568912006-12-19 19:58:35 -05001304 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001305 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001306 struct driver_data *driver_data;
1307 struct descriptor *d, *last;
1308 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001309 int z, tcode;
1310
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001311 d = context_get_descriptors(ctx, 4, &d_bus);
1312 if (d == NULL) {
1313 packet->ack = RCODE_SEND_ERROR;
1314 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001315 }
1316
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001317 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001318 d[0].res_count = cpu_to_le16(packet->timestamp);
1319
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001320 /*
Adam Buchbinderb3834be2012-09-19 21:48:02 -04001321 * The DMA format for asynchronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001322 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001323 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001324 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001325
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001326 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001327 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001328 switch (tcode) {
1329 case TCODE_WRITE_QUADLET_REQUEST:
1330 case TCODE_WRITE_BLOCK_REQUEST:
1331 case TCODE_WRITE_RESPONSE:
1332 case TCODE_READ_QUADLET_REQUEST:
1333 case TCODE_READ_BLOCK_REQUEST:
1334 case TCODE_READ_QUADLET_RESPONSE:
1335 case TCODE_READ_BLOCK_RESPONSE:
1336 case TCODE_LOCK_REQUEST:
1337 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001338 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1339 (packet->speed << 16));
1340 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1341 (packet->header[0] & 0xffff0000));
1342 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001343
Kristian Høgsberged568912006-12-19 19:58:35 -05001344 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001345 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001346 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001347 header[3] = (__force __le32) packet->header[3];
1348
1349 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001350 break;
1351
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001352 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001353 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1354 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001355 header[1] = cpu_to_le32(packet->header[1]);
1356 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001357 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001358
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001359 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001360 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001361 break;
1362
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001363 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001364 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1365 (packet->speed << 16));
1366 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1367 d[0].req_count = cpu_to_le16(8);
1368 break;
1369
1370 default:
1371 /* BUG(); */
1372 packet->ack = RCODE_SEND_ERROR;
1373 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001374 }
1375
Clemens Ladischda289472011-04-11 09:57:54 +02001376 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001377 driver_data = (struct driver_data *) &d[3];
1378 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001379 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001380
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001381 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001382 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1383 payload_bus = dma_map_single(ohci->card.device,
1384 packet->payload,
1385 packet->payload_length,
1386 DMA_TO_DEVICE);
1387 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1388 packet->ack = RCODE_SEND_ERROR;
1389 return -1;
1390 }
1391 packet->payload_bus = payload_bus;
1392 packet->payload_mapped = true;
1393 } else {
1394 memcpy(driver_data->inline_data, packet->payload,
1395 packet->payload_length);
1396 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001397 }
1398
1399 d[2].req_count = cpu_to_le16(packet->payload_length);
1400 d[2].data_address = cpu_to_le32(payload_bus);
1401 last = &d[2];
1402 z = 3;
1403 } else {
1404 last = &d[0];
1405 z = 2;
1406 }
1407
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001408 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1409 DESCRIPTOR_IRQ_ALWAYS |
1410 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001411
Stefan Richterb6258fc2011-02-26 15:08:35 +01001412 /* FIXME: Document how the locking works. */
1413 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001414 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001415 dma_unmap_single(ohci->card.device, payload_bus,
1416 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001417 packet->ack = RCODE_GENERATION;
1418 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001419 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001420
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001421 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001422
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001423 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001424 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001425 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001426 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001427
1428 return 0;
1429}
1430
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001431static void at_context_flush(struct context *ctx)
1432{
1433 tasklet_disable(&ctx->tasklet);
1434
1435 ctx->flushing = true;
1436 context_tasklet((unsigned long)ctx);
1437 ctx->flushing = false;
1438
1439 tasklet_enable(&ctx->tasklet);
1440}
1441
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001442static int handle_at_packet(struct context *context,
1443 struct descriptor *d,
1444 struct descriptor *last)
1445{
1446 struct driver_data *driver_data;
1447 struct fw_packet *packet;
1448 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001449 int evt;
1450
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001451 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001452 /* This descriptor isn't done yet, stop iteration. */
1453 return 0;
1454
1455 driver_data = (struct driver_data *) &d[3];
1456 packet = driver_data->packet;
1457 if (packet == NULL)
1458 /* This packet was cancelled, just continue. */
1459 return 1;
1460
Stefan Richter19593ff2009-10-14 20:40:10 +02001461 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001462 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001463 packet->payload_length, DMA_TO_DEVICE);
1464
1465 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1466 packet->timestamp = le16_to_cpu(last->res_count);
1467
Stefan Richter64d21722011-12-20 21:32:46 +01001468 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001469
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001470 switch (evt) {
1471 case OHCI1394_evt_timeout:
1472 /* Async response transmit timed out. */
1473 packet->ack = RCODE_CANCELLED;
1474 break;
1475
1476 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001477 /*
1478 * The packet was flushed should give same error as
1479 * when we try to use a stale generation count.
1480 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001481 packet->ack = RCODE_GENERATION;
1482 break;
1483
1484 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001485 if (context->flushing)
1486 packet->ack = RCODE_GENERATION;
1487 else {
1488 /*
1489 * Using a valid (current) generation count, but the
1490 * node is not on the bus or not sending acks.
1491 */
1492 packet->ack = RCODE_NO_ACK;
1493 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001494 break;
1495
1496 case ACK_COMPLETE + 0x10:
1497 case ACK_PENDING + 0x10:
1498 case ACK_BUSY_X + 0x10:
1499 case ACK_BUSY_A + 0x10:
1500 case ACK_BUSY_B + 0x10:
1501 case ACK_DATA_ERROR + 0x10:
1502 case ACK_TYPE_ERROR + 0x10:
1503 packet->ack = evt - 0x10;
1504 break;
1505
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001506 case OHCI1394_evt_no_status:
1507 if (context->flushing) {
1508 packet->ack = RCODE_GENERATION;
1509 break;
1510 }
1511 /* fall through */
1512
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001513 default:
1514 packet->ack = RCODE_SEND_ERROR;
1515 break;
1516 }
1517
1518 packet->callback(packet, &ohci->card, packet->ack);
1519
1520 return 1;
1521}
1522
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001523#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1524#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1525#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1526#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1527#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001528
Stefan Richter53dca512008-12-14 21:47:04 +01001529static void handle_local_rom(struct fw_ohci *ohci,
1530 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531{
1532 struct fw_packet response;
1533 int tcode, length, i;
1534
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001535 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001536 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001537 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001538 else
1539 length = 4;
1540
1541 i = csr - CSR_CONFIG_ROM;
1542 if (i + length > CONFIG_ROM_SIZE) {
1543 fw_fill_response(&response, packet->header,
1544 RCODE_ADDRESS_ERROR, NULL, 0);
1545 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1546 fw_fill_response(&response, packet->header,
1547 RCODE_TYPE_ERROR, NULL, 0);
1548 } else {
1549 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1550 (void *) ohci->config_rom + i, length);
1551 }
1552
1553 fw_core_handle_response(&ohci->card, &response);
1554}
1555
Stefan Richter53dca512008-12-14 21:47:04 +01001556static void handle_local_lock(struct fw_ohci *ohci,
1557 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001558{
1559 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001560 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001561 __be32 *payload, lock_old;
1562 u32 lock_arg, lock_data;
1563
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001564 tcode = HEADER_GET_TCODE(packet->header[0]);
1565 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001566 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001567 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001568
1569 if (tcode == TCODE_LOCK_REQUEST &&
1570 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1571 lock_arg = be32_to_cpu(payload[0]);
1572 lock_data = be32_to_cpu(payload[1]);
1573 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1574 lock_arg = 0;
1575 lock_data = 0;
1576 } else {
1577 fw_fill_response(&response, packet->header,
1578 RCODE_TYPE_ERROR, NULL, 0);
1579 goto out;
1580 }
1581
1582 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1583 reg_write(ohci, OHCI1394_CSRData, lock_data);
1584 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1585 reg_write(ohci, OHCI1394_CSRControl, sel);
1586
Clemens Ladische1393662010-04-12 10:35:44 +02001587 for (try = 0; try < 20; try++)
1588 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1589 lock_old = cpu_to_be32(reg_read(ohci,
1590 OHCI1394_CSRData));
1591 fw_fill_response(&response, packet->header,
1592 RCODE_COMPLETE,
1593 &lock_old, sizeof(lock_old));
1594 goto out;
1595 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001596
Peter Hurleyde97cb62013-03-26 11:54:06 -04001597 ohci_err(ohci, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001598 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1599
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001600 out:
1601 fw_core_handle_response(&ohci->card, &response);
1602}
1603
Stefan Richter53dca512008-12-14 21:47:04 +01001604static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001605{
Clemens Ladisch26082032010-04-12 10:35:30 +02001606 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001607
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001608 if (ctx == &ctx->ohci->at_request_ctx) {
1609 packet->ack = ACK_PENDING;
1610 packet->callback(packet, &ctx->ohci->card, packet->ack);
1611 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001612
1613 offset =
1614 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001615 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001616 packet->header[2];
1617 csr = offset - CSR_REGISTER_BASE;
1618
1619 /* Handle config rom reads. */
1620 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1621 handle_local_rom(ctx->ohci, packet, csr);
1622 else switch (csr) {
1623 case CSR_BUS_MANAGER_ID:
1624 case CSR_BANDWIDTH_AVAILABLE:
1625 case CSR_CHANNELS_AVAILABLE_HI:
1626 case CSR_CHANNELS_AVAILABLE_LO:
1627 handle_local_lock(ctx->ohci, packet, csr);
1628 break;
1629 default:
1630 if (ctx == &ctx->ohci->at_request_ctx)
1631 fw_core_handle_request(&ctx->ohci->card, packet);
1632 else
1633 fw_core_handle_response(&ctx->ohci->card, packet);
1634 break;
1635 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001636
1637 if (ctx == &ctx->ohci->at_response_ctx) {
1638 packet->ack = ACK_COMPLETE;
1639 packet->callback(packet, &ctx->ohci->card, packet->ack);
1640 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001641}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001642
Stefan Richter53dca512008-12-14 21:47:04 +01001643static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001644{
Kristian Høgsberged568912006-12-19 19:58:35 -05001645 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001646 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001647
1648 spin_lock_irqsave(&ctx->ohci->lock, flags);
1649
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001650 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001651 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001652 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1653 handle_local_request(ctx, packet);
1654 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001655 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001656
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001657 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001658 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1659
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001660 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001661 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001662
Kristian Høgsberged568912006-12-19 19:58:35 -05001663}
1664
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001665static void detect_dead_context(struct fw_ohci *ohci,
1666 const char *name, unsigned int regs)
1667{
1668 u32 ctl;
1669
1670 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001671 if (ctl & CONTEXT_DEAD)
Peter Hurleyde97cb62013-03-26 11:54:06 -04001672 ohci_err(ohci, "DMA context %s has stopped, error code: %s\n",
Stefan Richter64d21722011-12-20 21:32:46 +01001673 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001674}
1675
1676static void handle_dead_contexts(struct fw_ohci *ohci)
1677{
1678 unsigned int i;
1679 char name[8];
1680
1681 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1682 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1683 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1684 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1685 for (i = 0; i < 32; ++i) {
1686 if (!(ohci->it_context_support & (1 << i)))
1687 continue;
1688 sprintf(name, "IT%u", i);
1689 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1690 }
1691 for (i = 0; i < 32; ++i) {
1692 if (!(ohci->ir_context_support & (1 << i)))
1693 continue;
1694 sprintf(name, "IR%u", i);
1695 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1696 }
1697 /* TODO: maybe try to flush and restart the dead contexts */
1698}
1699
Clemens Ladischa48777e2010-06-10 08:33:07 +02001700static u32 cycle_timer_ticks(u32 cycle_timer)
1701{
1702 u32 ticks;
1703
1704 ticks = cycle_timer & 0xfff;
1705 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1706 ticks += (3072 * 8000) * (cycle_timer >> 25);
1707
1708 return ticks;
1709}
1710
1711/*
1712 * Some controllers exhibit one or more of the following bugs when updating the
1713 * iso cycle timer register:
1714 * - When the lowest six bits are wrapping around to zero, a read that happens
1715 * at the same time will return garbage in the lowest ten bits.
1716 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1717 * not incremented for about 60 ns.
1718 * - Occasionally, the entire register reads zero.
1719 *
1720 * To catch these, we read the register three times and ensure that the
1721 * difference between each two consecutive reads is approximately the same, i.e.
1722 * less than twice the other. Furthermore, any negative difference indicates an
1723 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1724 * execute, so we have enough precision to compute the ratio of the differences.)
1725 */
1726static u32 get_cycle_time(struct fw_ohci *ohci)
1727{
1728 u32 c0, c1, c2;
1729 u32 t0, t1, t2;
1730 s32 diff01, diff12;
1731 int i;
1732
1733 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1734
1735 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1736 i = 0;
1737 c1 = c2;
1738 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1739 do {
1740 c0 = c1;
1741 c1 = c2;
1742 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1743 t0 = cycle_timer_ticks(c0);
1744 t1 = cycle_timer_ticks(c1);
1745 t2 = cycle_timer_ticks(c2);
1746 diff01 = t1 - t0;
1747 diff12 = t2 - t1;
1748 } while ((diff01 <= 0 || diff12 <= 0 ||
1749 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1750 && i++ < 20);
1751 }
1752
1753 return c2;
1754}
1755
1756/*
1757 * This function has to be called at least every 64 seconds. The bus_time
1758 * field stores not only the upper 25 bits of the BUS_TIME register but also
1759 * the most significant bit of the cycle timer in bit 6 so that we can detect
1760 * changes in this bit.
1761 */
1762static u32 update_bus_time(struct fw_ohci *ohci)
1763{
1764 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1765
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001766 if (unlikely(!ohci->bus_time_running)) {
1767 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1768 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1769 (cycle_time_seconds & 0x40);
1770 ohci->bus_time_running = true;
1771 }
1772
Clemens Ladischa48777e2010-06-10 08:33:07 +02001773 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1774 ohci->bus_time += 0x40;
1775
1776 return ohci->bus_time | cycle_time_seconds;
1777}
1778
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001779static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1780{
1781 int reg;
1782
1783 mutex_lock(&ohci->phy_reg_mutex);
1784 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001785 if (reg >= 0)
1786 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001787 mutex_unlock(&ohci->phy_reg_mutex);
1788 if (reg < 0)
1789 return reg;
1790
1791 switch (reg & 0x0f) {
1792 case 0x06:
1793 return 2; /* is child node (connected to parent node) */
1794 case 0x0e:
1795 return 3; /* is parent node (connected to child node) */
1796 }
1797 return 1; /* not connected */
1798}
1799
1800static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1801 int self_id_count)
1802{
1803 int i;
1804 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001805
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001806 for (i = 0; i < self_id_count; i++) {
1807 entry = ohci->self_id_buffer[i];
1808 if ((self_id & 0xff000000) == (entry & 0xff000000))
1809 return -1;
1810 if ((self_id & 0xff000000) < (entry & 0xff000000))
1811 return i;
1812 }
1813 return i;
1814}
1815
Stephan Gatzka52439d62012-09-03 21:17:50 +02001816static int initiated_reset(struct fw_ohci *ohci)
1817{
1818 int reg;
1819 int ret = 0;
1820
1821 mutex_lock(&ohci->phy_reg_mutex);
1822 reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
1823 if (reg >= 0) {
1824 reg = read_phy_reg(ohci, 8);
1825 reg |= 0x40;
1826 reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
1827 if (reg >= 0) {
1828 reg = read_phy_reg(ohci, 12); /* read register 12 */
1829 if (reg >= 0) {
1830 if ((reg & 0x08) == 0x08) {
1831 /* bit 3 indicates "initiated reset" */
1832 ret = 0x2;
1833 }
1834 }
1835 }
1836 }
1837 mutex_unlock(&ohci->phy_reg_mutex);
1838 return ret;
1839}
1840
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001841/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001842 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1843 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1844 * Construct the selfID from phy register contents.
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001845 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001846static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1847{
Stefan Richter28897fb2011-09-19 00:17:37 +02001848 int reg, i, pos, status;
1849 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1850 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001851
1852 reg = reg_read(ohci, OHCI1394_NodeID);
1853 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001854 ohci_notice(ohci,
1855 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001856 return -EBUSY;
1857 }
1858 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1859
Stefan Richter28897fb2011-09-19 00:17:37 +02001860 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001861 if (reg < 0)
1862 return reg;
1863 self_id |= ((reg & 0x07) << 8); /* power class */
1864
Stefan Richter28897fb2011-09-19 00:17:37 +02001865 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001866 if (reg < 0)
1867 return reg;
1868 self_id |= ((reg & 0x3f) << 16); /* gap count */
1869
1870 for (i = 0; i < 3; i++) {
1871 status = get_status_for_port(ohci, i);
1872 if (status < 0)
1873 return status;
1874 self_id |= ((status & 0x3) << (6 - (i * 2)));
1875 }
1876
Stephan Gatzka52439d62012-09-03 21:17:50 +02001877 self_id |= initiated_reset(ohci);
1878
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001879 pos = get_self_id_pos(ohci, self_id, self_id_count);
1880 if (pos >= 0) {
1881 memmove(&(ohci->self_id_buffer[pos+1]),
1882 &(ohci->self_id_buffer[pos]),
1883 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1884 ohci->self_id_buffer[pos] = self_id;
1885 self_id_count++;
1886 }
1887 return self_id_count;
1888}
1889
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001890static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001891{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001892 struct fw_ohci *ohci =
1893 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001894 int self_id_count, generation, new_generation, i, j;
1895 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001896 void *free_rom = NULL;
1897 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001898 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001899
1900 reg = reg_read(ohci, OHCI1394_NodeID);
1901 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001902 ohci_notice(ohci,
1903 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001904 return;
1905 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001906 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001907 ohci_notice(ohci, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001908 return;
1909 }
1910 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1911 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001912
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001913 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1914 if (!(ohci->is_root && is_new_root))
1915 reg_write(ohci, OHCI1394_LinkControlSet,
1916 OHCI1394_LinkControl_cycleMaster);
1917 ohci->is_root = is_new_root;
1918
Stefan Richterc8a9a492008-03-19 21:40:32 +01001919 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1920 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Peter Hurley67672132013-03-27 06:56:01 -04001921 ohci_notice(ohci, "self ID receive error\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001922 return;
1923 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001924 /*
1925 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001926 * bytes in the self ID receive buffer. Since we also receive
1927 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001928 * bit extra to get the actual number of self IDs.
1929 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001930 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001931
1932 if (self_id_count > 252) {
Peter Hurley67672132013-03-27 06:56:01 -04001933 ohci_notice(ohci, "bad selfIDSize (%08x)\n", reg);
Stefan Richter016bf3d2008-03-19 22:05:02 +01001934 return;
1935 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001936
Stefan Richteraf531222013-08-05 15:10:38 +02001937 generation = (cond_le32_to_cpu(ohci->self_id[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001938 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001939
1940 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richteraf531222013-08-05 15:10:38 +02001941 u32 id = cond_le32_to_cpu(ohci->self_id[i]);
1942 u32 id2 = cond_le32_to_cpu(ohci->self_id[i + 1]);
Peter Hurley67672132013-03-27 06:56:01 -04001943
1944 if (id != ~id2) {
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001945 /*
1946 * If the invalid data looks like a cycle start packet,
1947 * it's likely to be the result of the cycle master
1948 * having a wrong gap count. In this case, the self IDs
1949 * so far are valid and should be processed so that the
1950 * bus manager can then correct the gap count.
1951 */
Peter Hurley67672132013-03-27 06:56:01 -04001952 if (id == 0xffff008f) {
1953 ohci_notice(ohci, "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001954 self_id_count = j;
1955 break;
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001956 }
Peter Hurley67672132013-03-27 06:56:01 -04001957
1958 ohci_notice(ohci, "bad self ID %d/%d (%08x != ~%08x)\n",
1959 j, self_id_count, id, id2);
1960 return;
Stefan Richterc8a9a492008-03-19 21:40:32 +01001961 }
Peter Hurley67672132013-03-27 06:56:01 -04001962 ohci->self_id_buffer[j] = id;
Kristian Høgsberged568912006-12-19 19:58:35 -05001963 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001964
1965 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1966 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1967 if (self_id_count < 0) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001968 ohci_notice(ohci,
1969 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001970 return;
1971 }
1972 }
1973
1974 if (self_id_count == 0) {
Peter Hurley67672132013-03-27 06:56:01 -04001975 ohci_notice(ohci, "no self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001976 return;
1977 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001978 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001979
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001980 /*
1981 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001982 * problem we face is that a new bus reset can start while we
1983 * read out the self IDs from the DMA buffer. If this happens,
1984 * the DMA buffer will be overwritten with new self IDs and we
1985 * will read out inconsistent data. The OHCI specification
1986 * (section 11.2) recommends a technique similar to
1987 * linux/seqlock.h, where we remember the generation of the
1988 * self IDs in the buffer before reading them out and compare
1989 * it to the current generation after reading them out. If
1990 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001991 * of self IDs.
1992 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001993
1994 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1995 if (new_generation != generation) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001996 ohci_notice(ohci, "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001997 return;
1998 }
1999
2000 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02002001 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002002
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002003 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002004 context_stop(&ohci->at_request_ctx);
2005 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002006
Stefan Richter8a8c4732012-04-09 21:40:33 +02002007 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002008
Stefan Richter78dec562011-01-01 15:15:40 +01002009 /*
2010 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
2011 * packets in the AT queues and software needs to drain them.
2012 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
2013 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002014 at_context_flush(&ohci->at_request_ctx);
2015 at_context_flush(&ohci->at_response_ctx);
2016
Stefan Richter8a8c4732012-04-09 21:40:33 +02002017 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002018
2019 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05002020 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
2021
Stefan Richter4a635592010-02-21 17:58:01 +01002022 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02002023 ohci->request_generation = generation;
2024
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002025 /*
2026 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05002027 * have to do it under the spinlock also. If a new config rom
2028 * was set up before this reset, the old one is now no longer
2029 * in use and we can free it. Update the config rom pointers
2030 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01002031 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002032 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002033
2034 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002035 if (ohci->next_config_rom != ohci->config_rom) {
2036 free_rom = ohci->config_rom;
2037 free_rom_bus = ohci->config_rom_bus;
2038 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002039 ohci->config_rom = ohci->next_config_rom;
2040 ohci->config_rom_bus = ohci->next_config_rom_bus;
2041 ohci->next_config_rom = NULL;
2042
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002043 /*
2044 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05002045 * config_rom registers. Writing the header quadlet
2046 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002047 * do that last.
2048 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002049 reg_write(ohci, OHCI1394_BusOptions,
2050 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02002051 ohci->config_rom[0] = ohci->next_header;
2052 reg_write(ohci, OHCI1394_ConfigROMhdr,
2053 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05002054 }
2055
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002056 if (param_remote_dma) {
2057 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
2058 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
2059 }
Stefan Richter080de8c2008-02-28 20:54:43 +01002060
Stefan Richter8a8c4732012-04-09 21:40:33 +02002061 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002062
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002063 if (free_rom)
2064 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2065 free_rom, free_rom_bus);
2066
Stefan Richter64d21722011-12-20 21:32:46 +01002067 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002068
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002069 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002070 self_id_count, ohci->self_id_buffer,
2071 ohci->csr_state_setclear_abdicate);
2072 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002073}
2074
2075static irqreturn_t irq_handler(int irq, void *data)
2076{
2077 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002078 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002079 int i;
2080
2081 event = reg_read(ohci, OHCI1394_IntEventClear);
2082
Stefan Richtera5159582007-06-09 19:31:14 +02002083 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002084 return IRQ_NONE;
2085
Clemens Ladisch8327b372010-11-30 08:24:32 +01002086 /*
2087 * busReset and postedWriteErr must not be cleared yet
2088 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2089 */
2090 reg_write(ohci, OHCI1394_IntEventClear,
2091 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002092 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002093
2094 if (event & OHCI1394_selfIDComplete)
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02002095 queue_work(selfid_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002096
2097 if (event & OHCI1394_RQPkt)
2098 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2099
2100 if (event & OHCI1394_RSPkt)
2101 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2102
2103 if (event & OHCI1394_reqTxComplete)
2104 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2105
2106 if (event & OHCI1394_respTxComplete)
2107 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2108
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002109 if (event & OHCI1394_isochRx) {
2110 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2111 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002112
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002113 while (iso_event) {
2114 i = ffs(iso_event) - 1;
2115 tasklet_schedule(
2116 &ohci->ir_context_list[i].context.tasklet);
2117 iso_event &= ~(1 << i);
2118 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002119 }
2120
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002121 if (event & OHCI1394_isochTx) {
2122 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2123 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002124
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002125 while (iso_event) {
2126 i = ffs(iso_event) - 1;
2127 tasklet_schedule(
2128 &ohci->it_context_list[i].context.tasklet);
2129 iso_event &= ~(1 << i);
2130 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002131 }
2132
Jarod Wilson75f78322008-04-03 17:18:23 -04002133 if (unlikely(event & OHCI1394_regAccessFail))
Peter Hurleyde97cb62013-03-26 11:54:06 -04002134 ohci_err(ohci, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002135
Clemens Ladisch8327b372010-11-30 08:24:32 +01002136 if (unlikely(event & OHCI1394_postedWriteErr)) {
2137 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2138 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2139 reg_write(ohci, OHCI1394_IntEventClear,
2140 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002141 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002142 ohci_err(ohci, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002143 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002144
Stefan Richterbb9f2202007-12-22 22:14:52 +01002145 if (unlikely(event & OHCI1394_cycleTooLong)) {
2146 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002147 ohci_notice(ohci, "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002148 reg_write(ohci, OHCI1394_LinkControlSet,
2149 OHCI1394_LinkControl_cycleMaster);
2150 }
2151
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002152 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2153 /*
2154 * We need to clear this event bit in order to make
2155 * cycleMatch isochronous I/O work. In theory we should
2156 * stop active cycleMatch iso contexts now and restart
2157 * them at least two cycles later. (FIXME?)
2158 */
2159 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002160 ohci_notice(ohci, "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002161 }
2162
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002163 if (unlikely(event & OHCI1394_unrecoverableError))
2164 handle_dead_contexts(ohci);
2165
Clemens Ladischa48777e2010-06-10 08:33:07 +02002166 if (event & OHCI1394_cycle64Seconds) {
2167 spin_lock(&ohci->lock);
2168 update_bus_time(ohci);
2169 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002170 } else
2171 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002172
Kristian Høgsberged568912006-12-19 19:58:35 -05002173 return IRQ_HANDLED;
2174}
2175
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002176static int software_reset(struct fw_ohci *ohci)
2177{
Stefan Richter9f426172011-07-03 17:39:26 +02002178 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002179 int i;
2180
2181 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002182 for (i = 0; i < 500; i++) {
2183 val = reg_read(ohci, OHCI1394_HCControlSet);
2184 if (!~val)
2185 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002186
Stefan Richter9f426172011-07-03 17:39:26 +02002187 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002188 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002189
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002190 msleep(1);
2191 }
2192
2193 return -EBUSY;
2194}
2195
Stefan Richter8e859732009-10-08 00:41:59 +02002196static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2197{
2198 size_t size = length * 4;
2199
2200 memcpy(dest, src, size);
2201 if (size < CONFIG_ROM_SIZE)
2202 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2203}
2204
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002205static int configure_1394a_enhancements(struct fw_ohci *ohci)
2206{
2207 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002208 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002209
2210 /* Check if the driver should configure link and PHY. */
2211 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2212 OHCI1394_HCControl_programPhyEnable))
2213 return 0;
2214
2215 /* Paranoia: check whether the PHY supports 1394a, too. */
2216 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002217 ret = read_phy_reg(ohci, 2);
2218 if (ret < 0)
2219 return ret;
2220 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2221 ret = read_paged_phy_reg(ohci, 1, 8);
2222 if (ret < 0)
2223 return ret;
2224 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002225 enable_1394a = true;
2226 }
2227
2228 if (ohci->quirks & QUIRK_NO_1394A)
2229 enable_1394a = false;
2230
2231 /* Configure PHY and link consistently. */
2232 if (enable_1394a) {
2233 clear = 0;
2234 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2235 } else {
2236 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2237 set = 0;
2238 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002239 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002240 if (ret < 0)
2241 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002242
2243 if (enable_1394a)
2244 offset = OHCI1394_HCControlSet;
2245 else
2246 offset = OHCI1394_HCControlClear;
2247 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2248
2249 /* Clean up: configuration has been taken care of. */
2250 reg_write(ohci, OHCI1394_HCControlClear,
2251 OHCI1394_HCControl_programPhyEnable);
2252
2253 return 0;
2254}
2255
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002256static int probe_tsb41ba3d(struct fw_ohci *ohci)
2257{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002258 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2259 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2260 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002261
2262 reg = read_phy_reg(ohci, 2);
2263 if (reg < 0)
2264 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002265 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2266 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002267
Stefan Richterb810e4a2011-09-19 09:29:30 +02002268 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2269 reg = read_paged_phy_reg(ohci, 1, i + 10);
2270 if (reg < 0)
2271 return reg;
2272 if (reg != id[i])
2273 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002274 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002275 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002276}
2277
Stefan Richter8e859732009-10-08 00:41:59 +02002278static int ohci_enable(struct fw_card *card,
2279 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002280{
2281 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002282 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002283 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002284
Stefan Richtera354cf002015-11-01 15:52:13 +01002285 ret = software_reset(ohci);
2286 if (ret < 0) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002287 ohci_err(ohci, "failed to reset ohci card\n");
Stefan Richtera354cf002015-11-01 15:52:13 +01002288 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002289 }
2290
2291 /*
2292 * Now enable LPS, which we need in order to start accessing
2293 * most of the registers. In fact, on some cards (ALI M5251),
2294 * accessing registers in the SClk domain without LPS enabled
2295 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002296 * full link enabled. However, with some cards (well, at least
2297 * a JMicron PCIe card), we have to try again sometimes.
Peter Hurleybd972682013-04-28 23:24:08 +02002298 *
2299 * TI TSB82AA2 + TSB81BA3(A) cards signal LPS enabled early but
2300 * cannot actually use the phy at that time. These need tens of
2301 * millisecods pause between LPS write and first phy access too.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002302 */
Peter Hurleybd972682013-04-28 23:24:08 +02002303
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002304 reg_write(ohci, OHCI1394_HCControlSet,
2305 OHCI1394_HCControl_LPS |
2306 OHCI1394_HCControl_postedWriteEnable);
2307 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002308
Stefan Richter0ca49342014-03-06 20:39:04 +01002309 for (lps = 0, i = 0; !lps && i < 3; i++) {
Jarod Wilson02214722008-03-28 10:02:50 -04002310 msleep(50);
2311 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2312 OHCI1394_HCControl_LPS;
2313 }
2314
2315 if (!lps) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002316 ohci_err(ohci, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002317 return -EIO;
2318 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002319
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002320 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002321 ret = probe_tsb41ba3d(ohci);
2322 if (ret < 0)
2323 return ret;
2324 if (ret)
Peter Hurleyde97cb62013-03-26 11:54:06 -04002325 ohci_notice(ohci, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002326 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002327 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002328 }
2329
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002330 reg_write(ohci, OHCI1394_HCControlClear,
2331 OHCI1394_HCControl_noByteSwapData);
2332
Stefan Richteraffc9c22008-06-05 20:50:53 +02002333 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002334 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002335 OHCI1394_LinkControl_cycleTimerEnable |
2336 OHCI1394_LinkControl_cycleMaster);
2337
2338 reg_write(ohci, OHCI1394_ATRetries,
2339 OHCI1394_MAX_AT_REQ_RETRIES |
2340 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002341 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2342 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002343
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002344 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002345
Clemens Ladische18907c2012-06-13 22:29:20 +02002346 for (i = 0; i < 32; i++)
2347 if (ohci->ir_context_support & (1 << i))
2348 reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
2349 IR_CONTEXT_MULTI_CHANNEL_MODE);
2350
Clemens Ladische91b2782010-06-10 08:40:49 +02002351 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2352 if (version >= OHCI_VERSION_1_1) {
2353 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2354 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002355 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002356 }
2357
Clemens Ladischa1a11322010-06-10 08:35:06 +02002358 /* Get implemented bits of the priority arbitration request counter. */
2359 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2360 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2361 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002362 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002363
Stefan Richterfcd46b32014-01-18 17:32:20 +01002364 reg_write(ohci, OHCI1394_PhyUpperBound, FW_MAX_PHYSICAL_RANGE >> 16);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002365 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2366 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002367
Stefan Richter35d999b2010-04-10 16:04:56 +02002368 ret = configure_1394a_enhancements(ohci);
2369 if (ret < 0)
2370 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002371
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002372 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002373 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2374 if (ret < 0)
2375 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002376
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002377 /*
2378 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002379 * update mechanism described below in ohci_set_config_rom()
2380 * is not active. We have to update ConfigRomHeader and
2381 * BusOptions manually, and the write to ConfigROMmap takes
2382 * effect immediately. We tie this to the enabling of the
2383 * link, so we have a valid config rom before enabling - the
2384 * OHCI requires that ConfigROMhdr and BusOptions have valid
2385 * values before enabling.
2386 *
2387 * However, when the ConfigROMmap is written, some controllers
2388 * always read back quadlets 0 and 2 from the config rom to
2389 * the ConfigRomHeader and BusOptions registers on bus reset.
2390 * They shouldn't do that in this initial case where the link
2391 * isn't enabled. This means we have to use the same
2392 * workaround here, setting the bus header to 0 and then write
2393 * the right values in the bus reset tasklet.
2394 */
2395
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002396 if (config_rom) {
2397 ohci->next_config_rom =
2398 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2399 &ohci->next_config_rom_bus,
2400 GFP_KERNEL);
2401 if (ohci->next_config_rom == NULL)
2402 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002403
Stefan Richter8e859732009-10-08 00:41:59 +02002404 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002405 } else {
2406 /*
2407 * In the suspend case, config_rom is NULL, which
2408 * means that we just reuse the old config rom.
2409 */
2410 ohci->next_config_rom = ohci->config_rom;
2411 ohci->next_config_rom_bus = ohci->config_rom_bus;
2412 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002413
Stefan Richter8e859732009-10-08 00:41:59 +02002414 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002415 ohci->next_config_rom[0] = 0;
2416 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002417 reg_write(ohci, OHCI1394_BusOptions,
2418 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002419 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2420
2421 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2422
Stefan Richter148c7862010-06-05 11:46:49 +02002423 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2424 OHCI1394_RQPkt | OHCI1394_RSPkt |
2425 OHCI1394_isochTx | OHCI1394_isochRx |
2426 OHCI1394_postedWriteErr |
2427 OHCI1394_selfIDComplete |
2428 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002429 OHCI1394_cycleInconsistent |
2430 OHCI1394_unrecoverableError |
2431 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002432 OHCI1394_masterIntEnable;
2433 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2434 irqs |= OHCI1394_busReset;
2435 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2436
Kristian Høgsberged568912006-12-19 19:58:35 -05002437 reg_write(ohci, OHCI1394_HCControlSet,
2438 OHCI1394_HCControl_linkEnable |
2439 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002440
2441 reg_write(ohci, OHCI1394_LinkControlSet,
2442 OHCI1394_LinkControl_rcvSelfID |
2443 OHCI1394_LinkControl_rcvPhyPkt);
2444
2445 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002446 ar_context_run(&ohci->ar_response_ctx);
2447
2448 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002449
Stefan Richter02d37be2010-07-08 16:09:06 +02002450 /* We are ready to go, reset bus to finish initialization. */
2451 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002452
2453 return 0;
2454}
2455
Stefan Richter53dca512008-12-14 21:47:04 +01002456static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002457 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002458{
2459 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002460 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002461 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002462
2463 ohci = fw_ohci(card);
2464
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002465 /*
2466 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002467 * mechanism is a bit tricky, but easy enough to use. See
2468 * section 5.5.6 in the OHCI specification.
2469 *
2470 * The OHCI controller caches the new config rom address in a
2471 * shadow register (ConfigROMmapNext) and needs a bus reset
2472 * for the changes to take place. When the bus reset is
2473 * detected, the controller loads the new values for the
2474 * ConfigRomHeader and BusOptions registers from the specified
2475 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2476 * shadow register. All automatically and atomically.
2477 *
2478 * Now, there's a twist to this story. The automatic load of
2479 * ConfigRomHeader and BusOptions doesn't honor the
2480 * noByteSwapData bit, so with a be32 config rom, the
2481 * controller will load be32 values in to these registers
2482 * during the atomic update, even on litte endian
2483 * architectures. The workaround we use is to put a 0 in the
2484 * header quadlet; 0 is endian agnostic and means that the
2485 * config rom isn't ready yet. In the bus reset tasklet we
2486 * then set up the real values for the two registers.
2487 *
2488 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002489 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002490 */
2491
2492 next_config_rom =
2493 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2494 &next_config_rom_bus, GFP_KERNEL);
2495 if (next_config_rom == NULL)
2496 return -ENOMEM;
2497
Stefan Richter8a8c4732012-04-09 21:40:33 +02002498 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002499
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002500 /*
2501 * If there is not an already pending config_rom update,
2502 * push our new allocation into the ohci->next_config_rom
2503 * and then mark the local variable as null so that we
2504 * won't deallocate the new buffer.
2505 *
2506 * OTOH, if there is a pending config_rom update, just
2507 * use that buffer with the new config_rom data, and
2508 * let this routine free the unused DMA allocation.
2509 */
2510
Kristian Høgsberged568912006-12-19 19:58:35 -05002511 if (ohci->next_config_rom == NULL) {
2512 ohci->next_config_rom = next_config_rom;
2513 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002514 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002515 }
2516
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002517 copy_config_rom(ohci->next_config_rom, config_rom, length);
2518
2519 ohci->next_header = config_rom[0];
2520 ohci->next_config_rom[0] = 0;
2521
2522 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2523
Stefan Richter8a8c4732012-04-09 21:40:33 +02002524 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002525
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002526 /* If we didn't use the DMA allocation, delete it. */
2527 if (next_config_rom != NULL)
2528 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2529 next_config_rom, next_config_rom_bus);
2530
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002531 /*
2532 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002533 * effect. We clean up the old config rom memory and DMA
2534 * mappings in the bus reset tasklet, since the OHCI
2535 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002536 * takes effect.
2537 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002538
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002539 fw_schedule_bus_reset(&ohci->card, true, true);
2540
2541 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002542}
2543
2544static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2545{
2546 struct fw_ohci *ohci = fw_ohci(card);
2547
2548 at_context_transmit(&ohci->at_request_ctx, packet);
2549}
2550
2551static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2552{
2553 struct fw_ohci *ohci = fw_ohci(card);
2554
2555 at_context_transmit(&ohci->at_response_ctx, packet);
2556}
2557
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002558static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2559{
2560 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002561 struct context *ctx = &ohci->at_request_ctx;
2562 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002563 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002564
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002565 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002566
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002567 if (packet->ack != 0)
2568 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002569
Stefan Richter19593ff2009-10-14 20:40:10 +02002570 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002571 dma_unmap_single(ohci->card.device, packet->payload_bus,
2572 packet->payload_length, DMA_TO_DEVICE);
2573
Stefan Richter64d21722011-12-20 21:32:46 +01002574 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002575 driver_data->packet = NULL;
2576 packet->ack = RCODE_CANCELLED;
2577 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002578 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002579 out:
2580 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002581
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002582 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002583}
2584
Stefan Richter53dca512008-12-14 21:47:04 +01002585static int ohci_enable_phys_dma(struct fw_card *card,
2586 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002587{
2588 struct fw_ohci *ohci = fw_ohci(card);
2589 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002590 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002591
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002592 if (param_remote_dma)
2593 return 0;
2594
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002595 /*
2596 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2597 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2598 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002599
2600 spin_lock_irqsave(&ohci->lock, flags);
2601
2602 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002603 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002604 goto out;
2605 }
2606
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002607 /*
2608 * Note, if the node ID contains a non-local bus ID, physical DMA is
2609 * enabled for _all_ nodes on remote buses.
2610 */
Stefan Richter907293d2007-01-23 21:11:43 +01002611
2612 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2613 if (n < 32)
2614 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2615 else
2616 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2617
Kristian Høgsberged568912006-12-19 19:58:35 -05002618 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002619 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002620 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002621
2622 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002623}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002624
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002625static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002626{
2627 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002628 unsigned long flags;
2629 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002630
Clemens Ladisch60d32972010-06-10 08:24:35 +02002631 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002632 case CSR_STATE_CLEAR:
2633 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002634 if (ohci->is_root &&
2635 (reg_read(ohci, OHCI1394_LinkControlSet) &
2636 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002637 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002638 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002639 value = 0;
2640 if (ohci->csr_state_setclear_abdicate)
2641 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002642
Stefan Richterc8a94de2010-06-12 20:34:50 +02002643 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002644
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002645 case CSR_NODE_IDS:
2646 return reg_read(ohci, OHCI1394_NodeID) << 16;
2647
Clemens Ladisch60d32972010-06-10 08:24:35 +02002648 case CSR_CYCLE_TIME:
2649 return get_cycle_time(ohci);
2650
Clemens Ladischa48777e2010-06-10 08:33:07 +02002651 case CSR_BUS_TIME:
2652 /*
2653 * We might be called just after the cycle timer has wrapped
2654 * around but just before the cycle64Seconds handler, so we
2655 * better check here, too, if the bus time needs to be updated.
2656 */
2657 spin_lock_irqsave(&ohci->lock, flags);
2658 value = update_bus_time(ohci);
2659 spin_unlock_irqrestore(&ohci->lock, flags);
2660 return value;
2661
Clemens Ladisch27a23292010-06-10 08:34:13 +02002662 case CSR_BUSY_TIMEOUT:
2663 value = reg_read(ohci, OHCI1394_ATRetries);
2664 return (value >> 4) & 0x0ffff00f;
2665
Clemens Ladischa1a11322010-06-10 08:35:06 +02002666 case CSR_PRIORITY_BUDGET:
2667 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2668 (ohci->pri_req_max << 8);
2669
Clemens Ladisch60d32972010-06-10 08:24:35 +02002670 default:
2671 WARN_ON(1);
2672 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002673 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002674}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002675
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002676static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002677{
2678 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002679 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002680
2681 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002682 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002683 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2684 reg_write(ohci, OHCI1394_LinkControlClear,
2685 OHCI1394_LinkControl_cycleMaster);
2686 flush_writes(ohci);
2687 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002688 if (value & CSR_STATE_BIT_ABDICATE)
2689 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002690 break;
2691
2692 case CSR_STATE_SET:
2693 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2694 reg_write(ohci, OHCI1394_LinkControlSet,
2695 OHCI1394_LinkControl_cycleMaster);
2696 flush_writes(ohci);
2697 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002698 if (value & CSR_STATE_BIT_ABDICATE)
2699 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002700 break;
2701
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002702 case CSR_NODE_IDS:
2703 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2704 flush_writes(ohci);
2705 break;
2706
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002707 case CSR_CYCLE_TIME:
2708 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2709 reg_write(ohci, OHCI1394_IntEventSet,
2710 OHCI1394_cycleInconsistent);
2711 flush_writes(ohci);
2712 break;
2713
Clemens Ladischa48777e2010-06-10 08:33:07 +02002714 case CSR_BUS_TIME:
2715 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002716 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2717 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002718 spin_unlock_irqrestore(&ohci->lock, flags);
2719 break;
2720
Clemens Ladisch27a23292010-06-10 08:34:13 +02002721 case CSR_BUSY_TIMEOUT:
2722 value = (value & 0xf) | ((value & 0xf) << 4) |
2723 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2724 reg_write(ohci, OHCI1394_ATRetries, value);
2725 flush_writes(ohci);
2726 break;
2727
Clemens Ladischa1a11322010-06-10 08:35:06 +02002728 case CSR_PRIORITY_BUDGET:
2729 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2730 flush_writes(ohci);
2731 break;
2732
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002733 default:
2734 WARN_ON(1);
2735 break;
2736 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002737}
2738
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002739static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002740{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002741 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2742 ctx->header_length, ctx->header,
2743 ctx->base.callback_data);
2744 ctx->header_length = 0;
2745}
David Moore1aa292b2008-07-22 23:23:40 -07002746
Clemens Ladisch73864012012-03-18 19:04:05 +01002747static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002748{
Clemens Ladisch73864012012-03-18 19:04:05 +01002749 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002750
Clemens Ladisch0699a732013-07-22 21:32:09 +02002751 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE) {
2752 if (ctx->base.drop_overflow_headers)
2753 return;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002754 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002755 }
David Moore1aa292b2008-07-22 23:23:40 -07002756
Clemens Ladisch73864012012-03-18 19:04:05 +01002757 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002758 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002759
2760 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002761 * The two iso header quadlets are byteswapped to little
2762 * endian by the controller, but we want to present them
2763 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002764 */
2765 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002766 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002767 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002768 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002769 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002770 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002771 ctx->header_length += ctx->base.header_size;
2772}
2773
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002774static int handle_ir_packet_per_buffer(struct context *context,
2775 struct descriptor *d,
2776 struct descriptor *last)
2777{
2778 struct iso_context *ctx =
2779 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002780 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002781 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002782
Stefan Richter872e3302010-07-29 18:19:22 +02002783 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002784 if (pd->transfer_status)
2785 break;
David Moorebcee8932007-12-19 15:26:38 -05002786 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002787 /* Descriptor(s) not done yet, stop iteration */
2788 return 0;
2789
Clemens Ladischa572e682011-10-15 23:12:23 +02002790 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2791 d++;
2792 buffer_dma = le32_to_cpu(d->data_address);
2793 dma_sync_single_range_for_cpu(context->ohci->card.device,
2794 buffer_dma & PAGE_MASK,
2795 buffer_dma & ~PAGE_MASK,
2796 le16_to_cpu(d->req_count),
2797 DMA_FROM_DEVICE);
2798 }
2799
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002800 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002801
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002802 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2803 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002804
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002805 return 1;
2806}
2807
Stefan Richter872e3302010-07-29 18:19:22 +02002808/* d == last because each descriptor block is only a single descriptor. */
2809static int handle_ir_buffer_fill(struct context *context,
2810 struct descriptor *d,
2811 struct descriptor *last)
2812{
2813 struct iso_context *ctx =
2814 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002815 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002816 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002817
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002818 req_count = le16_to_cpu(last->req_count);
Mark Rutland6aa7de02017-10-23 14:07:29 -07002819 res_count = le16_to_cpu(READ_ONCE(last->res_count));
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002820 completed = req_count - res_count;
2821 buffer_dma = le32_to_cpu(last->data_address);
2822
2823 if (completed > 0) {
2824 ctx->mc_buffer_bus = buffer_dma;
2825 ctx->mc_completed = completed;
2826 }
2827
2828 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002829 /* Descriptor(s) not done yet, stop iteration */
2830 return 0;
2831
Clemens Ladischa572e682011-10-15 23:12:23 +02002832 dma_sync_single_range_for_cpu(context->ohci->card.device,
2833 buffer_dma & PAGE_MASK,
2834 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002835 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002836
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002837 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002838 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002839 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002840 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002841 ctx->mc_completed = 0;
2842 }
Stefan Richter872e3302010-07-29 18:19:22 +02002843
2844 return 1;
2845}
2846
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002847static void flush_ir_buffer_fill(struct iso_context *ctx)
2848{
2849 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2850 ctx->mc_buffer_bus & PAGE_MASK,
2851 ctx->mc_buffer_bus & ~PAGE_MASK,
2852 ctx->mc_completed, DMA_FROM_DEVICE);
2853
2854 ctx->base.callback.mc(&ctx->base,
2855 ctx->mc_buffer_bus + ctx->mc_completed,
2856 ctx->base.callback_data);
2857 ctx->mc_completed = 0;
2858}
2859
Clemens Ladischa572e682011-10-15 23:12:23 +02002860static inline void sync_it_packet_for_cpu(struct context *context,
2861 struct descriptor *pd)
2862{
2863 __le16 control;
2864 u32 buffer_dma;
2865
2866 /* only packets beginning with OUTPUT_MORE* have data buffers */
2867 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2868 return;
2869
2870 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2871 pd += 2;
2872
2873 /*
2874 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2875 * data buffer is in the context program's coherent page and must not
2876 * be synced.
2877 */
2878 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2879 (context->current_bus & PAGE_MASK)) {
2880 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2881 return;
2882 pd++;
2883 }
2884
2885 do {
2886 buffer_dma = le32_to_cpu(pd->data_address);
2887 dma_sync_single_range_for_cpu(context->ohci->card.device,
2888 buffer_dma & PAGE_MASK,
2889 buffer_dma & ~PAGE_MASK,
2890 le16_to_cpu(pd->req_count),
2891 DMA_TO_DEVICE);
2892 control = pd->control;
2893 pd++;
2894 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2895}
2896
Kristian Høgsberg30200732007-02-16 17:34:39 -05002897static int handle_it_packet(struct context *context,
2898 struct descriptor *d,
2899 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002900{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002901 struct iso_context *ctx =
2902 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002903 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002904 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002905
Jay Fenlason31769ce2009-11-21 00:05:56 +01002906 for (pd = d; pd <= last; pd++)
2907 if (pd->transfer_status)
2908 break;
2909 if (pd > last)
2910 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002911 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002912
Clemens Ladischa572e682011-10-15 23:12:23 +02002913 sync_it_packet_for_cpu(context, d);
2914
Clemens Ladisch0699a732013-07-22 21:32:09 +02002915 if (ctx->header_length + 4 > PAGE_SIZE) {
2916 if (ctx->base.drop_overflow_headers)
2917 return 1;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002918 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002919 }
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002920
Clemens Ladisch18d62712012-03-18 19:05:29 +01002921 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002922 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002923 /* Present this value as big-endian to match the receive code */
2924 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2925 le16_to_cpu(pd->res_count));
2926 ctx->header_length += 4;
2927
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002928 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2929 flush_iso_completions(ctx);
2930
Kristian Høgsberg30200732007-02-16 17:34:39 -05002931 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002932}
2933
Stefan Richter872e3302010-07-29 18:19:22 +02002934static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2935{
2936 u32 hi = channels >> 32, lo = channels;
2937
2938 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2939 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2940 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2941 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2942 mmiowb();
2943 ohci->mc_channels = channels;
2944}
2945
Stefan Richter53dca512008-12-14 21:47:04 +01002946static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002947 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002948{
2949 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002950 struct iso_context *uninitialized_var(ctx);
2951 descriptor_callback_t uninitialized_var(callback);
2952 u64 *uninitialized_var(channels);
2953 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002954 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002955
Stefan Richter8a8c4732012-04-09 21:40:33 +02002956 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002957
2958 switch (type) {
2959 case FW_ISO_CONTEXT_TRANSMIT:
2960 mask = &ohci->it_context_mask;
2961 callback = handle_it_packet;
2962 index = ffs(*mask) - 1;
2963 if (index >= 0) {
2964 *mask &= ~(1 << index);
2965 regs = OHCI1394_IsoXmitContextBase(index);
2966 ctx = &ohci->it_context_list[index];
2967 }
2968 break;
2969
2970 case FW_ISO_CONTEXT_RECEIVE:
2971 channels = &ohci->ir_context_channels;
2972 mask = &ohci->ir_context_mask;
2973 callback = handle_ir_packet_per_buffer;
2974 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2975 if (index >= 0) {
2976 *channels &= ~(1ULL << channel);
2977 *mask &= ~(1 << index);
2978 regs = OHCI1394_IsoRcvContextBase(index);
2979 ctx = &ohci->ir_context_list[index];
2980 }
2981 break;
2982
2983 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2984 mask = &ohci->ir_context_mask;
2985 callback = handle_ir_buffer_fill;
2986 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2987 if (index >= 0) {
2988 ohci->mc_allocated = true;
2989 *mask &= ~(1 << index);
2990 regs = OHCI1394_IsoRcvContextBase(index);
2991 ctx = &ohci->ir_context_list[index];
2992 }
2993 break;
2994
2995 default:
2996 index = -1;
2997 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002998 }
Stefan Richter872e3302010-07-29 18:19:22 +02002999
Stefan Richter8a8c4732012-04-09 21:40:33 +02003000 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05003001
3002 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02003003 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003004
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003005 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003006 ctx->header_length = 0;
3007 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02003008 if (ctx->header == NULL) {
3009 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003010 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02003011 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003012 ret = context_init(&ctx->context, ohci, regs, callback);
3013 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003014 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05003015
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003016 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02003017 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003018 ctx->mc_completed = 0;
3019 }
Stefan Richter872e3302010-07-29 18:19:22 +02003020
Kristian Høgsberged568912006-12-19 19:58:35 -05003021 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003022
3023 out_with_header:
3024 free_page((unsigned long)ctx->header);
3025 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02003026 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02003027
3028 switch (type) {
3029 case FW_ISO_CONTEXT_RECEIVE:
3030 *channels |= 1ULL << channel;
3031 break;
3032
3033 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3034 ohci->mc_allocated = false;
3035 break;
3036 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003037 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003038
Stefan Richter8a8c4732012-04-09 21:40:33 +02003039 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003040
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003041 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003042}
3043
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04003044static int ohci_start_iso(struct fw_iso_context *base,
3045 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05003046{
Stefan Richter373b2ed2007-03-04 14:45:18 +01003047 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05003048 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02003049 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05003050 int index;
3051
Clemens Ladisch44b74d92011-02-23 09:27:40 +01003052 /* the controller cannot start without any queued packets */
3053 if (ctx->context.last->branch_address == 0)
3054 return -ENODATA;
3055
Stefan Richter872e3302010-07-29 18:19:22 +02003056 switch (ctx->base.type) {
3057 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003058 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003059 match = 0;
3060 if (cycle >= 0)
3061 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003062 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003063
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003064 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3065 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003066 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003067 break;
3068
3069 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3070 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3071 /* fall through */
3072 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003073 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003074 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3075 if (cycle >= 0) {
3076 match |= (cycle & 0x07fff) << 12;
3077 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3078 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003079
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003080 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3081 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003082 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003083 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003084
3085 ctx->sync = sync;
3086 ctx->tags = tags;
3087
Stefan Richter872e3302010-07-29 18:19:22 +02003088 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003089 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003090
3091 return 0;
3092}
3093
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003094static int ohci_stop_iso(struct fw_iso_context *base)
3095{
3096 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003097 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003098 int index;
3099
Stefan Richter872e3302010-07-29 18:19:22 +02003100 switch (ctx->base.type) {
3101 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003102 index = ctx - ohci->it_context_list;
3103 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003104 break;
3105
3106 case FW_ISO_CONTEXT_RECEIVE:
3107 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003108 index = ctx - ohci->ir_context_list;
3109 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003110 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003111 }
3112 flush_writes(ohci);
3113 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003114 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003115
3116 return 0;
3117}
3118
Kristian Høgsberged568912006-12-19 19:58:35 -05003119static void ohci_free_iso_context(struct fw_iso_context *base)
3120{
3121 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003122 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003123 unsigned long flags;
3124 int index;
3125
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003126 ohci_stop_iso(base);
3127 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003128 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003129
Kristian Høgsberged568912006-12-19 19:58:35 -05003130 spin_lock_irqsave(&ohci->lock, flags);
3131
Stefan Richter872e3302010-07-29 18:19:22 +02003132 switch (base->type) {
3133 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003134 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003135 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003136 break;
3137
3138 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003139 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003140 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003141 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003142 break;
3143
3144 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3145 index = ctx - ohci->ir_context_list;
3146 ohci->ir_context_mask |= 1 << index;
3147 ohci->ir_context_channels |= ohci->mc_channels;
3148 ohci->mc_channels = 0;
3149 ohci->mc_allocated = false;
3150 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003151 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003152
3153 spin_unlock_irqrestore(&ohci->lock, flags);
3154}
3155
Stefan Richter872e3302010-07-29 18:19:22 +02003156static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003157{
Stefan Richter872e3302010-07-29 18:19:22 +02003158 struct fw_ohci *ohci = fw_ohci(base->card);
3159 unsigned long flags;
3160 int ret;
3161
3162 switch (base->type) {
3163 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3164
3165 spin_lock_irqsave(&ohci->lock, flags);
3166
3167 /* Don't allow multichannel to grab other contexts' channels. */
3168 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3169 *channels = ohci->ir_context_channels;
3170 ret = -EBUSY;
3171 } else {
3172 set_multichannel_mask(ohci, *channels);
3173 ret = 0;
3174 }
3175
3176 spin_unlock_irqrestore(&ohci->lock, flags);
3177
3178 break;
3179 default:
3180 ret = -EINVAL;
3181 }
3182
3183 return ret;
3184}
3185
Maxim Levitskydd237362010-11-29 04:09:50 +02003186#ifdef CONFIG_PM
3187static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3188{
3189 int i;
3190 struct iso_context *ctx;
3191
3192 for (i = 0 ; i < ohci->n_ir ; i++) {
3193 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003194 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003195 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3196 }
3197
3198 for (i = 0 ; i < ohci->n_it ; i++) {
3199 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003200 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003201 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3202 }
3203}
3204#endif
3205
Stefan Richter872e3302010-07-29 18:19:22 +02003206static int queue_iso_transmit(struct iso_context *ctx,
3207 struct fw_iso_packet *packet,
3208 struct fw_iso_buffer *buffer,
3209 unsigned long payload)
3210{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003211 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003212 struct fw_iso_packet *p;
3213 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003214 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003215 u32 z, header_z, payload_z, irq;
3216 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003217 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003218
Kristian Høgsberged568912006-12-19 19:58:35 -05003219 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003220 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003221
3222 if (p->skip)
3223 z = 1;
3224 else
3225 z = 2;
3226 if (p->header_length > 0)
3227 z++;
3228
3229 /* Determine the first page the payload isn't contained in. */
3230 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3231 if (p->payload_length > 0)
3232 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3233 else
3234 payload_z = 0;
3235
3236 z += payload_z;
3237
3238 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003239 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003240
Kristian Høgsberg30200732007-02-16 17:34:39 -05003241 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3242 if (d == NULL)
3243 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003244
3245 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003246 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003247 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003248 /*
3249 * Link the skip address to this descriptor itself. This causes
3250 * a context to skip a cycle whenever lost cycles or FIFO
3251 * overruns occur, without dropping the data. The application
3252 * should then decide whether this is an error condition or not.
3253 * FIXME: Make the context's cycle-lost behaviour configurable?
3254 */
3255 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003256
3257 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003258 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3259 IT_HEADER_TAG(p->tag) |
3260 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3261 IT_HEADER_CHANNEL(ctx->base.channel) |
3262 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003263 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003264 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003265 p->payload_length));
3266 }
3267
3268 if (p->header_length > 0) {
3269 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003270 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003271 memcpy(&d[z], p->header, p->header_length);
3272 }
3273
3274 pd = d + z - payload_z;
3275 payload_end_index = payload_index + p->payload_length;
3276 for (i = 0; i < payload_z; i++) {
3277 page = payload_index >> PAGE_SHIFT;
3278 offset = payload_index & ~PAGE_MASK;
3279 next_page_index = (page + 1) << PAGE_SHIFT;
3280 length =
3281 min(next_page_index, payload_end_index) - payload_index;
3282 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003283
3284 page_bus = page_private(buffer->pages[page]);
3285 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003286
Clemens Ladischa572e682011-10-15 23:12:23 +02003287 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3288 page_bus, offset, length,
3289 DMA_TO_DEVICE);
3290
Kristian Høgsberged568912006-12-19 19:58:35 -05003291 payload_index += length;
3292 }
3293
Kristian Høgsberged568912006-12-19 19:58:35 -05003294 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003295 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003296 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003297 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003298
Kristian Høgsberg30200732007-02-16 17:34:39 -05003299 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003300 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3301 DESCRIPTOR_STATUS |
3302 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003303 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003304
Kristian Høgsberg30200732007-02-16 17:34:39 -05003305 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003306
3307 return 0;
3308}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003309
Stefan Richter872e3302010-07-29 18:19:22 +02003310static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3311 struct fw_iso_packet *packet,
3312 struct fw_iso_buffer *buffer,
3313 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003314{
Clemens Ladischa572e682011-10-15 23:12:23 +02003315 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003316 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003317 dma_addr_t d_bus, page_bus;
3318 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003319 int i, j, length;
3320 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003321
3322 /*
David Moore1aa292b2008-07-22 23:23:40 -07003323 * The OHCI controller puts the isochronous header and trailer in the
3324 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003325 */
Stefan Richter872e3302010-07-29 18:19:22 +02003326 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003327 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003328
3329 /* Get header size in number of descriptors. */
3330 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3331 page = payload >> PAGE_SHIFT;
3332 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003333 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003334
3335 for (i = 0; i < packet_count; i++) {
3336 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003337 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003338 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003339 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003340 if (d == NULL)
3341 return -ENOMEM;
3342
David Moorebcee8932007-12-19 15:26:38 -05003343 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3344 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003345 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003346 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003347 d->req_count = cpu_to_le16(header_size);
3348 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003349 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003350 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3351
David Moorebcee8932007-12-19 15:26:38 -05003352 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003353 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003354 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003355 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003356 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3357 DESCRIPTOR_INPUT_MORE);
3358
3359 if (offset + rest < PAGE_SIZE)
3360 length = rest;
3361 else
3362 length = PAGE_SIZE - offset;
3363 pd->req_count = cpu_to_le16(length);
3364 pd->res_count = pd->req_count;
3365 pd->transfer_status = 0;
3366
3367 page_bus = page_private(buffer->pages[page]);
3368 pd->data_address = cpu_to_le32(page_bus + offset);
3369
Clemens Ladischa572e682011-10-15 23:12:23 +02003370 dma_sync_single_range_for_device(device, page_bus,
3371 offset, length,
3372 DMA_FROM_DEVICE);
3373
David Moorebcee8932007-12-19 15:26:38 -05003374 offset = (offset + length) & ~PAGE_MASK;
3375 rest -= length;
3376 if (offset == 0)
3377 page++;
3378 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003379 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3380 DESCRIPTOR_INPUT_LAST |
3381 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003382 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003383 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3384
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003385 context_append(&ctx->context, d, z, header_z);
3386 }
3387
3388 return 0;
3389}
3390
Stefan Richter872e3302010-07-29 18:19:22 +02003391static int queue_iso_buffer_fill(struct iso_context *ctx,
3392 struct fw_iso_packet *packet,
3393 struct fw_iso_buffer *buffer,
3394 unsigned long payload)
3395{
3396 struct descriptor *d;
3397 dma_addr_t d_bus, page_bus;
3398 int page, offset, rest, z, i, length;
3399
3400 page = payload >> PAGE_SHIFT;
3401 offset = payload & ~PAGE_MASK;
3402 rest = packet->payload_length;
3403
3404 /* We need one descriptor for each page in the buffer. */
3405 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3406
3407 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3408 return -EFAULT;
3409
3410 for (i = 0; i < z; i++) {
3411 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3412 if (d == NULL)
3413 return -ENOMEM;
3414
3415 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3416 DESCRIPTOR_BRANCH_ALWAYS);
3417 if (packet->skip && i == 0)
3418 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3419 if (packet->interrupt && i == z - 1)
3420 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3421
3422 if (offset + rest < PAGE_SIZE)
3423 length = rest;
3424 else
3425 length = PAGE_SIZE - offset;
3426 d->req_count = cpu_to_le16(length);
3427 d->res_count = d->req_count;
3428 d->transfer_status = 0;
3429
3430 page_bus = page_private(buffer->pages[page]);
3431 d->data_address = cpu_to_le32(page_bus + offset);
3432
Clemens Ladischa572e682011-10-15 23:12:23 +02003433 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3434 page_bus, offset, length,
3435 DMA_FROM_DEVICE);
3436
Stefan Richter872e3302010-07-29 18:19:22 +02003437 rest -= length;
3438 offset = 0;
3439 page++;
3440
3441 context_append(&ctx->context, d, 1, 0);
3442 }
3443
3444 return 0;
3445}
3446
Stefan Richter53dca512008-12-14 21:47:04 +01003447static int ohci_queue_iso(struct fw_iso_context *base,
3448 struct fw_iso_packet *packet,
3449 struct fw_iso_buffer *buffer,
3450 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003451{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003452 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003453 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003454 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003455
David Moorefe5ca632008-01-06 17:21:41 -05003456 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003457 switch (base->type) {
3458 case FW_ISO_CONTEXT_TRANSMIT:
3459 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3460 break;
3461 case FW_ISO_CONTEXT_RECEIVE:
3462 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3463 break;
3464 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3465 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3466 break;
3467 }
David Moorefe5ca632008-01-06 17:21:41 -05003468 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3469
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003470 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003471}
3472
Clemens Ladisch13882a82011-05-02 09:33:56 +02003473static void ohci_flush_queue_iso(struct fw_iso_context *base)
3474{
3475 struct context *ctx =
3476 &container_of(base, struct iso_context, base)->context;
3477
3478 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003479}
3480
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003481static int ohci_flush_iso_completions(struct fw_iso_context *base)
3482{
3483 struct iso_context *ctx = container_of(base, struct iso_context, base);
3484 int ret = 0;
3485
3486 tasklet_disable(&ctx->context.tasklet);
3487
3488 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3489 context_tasklet((unsigned long)&ctx->context);
3490
3491 switch (base->type) {
3492 case FW_ISO_CONTEXT_TRANSMIT:
3493 case FW_ISO_CONTEXT_RECEIVE:
3494 if (ctx->header_length != 0)
3495 flush_iso_completions(ctx);
3496 break;
3497 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3498 if (ctx->mc_completed != 0)
3499 flush_ir_buffer_fill(ctx);
3500 break;
3501 default:
3502 ret = -ENOSYS;
3503 }
3504
3505 clear_bit_unlock(0, &ctx->flushing_completions);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01003506 smp_mb__after_atomic();
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003507 }
3508
3509 tasklet_enable(&ctx->context.tasklet);
3510
3511 return ret;
3512}
3513
Stefan Richter21ebcd12007-01-14 15:29:07 +01003514static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003515 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003516 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003517 .update_phy_reg = ohci_update_phy_reg,
3518 .set_config_rom = ohci_set_config_rom,
3519 .send_request = ohci_send_request,
3520 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003521 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003522 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003523 .read_csr = ohci_read_csr,
3524 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003525
3526 .allocate_iso_context = ohci_allocate_iso_context,
3527 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003528 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003529 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003530 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003531 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003532 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003533 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003534};
3535
Stefan Richter2ed0f182008-03-01 12:35:29 +01003536#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003537static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003538{
3539 if (machine_is(powermac)) {
3540 struct device_node *ofn = pci_device_to_OF_node(dev);
3541
3542 if (ofn) {
3543 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3544 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3545 }
3546 }
3547}
3548
Stefan Richter5da3dac2010-04-02 14:05:02 +02003549static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003550{
3551 if (machine_is(powermac)) {
3552 struct device_node *ofn = pci_device_to_OF_node(dev);
3553
3554 if (ofn) {
3555 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3556 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3557 }
3558 }
3559}
3560#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003561static inline void pmac_ohci_on(struct pci_dev *dev) {}
3562static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003563#endif /* CONFIG_PPC_PMAC */
3564
Bill Pemberton03f94c02012-11-19 13:22:57 -05003565static int pci_probe(struct pci_dev *dev,
Stefan Richter53dca512008-12-14 21:47:04 +01003566 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003567{
3568 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003569 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003570 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003571 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003572 size_t size;
3573
Stefan Richter7f7e37112011-07-10 00:23:03 +02003574 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3575 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3576 return -ENOSYS;
3577 }
3578
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003579 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003580 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003581 err = -ENOMEM;
3582 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003583 }
3584
3585 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3586
Stefan Richter5da3dac2010-04-02 14:05:02 +02003587 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003588
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003589 err = pci_enable_device(dev);
3590 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003591 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003592 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003593 }
3594
3595 pci_set_master(dev);
3596 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3597 pci_set_drvdata(dev, ohci);
3598
3599 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003600 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003601
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003602 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003603
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003604 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3605 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003606 ohci_err(ohci, "invalid MMIO resource\n");
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003607 err = -ENXIO;
3608 goto fail_disable;
3609 }
3610
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003611 err = pci_request_region(dev, 0, ohci_driver_name);
3612 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003613 ohci_err(ohci, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003614 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003615 }
3616
3617 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3618 if (ohci->registers == NULL) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003619 ohci_err(ohci, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003620 err = -ENXIO;
3621 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003622 }
3623
Stefan Richter4a635592010-02-21 17:58:01 +01003624 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003625 if ((ohci_quirks[i].vendor == dev->vendor) &&
3626 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3627 ohci_quirks[i].device == dev->device) &&
3628 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3629 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003630 ohci->quirks = ohci_quirks[i].flags;
3631 break;
3632 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003633 if (param_quirks)
3634 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003635
Clemens Ladischec766a72010-11-30 08:25:17 +01003636 /*
3637 * Because dma_alloc_coherent() allocates at least one page,
3638 * we save space by using a common buffer for the AR request/
3639 * response descriptors and the self IDs buffer.
3640 */
3641 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3642 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3643 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3644 PAGE_SIZE,
3645 &ohci->misc_buffer_bus,
3646 GFP_KERNEL);
3647 if (!ohci->misc_buffer) {
3648 err = -ENOMEM;
3649 goto fail_iounmap;
3650 }
3651
3652 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003653 OHCI1394_AsReqRcvContextControlSet);
3654 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003655 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003656
Clemens Ladischec766a72010-11-30 08:25:17 +01003657 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003658 OHCI1394_AsRspRcvContextControlSet);
3659 if (err < 0)
3660 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003661
Clemens Ladischc088ab302010-11-30 08:24:01 +01003662 err = context_init(&ohci->at_request_ctx, ohci,
3663 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3664 if (err < 0)
3665 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003666
Clemens Ladischc088ab302010-11-30 08:24:01 +01003667 err = context_init(&ohci->at_response_ctx, ohci,
3668 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3669 if (err < 0)
3670 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003671
Kristian Høgsberged568912006-12-19 19:58:35 -05003672 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003673 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003674 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003675 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003676 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003677 ohci->n_ir = hweight32(ohci->ir_context_mask);
3678 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003679 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3680
Stefan Richter4802f162010-02-21 17:58:52 +01003681 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003682 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter100ceb62015-11-03 01:46:21 +01003683 /* JMicron JMB38x often shows 0 at first read, just ignore it */
3684 if (!ohci->it_context_support) {
3685 ohci_notice(ohci, "overriding IsoXmitIntMask\n");
3686 ohci->it_context_support = 0xf;
3687 }
Stefan Richter4802f162010-02-21 17:58:52 +01003688 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003689 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003690 ohci->n_it = hweight32(ohci->it_context_mask);
3691 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003692 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3693
Kristian Høgsberged568912006-12-19 19:58:35 -05003694 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003695 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003696 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003697 }
3698
Stefan Richteraf531222013-08-05 15:10:38 +02003699 ohci->self_id = ohci->misc_buffer + PAGE_SIZE/2;
Clemens Ladischec766a72010-11-30 08:25:17 +01003700 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003701
Kristian Høgsberged568912006-12-19 19:58:35 -05003702 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3703 max_receive = (bus_options >> 12) & 0xf;
3704 link_speed = bus_options & 0x7;
3705 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3706 reg_read(ohci, OHCI1394_GUIDLo);
3707
Peter Hurley247fd502013-03-27 06:59:58 -04003708 if (!(ohci->quirks & QUIRK_NO_MSI))
3709 pci_enable_msi(dev);
3710 if (request_irq(dev->irq, irq_handler,
3711 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
3712 ohci_driver_name, ohci)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003713 ohci_err(ohci, "failed to allocate interrupt %d\n", dev->irq);
Peter Hurley247fd502013-03-27 06:59:58 -04003714 err = -EIO;
3715 goto fail_msi;
3716 }
3717
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003718 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003719 if (err)
Peter Hurley247fd502013-03-27 06:59:58 -04003720 goto fail_irq;
Kristian Høgsberged568912006-12-19 19:58:35 -05003721
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003722 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Peter Hurleyde97cb62013-03-26 11:54:06 -04003723 ohci_notice(ohci,
3724 "added OHCI v%x.%x device as card %d, "
Stefan Richterfcd46b32014-01-18 17:32:20 +01003725 "%d IR + %d IT contexts, quirks 0x%x%s\n",
Peter Hurleyde97cb62013-03-26 11:54:06 -04003726 version >> 16, version & 0xff, ohci->card.index,
Stefan Richterfcd46b32014-01-18 17:32:20 +01003727 ohci->n_ir, ohci->n_it, ohci->quirks,
3728 reg_read(ohci, OHCI1394_PhyUpperBound) ?
Stefan Richter2fe20232014-05-29 15:23:26 +02003729 ", physUB" : "");
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003730
Kristian Høgsberged568912006-12-19 19:58:35 -05003731 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003732
Peter Hurley247fd502013-03-27 06:59:58 -04003733 fail_irq:
3734 free_irq(dev->irq, ohci);
3735 fail_msi:
3736 pci_disable_msi(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003737 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003738 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003739 kfree(ohci->it_context_list);
3740 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003741 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003742 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003743 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003744 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003745 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003746 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003747 fail_misc_buf:
3748 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3749 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003750 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003751 pci_iounmap(dev, ohci->registers);
3752 fail_iomem:
3753 pci_release_region(dev, 0);
3754 fail_disable:
3755 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003756 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003757 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003758 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003759 fail:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003760 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003761}
3762
3763static void pci_remove(struct pci_dev *dev)
3764{
Peter Hurley8db49142013-03-27 06:59:59 -04003765 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05003766
Peter Hurley8db49142013-03-27 06:59:59 -04003767 /*
3768 * If the removal is happening from the suspend state, LPS won't be
3769 * enabled and host registers (eg., IntMaskClear) won't be accessible.
3770 */
3771 if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
3772 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3773 flush_writes(ohci);
3774 }
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003775 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003776 fw_core_remove_card(&ohci->card);
3777
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003778 /*
3779 * FIXME: Fail all pending packets here, now that the upper
3780 * layers can't queue any more.
3781 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003782
3783 software_reset(ohci);
3784 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003785
3786 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3787 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3788 ohci->next_config_rom, ohci->next_config_rom_bus);
3789 if (ohci->config_rom)
3790 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3791 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003792 ar_context_release(&ohci->ar_request_ctx);
3793 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003794 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3795 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003796 context_release(&ohci->at_request_ctx);
3797 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003798 kfree(ohci->it_context_list);
3799 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003800 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003801 pci_iounmap(dev, ohci->registers);
3802 pci_release_region(dev, 0);
3803 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003804 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003805 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003806
Stefan Richter64d21722011-12-20 21:32:46 +01003807 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003808}
3809
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003810#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003811static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003812{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003813 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003814 int err;
3815
3816 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003817 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003818 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003819 ohci_err(ohci, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003820 return err;
3821 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003822 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003823 if (err)
Peter Hurleyde97cb62013-03-26 11:54:06 -04003824 ohci_err(ohci, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003825 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003826
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003827 return 0;
3828}
3829
Stefan Richter2ed0f182008-03-01 12:35:29 +01003830static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003831{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003832 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003833 int err;
3834
Stefan Richter5da3dac2010-04-02 14:05:02 +02003835 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003836 pci_set_power_state(dev, PCI_D0);
3837 pci_restore_state(dev);
3838 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003839 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003840 ohci_err(ohci, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003841 return err;
3842 }
3843
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003844 /* Some systems don't setup GUID register on resume from ram */
3845 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3846 !reg_read(ohci, OHCI1394_GUIDHi)) {
3847 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3848 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3849 }
3850
Maxim Levitskydd237362010-11-29 04:09:50 +02003851 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003852 if (err)
3853 return err;
3854
3855 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003856
Maxim Levitskydd237362010-11-29 04:09:50 +02003857 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003858}
3859#endif
3860
Németh Mártona67483d2010-01-10 13:14:26 +01003861static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003862 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3863 { }
3864};
3865
3866MODULE_DEVICE_TABLE(pci, pci_table);
3867
3868static struct pci_driver fw_ohci_pci_driver = {
3869 .name = ohci_driver_name,
3870 .id_table = pci_table,
3871 .probe = pci_probe,
3872 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003873#ifdef CONFIG_PM
3874 .resume = pci_resume,
3875 .suspend = pci_suspend,
3876#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003877};
3878
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003879static int __init fw_ohci_init(void)
3880{
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003881 selfid_workqueue = alloc_workqueue(KBUILD_MODNAME, WQ_MEM_RECLAIM, 0);
3882 if (!selfid_workqueue)
3883 return -ENOMEM;
3884
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003885 return pci_register_driver(&fw_ohci_pci_driver);
3886}
3887
3888static void __exit fw_ohci_cleanup(void)
3889{
3890 pci_unregister_driver(&fw_ohci_pci_driver);
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003891 destroy_workqueue(selfid_workqueue);
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003892}
3893
3894module_init(fw_ohci_init);
3895module_exit(fw_ohci_cleanup);
Axel Linfe2af112012-04-03 10:07:01 +08003896
Kristian Høgsberged568912006-12-19 19:58:35 -05003897MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3898MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3899MODULE_LICENSE("GPL");
3900
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003901/* Provide a module alias so root-on-sbp2 initrds don't break. */
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003902MODULE_ALIAS("ohci1394");