blob: fa079bbab89a45b58cd784c8481ddbe79d8c58e9 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070032#include "ixgbe.h"
Auke Kok9a799d72007-09-15 14:07:45 -070033#include "ixgbe_phy.h"
34
35#define IXGBE_82598_MAX_TX_QUEUES 32
36#define IXGBE_82598_MAX_RX_QUEUES 64
37#define IXGBE_82598_RAR_ENTRIES 16
Christopher Leech2c5645c2008-08-26 04:27:02 -070038#define IXGBE_82598_MC_TBL_SIZE 128
39#define IXGBE_82598_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000040#define IXGBE_82598_RX_PB_SIZE 512
Auke Kok9a799d72007-09-15 14:07:45 -070041
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000042static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000043 ixgbe_link_speed speed,
44 bool autoneg,
45 bool autoneg_wait_to_complete);
Donald Skidmorec4900be2008-11-20 21:11:42 -080046static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
47 u8 *eeprom_data);
Auke Kok9a799d72007-09-15 14:07:45 -070048
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070049/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000050 * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
51 * @hw: pointer to the HW structure
52 *
53 * The defaults for 82598 should be in the range of 50us to 50ms,
54 * however the hardware default for these parts is 500us to 1ms which is less
55 * than the 10ms recommended by the pci-e spec. To address this we need to
56 * increase the value to either 10ms to 250ms for capability version 1 config,
57 * or 16ms to 55ms for version 2.
58 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +000059static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000060{
61 struct ixgbe_adapter *adapter = hw->back;
62 u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
63 u16 pcie_devctl2;
64
65 /* only take action if timeout value is defaulted to 0 */
66 if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
67 goto out;
68
69 /*
70 * if capababilities version is type 1 we can write the
71 * timeout of 10ms to 250ms through the GCR register
72 */
73 if (!(gcr & IXGBE_GCR_CAP_VER2)) {
74 gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
75 goto out;
76 }
77
78 /*
79 * for version 2 capabilities we need to write the config space
80 * directly in order to set the completion timeout value for
81 * 16ms to 55ms
82 */
83 pci_read_config_word(adapter->pdev,
84 IXGBE_PCI_DEVICE_CONTROL2, &pcie_devctl2);
85 pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
86 pci_write_config_word(adapter->pdev,
87 IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
88out:
89 /* disable completion timeout resend */
90 gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
91 IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
92}
93
94/**
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -080095 * ixgbe_get_pcie_msix_count_82598 - Gets MSI-X vector count
96 * @hw: pointer to hardware structure
97 *
98 * Read PCIe configuration space, and get the MSI-X vector count from
99 * the capabilities table.
100 **/
Hannes Eder1aef47c2009-02-14 11:38:36 +0000101static u16 ixgbe_get_pcie_msix_count_82598(struct ixgbe_hw *hw)
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800102{
103 struct ixgbe_adapter *adapter = hw->back;
104 u16 msix_count;
105 pci_read_config_word(adapter->pdev, IXGBE_PCIE_MSIX_82598_CAPS,
106 &msix_count);
107 msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK;
108
109 /* MSI-X count is zero-based in HW, so increment to give proper value */
110 msix_count++;
111
112 return msix_count;
113}
114
115/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700116 */
Auke Kok9a799d72007-09-15 14:07:45 -0700117static s32 ixgbe_get_invariants_82598(struct ixgbe_hw *hw)
118{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700119 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz03cfa202009-03-19 01:23:29 +0000120
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700121 /* Call PHY identify routine to get the phy type */
122 ixgbe_identify_phy_generic(hw);
Auke Kok3957d632007-10-31 15:22:10 -0700123
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000124 mac->mcft_size = IXGBE_82598_MC_TBL_SIZE;
125 mac->vft_size = IXGBE_82598_VFT_TBL_SIZE;
126 mac->num_rar_entries = IXGBE_82598_RAR_ENTRIES;
127 mac->max_rx_queues = IXGBE_82598_MAX_RX_QUEUES;
128 mac->max_tx_queues = IXGBE_82598_MAX_TX_QUEUES;
129 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_82598(hw);
130
131 return 0;
132}
133
134/**
135 * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
136 * @hw: pointer to hardware structure
137 *
138 * Initialize any function pointers that were not able to be
139 * set during get_invariants because the PHY/SFP type was
140 * not known. Perform the SFP init if necessary.
141 *
142 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000143static s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000144{
145 struct ixgbe_mac_info *mac = &hw->mac;
146 struct ixgbe_phy_info *phy = &hw->phy;
147 s32 ret_val = 0;
148 u16 list_offset, data_offset;
149
150 /* Identify the PHY */
151 phy->ops.identify(hw);
152
153 /* Overwrite the link function pointers if copper PHY */
154 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
155 mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000156 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800157 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000158 }
159
160 switch (hw->phy.type) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700161 case ixgbe_phy_tn:
Emil Tantilov9dda1732011-03-05 01:28:07 +0000162 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700163 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
164 phy->ops.get_firmware_version =
165 &ixgbe_get_phy_firmware_version_tnx;
166 break;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800167 case ixgbe_phy_nl:
168 phy->ops.reset = &ixgbe_reset_phy_nl;
169
170 /* Call SFP+ identify routine to get the SFP+ module type */
171 ret_val = phy->ops.identify_sfp(hw);
172 if (ret_val != 0)
173 goto out;
174 else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
175 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
176 goto out;
177 }
178
179 /* Check to see if SFP+ module is supported */
180 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000181 &list_offset,
182 &data_offset);
Donald Skidmorec4900be2008-11-20 21:11:42 -0800183 if (ret_val != 0) {
184 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
185 goto out;
186 }
187 break;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700188 default:
189 break;
Auke Kok3957d632007-10-31 15:22:10 -0700190 }
191
Donald Skidmorec4900be2008-11-20 21:11:42 -0800192out:
193 return ret_val;
Auke Kok9a799d72007-09-15 14:07:45 -0700194}
195
196/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000197 * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
198 * @hw: pointer to hardware structure
199 *
200 * Starts the hardware using the generic start_hw function.
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000201 * Disables relaxed ordering Then set pcie completion timeout
202 *
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000203 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000204static s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000205{
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000206 u32 regval;
207 u32 i;
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000208 s32 ret_val = 0;
209
210 ret_val = ixgbe_start_hw_generic(hw);
211
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000212 /* Disable relaxed ordering */
213 for (i = 0; ((i < hw->mac.max_tx_queues) &&
214 (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
215 regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
216 regval &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
217 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), regval);
218 }
219
220 for (i = 0; ((i < hw->mac.max_rx_queues) &&
221 (i < IXGBE_DCA_MAX_QUEUES_82598)); i++) {
222 regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
223 regval &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
224 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
225 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
226 }
227
John Fastabende09ad232011-04-04 04:29:41 +0000228 hw->mac.rx_pb_size = IXGBE_82598_RX_PB_SIZE;
229
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000230 /* set the completion timeout for interface */
231 if (ret_val == 0)
232 ixgbe_set_pcie_completion_timeout(hw);
233
234 return ret_val;
235}
236
237/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700238 * ixgbe_get_link_capabilities_82598 - Determines link capabilities
Auke Kok9a799d72007-09-15 14:07:45 -0700239 * @hw: pointer to hardware structure
240 * @speed: pointer to link speed
241 * @autoneg: boolean auto-negotiation value
242 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700243 * Determines the link capabilities by reading the AUTOC register.
Auke Kok9a799d72007-09-15 14:07:45 -0700244 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700245static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700246 ixgbe_link_speed *speed,
247 bool *autoneg)
Auke Kok9a799d72007-09-15 14:07:45 -0700248{
249 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000250 u32 autoc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700251
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800252 /*
253 * Determine link capabilities based on the stored value of AUTOC,
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000254 * which represents EEPROM defaults. If AUTOC value has not been
255 * stored, use the current register value.
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800256 */
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000257 if (hw->mac.orig_link_settings_stored)
258 autoc = hw->mac.orig_autoc;
259 else
260 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
261
262 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
Auke Kok9a799d72007-09-15 14:07:45 -0700263 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
264 *speed = IXGBE_LINK_SPEED_1GB_FULL;
265 *autoneg = false;
266 break;
267
268 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
269 *speed = IXGBE_LINK_SPEED_10GB_FULL;
270 *autoneg = false;
271 break;
272
273 case IXGBE_AUTOC_LMS_1G_AN:
274 *speed = IXGBE_LINK_SPEED_1GB_FULL;
275 *autoneg = true;
276 break;
277
278 case IXGBE_AUTOC_LMS_KX4_AN:
279 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
280 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000281 if (autoc & IXGBE_AUTOC_KX4_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700282 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000283 if (autoc & IXGBE_AUTOC_KX_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700284 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
285 *autoneg = true;
286 break;
287
288 default:
289 status = IXGBE_ERR_LINK_SETUP;
290 break;
291 }
292
293 return status;
294}
295
296/**
Auke Kok9a799d72007-09-15 14:07:45 -0700297 * ixgbe_get_media_type_82598 - Determines media type
298 * @hw: pointer to hardware structure
299 *
300 * Returns the media type (fiber, copper, backplane)
301 **/
302static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
303{
304 enum ixgbe_media_type media_type;
305
Emil Tantilov037c6d02011-02-25 07:49:39 +0000306 /* Detect if there is a copper PHY attached. */
307 switch (hw->phy.type) {
308 case ixgbe_phy_cu_unknown:
309 case ixgbe_phy_tn:
310 case ixgbe_phy_aq:
311 media_type = ixgbe_media_type_copper;
312 goto out;
313 default:
314 break;
315 }
316
Auke Kok9a799d72007-09-15 14:07:45 -0700317 /* Media type for I82598 is based on device ID */
318 switch (hw->device_id) {
Don Skidmore1e336d02009-01-26 20:57:51 -0800319 case IXGBE_DEV_ID_82598:
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800320 case IXGBE_DEV_ID_82598_BX:
Emil Tantilov037c6d02011-02-25 07:49:39 +0000321 /* Default device ID is mezzanine card KX/KX4 */
Don Skidmore1e336d02009-01-26 20:57:51 -0800322 media_type = ixgbe_media_type_backplane;
323 break;
Auke Kok9a799d72007-09-15 14:07:45 -0700324 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
325 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800326 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
327 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -0700328 case IXGBE_DEV_ID_82598EB_XF_LR:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800329 case IXGBE_DEV_ID_82598EB_SFP_LOM:
Auke Kok9a799d72007-09-15 14:07:45 -0700330 media_type = ixgbe_media_type_fiber;
331 break;
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000332 case IXGBE_DEV_ID_82598EB_CX4:
333 case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
334 media_type = ixgbe_media_type_cx4;
335 break;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700336 case IXGBE_DEV_ID_82598AT:
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +0000337 case IXGBE_DEV_ID_82598AT2:
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700338 media_type = ixgbe_media_type_copper;
339 break;
Auke Kok9a799d72007-09-15 14:07:45 -0700340 default:
341 media_type = ixgbe_media_type_unknown;
342 break;
343 }
Emil Tantilov037c6d02011-02-25 07:49:39 +0000344out:
Auke Kok9a799d72007-09-15 14:07:45 -0700345 return media_type;
346}
347
348/**
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800349 * ixgbe_fc_enable_82598 - Enable flow control
350 * @hw: pointer to hardware structure
351 * @packetbuf_num: packet buffer number (0-7)
352 *
353 * Enable flow control according to the current settings.
354 **/
355static s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw, s32 packetbuf_num)
356{
357 s32 ret_val = 0;
358 u32 fctrl_reg;
359 u32 rmcs_reg;
360 u32 reg;
Don Skidmorea626e842010-02-11 04:13:49 +0000361 u32 link_speed = 0;
362 bool link_up;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800363
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000364#ifdef CONFIG_DCB
365 if (hw->fc.requested_mode == ixgbe_fc_pfc)
366 goto out;
367
368#endif /* CONFIG_DCB */
Don Skidmorea626e842010-02-11 04:13:49 +0000369 /*
370 * On 82598 having Rx FC on causes resets while doing 1G
371 * so if it's on turn it off once we know link_speed. For
372 * more details see 82598 Specification update.
373 */
374 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
375 if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
376 switch (hw->fc.requested_mode) {
377 case ixgbe_fc_full:
378 hw->fc.requested_mode = ixgbe_fc_tx_pause;
379 break;
380 case ixgbe_fc_rx_pause:
381 hw->fc.requested_mode = ixgbe_fc_none;
382 break;
383 default:
384 /* no change */
385 break;
386 }
387 }
388
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000389 /* Negotiate the fc mode to use */
390 ret_val = ixgbe_fc_autoneg(hw);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000391 if (ret_val == IXGBE_ERR_FLOW_CONTROL)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000392 goto out;
393
394 /* Disable any previous flow control settings */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800395 fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
396 fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
397
398 rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
399 rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
400
401 /*
402 * The possible values of fc.current_mode are:
403 * 0: Flow control is completely disabled
404 * 1: Rx flow control is enabled (we can receive pause frames,
405 * but not send pause frames).
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000406 * 2: Tx flow control is enabled (we can send pause frames but
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800407 * we do not support receiving pause frames).
408 * 3: Both Rx and Tx flow control (symmetric) are enabled.
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000409#ifdef CONFIG_DCB
410 * 4: Priority Flow Control is enabled.
411#endif
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000412 * other: Invalid.
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800413 */
414 switch (hw->fc.current_mode) {
415 case ixgbe_fc_none:
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000416 /*
417 * Flow control is disabled by software override or autoneg.
418 * The code below will actually disable it in the HW.
419 */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800420 break;
421 case ixgbe_fc_rx_pause:
422 /*
423 * Rx Flow control is enabled and Tx Flow control is
424 * disabled by software override. Since there really
425 * isn't a way to advertise that we are capable of RX
426 * Pause ONLY, we will advertise that we support both
427 * symmetric and asymmetric Rx PAUSE. Later, we will
428 * disable the adapter's ability to send PAUSE frames.
429 */
430 fctrl_reg |= IXGBE_FCTRL_RFCE;
431 break;
432 case ixgbe_fc_tx_pause:
433 /*
434 * Tx Flow control is enabled, and Rx Flow control is
435 * disabled by software override.
436 */
437 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
438 break;
439 case ixgbe_fc_full:
440 /* Flow control (both Rx and Tx) is enabled by SW override. */
441 fctrl_reg |= IXGBE_FCTRL_RFCE;
442 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
443 break;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000444#ifdef CONFIG_DCB
445 case ixgbe_fc_pfc:
446 goto out;
447 break;
448#endif /* CONFIG_DCB */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800449 default:
450 hw_dbg(hw, "Flow control param set incorrectly\n");
Peter P Waskiewicz Jr539e5f02009-09-30 12:07:38 +0000451 ret_val = IXGBE_ERR_CONFIG;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800452 goto out;
453 break;
454 }
455
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000456 /* Set 802.3x based flow control settings. */
PJ Waskiewicz2132d382009-04-09 22:26:21 +0000457 fctrl_reg |= IXGBE_FCTRL_DPF;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800458 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
459 IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
460
461 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
462 if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
John Fastabend9da712d2011-08-23 03:14:22 +0000463 reg = hw->fc.low_water << 6;
John Fastabend16b61be2010-11-16 19:26:44 -0800464 if (hw->fc.send_xon)
465 reg |= IXGBE_FCRTL_XONE;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000466
John Fastabend16b61be2010-11-16 19:26:44 -0800467 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(packetbuf_num), reg);
468
John Fastabend9da712d2011-08-23 03:14:22 +0000469 reg = hw->fc.high_water[packetbuf_num] << 6;
John Fastabend16b61be2010-11-16 19:26:44 -0800470 reg |= IXGBE_FCRTH_FCEN;
471
472 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(packetbuf_num), reg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800473 }
474
475 /* Configure pause time (2 TCs per register) */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000476 reg = IXGBE_READ_REG(hw, IXGBE_FCTTV(packetbuf_num / 2));
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800477 if ((packetbuf_num & 1) == 0)
478 reg = (reg & 0xFFFF0000) | hw->fc.pause_time;
479 else
480 reg = (reg & 0x0000FFFF) | (hw->fc.pause_time << 16);
481 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(packetbuf_num / 2), reg);
482
483 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, (hw->fc.pause_time >> 1));
484
485out:
486 return ret_val;
487}
488
489/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000490 * ixgbe_start_mac_link_82598 - Configures MAC link settings
Auke Kok9a799d72007-09-15 14:07:45 -0700491 * @hw: pointer to hardware structure
492 *
493 * Configures link settings based on values in the ixgbe_hw struct.
494 * Restarts the link. Performs autonegotiation if needed.
495 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000496static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
497 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700498{
499 u32 autoc_reg;
500 u32 links_reg;
501 u32 i;
502 s32 status = 0;
503
Auke Kok9a799d72007-09-15 14:07:45 -0700504 /* Restart link */
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800505 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Auke Kok9a799d72007-09-15 14:07:45 -0700506 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
507 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
508
509 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000510 if (autoneg_wait_to_complete) {
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800511 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
512 IXGBE_AUTOC_LMS_KX4_AN ||
513 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
514 IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
Auke Kok9a799d72007-09-15 14:07:45 -0700515 links_reg = 0; /* Just in case Autoneg time = 0 */
516 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
517 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
518 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
519 break;
520 msleep(100);
521 }
522 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
523 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700524 hw_dbg(hw, "Autonegotiation did not complete.\n");
Auke Kok9a799d72007-09-15 14:07:45 -0700525 }
526 }
527 }
528
Auke Kok9a799d72007-09-15 14:07:45 -0700529 /* Add delay to filter out noises during initial link setup */
530 msleep(50);
531
532 return status;
533}
534
535/**
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000536 * ixgbe_validate_link_ready - Function looks for phy link
537 * @hw: pointer to hardware structure
538 *
539 * Function indicates success when phy link is available. If phy is not ready
540 * within 5 seconds of MAC indicating link, the function returns error.
541 **/
542static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
543{
544 u32 timeout;
545 u16 an_reg;
546
547 if (hw->device_id != IXGBE_DEV_ID_82598AT2)
548 return 0;
549
550 for (timeout = 0;
551 timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
552 hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN, &an_reg);
553
554 if ((an_reg & MDIO_AN_STAT1_COMPLETE) &&
555 (an_reg & MDIO_STAT1_LSTATUS))
556 break;
557
558 msleep(100);
559 }
560
561 if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
562 hw_dbg(hw, "Link was indicated but link is down\n");
563 return IXGBE_ERR_LINK_SETUP;
564 }
565
566 return 0;
567}
568
569/**
Auke Kok9a799d72007-09-15 14:07:45 -0700570 * ixgbe_check_mac_link_82598 - Get link/speed status
571 * @hw: pointer to hardware structure
572 * @speed: pointer to link speed
573 * @link_up: true is link is up, false otherwise
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700574 * @link_up_wait_to_complete: bool used to wait for link up or not
Auke Kok9a799d72007-09-15 14:07:45 -0700575 *
576 * Reads the links register to determine if link is up and the current speed
577 **/
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700578static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
579 ixgbe_link_speed *speed, bool *link_up,
580 bool link_up_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700581{
582 u32 links_reg;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700583 u32 i;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800584 u16 link_reg, adapt_comp_reg;
585
586 /*
587 * SERDES PHY requires us to read link status from register 0xC79F.
588 * Bit 0 set indicates link is up/ready; clear indicates link down.
589 * 0xC00C is read to check that the XAUI lanes are active. Bit 0
590 * clear indicates active; set indicates inactive.
591 */
592 if (hw->phy.type == ixgbe_phy_nl) {
Ben Hutchings6b73e102009-04-29 08:08:58 +0000593 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
594 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
595 hw->phy.ops.read_reg(hw, 0xC00C, MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800596 &adapt_comp_reg);
597 if (link_up_wait_to_complete) {
598 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
599 if ((link_reg & 1) &&
600 ((adapt_comp_reg & 1) == 0)) {
601 *link_up = true;
602 break;
603 } else {
604 *link_up = false;
605 }
606 msleep(100);
607 hw->phy.ops.read_reg(hw, 0xC79F,
Ben Hutchings6b73e102009-04-29 08:08:58 +0000608 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800609 &link_reg);
610 hw->phy.ops.read_reg(hw, 0xC00C,
Ben Hutchings6b73e102009-04-29 08:08:58 +0000611 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800612 &adapt_comp_reg);
613 }
614 } else {
615 if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
616 *link_up = true;
617 else
618 *link_up = false;
619 }
620
621 if (*link_up == false)
622 goto out;
623 }
Auke Kok9a799d72007-09-15 14:07:45 -0700624
625 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700626 if (link_up_wait_to_complete) {
627 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
628 if (links_reg & IXGBE_LINKS_UP) {
629 *link_up = true;
630 break;
631 } else {
632 *link_up = false;
633 }
634 msleep(100);
635 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
636 }
637 } else {
638 if (links_reg & IXGBE_LINKS_UP)
639 *link_up = true;
640 else
641 *link_up = false;
642 }
Auke Kok9a799d72007-09-15 14:07:45 -0700643
644 if (links_reg & IXGBE_LINKS_SPEED)
645 *speed = IXGBE_LINK_SPEED_10GB_FULL;
646 else
647 *speed = IXGBE_LINK_SPEED_1GB_FULL;
648
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000649 if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && (*link_up == true) &&
650 (ixgbe_validate_link_ready(hw) != 0))
651 *link_up = false;
652
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000653 /* if link is down, zero out the current_mode */
654 if (*link_up == false) {
655 hw->fc.current_mode = ixgbe_fc_none;
656 hw->fc.fc_was_autonegged = false;
657 }
Donald Skidmorec4900be2008-11-20 21:11:42 -0800658out:
Auke Kok9a799d72007-09-15 14:07:45 -0700659 return 0;
660}
661
662/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000663 * ixgbe_setup_mac_link_82598 - Set MAC link speed
Auke Kok9a799d72007-09-15 14:07:45 -0700664 * @hw: pointer to hardware structure
665 * @speed: new link speed
666 * @autoneg: true if auto-negotiation enabled
Emil Tantilov037c6d02011-02-25 07:49:39 +0000667 * @autoneg_wait_to_complete: true when waiting for completion is needed
Auke Kok9a799d72007-09-15 14:07:45 -0700668 *
669 * Set the link speed in the AUTOC register and restarts link.
670 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000671static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800672 ixgbe_link_speed speed, bool autoneg,
673 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700674{
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800675 s32 status = 0;
676 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
677 u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
678 u32 autoc = curr_autoc;
679 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
Auke Kok9a799d72007-09-15 14:07:45 -0700680
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800681 /* Check to see if speed passed in is supported. */
682 ixgbe_get_link_capabilities_82598(hw, &link_capabilities, &autoneg);
683 speed &= link_capabilities;
684
685 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
Auke Kok9a799d72007-09-15 14:07:45 -0700686 status = IXGBE_ERR_LINK_SETUP;
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800687
688 /* Set KX4/KX support according to speed requested */
689 else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
690 link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
691 autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
692 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
693 autoc |= IXGBE_AUTOC_KX4_SUPP;
694 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
695 autoc |= IXGBE_AUTOC_KX_SUPP;
696 if (autoc != curr_autoc)
697 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700698 }
699
700 if (status == 0) {
Auke Kok9a799d72007-09-15 14:07:45 -0700701 /*
702 * Setup and restart the link based on the new values in
703 * ixgbe_hw This will write the AUTOC register based on the new
704 * stored values
705 */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000706 status = ixgbe_start_mac_link_82598(hw,
707 autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700708 }
709
710 return status;
711}
712
713
714/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000715 * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
Auke Kok9a799d72007-09-15 14:07:45 -0700716 * @hw: pointer to hardware structure
717 * @speed: new link speed
718 * @autoneg: true if autonegotiation enabled
719 * @autoneg_wait_to_complete: true if waiting is needed to complete
720 *
721 * Sets the link speed in the AUTOC register in the MAC and restarts link.
722 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000723static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700724 ixgbe_link_speed speed,
725 bool autoneg,
726 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700727{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700728 s32 status;
Auke Kok9a799d72007-09-15 14:07:45 -0700729
730 /* Setup the PHY according to input speed */
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700731 status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
732 autoneg_wait_to_complete);
Auke Kok3957d632007-10-31 15:22:10 -0700733 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000734 ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700735
736 return status;
737}
738
739/**
740 * ixgbe_reset_hw_82598 - Performs hardware reset
741 * @hw: pointer to hardware structure
742 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700743 * Resets the hardware by resetting the transmit and receive units, masks and
Auke Kok9a799d72007-09-15 14:07:45 -0700744 * clears all interrupts, performing a PHY reset, and performing a link (MAC)
745 * reset.
746 **/
747static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
748{
749 s32 status = 0;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700750 s32 phy_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700751 u32 ctrl;
752 u32 gheccr;
753 u32 i;
754 u32 autoc;
755 u8 analog_val;
756
757 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000758 status = hw->mac.ops.stop_adapter(hw);
759 if (status != 0)
760 goto reset_hw_out;
Auke Kok9a799d72007-09-15 14:07:45 -0700761
762 /*
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700763 * Power up the Atlas Tx lanes if they are currently powered down.
764 * Atlas Tx lanes are powered down for MAC loopback tests, but
Auke Kok9a799d72007-09-15 14:07:45 -0700765 * they are not automatically restored on reset.
766 */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700767 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700768 if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700769 /* Enable Tx Atlas so packets can be transmitted again */
770 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
771 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700772 analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700773 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
774 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700775
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700776 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
777 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700778 analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700779 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
780 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700781
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700782 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
783 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700784 analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700785 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
786 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700787
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700788 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
789 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700790 analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700791 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
792 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700793 }
794
795 /* Reset PHY */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000796 if (hw->phy.reset_disable == false) {
797 /* PHY ops must be identified and initialized prior to reset */
798
799 /* Init PHY and function pointers, perform SFP setup */
Don Skidmore8ca783a2009-05-26 20:40:47 -0700800 phy_status = hw->phy.ops.init(hw);
801 if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000802 goto reset_hw_out;
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000803 if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
804 goto mac_reset_top;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700805
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700806 hw->phy.ops.reset(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000807 }
Auke Kok9a799d72007-09-15 14:07:45 -0700808
Emil Tantilova4297dc2011-02-14 08:45:13 +0000809mac_reset_top:
Auke Kok9a799d72007-09-15 14:07:45 -0700810 /*
811 * Issue global reset to the MAC. This needs to be a SW reset.
812 * If link reset is used, it might reset the MAC when mng is using it
813 */
Alexander Duyck8132b542011-07-15 07:29:44 +0000814 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL) | IXGBE_CTRL_RST;
815 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
Auke Kok9a799d72007-09-15 14:07:45 -0700816 IXGBE_WRITE_FLUSH(hw);
817
818 /* Poll for reset bit to self-clear indicating reset is complete */
819 for (i = 0; i < 10; i++) {
820 udelay(1);
821 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
822 if (!(ctrl & IXGBE_CTRL_RST))
823 break;
824 }
825 if (ctrl & IXGBE_CTRL_RST) {
826 status = IXGBE_ERR_RESET_FAILED;
827 hw_dbg(hw, "Reset polling failed to complete.\n");
828 }
829
Alexander Duyck8132b542011-07-15 07:29:44 +0000830 msleep(50);
831
Emil Tantilova4297dc2011-02-14 08:45:13 +0000832 /*
833 * Double resets are required for recovery from certain error
834 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +0000835 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +0000836 */
837 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
838 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +0000839 goto mac_reset_top;
840 }
841
Auke Kok9a799d72007-09-15 14:07:45 -0700842 gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
843 gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
844 IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
845
846 /*
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800847 * Store the original AUTOC value if it has not been
848 * stored off yet. Otherwise restore the stored original
849 * AUTOC value since the reset operation sets back to deaults.
Auke Kok9a799d72007-09-15 14:07:45 -0700850 */
851 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800852 if (hw->mac.orig_link_settings_stored == false) {
853 hw->mac.orig_autoc = autoc;
854 hw->mac.orig_link_settings_stored = true;
855 } else if (autoc != hw->mac.orig_autoc) {
856 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700857 }
858
Emil Tantilov278675d2011-02-19 08:43:49 +0000859 /* Store the permanent mac address */
860 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
861
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +0000862 /*
863 * Store MAC address from RAR0, clear receive address registers, and
864 * clear the multicast table
865 */
866 hw->mac.ops.init_rx_addrs(hw);
867
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000868reset_hw_out:
Don Skidmore8ca783a2009-05-26 20:40:47 -0700869 if (phy_status)
870 status = phy_status;
871
Auke Kok9a799d72007-09-15 14:07:45 -0700872 return status;
873}
874
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700875/**
876 * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
877 * @hw: pointer to hardware struct
878 * @rar: receive address register index to associate with a VMDq index
879 * @vmdq: VMDq set index
880 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800881static s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700882{
883 u32 rar_high;
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000884 u32 rar_entries = hw->mac.num_rar_entries;
885
886 /* Make sure we are using a valid rar index range */
887 if (rar >= rar_entries) {
888 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
889 return IXGBE_ERR_INVALID_ARGUMENT;
890 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700891
892 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
893 rar_high &= ~IXGBE_RAH_VIND_MASK;
894 rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
895 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
896 return 0;
897}
898
899/**
900 * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
901 * @hw: pointer to hardware struct
902 * @rar: receive address register index to associate with a VMDq index
903 * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
904 **/
905static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
906{
907 u32 rar_high;
908 u32 rar_entries = hw->mac.num_rar_entries;
909
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000910
911 /* Make sure we are using a valid rar index range */
912 if (rar >= rar_entries) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700913 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000914 return IXGBE_ERR_INVALID_ARGUMENT;
915 }
916
917 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
918 if (rar_high & IXGBE_RAH_VIND_MASK) {
919 rar_high &= ~IXGBE_RAH_VIND_MASK;
920 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700921 }
922
923 return 0;
924}
925
926/**
927 * ixgbe_set_vfta_82598 - Set VLAN filter table
928 * @hw: pointer to hardware structure
929 * @vlan: VLAN id to write to VLAN filter
930 * @vind: VMDq output index that maps queue to VLAN id in VFTA
931 * @vlan_on: boolean flag to turn on/off VLAN in VFTA
932 *
933 * Turn on/off specified VLAN in the VLAN filter table.
934 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800935static s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
936 bool vlan_on)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700937{
938 u32 regindex;
939 u32 bitindex;
940 u32 bits;
941 u32 vftabyte;
942
943 if (vlan > 4095)
944 return IXGBE_ERR_PARAM;
945
946 /* Determine 32-bit word position in array */
947 regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
948
949 /* Determine the location of the (VMD) queue index */
950 vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
951 bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
952
953 /* Set the nibble for VMD queue index */
954 bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
955 bits &= (~(0x0F << bitindex));
956 bits |= (vind << bitindex);
957 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
958
959 /* Determine the location of the bit for this VLAN id */
960 bitindex = vlan & 0x1F; /* lower five bits */
961
962 bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
963 if (vlan_on)
964 /* Turn on this VLAN id */
965 bits |= (1 << bitindex);
966 else
967 /* Turn off this VLAN id */
968 bits &= ~(1 << bitindex);
969 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
970
971 return 0;
972}
973
974/**
975 * ixgbe_clear_vfta_82598 - Clear VLAN filter table
976 * @hw: pointer to hardware structure
977 *
978 * Clears the VLAN filer table, and the VMDq index associated with the filter
979 **/
980static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
981{
982 u32 offset;
983 u32 vlanbyte;
984
985 for (offset = 0; offset < hw->mac.vft_size; offset++)
986 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
987
988 for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
989 for (offset = 0; offset < hw->mac.vft_size; offset++)
990 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700991 0);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700992
993 return 0;
994}
995
996/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700997 * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
998 * @hw: pointer to hardware structure
999 * @reg: analog register to read
1000 * @val: read value
1001 *
1002 * Performs read operation to Atlas analog register specified.
1003 **/
Hannes Edere855aac2008-12-26 00:03:59 -08001004static s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001005{
1006 u32 atlas_ctl;
1007
1008 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
1009 IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
1010 IXGBE_WRITE_FLUSH(hw);
1011 udelay(10);
1012 atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
1013 *val = (u8)atlas_ctl;
1014
1015 return 0;
1016}
1017
1018/**
1019 * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
1020 * @hw: pointer to hardware structure
1021 * @reg: atlas register to write
1022 * @val: value to write
1023 *
1024 * Performs write operation to Atlas analog register specified.
1025 **/
Hannes Edere855aac2008-12-26 00:03:59 -08001026static s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001027{
1028 u32 atlas_ctl;
1029
1030 atlas_ctl = (reg << 8) | val;
1031 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
1032 IXGBE_WRITE_FLUSH(hw);
1033 udelay(10);
1034
1035 return 0;
1036}
1037
1038/**
Emil Tantilov8c7bea32011-02-19 08:43:44 +00001039 * ixgbe_read_i2c_eeprom_82598 - Reads 8 bit word over I2C interface.
Donald Skidmorec4900be2008-11-20 21:11:42 -08001040 * @hw: pointer to hardware structure
1041 * @byte_offset: EEPROM byte offset to read
1042 * @eeprom_data: value read
1043 *
Emil Tantilov8c7bea32011-02-19 08:43:44 +00001044 * Performs 8 byte read operation to SFP module's EEPROM over I2C interface.
Donald Skidmorec4900be2008-11-20 21:11:42 -08001045 **/
Hannes Edere855aac2008-12-26 00:03:59 -08001046static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1047 u8 *eeprom_data)
Donald Skidmorec4900be2008-11-20 21:11:42 -08001048{
1049 s32 status = 0;
1050 u16 sfp_addr = 0;
1051 u16 sfp_data = 0;
1052 u16 sfp_stat = 0;
1053 u32 i;
1054
1055 if (hw->phy.type == ixgbe_phy_nl) {
1056 /*
1057 * phy SDA/SCL registers are at addresses 0xC30A to
1058 * 0xC30D. These registers are used to talk to the SFP+
1059 * module's EEPROM through the SDA/SCL (I2C) interface.
1060 */
1061 sfp_addr = (IXGBE_I2C_EEPROM_DEV_ADDR << 8) + byte_offset;
1062 sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
1063 hw->phy.ops.write_reg(hw,
1064 IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001065 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001066 sfp_addr);
1067
1068 /* Poll status */
1069 for (i = 0; i < 100; i++) {
1070 hw->phy.ops.read_reg(hw,
1071 IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001072 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001073 &sfp_stat);
1074 sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1075 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1076 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001077 usleep_range(10000, 20000);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001078 }
1079
1080 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1081 hw_dbg(hw, "EEPROM read did not pass.\n");
1082 status = IXGBE_ERR_SFP_NOT_PRESENT;
1083 goto out;
1084 }
1085
1086 /* Read data */
1087 hw->phy.ops.read_reg(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001088 MDIO_MMD_PMAPMD, &sfp_data);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001089
1090 *eeprom_data = (u8)(sfp_data >> 8);
1091 } else {
1092 status = IXGBE_ERR_PHY;
1093 goto out;
1094 }
1095
1096out:
1097 return status;
1098}
1099
1100/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001101 * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1102 * @hw: pointer to hardware structure
1103 *
1104 * Determines physical layer capabilities of the current configuration.
1105 **/
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001106static u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001107{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001108 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001109 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1110 u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1111 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1112 u16 ext_ability = 0;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001113
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001114 hw->phy.ops.identify(hw);
1115
1116 /* Copper PHY must be checked before AUTOC LMS to determine correct
1117 * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
Emil Tantilov037c6d02011-02-25 07:49:39 +00001118 switch (hw->phy.type) {
1119 case ixgbe_phy_tn:
1120 case ixgbe_phy_aq:
1121 case ixgbe_phy_cu_unknown:
1122 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE,
1123 MDIO_MMD_PMAPMD, &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00001124 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001125 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001126 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001127 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001128 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001129 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1130 goto out;
Emil Tantilov037c6d02011-02-25 07:49:39 +00001131 default:
1132 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001133 }
1134
1135 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1136 case IXGBE_AUTOC_LMS_1G_AN:
1137 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1138 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
1139 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1140 else
1141 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
Don Skidmore1e336d02009-01-26 20:57:51 -08001142 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001143 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1144 if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
1145 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1146 else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
1147 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1148 else /* XAUI */
1149 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001150 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001151 case IXGBE_AUTOC_LMS_KX4_AN:
1152 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
1153 if (autoc & IXGBE_AUTOC_KX_SUPP)
1154 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1155 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1156 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Donald Skidmorec4900be2008-11-20 21:11:42 -08001157 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001158 default:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001159 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001160 }
1161
1162 if (hw->phy.type == ixgbe_phy_nl) {
Donald Skidmorec4900be2008-11-20 21:11:42 -08001163 hw->phy.ops.identify_sfp(hw);
1164
1165 switch (hw->phy.sfp_type) {
1166 case ixgbe_sfp_type_da_cu:
1167 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1168 break;
1169 case ixgbe_sfp_type_sr:
1170 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1171 break;
1172 case ixgbe_sfp_type_lr:
1173 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1174 break;
1175 default:
1176 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1177 break;
1178 }
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001179 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001180
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001181 switch (hw->device_id) {
1182 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
1183 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1184 break;
1185 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
1186 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
1187 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
1188 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1189 break;
1190 case IXGBE_DEV_ID_82598EB_XF_LR:
1191 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1192 break;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001193 default:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001194 break;
1195 }
1196
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001197out:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001198 return physical_layer;
1199}
1200
Emil Tantilovc9130182011-03-16 01:55:55 +00001201/**
1202 * ixgbe_set_lan_id_multi_port_pcie_82598 - Set LAN id for PCIe multiple
1203 * port devices.
1204 * @hw: pointer to the HW structure
1205 *
1206 * Calls common function and corrects issue with some single port devices
1207 * that enable LAN1 but not LAN0.
1208 **/
1209static void ixgbe_set_lan_id_multi_port_pcie_82598(struct ixgbe_hw *hw)
1210{
1211 struct ixgbe_bus_info *bus = &hw->bus;
1212 u16 pci_gen = 0;
1213 u16 pci_ctrl2 = 0;
1214
1215 ixgbe_set_lan_id_multi_port_pcie(hw);
1216
1217 /* check if LAN0 is disabled */
1218 hw->eeprom.ops.read(hw, IXGBE_PCIE_GENERAL_PTR, &pci_gen);
1219 if ((pci_gen != 0) && (pci_gen != 0xFFFF)) {
1220
1221 hw->eeprom.ops.read(hw, pci_gen + IXGBE_PCIE_CTRL2, &pci_ctrl2);
1222
1223 /* if LAN0 is completely disabled force function to 0 */
1224 if ((pci_ctrl2 & IXGBE_PCIE_CTRL2_LAN_DISABLE) &&
1225 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DISABLE_SELECT) &&
1226 !(pci_ctrl2 & IXGBE_PCIE_CTRL2_DUMMY_ENABLE)) {
1227
1228 bus->func = 0;
1229 }
1230 }
1231}
1232
John Fastabend80605c652011-05-02 12:34:10 +00001233/**
1234 * ixgbe_set_rxpba_82598 - Configure packet buffers
1235 * @hw: pointer to hardware structure
1236 * @dcb_config: pointer to ixgbe_dcb_config structure
1237 *
1238 * Configure packet buffers.
1239 */
1240static void ixgbe_set_rxpba_82598(struct ixgbe_hw *hw, int num_pb, u32 headroom,
1241 int strategy)
1242{
1243 u32 rxpktsize = IXGBE_RXPBSIZE_64KB;
1244 u8 i = 0;
1245
1246 if (!num_pb)
1247 return;
1248
1249 /* Setup Rx packet buffer sizes */
1250 switch (strategy) {
1251 case PBA_STRATEGY_WEIGHTED:
1252 /* Setup the first four at 80KB */
1253 rxpktsize = IXGBE_RXPBSIZE_80KB;
1254 for (; i < 4; i++)
1255 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1256 /* Setup the last four at 48KB...don't re-init i */
1257 rxpktsize = IXGBE_RXPBSIZE_48KB;
1258 /* Fall Through */
1259 case PBA_STRATEGY_EQUAL:
1260 default:
1261 /* Divide the remaining Rx packet buffer evenly among the TCs */
1262 for (; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1263 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
1264 break;
1265 }
1266
1267 /* Setup Tx packet buffer sizes */
1268 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++)
1269 IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), IXGBE_TXPBSIZE_40KB);
1270
1271 return;
1272}
1273
Auke Kok9a799d72007-09-15 14:07:45 -07001274static struct ixgbe_mac_operations mac_ops_82598 = {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001275 .init_hw = &ixgbe_init_hw_generic,
1276 .reset_hw = &ixgbe_reset_hw_82598,
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +00001277 .start_hw = &ixgbe_start_hw_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001278 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
Auke Kok9a799d72007-09-15 14:07:45 -07001279 .get_media_type = &ixgbe_get_media_type_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001280 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82598,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001281 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001282 .get_mac_addr = &ixgbe_get_mac_addr_generic,
1283 .stop_adapter = &ixgbe_stop_adapter_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001284 .get_bus_info = &ixgbe_get_bus_info_generic,
Emil Tantilovc9130182011-03-16 01:55:55 +00001285 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001286 .read_analog_reg8 = &ixgbe_read_analog_reg8_82598,
1287 .write_analog_reg8 = &ixgbe_write_analog_reg8_82598,
Auke Kok3957d632007-10-31 15:22:10 -07001288 .setup_link = &ixgbe_setup_mac_link_82598,
John Fastabend80605c652011-05-02 12:34:10 +00001289 .set_rxpba = &ixgbe_set_rxpba_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001290 .check_link = &ixgbe_check_mac_link_82598,
1291 .get_link_capabilities = &ixgbe_get_link_capabilities_82598,
1292 .led_on = &ixgbe_led_on_generic,
1293 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00001294 .blink_led_start = &ixgbe_blink_led_start_generic,
1295 .blink_led_stop = &ixgbe_blink_led_stop_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001296 .set_rar = &ixgbe_set_rar_generic,
1297 .clear_rar = &ixgbe_clear_rar_generic,
1298 .set_vmdq = &ixgbe_set_vmdq_82598,
1299 .clear_vmdq = &ixgbe_clear_vmdq_82598,
1300 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001301 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
1302 .enable_mc = &ixgbe_enable_mc_generic,
1303 .disable_mc = &ixgbe_disable_mc_generic,
1304 .clear_vfta = &ixgbe_clear_vfta_82598,
1305 .set_vfta = &ixgbe_set_vfta_82598,
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00001306 .fc_enable = &ixgbe_fc_enable_82598,
Emil Tantilov9612de92011-05-07 07:40:20 +00001307 .set_fw_drv_ver = NULL,
Don Skidmore5e655102011-02-25 01:58:04 +00001308 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
1309 .release_swfw_sync = &ixgbe_release_swfw_sync,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001310};
1311
1312static struct ixgbe_eeprom_operations eeprom_ops_82598 = {
1313 .init_params = &ixgbe_init_eeprom_params_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001314 .read = &ixgbe_read_eerd_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00001315 .read_buffer = &ixgbe_read_eerd_buffer_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08001316 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001317 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
1318 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
1319};
1320
1321static struct ixgbe_phy_operations phy_ops_82598 = {
1322 .identify = &ixgbe_identify_phy_generic,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001323 .identify_sfp = &ixgbe_identify_sfp_module_generic,
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001324 .init = &ixgbe_init_phy_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001325 .reset = &ixgbe_reset_phy_generic,
1326 .read_reg = &ixgbe_read_phy_reg_generic,
1327 .write_reg = &ixgbe_write_phy_reg_generic,
1328 .setup_link = &ixgbe_setup_phy_link_generic,
1329 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001330 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598,
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001331 .check_overtemp = &ixgbe_tn_check_overtemp,
Auke Kok9a799d72007-09-15 14:07:45 -07001332};
1333
Auke Kok3957d632007-10-31 15:22:10 -07001334struct ixgbe_info ixgbe_82598_info = {
Auke Kok9a799d72007-09-15 14:07:45 -07001335 .mac = ixgbe_mac_82598EB,
1336 .get_invariants = &ixgbe_get_invariants_82598,
1337 .mac_ops = &mac_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001338 .eeprom_ops = &eeprom_ops_82598,
1339 .phy_ops = &phy_ops_82598,
Auke Kok9a799d72007-09-15 14:07:45 -07001340};
1341