blob: 22590dbe8f1453d2bf26058288a21e2070533af3 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053032
Kevin Hilmanc98e2232008-10-28 17:30:07 -070033#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010035#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Jean Pihetbadc3032011-05-09 12:02:14 +020037/* Mach specific information to be recorded in the C-state driver_data */
38struct omap3_idle_statedata {
39 u32 mpu_state;
40 u32 core_state;
Jean Pihetbadc3032011-05-09 12:02:14 +020041};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020042
Paul Walmsley9db316b2012-12-15 01:39:19 -070043static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
44
Daniel Lezcano97abc492012-04-24 16:05:37 +020045static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020046 {
47 .mpu_state = PWRDM_POWER_ON,
48 .core_state = PWRDM_POWER_ON,
49 },
50 {
51 .mpu_state = PWRDM_POWER_ON,
52 .core_state = PWRDM_POWER_ON,
53 },
54 {
55 .mpu_state = PWRDM_POWER_RET,
56 .core_state = PWRDM_POWER_ON,
57 },
58 {
59 .mpu_state = PWRDM_POWER_OFF,
60 .core_state = PWRDM_POWER_ON,
61 },
62 {
63 .mpu_state = PWRDM_POWER_RET,
64 .core_state = PWRDM_POWER_RET,
65 },
66 {
67 .mpu_state = PWRDM_POWER_OFF,
68 .core_state = PWRDM_POWER_RET,
69 },
70 {
71 .mpu_state = PWRDM_POWER_OFF,
72 .core_state = PWRDM_POWER_OFF,
73 },
74};
Jean Pihetbadc3032011-05-09 12:02:14 +020075
Paul Walmsley9db316b2012-12-15 01:39:19 -070076/* Private functions */
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080077
Robert Lee6da45dc2012-03-20 15:22:46 -050078static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053079 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +053080 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053081{
Daniel Lezcano6622ac52012-04-24 16:05:35 +020082 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Kevin Hilmanc98e2232008-10-28 17:30:07 -070083 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053084
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053085 local_fiq_disable();
86
Jouni Hogander71391782008-10-28 10:59:05 +020087 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
88 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +053089
Tero Kristocf228542009-03-20 15:21:02 +020090 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +053091 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053092
Jean Pihetbadc3032011-05-09 12:02:14 +020093 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +053094 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +020095 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
96 clkdm_deny_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020097 }
98
Santosh Shilimkarff819da2011-09-03 22:38:27 +053099 /*
100 * Call idle CPU PM enter notifier chain so that
101 * VFP context is saved.
102 */
103 if (mpu_state == PWRDM_POWER_OFF)
104 cpu_pm_enter();
105
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530106 /* Execute ARM wfi */
107 omap_sram_idle();
108
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530109 /*
110 * Call idle CPU PM enter notifier chain to restore
111 * VFP context.
112 */
113 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
114 cpu_pm_exit();
115
Jean Pihetbadc3032011-05-09 12:02:14 +0200116 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530117 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +0200118 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
119 clkdm_allow_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200120 }
121
Rajendra Nayak20b01662008-10-08 17:31:22 +0530122return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530123
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530124 local_fiq_enable();
125
Deepthi Dharware978aa72011-10-28 16:20:09 +0530126 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530127}
128
129/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500130 * omap3_enter_idle - Programs OMAP3 to enter the specified state
131 * @dev: cpuidle device
132 * @drv: cpuidle driver
133 * @index: the index of state to be entered
134 *
135 * Called from the CPUidle framework to program the device to the
136 * specified target state selected by the governor.
137 */
138static inline int omap3_enter_idle(struct cpuidle_device *dev,
139 struct cpuidle_driver *drv,
140 int index)
141{
142 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
143}
144
145/**
Jean Pihet04908912011-05-09 12:02:16 +0200146 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530147 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530148 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530149 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530150 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530151 * If the state corresponding to index is valid, index is returned back
152 * to the caller. Else, this function searches for a lower c-state which is
153 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200154 *
155 * A state is valid if the 'valid' field is enabled and
156 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530157 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530158static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200159 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530160{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200161 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200162 u32 mpu_deepest_state = PWRDM_POWER_RET;
163 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200164 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200165 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200166
167 if (enable_off_mode) {
168 mpu_deepest_state = PWRDM_POWER_OFF;
169 /*
170 * Erratum i583: valable for ES rev < Es1.2 on 3630.
171 * CORE OFF mode is not supported in a stable form, restrict
172 * instead the CORE state to RET.
173 */
174 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
175 core_deepest_state = PWRDM_POWER_OFF;
176 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530177
178 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200179 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200180 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530181 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530182
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200183 /*
184 * Drop to next valid state.
185 * Start search from the next (lower) state.
186 */
187 for (idx = index - 1; idx >= 0; idx--) {
188 cx = &omap3_idle_data[idx];
189 if ((cx->mpu_state >= mpu_deepest_state) &&
190 (cx->core_state >= core_deepest_state)) {
191 next_index = idx;
192 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530193 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530194 }
195
Deepthi Dharware978aa72011-10-28 16:20:09 +0530196 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530197}
198
199/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530200 * omap3_enter_idle_bm - Checks for any bus activity
201 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530202 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530203 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530204 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200205 * This function checks for any pending activity and then programs
206 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530207 */
208static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200209 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530210 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530211{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530212 int new_state_idx;
Jean Pihet13d65c82012-06-01 17:11:07 +0200213 u32 core_next_state, per_next_state = 0, per_saved_state = 0;
Jean Pihetbadc3032011-05-09 12:02:14 +0200214 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700215 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700216
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700217 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200218 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700219 * CAM does not have wakeup capability in OMAP3.
220 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200221 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530222 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200223 else
224 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700225
226 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200227 * FIXME: we currently manage device-specific idle states
228 * for PER and CORE in combination with CPU-specific
229 * idle states. This is wrong, and device-specific
230 * idle management needs to be separated out into
231 * its own code.
232 */
233
Jean Pihet13d65c82012-06-01 17:11:07 +0200234 /* Program PER state */
235 cx = &omap3_idle_data[new_state_idx];
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200236 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700237 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
Jean Pihet13d65c82012-06-01 17:11:07 +0200238 if (new_state_idx == 0) {
239 /* In C1 do not allow PER state lower than CORE state */
240 if (per_next_state < core_next_state)
241 per_next_state = core_next_state;
242 } else {
243 /*
244 * Prevent PER OFF if CORE is not in RETention or OFF as this
245 * would disable PER wakeups completely.
246 */
247 if ((per_next_state == PWRDM_POWER_OFF) &&
248 (core_next_state > PWRDM_POWER_RET))
249 per_next_state = PWRDM_POWER_RET;
250 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700251
252 /* Are we changing PER target state? */
253 if (per_next_state != per_saved_state)
254 pwrdm_set_next_pwrst(per_pd, per_next_state);
255
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530256 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700257
258 /* Restore original PER state if it was modified */
259 if (per_next_state != per_saved_state)
260 pwrdm_set_next_pwrst(per_pd, per_saved_state);
261
262 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530263}
264
Paul Walmsley9db316b2012-12-15 01:39:19 -0700265static DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530266
Paul Walmsley9db316b2012-12-15 01:39:19 -0700267static struct cpuidle_driver omap3_idle_driver = {
268 .name = "omap3_idle",
269 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200270 .states = {
271 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200272 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200273 .exit_latency = 2 + 2,
274 .target_residency = 5,
275 .flags = CPUIDLE_FLAG_TIME_VALID,
276 .name = "C1",
277 .desc = "MPU ON + CORE ON",
278 },
279 {
280 .enter = omap3_enter_idle_bm,
281 .exit_latency = 10 + 10,
282 .target_residency = 30,
283 .flags = CPUIDLE_FLAG_TIME_VALID,
284 .name = "C2",
285 .desc = "MPU ON + CORE ON",
286 },
287 {
288 .enter = omap3_enter_idle_bm,
289 .exit_latency = 50 + 50,
290 .target_residency = 300,
291 .flags = CPUIDLE_FLAG_TIME_VALID,
292 .name = "C3",
293 .desc = "MPU RET + CORE ON",
294 },
295 {
296 .enter = omap3_enter_idle_bm,
297 .exit_latency = 1500 + 1800,
298 .target_residency = 4000,
299 .flags = CPUIDLE_FLAG_TIME_VALID,
300 .name = "C4",
301 .desc = "MPU OFF + CORE ON",
302 },
303 {
304 .enter = omap3_enter_idle_bm,
305 .exit_latency = 2500 + 7500,
306 .target_residency = 12000,
307 .flags = CPUIDLE_FLAG_TIME_VALID,
308 .name = "C5",
309 .desc = "MPU RET + CORE RET",
310 },
311 {
312 .enter = omap3_enter_idle_bm,
313 .exit_latency = 3000 + 8500,
314 .target_residency = 15000,
315 .flags = CPUIDLE_FLAG_TIME_VALID,
316 .name = "C6",
317 .desc = "MPU OFF + CORE RET",
318 },
319 {
320 .enter = omap3_enter_idle_bm,
321 .exit_latency = 10000 + 30000,
322 .target_residency = 30000,
323 .flags = CPUIDLE_FLAG_TIME_VALID,
324 .name = "C7",
325 .desc = "MPU OFF + CORE OFF",
326 },
327 },
Daniel Lezcano88c377dd2012-04-24 16:05:34 +0200328 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200329 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530330};
331
Paul Walmsley9db316b2012-12-15 01:39:19 -0700332/* Public functions */
333
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530334/**
335 * omap3_idle_init - Init routine for OMAP3 idle
336 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200337 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530338 * framework with the valid set of states.
339 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300340int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530341{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530342 struct cpuidle_device *dev;
343
344 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530345 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700346 per_pd = pwrdm_lookup("per_pwrdm");
347 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530348
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200349 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
350 return -ENODEV;
351
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200352 cpuidle_register_driver(&omap3_idle_driver);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530353
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200355 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530356
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530357 if (cpuidle_register_device(dev)) {
358 printk(KERN_ERR "%s: CPUidle register device failed\n",
359 __func__);
360 return -EIO;
361 }
362
363 return 0;
364}