blob: 6d59889013419ad90f77316f2c7c4cabe70b45b8 [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2007 - 2010 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040032#include <linux/sched.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070033#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
37#include <linux/etherdevice.h>
38#include <asm/unaligned.h>
39
40#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070042#include "iwl-core.h"
43#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080044#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070045#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070046#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070047#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080048#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070049
Reinette Chatrea0987a82008-12-02 12:14:06 -080050/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070051#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080052#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070053
Reinette Chatrea0987a82008-12-02 12:14:06 -080054/* Lowest firmware API version supported */
55#define IWL5000_UCODE_API_MIN 1
56#define IWL5150_UCODE_API_MIN 1
57
58#define IWL5000_FW_PRE "iwlwifi-5000-"
59#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
60#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
61
62#define IWL5150_FW_PRE "iwlwifi-5150-"
63#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
64#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070065
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080066static const u16 iwl5000_default_queue_to_tx_fifo[] = {
67 IWL_TX_FIFO_AC3,
68 IWL_TX_FIFO_AC2,
69 IWL_TX_FIFO_AC1,
70 IWL_TX_FIFO_AC0,
71 IWL50_CMD_FIFO_NUM,
72 IWL_TX_FIFO_HCCA_1,
73 IWL_TX_FIFO_HCCA_2
74};
75
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070076/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -070077void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070078{
79 unsigned long flags;
80 u16 radio_cfg;
Tomas Winklere86fe9f2008-04-24 11:55:36 -070081
82 spin_lock_irqsave(&priv->lock, flags);
83
Tomas Winklere86fe9f2008-04-24 11:55:36 -070084 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
85
86 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070087 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070088 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
89 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
90 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
91 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
92
93 /* set CSR_HW_CONFIG_REG for uCode use */
94 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
95 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
96 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
97
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080098 /* W/A : NIC is stuck in a reset state after Early PCIe power off
99 * (PCIe power is lost before PERST# is asserted),
100 * causing ME FW to lose ownership and not being able to obtain it back.
101 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800102 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800103 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
104 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
105
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700106
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700107 spin_unlock_irqrestore(&priv->lock, flags);
108}
109
110
Tomas Winkler25ae3982008-04-24 11:55:27 -0700111/*
112 * EEPROM
113 */
114static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
115{
116 u16 offset = 0;
117
118 if ((address & INDIRECT_ADDRESS) == 0)
119 return address;
120
121 switch (address & INDIRECT_TYPE_MSK) {
122 case INDIRECT_HOST:
123 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
124 break;
125 case INDIRECT_GENERAL:
126 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
127 break;
128 case INDIRECT_REGULATORY:
129 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
130 break;
131 case INDIRECT_CALIBRATION:
132 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
133 break;
134 case INDIRECT_PROCESS_ADJST:
135 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
136 break;
137 case INDIRECT_OTHERS:
138 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
139 break;
140 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800141 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700142 address & INDIRECT_TYPE_MSK);
143 break;
144 }
145
146 /* translate the offset from words to byte */
147 return (address & ADDRESS_MSK) + (offset << 1);
148}
149
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700150u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700151{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700152 struct iwl_eeprom_calib_hdr {
153 u8 version;
154 u8 pa_type;
155 u16 voltage;
156 } *hdr;
157
Tomas Winklerf1f69412008-04-24 11:55:35 -0700158 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
159 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700160 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700161
162}
163
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700164static void iwl5000_gain_computation(struct iwl_priv *priv,
165 u32 average_noise[NUM_RX_CHAINS],
166 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700167 u32 min_average_noise,
168 u8 default_chain)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700169{
170 int i;
171 s32 delta_g;
172 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
173
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700174 /*
175 * Find Gain Code for the chains based on "default chain"
176 */
177 for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700178 if ((data->disconn_array[i])) {
179 data->delta_gain_code[i] = 0;
180 continue;
181 }
Wey-Yi Guy065e63b2009-10-23 13:42:20 -0700182 delta_g = (1000 * ((s32)average_noise[default_chain] -
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700183 (s32)average_noise[i])) / 1500;
184 /* bound gain by 2 bits value max, 3rd bit is sign */
185 data->delta_gain_code[i] =
Reinette Chatre886e71d2009-10-02 13:44:07 -0700186 min(abs(delta_g), (long) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700187
188 if (delta_g < 0)
189 /* set negative sign */
190 data->delta_gain_code[i] |= (1 << 2);
191 }
192
Tomas Winklere1623442009-01-27 14:27:56 -0800193 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700194 data->delta_gain_code[1], data->delta_gain_code[2]);
195
196 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700197 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800198
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700199 memset(&cmd, 0, sizeof(cmd));
200
Tomas Winkler0d950d82008-11-25 13:36:01 -0800201 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
202 cmd.hdr.first_group = 0;
203 cmd.hdr.groups_num = 1;
204 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700205 cmd.delta_gain_1 = data->delta_gain_code[1];
206 cmd.delta_gain_2 = data->delta_gain_code[2];
207 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
208 sizeof(cmd), &cmd, NULL);
209
210 data->radio_write = 1;
211 data->state = IWL_CHAIN_NOISE_CALIBRATED;
212 }
213
214 data->chain_noise_a = 0;
215 data->chain_noise_b = 0;
216 data->chain_noise_c = 0;
217 data->chain_signal_a = 0;
218 data->chain_signal_b = 0;
219 data->chain_signal_c = 0;
220 data->beacon_count = 0;
221}
222
223static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
224{
225 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800226 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700227
228 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700229 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700230 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800231
232 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
233 cmd.hdr.first_group = 0;
234 cmd.hdr.groups_num = 1;
235 cmd.hdr.data_valid = 1;
236 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
237 sizeof(cmd), &cmd);
238 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800239 IWL_ERR(priv,
240 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700241 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800242 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700243 }
244}
245
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800246void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800247 __le32 *tx_flags)
248{
Johannes Berge6a98542008-10-21 12:40:02 +0200249 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
250 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800251 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
252 else
253 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
254}
255
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700256static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
257 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700258 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700259 .auto_corr_min_ofdm = 90,
260 .auto_corr_min_ofdm_mrc = 170,
261 .auto_corr_min_ofdm_x1 = 120,
262 .auto_corr_min_ofdm_mrc_x1 = 240,
263
264 .auto_corr_max_ofdm = 120,
265 .auto_corr_max_ofdm_mrc = 210,
Wey-Yi Guy9bead762010-01-20 12:22:53 -0800266 .auto_corr_max_ofdm_x1 = 120,
267 .auto_corr_max_ofdm_mrc_x1 = 240,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700268
269 .auto_corr_min_cck = 125,
270 .auto_corr_max_cck = 200,
271 .auto_corr_min_cck_mrc = 170,
272 .auto_corr_max_cck_mrc = 400,
273 .nrg_th_cck = 95,
274 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700275
276 .barker_corr_th_min = 190,
277 .barker_corr_th_min_mrc = 390,
278 .nrg_th_cca = 62,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700279};
280
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700281static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
282 .min_nrg_cck = 95,
283 .max_nrg_cck = 0, /* not used, set to 0 */
284 .auto_corr_min_ofdm = 90,
285 .auto_corr_min_ofdm_mrc = 170,
286 .auto_corr_min_ofdm_x1 = 105,
287 .auto_corr_min_ofdm_mrc_x1 = 220,
288
289 .auto_corr_max_ofdm = 120,
290 .auto_corr_max_ofdm_mrc = 210,
291 /* max = min for performance bug in 5150 DSP */
292 .auto_corr_max_ofdm_x1 = 105,
293 .auto_corr_max_ofdm_mrc_x1 = 220,
294
295 .auto_corr_min_cck = 125,
296 .auto_corr_max_cck = 200,
297 .auto_corr_min_cck_mrc = 170,
298 .auto_corr_max_cck_mrc = 400,
299 .nrg_th_cck = 95,
300 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700301
302 .barker_corr_th_min = 190,
303 .barker_corr_th_min_mrc = 390,
304 .nrg_th_cca = 62,
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700305};
306
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700307const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700308 size_t offset)
309{
310 u32 address = eeprom_indirect_address(priv, offset);
311 BUG_ON(address >= priv->cfg->eeprom_size);
312 return &priv->eeprom[address];
313}
314
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700315static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc892008-12-01 16:32:20 -0800316{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700317 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700318 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700319 iwl_temp_calib_to_offset(priv);
320
321 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
322}
323
324static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
325{
326 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700327 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc892008-12-01 16:32:20 -0800328}
329
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800330/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800331 * Calibration
332 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800333static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800334{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800335 struct iwl_calib_xtal_freq_cmd cmd;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800336 __le16 *xtal_calib =
337 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800338
Tomas Winkler0d950d82008-11-25 13:36:01 -0800339 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
340 cmd.hdr.first_group = 0;
341 cmd.hdr.groups_num = 1;
342 cmd.hdr.data_valid = 1;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800343 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
344 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700345 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800346 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800347}
348
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800349static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
350{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700351 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800352 struct iwl_host_cmd cmd = {
353 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700354 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800355 .data = &calib_cfg_cmd,
356 };
357
358 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
359 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
360 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
361 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
362 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
363
364 return iwl_send_cmd(priv, &cmd);
365}
366
367static void iwl5000_rx_calib_result(struct iwl_priv *priv,
368 struct iwl_rx_mem_buffer *rxb)
369{
Zhu Yi2f301222009-10-09 17:19:45 +0800370 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700371 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700372 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800373 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800374
375 /* reduce the size of the length field itself */
376 len -= 4;
377
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800378 /* Define the order in which the results will be sent to the runtime
379 * uCode. iwl_send_calib_results sends them in a row according to their
380 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800381 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800382 case IWL_PHY_CALIBRATE_DC_CMD:
383 index = IWL_CALIB_DC;
384 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700385 case IWL_PHY_CALIBRATE_LO_CMD:
386 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800387 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700388 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
389 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800390 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700391 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
392 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800393 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800394 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
395 index = IWL_CALIB_BASE_BAND;
396 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800397 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800398 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800399 hdr->op_code);
400 return;
401 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800402 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800403}
404
405static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
406 struct iwl_rx_mem_buffer *rxb)
407{
Tomas Winklere1623442009-01-27 14:27:56 -0800408 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800409 queue_work(priv->workqueue, &priv->restart);
410}
411
412/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800413 * ucode
414 */
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800415static int iwl5000_load_section(struct iwl_priv *priv, const char *name,
416 struct fw_desc *image, u32 dst_addr)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800417{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800418 dma_addr_t phy_addr = image->p_addr;
419 u32 byte_cnt = image->len;
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800420 int ret;
421
422 priv->ucode_write_complete = 0;
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800423
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800424 iwl_write_direct32(priv,
425 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
426 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
427
428 iwl_write_direct32(priv,
429 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
430
431 iwl_write_direct32(priv,
432 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
433 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
434
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800435 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800436 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700437 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800438 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
439
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800440 iwl_write_direct32(priv,
441 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
442 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
443 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
444 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
445
446 iwl_write_direct32(priv,
447 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
448 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700449 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800450 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
451
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800452 IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
453 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
454 priv->ucode_write_complete, 5 * HZ);
455 if (ret == -ERESTARTSYS) {
456 IWL_ERR(priv, "Could not load the %s uCode section due "
457 "to interrupt\n", name);
458 return ret;
459 }
460 if (!ret) {
461 IWL_ERR(priv, "Could not load the %s uCode section\n",
462 name);
463 return -ETIMEDOUT;
464 }
465
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800466 return 0;
467}
468
469static int iwl5000_load_given_ucode(struct iwl_priv *priv,
470 struct fw_desc *inst_image,
471 struct fw_desc *data_image)
472{
473 int ret = 0;
474
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800475 ret = iwl5000_load_section(priv, "INST", inst_image,
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800476 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800477 if (ret)
478 return ret;
479
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800480 return iwl5000_load_section(priv, "DATA", data_image,
481 IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800482}
483
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700484int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800485{
486 int ret = 0;
487
488 /* check whether init ucode should be loaded, or rather runtime ucode */
489 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800490 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800491 ret = iwl5000_load_given_ucode(priv,
492 &priv->ucode_init, &priv->ucode_init_data);
493 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800494 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800495 priv->ucode_type = UCODE_INIT;
496 }
497 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800498 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800499 "Loading runtime ucode...\n");
500 ret = iwl5000_load_given_ucode(priv,
501 &priv->ucode_code, &priv->ucode_data);
502 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800503 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800504 priv->ucode_type = UCODE_RT;
505 }
506 }
507
508 return ret;
509}
510
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700511void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800512{
513 int ret = 0;
514
515 /* Check alive response for "valid" sign from uCode */
516 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
517 /* We had an error bringing up the hardware, so take it
518 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800519 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800520 goto restart;
521 }
522
523 /* initialize uCode was loaded... verify inst image.
524 * This is a paranoid check, because we would not have gotten the
525 * "initialize" alive if code weren't properly loaded. */
526 if (iwl_verify_ucode(priv)) {
527 /* Runtime instruction load was bad;
528 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800529 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800530 goto restart;
531 }
532
Tomas Winklerc587de02009-06-03 11:44:07 -0700533 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800534 ret = priv->cfg->ops->lib->alive_notify(priv);
535 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800536 IWL_WARN(priv,
537 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800538 goto restart;
539 }
540
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800541 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800542 return;
543
544restart:
545 /* real restart (first load init_ucode) */
546 queue_work(priv->workqueue, &priv->restart);
547}
548
549static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
550 int txq_id, u32 index)
551{
552 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
553 (index & 0xff) | (txq_id << 8));
554 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
555}
556
557static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
558 struct iwl_tx_queue *txq,
559 int tx_fifo_id, int scd_retry)
560{
561 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700562 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800563
564 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
565 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
566 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
567 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
568 IWL50_SCD_QUEUE_STTS_REG_MSK);
569
570 txq->sched_retry = scd_retry;
571
Tomas Winklere1623442009-01-27 14:27:56 -0800572 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800573 active ? "Activate" : "Deactivate",
574 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
575}
576
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700577int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800578{
579 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800580 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800581 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800582 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800583
584 spin_lock_irqsave(&priv->lock, flags);
585
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800586 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
587 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
588 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
589 a += 4)
590 iwl_write_targ_mem(priv, a, 0);
591 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
592 a += 4)
593 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700594 for (; a < priv->scd_base_addr +
595 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800596 iwl_write_targ_mem(priv, a, 0);
597
598 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800599 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800600
601 /* Enable DMA channel */
602 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
603 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
604 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
605 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
606
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800607 /* Update FH chicken bits */
608 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
609 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
610 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
611
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800612 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800613 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800614 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
615
616 /* initiate the queues */
617 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
618 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
619 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
620 iwl_write_targ_mem(priv, priv->scd_base_addr +
621 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
622 iwl_write_targ_mem(priv, priv->scd_base_addr +
623 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
624 sizeof(u32),
625 ((SCD_WIN_SIZE <<
626 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
627 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
628 ((SCD_FRAME_LIMIT <<
629 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
630 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
631 }
632
633 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800634 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800635
Tomas Winklerda1bc452008-05-29 16:35:00 +0800636 /* Activate all Tx DMA/FIFO channels */
637 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800638
639 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700640
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800641 /* map qos queues to fifos one-to-one */
642 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
643 int ac = iwl5000_default_queue_to_tx_fifo[i];
644 iwl_txq_ctx_activate(priv, i);
645 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
646 }
Johannes Berga221e6f2009-11-06 14:52:50 -0800647
648 /*
649 * TODO - need to initialize these queues and map them to FIFOs
650 * in the loop above, not only mark them as active. We do this
651 * because we want the first aggregation queue to be queue #10,
652 * but do not use 8 or 9 otherwise yet.
653 */
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800654 iwl_txq_ctx_activate(priv, 7);
655 iwl_txq_ctx_activate(priv, 8);
656 iwl_txq_ctx_activate(priv, 9);
657
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800658 spin_unlock_irqrestore(&priv->lock, flags);
659
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800660
Wey-Yi Guy1933ac42009-10-30 14:36:18 -0700661 iwl_send_wimax_coex(priv);
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800662
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800663 iwl5000_set_Xtal_calib(priv);
664 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800665
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800666 return 0;
667}
668
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700669int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700670{
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700671 if (priv->cfg->mod_params->num_of_queues >= IWL_MIN_NUM_QUEUES &&
672 priv->cfg->mod_params->num_of_queues <= IWL50_NUM_QUEUES)
673 priv->cfg->num_of_queues =
674 priv->cfg->mod_params->num_of_queues;
Tomas Winkler25ae3982008-04-24 11:55:27 -0700675
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700676 priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800677 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800678 priv->hw_params.scd_bc_tbls_size =
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700679 priv->cfg->num_of_queues *
680 sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800681 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700682 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
683 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800684
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700685 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
686 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800687
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800688 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700689 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700690 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800691 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
692
Jay Sternbergc0bac762009-02-02 16:21:14 -0800693 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
694 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
695 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
696 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700697
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700698 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
699 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700700
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700701 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800702 /* Set initial calibration set */
703 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800704 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700705 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800706 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800707 BIT(IWL_CALIB_DC) |
708 BIT(IWL_CALIB_LO) |
709 BIT(IWL_CALIB_TX_IQ) |
710 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800711
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800712 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800713 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700714 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800715 priv->hw_params.calib_init_cfg =
716 BIT(IWL_CALIB_XTAL) |
717 BIT(IWL_CALIB_LO) |
718 BIT(IWL_CALIB_TX_IQ) |
719 BIT(IWL_CALIB_TX_IQ_PERD) |
720 BIT(IWL_CALIB_BASE_BAND);
721 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800722 }
723
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700724 return 0;
725}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700726
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700727/**
728 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
729 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700730void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800731 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700732 u16 byte_cnt)
733{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800734 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700735 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700736 int txq_id = txq->q.id;
737 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700738 u8 sta_id = 0;
739 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
740 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700741
Tomas Winkler127901a2008-10-23 23:48:55 -0700742 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700743
744 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700745 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800746 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700747
748 switch (sec_ctl & TX_CMD_SEC_MSK) {
749 case TX_CMD_SEC_CCM:
750 len += CCMP_MIC_LEN;
751 break;
752 case TX_CMD_SEC_TKIP:
753 len += TKIP_ICV_LEN;
754 break;
755 case TX_CMD_SEC_WEP:
756 len += WEP_IV_LEN + WEP_ICV_LEN;
757 break;
758 }
759 }
760
Tomas Winkler127901a2008-10-23 23:48:55 -0700761 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700762
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800763 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700764
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800765 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800766 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700767 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700768}
769
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700770void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800771 struct iwl_tx_queue *txq)
772{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800773 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700774 int txq_id = txq->q.id;
775 int read_ptr = txq->q.read_ptr;
776 u8 sta_id = 0;
777 __le16 bc_ent;
778
779 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800780
781 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700782 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800783
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800784 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800785 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800786
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800787 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800788 scd_bc_tbl[txq_id].
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800789 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800790}
791
Tomas Winklere26e47d2008-06-12 09:46:56 +0800792static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
793 u16 txq_id)
794{
795 u32 tbl_dw_addr;
796 u32 tbl_dw;
797 u16 scd_q2ratid;
798
799 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
800
801 tbl_dw_addr = priv->scd_base_addr +
802 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
803
804 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
805
806 if (txq_id & 0x1)
807 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
808 else
809 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
810
811 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
812
813 return 0;
814}
815static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
816{
817 /* Simply stop the queue, but don't change any configuration;
818 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
819 iwl_write_prph(priv,
820 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
821 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
822 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
823}
824
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700825int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800826 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
827{
828 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800829 u16 ra_tid;
830
Tomas Winkler9f17b312008-07-11 11:53:35 +0800831 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700832 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
833 <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800834 IWL_WARN(priv,
835 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800836 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700837 IWL50_FIRST_AMPDU_QUEUE +
838 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winkler9f17b312008-07-11 11:53:35 +0800839 return -EINVAL;
840 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800841
842 ra_tid = BUILD_RAxTID(sta_id, tid);
843
844 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800845 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800846
847 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800848
849 /* Stop this Tx queue before configuring it */
850 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
851
852 /* Map receiver-address / traffic-ID to this queue */
853 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
854
855 /* Set this queue as a chain-building queue */
856 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
857
858 /* enable aggregations for the queue */
859 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
860
861 /* Place first TFD at index corresponding to start sequence number.
862 * Assumes that ssn_idx is valid (!= 0xFFF) */
863 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
864 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
865 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
866
867 /* Set up Tx window size and frame limit for this queue */
868 iwl_write_targ_mem(priv, priv->scd_base_addr +
869 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
870 sizeof(u32),
871 ((SCD_WIN_SIZE <<
872 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
873 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
874 ((SCD_FRAME_LIMIT <<
875 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
876 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
877
878 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
879
880 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
881 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
882
Tomas Winklere26e47d2008-06-12 09:46:56 +0800883 spin_unlock_irqrestore(&priv->lock, flags);
884
885 return 0;
886}
887
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700888int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800889 u16 ssn_idx, u8 tx_fifo)
890{
Tomas Winkler9f17b312008-07-11 11:53:35 +0800891 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700892 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
893 <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -0700894 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800895 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800896 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700897 IWL50_FIRST_AMPDU_QUEUE +
898 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800899 return -EINVAL;
900 }
901
Tomas Winklere26e47d2008-06-12 09:46:56 +0800902 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
903
904 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
905
906 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
907 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
908 /* supposes that ssn_idx is valid (!= 0xFFF) */
909 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
910
911 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
912 iwl_txq_ctx_deactivate(priv, txq_id);
913 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
914
Tomas Winklere26e47d2008-06-12 09:46:56 +0800915 return 0;
916}
917
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800918u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +0800919{
920 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -0700921 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
922 memcpy(addsta, cmd, size);
923 /* resrved in 5000 */
924 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +0800925 return size;
926}
927
928
Tomas Winklerda1bc452008-05-29 16:35:00 +0800929/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700930 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800931 * must be called under priv->lock and mac access
932 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700933void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800934{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800935 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800936}
937
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800938
939static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
940{
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300941 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +0800942 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800943}
944
945static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
946 struct iwl_ht_agg *agg,
947 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +0800948 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800949{
950 u16 status;
951 struct agg_tx_status *frame_status = &tx_resp->status;
952 struct ieee80211_tx_info *info = NULL;
953 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800954 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +0800955 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800956 u16 seq;
957
958 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -0800959 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800960
961 agg->frame_count = tx_resp->frame_count;
962 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800963 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800964 agg->bitmap = 0;
965
966 /* # frames attempted by Tx command */
967 if (agg->frame_count == 1) {
968 /* Only one frame was attempted; no block-ack will arrive */
969 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +0800970 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800971
972 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -0800973 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800974 agg->frame_count, agg->start_idx, idx);
975
976 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +0200977 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800978 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Johannes Bergc397bf12009-11-13 11:56:35 -0800979 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800980 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
981
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800982 /* FIXME: code repetition end */
983
Tomas Winklere1623442009-01-27 14:27:56 -0800984 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800985 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -0800986 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800987
988 agg->wait_for_ba = 0;
989 } else {
990 /* Two or more frames were attempted; expect block-ack */
991 u64 bitmap = 0;
992 int start = agg->start_idx;
993
994 /* Construct bit-map of pending frames within Tx window */
995 for (i = 0; i < agg->frame_count; i++) {
996 u16 sc;
997 status = le16_to_cpu(frame_status[i].status);
998 seq = le16_to_cpu(frame_status[i].sequence);
999 idx = SEQ_TO_INDEX(seq);
1000 txq_id = SEQ_TO_QUEUE(seq);
1001
1002 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1003 AGG_TX_STATE_ABORT_MSK))
1004 continue;
1005
Tomas Winklere1623442009-01-27 14:27:56 -08001006 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001007 agg->frame_count, txq_id, idx);
1008
1009 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001010 if (!hdr) {
1011 IWL_ERR(priv,
1012 "BUG_ON idx doesn't point to valid skb"
1013 " idx=%d, txq_id=%d\n", idx, txq_id);
1014 return -1;
1015 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001016
1017 sc = le16_to_cpu(hdr->seq_ctrl);
1018 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001019 IWL_ERR(priv,
1020 "BUG_ON idx doesn't match seq control"
1021 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001022 idx, SEQ_TO_SN(sc),
1023 hdr->seq_ctrl);
1024 return -1;
1025 }
1026
Tomas Winklere1623442009-01-27 14:27:56 -08001027 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001028 i, idx, SEQ_TO_SN(sc));
1029
1030 sh = idx - start;
1031 if (sh > 64) {
1032 sh = (start - idx) + 0xff;
1033 bitmap = bitmap << sh;
1034 sh = 0;
1035 start = idx;
1036 } else if (sh < -64)
1037 sh = 0xff - (start - idx);
1038 else if (sh < 0) {
1039 sh = start - idx;
1040 start = idx;
1041 bitmap = bitmap << sh;
1042 sh = 0;
1043 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001044 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001045 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001046 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001047 }
1048
1049 agg->bitmap = bitmap;
1050 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001051 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001052 agg->frame_count, agg->start_idx,
1053 (unsigned long long)agg->bitmap);
1054
1055 if (bitmap)
1056 agg->wait_for_ba = 1;
1057 }
1058 return 0;
1059}
1060
1061static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1062 struct iwl_rx_mem_buffer *rxb)
1063{
Zhu Yi2f301222009-10-09 17:19:45 +08001064 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001065 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1066 int txq_id = SEQ_TO_QUEUE(sequence);
1067 int index = SEQ_TO_INDEX(sequence);
1068 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1069 struct ieee80211_tx_info *info;
1070 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1071 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001072 int tid;
1073 int sta_id;
1074 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001075
1076 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001077 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001078 "is out of range [0-%d] %d %d\n", txq_id,
1079 index, txq->q.n_bd, txq->q.write_ptr,
1080 txq->q.read_ptr);
1081 return;
1082 }
1083
1084 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1085 memset(&info->status, 0, sizeof(info->status));
1086
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001087 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1088 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001089
1090 if (txq->sched_retry) {
1091 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1092 struct iwl_ht_agg *agg = NULL;
1093
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001094 agg = &priv->stations[sta_id].tid[tid].agg;
1095
Tomas Winkler25a65722008-06-12 09:47:07 +08001096 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001097
Ron Rindjunsky32354272008-07-01 10:44:51 +03001098 /* check if BAR is needed */
1099 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1100 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001101
1102 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001103 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001104 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001105 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1106 scd_ssn , index, txq_id, txq->swq_id);
1107
Tomas Winkler17b88922008-05-29 16:35:12 +08001108 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001109 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1110
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001111 if (priv->mac80211_registered &&
1112 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1113 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001114 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001115 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001116 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001117 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001118 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001119 }
1120 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001121 BUG_ON(txq_id != txq->swq_id);
1122
Johannes Berge6a98542008-10-21 12:40:02 +02001123 info->status.rates[0].count = tx_resp->failure_frame + 1;
Johannes Bergc397bf12009-11-13 11:56:35 -08001124 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001125 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001126 le32_to_cpu(tx_resp->rate_n_flags),
1127 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001128
Tomas Winklere1623442009-01-27 14:27:56 -08001129 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001130 "0x%x retries %d\n",
1131 txq_id,
1132 iwl_get_tx_fail_reason(status), status,
1133 le32_to_cpu(tx_resp->rate_n_flags),
1134 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001135
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001136 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1137 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001138 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001139
1140 if (priv->mac80211_registered &&
1141 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001142 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001143 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001144
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001145 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1146 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1147
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001148 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001149 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001150}
1151
Tomas Winklera96a27f2008-10-23 23:48:56 -07001152/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001153u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001154{
1155 return len;
1156}
1157
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001158void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001159{
1160 /* in 5000 the tx power calibration is done in uCode */
1161 priv->disable_tx_power_cal = 1;
1162}
1163
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001164void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001165{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001166 /* init calibration handlers */
1167 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1168 iwl5000_rx_calib_result;
1169 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1170 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001171 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001172}
1173
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001174
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001175int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001176{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001177 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001178 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1179}
1180
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001181static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1182{
1183 int ret = 0;
1184 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1185 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1186 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1187
1188 if ((rxon1->flags == rxon2->flags) &&
1189 (rxon1->filter_flags == rxon2->filter_flags) &&
1190 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1191 (rxon1->ofdm_ht_single_stream_basic_rates ==
1192 rxon2->ofdm_ht_single_stream_basic_rates) &&
1193 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1194 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1195 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1196 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1197 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1198 (rxon1->rx_chain == rxon2->rx_chain) &&
1199 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001200 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001201 return 0;
1202 }
1203
1204 rxon_assoc.flags = priv->staging_rxon.flags;
1205 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1206 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1207 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1208 rxon_assoc.reserved1 = 0;
1209 rxon_assoc.reserved2 = 0;
1210 rxon_assoc.reserved3 = 0;
1211 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1212 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1213 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1214 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1215 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1216 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1217 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1218 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1219
1220 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1221 sizeof(rxon_assoc), &rxon_assoc, NULL);
1222 if (ret)
1223 return ret;
1224
1225 return ret;
1226}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001227int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001228{
1229 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001230 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001231
1232 /* half dBm need to multiply */
1233 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Wey-Yi Guyae16fc3c2009-11-13 11:56:30 -08001234
1235 if (priv->tx_power_lmt_in_half_dbm &&
1236 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
1237 /*
1238 * For the newer devices which using enhanced/extend tx power
1239 * table in EEPROM, the format is in half dBm. driver need to
1240 * convert to dBm format before report to mac80211.
1241 * By doing so, there is a possibility of 1/2 dBm resolution
1242 * lost. driver will perform "round-up" operation before
1243 * reporting, but it will cause 1/2 dBm tx power over the
1244 * regulatory limit. Perform the checking here, if the
1245 * "tx_power_user_lmt" is higher than EEPROM value (in
1246 * half-dBm format), lower the tx power based on EEPROM
1247 */
1248 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
1249 }
Gregory Greenman853554a2008-06-30 17:23:01 +08001250 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001251 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001252
1253 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1254 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1255 else
1256 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1257
1258 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001259 sizeof(tx_power_cmd), &tx_power_cmd,
1260 NULL);
1261}
1262
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001263void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001264{
1265 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001266 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07001267 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001268}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001269
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001270static void iwl5150_temperature(struct iwl_priv *priv)
1271{
1272 u32 vt = 0;
1273 s32 offset = iwl_temp_calib_to_offset(priv);
1274
1275 vt = le32_to_cpu(priv->statistics.general.temperature);
1276 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1277 /* now vt hold the temperature in Kelvin */
1278 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001279 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001280}
1281
Tomas Winklercaab8f12008-08-04 16:00:42 +08001282/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001283int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001284 struct iwl_rx_phy_res *rx_resp)
1285{
1286 /* data from PHY/DSP regarding signal strength, etc.,
1287 * contents are always there, not configurable by host
1288 */
1289 struct iwl5000_non_cfg_phy *ncphy =
1290 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1291 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1292 u8 agc;
1293
1294 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1295 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1296
1297 /* Find max rssi among 3 possible receivers.
1298 * These values are measured by the digital signal processor (DSP).
1299 * They should stay fairly constant even as the signal strength varies,
1300 * if the radio's automatic gain control (AGC) is working right.
1301 * AGC value (see below) will provide the "interesting" info.
1302 */
1303 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1304 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1305 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1306 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1307 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1308
1309 max_rssi = max_t(u32, rssi_a, rssi_b);
1310 max_rssi = max_t(u32, max_rssi, rssi_c);
1311
Tomas Winklere1623442009-01-27 14:27:56 -08001312 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001313 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1314
1315 /* dBm = max_rssi dB - agc dB - constant.
1316 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001317 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001318}
1319
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001320static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1321{
1322 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1323 .valid = cpu_to_le32(valid_tx_ant),
1324 };
1325
1326 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1327 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1328 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1329 sizeof(struct iwl_tx_ant_config_cmd),
1330 &tx_ant_cmd);
1331 } else {
1332 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1333 return -EOPNOTSUPP;
1334 }
1335}
1336
1337
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001338#define IWL5000_UCODE_GET(item) \
1339static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1340 u32 api_ver) \
1341{ \
1342 if (api_ver <= 2) \
1343 return le32_to_cpu(ucode->u.v1.item); \
1344 return le32_to_cpu(ucode->u.v2.item); \
1345}
1346
1347static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1348{
1349 if (api_ver <= 2)
1350 return UCODE_HEADER_SIZE(1);
1351 return UCODE_HEADER_SIZE(2);
1352}
1353
1354static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1355 u32 api_ver)
1356{
1357 if (api_ver <= 2)
1358 return 0;
1359 return le32_to_cpu(ucode->u.v2.build);
1360}
1361
1362static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1363 u32 api_ver)
1364{
1365 if (api_ver <= 2)
1366 return (u8 *) ucode->u.v1.data;
1367 return (u8 *) ucode->u.v2.data;
1368}
1369
1370IWL5000_UCODE_GET(inst_size);
1371IWL5000_UCODE_GET(data_size);
1372IWL5000_UCODE_GET(init_size);
1373IWL5000_UCODE_GET(init_data_size);
1374IWL5000_UCODE_GET(boot_size);
1375
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001376static int iwl5000_hw_channel_switch(struct iwl_priv *priv, u16 channel)
1377{
1378 struct iwl5000_channel_switch_cmd cmd;
1379 const struct iwl_channel_info *ch_info;
1380 struct iwl_host_cmd hcmd = {
1381 .id = REPLY_CHANNEL_SWITCH,
1382 .len = sizeof(cmd),
1383 .flags = CMD_SIZE_HUGE,
1384 .data = &cmd,
1385 };
1386
1387 IWL_DEBUG_11H(priv, "channel switch from %d to %d\n",
1388 priv->active_rxon.channel, channel);
1389 cmd.band = priv->band == IEEE80211_BAND_2GHZ;
1390 cmd.channel = cpu_to_le16(channel);
Wey-Yi Guy0924e5192009-11-06 14:52:54 -08001391 cmd.rxon_flags = priv->staging_rxon.flags;
1392 cmd.rxon_filter_flags = priv->staging_rxon.filter_flags;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001393 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1394 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1395 if (ch_info)
1396 cmd.expect_beacon = is_channel_radar(ch_info);
1397 else {
1398 IWL_ERR(priv, "invalid channel switch from %u to %u\n",
1399 priv->active_rxon.channel, channel);
1400 return -EFAULT;
1401 }
Wey-Yi Guy0924e5192009-11-06 14:52:54 -08001402 priv->switch_rxon.channel = cpu_to_le16(channel);
1403 priv->switch_rxon.switch_in_progress = true;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001404
1405 return iwl_send_cmd_sync(priv, &hcmd);
1406}
1407
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001408struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001409 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001410 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001411 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001412 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001413};
1414
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001415struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001416 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001417 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001418 .gain_computation = iwl5000_gain_computation,
1419 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001420 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001421 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001422};
1423
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001424struct iwl_ucode_ops iwl5000_ucode = {
1425 .get_header_size = iwl5000_ucode_get_header_size,
1426 .get_build = iwl5000_ucode_get_build,
1427 .get_inst_size = iwl5000_ucode_get_inst_size,
1428 .get_data_size = iwl5000_ucode_get_data_size,
1429 .get_init_size = iwl5000_ucode_get_init_size,
1430 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1431 .get_boot_size = iwl5000_ucode_get_boot_size,
1432 .get_data = iwl5000_ucode_get_data,
1433};
1434
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001435struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001436 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001437 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001438 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001439 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001440 .txq_agg_enable = iwl5000_txq_agg_enable,
1441 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001442 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1443 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001444 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001445 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001446 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001447 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001448 .dump_nic_event_log = iwl_dump_nic_event_log,
1449 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001450 .dump_csr = iwl_dump_csr,
Wey-Yi Guy1b3eb822010-01-15 13:43:39 -08001451 .dump_fh = iwl_dump_fh,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001452 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001453 .init_alive_start = iwl5000_init_alive_start,
1454 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001455 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001456 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001457 .set_channel_switch = iwl5000_hw_channel_switch,
Tomas Winkler30d59262008-04-24 11:55:25 -07001458 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001459 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001460 .stop = iwl_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001461 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001462 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001463 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001464 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001465 .regulatory_bands = {
1466 EEPROM_5000_REG_BAND_1_CHANNELS,
1467 EEPROM_5000_REG_BAND_2_CHANNELS,
1468 EEPROM_5000_REG_BAND_3_CHANNELS,
1469 EEPROM_5000_REG_BAND_4_CHANNELS,
1470 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001471 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1472 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001473 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001474 .verify_signature = iwlcore_eeprom_verify_signature,
1475 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1476 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001477 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001478 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001479 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001480 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001481 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001482 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001483 .temp_ops = {
1484 .temperature = iwl5000_temperature,
1485 .set_ct_kill = iwl5000_set_ct_threshold,
1486 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001487 .add_bcast_station = iwl_add_bcast_station,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001488};
1489
1490static struct iwl_lib_ops iwl5150_lib = {
1491 .set_hw_params = iwl5000_hw_set_hw_params,
1492 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1493 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1494 .txq_set_sched = iwl5000_txq_set_sched,
1495 .txq_agg_enable = iwl5000_txq_agg_enable,
1496 .txq_agg_disable = iwl5000_txq_agg_disable,
1497 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1498 .txq_free_tfd = iwl_hw_txq_free_tfd,
1499 .txq_init = iwl_hw_tx_queue_init,
1500 .rx_handler_setup = iwl5000_rx_handler_setup,
1501 .setup_deferred_work = iwl5000_setup_deferred_work,
1502 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001503 .dump_nic_event_log = iwl_dump_nic_event_log,
1504 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001505 .dump_csr = iwl_dump_csr,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001506 .load_ucode = iwl5000_load_ucode,
1507 .init_alive_start = iwl5000_init_alive_start,
1508 .alive_notify = iwl5000_alive_notify,
1509 .send_tx_power = iwl5000_send_tx_power,
1510 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001511 .set_channel_switch = iwl5000_hw_channel_switch,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001512 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001513 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001514 .stop = iwl_apm_stop,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001515 .config = iwl5000_nic_config,
1516 .set_pwr_src = iwl_set_pwr_src,
1517 },
1518 .eeprom_ops = {
1519 .regulatory_bands = {
1520 EEPROM_5000_REG_BAND_1_CHANNELS,
1521 EEPROM_5000_REG_BAND_2_CHANNELS,
1522 EEPROM_5000_REG_BAND_3_CHANNELS,
1523 EEPROM_5000_REG_BAND_4_CHANNELS,
1524 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001525 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1526 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001527 },
1528 .verify_signature = iwlcore_eeprom_verify_signature,
1529 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1530 .release_semaphore = iwlcore_eeprom_release_semaphore,
1531 .calib_version = iwl5000_eeprom_calib_version,
1532 .query_addr = iwl5000_eeprom_query_addr,
1533 },
1534 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001535 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001536 .config_ap = iwl_config_ap,
1537 .temp_ops = {
1538 .temperature = iwl5150_temperature,
1539 .set_ct_kill = iwl5150_set_ct_threshold,
1540 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001541 .add_bcast_station = iwl_add_bcast_station,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001542};
1543
Emese Revfy45d5d802009-12-14 00:59:53 +01001544static const struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001545 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001546 .lib = &iwl5000_lib,
1547 .hcmd = &iwl5000_hcmd,
1548 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001549 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001550};
1551
Emese Revfy45d5d802009-12-14 00:59:53 +01001552static const struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001553 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001554 .lib = &iwl5150_lib,
1555 .hcmd = &iwl5000_hcmd,
1556 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001557 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001558};
1559
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001560struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001561 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001562 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001563 /* the rest are 0 by default */
1564};
1565
1566
1567struct iwl_cfg iwl5300_agn_cfg = {
1568 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001569 .fw_name_pre = IWL5000_FW_PRE,
1570 .ucode_api_max = IWL5000_UCODE_API_MAX,
1571 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001572 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001573 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001574 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001575 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1576 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001577 .num_of_queues = IWL50_NUM_QUEUES,
1578 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001579 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001580 .valid_tx_ant = ANT_ABC,
1581 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001582 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1583 .set_l0s = true,
1584 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001585 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001586 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001587 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001588 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001589 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001590};
1591
Wey-Yi Guyac592572009-11-20 12:05:03 -08001592struct iwl_cfg iwl5100_bgn_cfg = {
1593 .name = "5100BGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001594 .fw_name_pre = IWL5000_FW_PRE,
1595 .ucode_api_max = IWL5000_UCODE_API_MAX,
1596 .ucode_api_min = IWL5000_UCODE_API_MIN,
Wey-Yi Guyac592572009-11-20 12:05:03 -08001597 .sku = IWL_SKU_G|IWL_SKU_N,
Esti Kummer47408632008-07-11 11:53:30 +08001598 .ops = &iwl5000_ops,
1599 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001600 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1601 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001602 .num_of_queues = IWL50_NUM_QUEUES,
1603 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001604 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001605 .valid_tx_ant = ANT_B,
1606 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001607 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1608 .set_l0s = true,
1609 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001610 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001611 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001612 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001613 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001614 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Esti Kummer47408632008-07-11 11:53:30 +08001615};
1616
1617struct iwl_cfg iwl5100_abg_cfg = {
1618 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001619 .fw_name_pre = IWL5000_FW_PRE,
1620 .ucode_api_max = IWL5000_UCODE_API_MAX,
1621 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001622 .sku = IWL_SKU_A|IWL_SKU_G,
1623 .ops = &iwl5000_ops,
1624 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001625 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1626 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001627 .num_of_queues = IWL50_NUM_QUEUES,
1628 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001629 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001630 .valid_tx_ant = ANT_B,
1631 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001632 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1633 .set_l0s = true,
1634 .use_bsm = false,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001635 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001636 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001637 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Esti Kummer47408632008-07-11 11:53:30 +08001638};
1639
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001640struct iwl_cfg iwl5100_agn_cfg = {
1641 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001642 .fw_name_pre = IWL5000_FW_PRE,
1643 .ucode_api_max = IWL5000_UCODE_API_MAX,
1644 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001645 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001646 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001647 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001648 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1649 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001650 .num_of_queues = IWL50_NUM_QUEUES,
1651 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001652 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001653 .valid_tx_ant = ANT_B,
1654 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001655 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1656 .set_l0s = true,
1657 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001658 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001659 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001660 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001661 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001662 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001663};
1664
1665struct iwl_cfg iwl5350_agn_cfg = {
1666 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001667 .fw_name_pre = IWL5000_FW_PRE,
1668 .ucode_api_max = IWL5000_UCODE_API_MAX,
1669 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001670 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001671 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001672 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001673 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1674 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001675 .num_of_queues = IWL50_NUM_QUEUES,
1676 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001677 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001678 .valid_tx_ant = ANT_ABC,
1679 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001680 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1681 .set_l0s = true,
1682 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001683 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001684 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001685 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001686 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001687 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001688};
1689
Tomas Winkler7100e922008-12-01 16:32:18 -08001690struct iwl_cfg iwl5150_agn_cfg = {
1691 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001692 .fw_name_pre = IWL5150_FW_PRE,
1693 .ucode_api_max = IWL5150_UCODE_API_MAX,
1694 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001695 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001696 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001697 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001698 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1699 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001700 .num_of_queues = IWL50_NUM_QUEUES,
1701 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler7100e922008-12-01 16:32:18 -08001702 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001703 .valid_tx_ant = ANT_A,
1704 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001705 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1706 .set_l0s = true,
1707 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001708 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001709 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001710 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001711 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001712 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Tomas Winkler7100e922008-12-01 16:32:18 -08001713};
1714
Wey-Yi Guyac592572009-11-20 12:05:03 -08001715struct iwl_cfg iwl5150_abg_cfg = {
1716 .name = "5150ABG",
1717 .fw_name_pre = IWL5150_FW_PRE,
1718 .ucode_api_max = IWL5150_UCODE_API_MAX,
1719 .ucode_api_min = IWL5150_UCODE_API_MIN,
1720 .sku = IWL_SKU_A|IWL_SKU_G,
1721 .ops = &iwl5150_ops,
1722 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1723 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1724 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1725 .num_of_queues = IWL50_NUM_QUEUES,
1726 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1727 .mod_params = &iwl50_mod_params,
1728 .valid_tx_ant = ANT_A,
1729 .valid_rx_ant = ANT_AB,
1730 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1731 .set_l0s = true,
1732 .use_bsm = false,
1733 .led_compensation = 51,
1734 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001735 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001736};
1737
Reinette Chatrea0987a82008-12-02 12:14:06 -08001738MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1739MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001740
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001741module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001742MODULE_PARM_DESC(swcrypto50,
1743 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001744module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001745MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001746module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001747MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001748module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1749 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001750MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001751module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001752MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");