blob: 082cdb9011eb8e055336a1027e3af30767339fed [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300246 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800247 u64 eoi_exit_bitmap0;
248 u64 eoi_exit_bitmap1;
249 u64 eoi_exit_bitmap2;
250 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800251 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 guest_physical_address;
253 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400254 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300255 u64 guest_ia32_debugctl;
256 u64 guest_ia32_pat;
257 u64 guest_ia32_efer;
258 u64 guest_ia32_perf_global_ctrl;
259 u64 guest_pdptr0;
260 u64 guest_pdptr1;
261 u64 guest_pdptr2;
262 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100263 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300264 u64 host_ia32_pat;
265 u64 host_ia32_efer;
266 u64 host_ia32_perf_global_ctrl;
267 u64 padding64[8]; /* room for future expansion */
268 /*
269 * To allow migration of L1 (complete with its L2 guests) between
270 * machines of different natural widths (32 or 64 bit), we cannot have
271 * unsigned long fields with no explict size. We use u64 (aliased
272 * natural_width) instead. Luckily, x86 is little-endian.
273 */
274 natural_width cr0_guest_host_mask;
275 natural_width cr4_guest_host_mask;
276 natural_width cr0_read_shadow;
277 natural_width cr4_read_shadow;
278 natural_width cr3_target_value0;
279 natural_width cr3_target_value1;
280 natural_width cr3_target_value2;
281 natural_width cr3_target_value3;
282 natural_width exit_qualification;
283 natural_width guest_linear_address;
284 natural_width guest_cr0;
285 natural_width guest_cr3;
286 natural_width guest_cr4;
287 natural_width guest_es_base;
288 natural_width guest_cs_base;
289 natural_width guest_ss_base;
290 natural_width guest_ds_base;
291 natural_width guest_fs_base;
292 natural_width guest_gs_base;
293 natural_width guest_ldtr_base;
294 natural_width guest_tr_base;
295 natural_width guest_gdtr_base;
296 natural_width guest_idtr_base;
297 natural_width guest_dr7;
298 natural_width guest_rsp;
299 natural_width guest_rip;
300 natural_width guest_rflags;
301 natural_width guest_pending_dbg_exceptions;
302 natural_width guest_sysenter_esp;
303 natural_width guest_sysenter_eip;
304 natural_width host_cr0;
305 natural_width host_cr3;
306 natural_width host_cr4;
307 natural_width host_fs_base;
308 natural_width host_gs_base;
309 natural_width host_tr_base;
310 natural_width host_gdtr_base;
311 natural_width host_idtr_base;
312 natural_width host_ia32_sysenter_esp;
313 natural_width host_ia32_sysenter_eip;
314 natural_width host_rsp;
315 natural_width host_rip;
316 natural_width paddingl[8]; /* room for future expansion */
317 u32 pin_based_vm_exec_control;
318 u32 cpu_based_vm_exec_control;
319 u32 exception_bitmap;
320 u32 page_fault_error_code_mask;
321 u32 page_fault_error_code_match;
322 u32 cr3_target_count;
323 u32 vm_exit_controls;
324 u32 vm_exit_msr_store_count;
325 u32 vm_exit_msr_load_count;
326 u32 vm_entry_controls;
327 u32 vm_entry_msr_load_count;
328 u32 vm_entry_intr_info_field;
329 u32 vm_entry_exception_error_code;
330 u32 vm_entry_instruction_len;
331 u32 tpr_threshold;
332 u32 secondary_vm_exec_control;
333 u32 vm_instruction_error;
334 u32 vm_exit_reason;
335 u32 vm_exit_intr_info;
336 u32 vm_exit_intr_error_code;
337 u32 idt_vectoring_info_field;
338 u32 idt_vectoring_error_code;
339 u32 vm_exit_instruction_len;
340 u32 vmx_instruction_info;
341 u32 guest_es_limit;
342 u32 guest_cs_limit;
343 u32 guest_ss_limit;
344 u32 guest_ds_limit;
345 u32 guest_fs_limit;
346 u32 guest_gs_limit;
347 u32 guest_ldtr_limit;
348 u32 guest_tr_limit;
349 u32 guest_gdtr_limit;
350 u32 guest_idtr_limit;
351 u32 guest_es_ar_bytes;
352 u32 guest_cs_ar_bytes;
353 u32 guest_ss_ar_bytes;
354 u32 guest_ds_ar_bytes;
355 u32 guest_fs_ar_bytes;
356 u32 guest_gs_ar_bytes;
357 u32 guest_ldtr_ar_bytes;
358 u32 guest_tr_ar_bytes;
359 u32 guest_interruptibility_info;
360 u32 guest_activity_state;
361 u32 guest_sysenter_cs;
362 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100363 u32 vmx_preemption_timer_value;
364 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800366 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 guest_es_selector;
368 u16 guest_cs_selector;
369 u16 guest_ss_selector;
370 u16 guest_ds_selector;
371 u16 guest_fs_selector;
372 u16 guest_gs_selector;
373 u16 guest_ldtr_selector;
374 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800375 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400376 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300377 u16 host_es_selector;
378 u16 host_cs_selector;
379 u16 host_ss_selector;
380 u16 host_ds_selector;
381 u16 host_fs_selector;
382 u16 host_gs_selector;
383 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300384};
385
386/*
387 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
388 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
389 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
390 */
391#define VMCS12_REVISION 0x11e57ed0
392
393/*
394 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
395 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
396 * current implementation, 4K are reserved to avoid future complications.
397 */
398#define VMCS12_SIZE 0x1000
399
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300400/* Used to remember the last vmcs02 used for some recently used vmcs12s */
401struct vmcs02_list {
402 struct list_head list;
403 gpa_t vmptr;
404 struct loaded_vmcs vmcs02;
405};
406
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300407/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
409 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
410 */
411struct nested_vmx {
412 /* Has the level1 guest done vmxon? */
413 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400414 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400415 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300416
417 /* The guest-physical address of the current VMCS L1 keeps for L2 */
418 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700419 /*
420 * Cache of the guest's VMCS, existing outside of guest memory.
421 * Loaded from guest memory during VMPTRLD. Flushed to guest
422 * memory during VMXOFF, VMCLEAR, VMPTRLD.
423 */
424 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300425 /*
426 * Indicates if the shadow vmcs must be updated with the
427 * data hold by vmcs12
428 */
429 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300430
431 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
432 struct list_head vmcs02_pool;
433 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200434 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300435 /* L2 must run next, and mustn't decide to exit to L1. */
436 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300437 /*
438 * Guest pages referred to in vmcs02 with host-physical pointers, so
439 * we must keep them pinned while L2 runs.
440 */
441 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800442 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800443 struct page *pi_desc_page;
444 struct pi_desc *pi_desc;
445 bool pi_pending;
446 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100447
Radim Krčmářd048c092016-08-08 20:16:22 +0200448 unsigned long *msr_bitmap;
449
Jan Kiszkaf4124502014-03-07 20:03:13 +0100450 struct hrtimer preemption_timer;
451 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200452
453 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
454 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800455
Wanpeng Li5c614b32015-10-13 09:18:36 -0700456 u16 vpid02;
457 u16 last_vpid;
458
David Matlack0115f9c2016-11-29 18:14:06 -0800459 /*
460 * We only store the "true" versions of the VMX capability MSRs. We
461 * generate the "non-true" versions by setting the must-be-1 bits
462 * according to the SDM.
463 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800464 u32 nested_vmx_procbased_ctls_low;
465 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_secondary_ctls_low;
467 u32 nested_vmx_secondary_ctls_high;
468 u32 nested_vmx_pinbased_ctls_low;
469 u32 nested_vmx_pinbased_ctls_high;
470 u32 nested_vmx_exit_ctls_low;
471 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800472 u32 nested_vmx_entry_ctls_low;
473 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_misc_low;
475 u32 nested_vmx_misc_high;
476 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700477 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800478 u64 nested_vmx_basic;
479 u64 nested_vmx_cr0_fixed0;
480 u64 nested_vmx_cr0_fixed1;
481 u64 nested_vmx_cr4_fixed0;
482 u64 nested_vmx_cr4_fixed1;
483 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300484};
485
Yang Zhang01e439b2013-04-11 19:25:12 +0800486#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800487#define POSTED_INTR_SN 1
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489/* Posted-Interrupt Descriptor */
490struct pi_desc {
491 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800492 union {
493 struct {
494 /* bit 256 - Outstanding Notification */
495 u16 on : 1,
496 /* bit 257 - Suppress Notification */
497 sn : 1,
498 /* bit 271:258 - Reserved */
499 rsvd_1 : 14;
500 /* bit 279:272 - Notification Vector */
501 u8 nv;
502 /* bit 287:280 - Reserved */
503 u8 rsvd_2;
504 /* bit 319:288 - Notification Destination */
505 u32 ndst;
506 };
507 u64 control;
508 };
509 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800510} __aligned(64);
511
Yang Zhanga20ed542013-04-11 19:25:15 +0800512static bool pi_test_and_set_on(struct pi_desc *pi_desc)
513{
514 return test_and_set_bit(POSTED_INTR_ON,
515 (unsigned long *)&pi_desc->control);
516}
517
518static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
519{
520 return test_and_clear_bit(POSTED_INTR_ON,
521 (unsigned long *)&pi_desc->control);
522}
523
524static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
525{
526 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
527}
528
Feng Wuebbfc762015-09-18 22:29:46 +0800529static inline void pi_clear_sn(struct pi_desc *pi_desc)
530{
531 return clear_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
535static inline void pi_set_sn(struct pi_desc *pi_desc)
536{
537 return set_bit(POSTED_INTR_SN,
538 (unsigned long *)&pi_desc->control);
539}
540
Paolo Bonziniad361092016-09-20 16:15:05 +0200541static inline void pi_clear_on(struct pi_desc *pi_desc)
542{
543 clear_bit(POSTED_INTR_ON,
544 (unsigned long *)&pi_desc->control);
545}
546
Feng Wuebbfc762015-09-18 22:29:46 +0800547static inline int pi_test_on(struct pi_desc *pi_desc)
548{
549 return test_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static inline int pi_test_sn(struct pi_desc *pi_desc)
554{
555 return test_bit(POSTED_INTR_SN,
556 (unsigned long *)&pi_desc->control);
557}
558
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400559struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000560 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300561 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300562 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300563 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200564 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200565 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300566 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567 int nmsrs;
568 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800569 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300571 u64 msr_host_kernel_gs_base;
572 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200574 u32 vm_entry_controls_shadow;
575 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300576 /*
577 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
578 * non-nested (L1) guest, it always points to vmcs01. For a nested
579 * guest (L2), it points to a different VMCS.
580 */
581 struct loaded_vmcs vmcs01;
582 struct loaded_vmcs *loaded_vmcs;
583 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300584 struct msr_autoload {
585 unsigned nr;
586 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
587 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
588 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400589 struct {
590 int loaded;
591 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300592#ifdef CONFIG_X86_64
593 u16 ds_sel, es_sel;
594#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200595 int gs_ldt_reload_needed;
596 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000597 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700598 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700599 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400600 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200601 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300602 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300603 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300604 struct kvm_segment segs[8];
605 } rmode;
606 struct {
607 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300608 struct kvm_save_segment {
609 u16 selector;
610 unsigned long base;
611 u32 limit;
612 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300613 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300614 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800615 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300616 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200617
Andi Kleena0861c02009-06-08 17:37:09 +0800618 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800619
Yang Zhang01e439b2013-04-11 19:25:12 +0800620 /* Posted interrupt descriptor */
621 struct pi_desc pi_desc;
622
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300623 /* Support for a guest hypervisor (nested VMX) */
624 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200625
626 /* Dynamic PLE window. */
627 int ple_window;
628 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800629
630 /* Support for PML */
631#define PML_ENTITY_NUM 512
632 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800633
Yunhong Jiang64672c92016-06-13 14:19:59 -0700634 /* apic deadline value in host tsc */
635 u64 hv_deadline_tsc;
636
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800637 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800638
639 bool guest_pkru_valid;
640 u32 guest_pkru;
641 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800642
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800643 /*
644 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
645 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
646 * in msr_ia32_feature_control_valid_bits.
647 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800648 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800649 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400650};
651
Avi Kivity2fb92db2011-04-27 19:42:18 +0300652enum segment_cache_field {
653 SEG_FIELD_SEL = 0,
654 SEG_FIELD_BASE = 1,
655 SEG_FIELD_LIMIT = 2,
656 SEG_FIELD_AR = 3,
657
658 SEG_FIELD_NR = 4
659};
660
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400661static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
662{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000663 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664}
665
Feng Wuefc64402015-09-18 22:29:51 +0800666static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
667{
668 return &(to_vmx(vcpu)->pi_desc);
669}
670
Nadav Har'El22bd0352011-05-25 23:05:57 +0300671#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
672#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
673#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
674 [number##_HIGH] = VMCS12_OFFSET(name)+4
675
Abel Gordon4607c2d2013-04-18 14:35:55 +0300676
Bandan Dasfe2b2012014-04-21 15:20:14 -0400677static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300678 /*
679 * We do NOT shadow fields that are modified when L0
680 * traps and emulates any vmx instruction (e.g. VMPTRLD,
681 * VMXON...) executed by L1.
682 * For example, VM_INSTRUCTION_ERROR is read
683 * by L1 if a vmx instruction fails (part of the error path).
684 * Note the code assumes this logic. If for some reason
685 * we start shadowing these fields then we need to
686 * force a shadow sync when L0 emulates vmx instructions
687 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
688 * by nested_vmx_failValid)
689 */
690 VM_EXIT_REASON,
691 VM_EXIT_INTR_INFO,
692 VM_EXIT_INSTRUCTION_LEN,
693 IDT_VECTORING_INFO_FIELD,
694 IDT_VECTORING_ERROR_CODE,
695 VM_EXIT_INTR_ERROR_CODE,
696 EXIT_QUALIFICATION,
697 GUEST_LINEAR_ADDRESS,
698 GUEST_PHYSICAL_ADDRESS
699};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400700static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300701 ARRAY_SIZE(shadow_read_only_fields);
702
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800704 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300705 GUEST_RIP,
706 GUEST_RSP,
707 GUEST_CR0,
708 GUEST_CR3,
709 GUEST_CR4,
710 GUEST_INTERRUPTIBILITY_INFO,
711 GUEST_RFLAGS,
712 GUEST_CS_SELECTOR,
713 GUEST_CS_AR_BYTES,
714 GUEST_CS_LIMIT,
715 GUEST_CS_BASE,
716 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100717 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300718 CR0_GUEST_HOST_MASK,
719 CR0_READ_SHADOW,
720 CR4_READ_SHADOW,
721 TSC_OFFSET,
722 EXCEPTION_BITMAP,
723 CPU_BASED_VM_EXEC_CONTROL,
724 VM_ENTRY_EXCEPTION_ERROR_CODE,
725 VM_ENTRY_INTR_INFO_FIELD,
726 VM_ENTRY_INSTRUCTION_LEN,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 HOST_FS_BASE,
729 HOST_GS_BASE,
730 HOST_FS_SELECTOR,
731 HOST_GS_SELECTOR
732};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400733static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734 ARRAY_SIZE(shadow_read_write_fields);
735
Mathias Krause772e0312012-08-30 01:30:19 +0200736static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800738 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
740 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
741 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
742 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
743 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
744 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
745 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
746 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400748 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300749 FIELD(HOST_ES_SELECTOR, host_es_selector),
750 FIELD(HOST_CS_SELECTOR, host_cs_selector),
751 FIELD(HOST_SS_SELECTOR, host_ss_selector),
752 FIELD(HOST_DS_SELECTOR, host_ds_selector),
753 FIELD(HOST_FS_SELECTOR, host_fs_selector),
754 FIELD(HOST_GS_SELECTOR, host_gs_selector),
755 FIELD(HOST_TR_SELECTOR, host_tr_selector),
756 FIELD64(IO_BITMAP_A, io_bitmap_a),
757 FIELD64(IO_BITMAP_B, io_bitmap_b),
758 FIELD64(MSR_BITMAP, msr_bitmap),
759 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
760 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
761 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
762 FIELD64(TSC_OFFSET, tsc_offset),
763 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
764 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800765 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300766 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800767 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
768 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
769 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
770 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800771 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300772 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
773 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400774 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
776 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
777 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
778 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
779 FIELD64(GUEST_PDPTR0, guest_pdptr0),
780 FIELD64(GUEST_PDPTR1, guest_pdptr1),
781 FIELD64(GUEST_PDPTR2, guest_pdptr2),
782 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100783 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300784 FIELD64(HOST_IA32_PAT, host_ia32_pat),
785 FIELD64(HOST_IA32_EFER, host_ia32_efer),
786 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
787 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
788 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
789 FIELD(EXCEPTION_BITMAP, exception_bitmap),
790 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
791 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
792 FIELD(CR3_TARGET_COUNT, cr3_target_count),
793 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
794 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
795 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
796 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
797 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
798 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
799 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
800 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
801 FIELD(TPR_THRESHOLD, tpr_threshold),
802 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
803 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
804 FIELD(VM_EXIT_REASON, vm_exit_reason),
805 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
806 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
807 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
808 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
809 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
810 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
811 FIELD(GUEST_ES_LIMIT, guest_es_limit),
812 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
813 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
814 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
815 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
816 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
817 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
818 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
819 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
820 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
821 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
822 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
823 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
824 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
825 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
826 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
827 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
828 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
829 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
830 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
831 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
832 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100833 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300834 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
835 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
836 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
837 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
838 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
839 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
840 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
841 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
842 FIELD(EXIT_QUALIFICATION, exit_qualification),
843 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
844 FIELD(GUEST_CR0, guest_cr0),
845 FIELD(GUEST_CR3, guest_cr3),
846 FIELD(GUEST_CR4, guest_cr4),
847 FIELD(GUEST_ES_BASE, guest_es_base),
848 FIELD(GUEST_CS_BASE, guest_cs_base),
849 FIELD(GUEST_SS_BASE, guest_ss_base),
850 FIELD(GUEST_DS_BASE, guest_ds_base),
851 FIELD(GUEST_FS_BASE, guest_fs_base),
852 FIELD(GUEST_GS_BASE, guest_gs_base),
853 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
854 FIELD(GUEST_TR_BASE, guest_tr_base),
855 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
856 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
857 FIELD(GUEST_DR7, guest_dr7),
858 FIELD(GUEST_RSP, guest_rsp),
859 FIELD(GUEST_RIP, guest_rip),
860 FIELD(GUEST_RFLAGS, guest_rflags),
861 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
862 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
863 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
864 FIELD(HOST_CR0, host_cr0),
865 FIELD(HOST_CR3, host_cr3),
866 FIELD(HOST_CR4, host_cr4),
867 FIELD(HOST_FS_BASE, host_fs_base),
868 FIELD(HOST_GS_BASE, host_gs_base),
869 FIELD(HOST_TR_BASE, host_tr_base),
870 FIELD(HOST_GDTR_BASE, host_gdtr_base),
871 FIELD(HOST_IDTR_BASE, host_idtr_base),
872 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
873 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
874 FIELD(HOST_RSP, host_rsp),
875 FIELD(HOST_RIP, host_rip),
876};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300877
878static inline short vmcs_field_to_offset(unsigned long field)
879{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100880 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
881
882 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
883 vmcs_field_to_offset_table[field] == 0)
884 return -ENOENT;
885
Nadav Har'El22bd0352011-05-25 23:05:57 +0300886 return vmcs_field_to_offset_table[field];
887}
888
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300889static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
890{
David Matlack4f2777b2016-07-13 17:16:37 -0700891 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892}
893
894static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
895{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200896 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800897 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300898 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800899
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300900 return page;
901}
902
903static void nested_release_page(struct page *page)
904{
905 kvm_release_page_dirty(page);
906}
907
908static void nested_release_page_clean(struct page *page)
909{
910 kvm_release_page_clean(page);
911}
912
Peter Feiner995f00a2017-06-30 17:26:32 -0700913static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300914static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700915static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800916static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200917static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300918static void vmx_set_segment(struct kvm_vcpu *vcpu,
919 struct kvm_segment *var, int seg);
920static void vmx_get_segment(struct kvm_vcpu *vcpu,
921 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200922static bool guest_state_valid(struct kvm_vcpu *vcpu);
923static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300924static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300925static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800926static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200927static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
928static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
929static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
930 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300931
Avi Kivity6aa8b732006-12-10 02:21:36 -0800932static DEFINE_PER_CPU(struct vmcs *, vmxarea);
933static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300934/*
935 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
936 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
937 */
938static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939
Feng Wubf9f6ac2015-09-18 22:29:55 +0800940/*
941 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
942 * can find which vCPU should be waken up.
943 */
944static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
945static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
946
Radim Krčmář23611332016-09-29 22:41:33 +0200947enum {
948 VMX_IO_BITMAP_A,
949 VMX_IO_BITMAP_B,
950 VMX_MSR_BITMAP_LEGACY,
951 VMX_MSR_BITMAP_LONGMODE,
952 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
953 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
954 VMX_MSR_BITMAP_LEGACY_X2APIC,
955 VMX_MSR_BITMAP_LONGMODE_X2APIC,
956 VMX_VMREAD_BITMAP,
957 VMX_VMWRITE_BITMAP,
958 VMX_BITMAP_NR
959};
960
961static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
962
963#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
964#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
965#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
966#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
967#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
968#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
969#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
970#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
971#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
972#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300973
Avi Kivity110312c2010-12-21 12:54:20 +0200974static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200975static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200976
Sheng Yang2384d2b2008-01-17 15:14:33 +0800977static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
978static DEFINE_SPINLOCK(vmx_vpid_lock);
979
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300980static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 int size;
982 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300983 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300985 u32 pin_based_exec_ctrl;
986 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800987 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300988 u32 vmexit_ctrl;
989 u32 vmentry_ctrl;
990} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991
Hannes Ederefff9e52008-11-28 17:02:06 +0100992static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800993 u32 ept;
994 u32 vpid;
995} vmx_capability;
996
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997#define VMX_SEGMENT_FIELD(seg) \
998 [VCPU_SREG_##seg] = { \
999 .selector = GUEST_##seg##_SELECTOR, \
1000 .base = GUEST_##seg##_BASE, \
1001 .limit = GUEST_##seg##_LIMIT, \
1002 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1003 }
1004
Mathias Krause772e0312012-08-30 01:30:19 +02001005static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006 unsigned selector;
1007 unsigned base;
1008 unsigned limit;
1009 unsigned ar_bytes;
1010} kvm_vmx_segment_fields[] = {
1011 VMX_SEGMENT_FIELD(CS),
1012 VMX_SEGMENT_FIELD(DS),
1013 VMX_SEGMENT_FIELD(ES),
1014 VMX_SEGMENT_FIELD(FS),
1015 VMX_SEGMENT_FIELD(GS),
1016 VMX_SEGMENT_FIELD(SS),
1017 VMX_SEGMENT_FIELD(TR),
1018 VMX_SEGMENT_FIELD(LDTR),
1019};
1020
Avi Kivity26bb0982009-09-07 11:14:12 +03001021static u64 host_efer;
1022
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001023static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1024
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001025/*
Brian Gerst8c065852010-07-17 09:03:26 -04001026 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001027 * away by decrementing the array size.
1028 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001030#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001031 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001033 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037{
1038 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1039 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001040 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1041}
1042
Jan Kiszka6f054852016-02-09 20:15:18 +01001043static inline bool is_debug(u32 intr_info)
1044{
1045 return is_exception_n(intr_info, DB_VECTOR);
1046}
1047
1048static inline bool is_breakpoint(u32 intr_info)
1049{
1050 return is_exception_n(intr_info, BP_VECTOR);
1051}
1052
Jan Kiszka5bb16012016-02-09 20:14:21 +01001053static inline bool is_page_fault(u32 intr_info)
1054{
1055 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001056}
1057
Gui Jianfeng31299942010-03-15 17:29:09 +08001058static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001059{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001060 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001061}
1062
Gui Jianfeng31299942010-03-15 17:29:09 +08001063static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001064{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001065 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001066}
1067
Gui Jianfeng31299942010-03-15 17:29:09 +08001068static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001069{
1070 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1071 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1072}
1073
Gui Jianfeng31299942010-03-15 17:29:09 +08001074static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001075{
1076 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1077 INTR_INFO_VALID_MASK)) ==
1078 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1079}
1080
Gui Jianfeng31299942010-03-15 17:29:09 +08001081static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001082{
Sheng Yang04547152009-04-01 15:52:31 +08001083 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001084}
1085
Gui Jianfeng31299942010-03-15 17:29:09 +08001086static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001087{
Sheng Yang04547152009-04-01 15:52:31 +08001088 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001089}
1090
Paolo Bonzini35754c92015-07-29 12:05:37 +02001091static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001092{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001093 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001094}
1095
Gui Jianfeng31299942010-03-15 17:29:09 +08001096static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001097{
Sheng Yang04547152009-04-01 15:52:31 +08001098 return vmcs_config.cpu_based_exec_ctrl &
1099 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001100}
1101
Avi Kivity774ead32007-12-26 13:57:04 +02001102static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001103{
Sheng Yang04547152009-04-01 15:52:31 +08001104 return vmcs_config.cpu_based_2nd_exec_ctrl &
1105 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1106}
1107
Yang Zhang8d146952013-01-25 10:18:50 +08001108static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1109{
1110 return vmcs_config.cpu_based_2nd_exec_ctrl &
1111 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1112}
1113
Yang Zhang83d4c282013-01-25 10:18:49 +08001114static inline bool cpu_has_vmx_apic_register_virt(void)
1115{
1116 return vmcs_config.cpu_based_2nd_exec_ctrl &
1117 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1118}
1119
Yang Zhangc7c9c562013-01-25 10:18:51 +08001120static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1121{
1122 return vmcs_config.cpu_based_2nd_exec_ctrl &
1123 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1124}
1125
Yunhong Jiang64672c92016-06-13 14:19:59 -07001126/*
1127 * Comment's format: document - errata name - stepping - processor name.
1128 * Refer from
1129 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1130 */
1131static u32 vmx_preemption_cpu_tfms[] = {
1132/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11330x000206E6,
1134/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1135/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1136/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11370x00020652,
1138/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11390x00020655,
1140/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1141/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1142/*
1143 * 320767.pdf - AAP86 - B1 -
1144 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1145 */
11460x000106E5,
1147/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11480x000106A0,
1149/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11500x000106A1,
1151/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11520x000106A4,
1153 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1154 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1155 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11560x000106A5,
1157};
1158
1159static inline bool cpu_has_broken_vmx_preemption_timer(void)
1160{
1161 u32 eax = cpuid_eax(0x00000001), i;
1162
1163 /* Clear the reserved bits */
1164 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001165 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001166 if (eax == vmx_preemption_cpu_tfms[i])
1167 return true;
1168
1169 return false;
1170}
1171
1172static inline bool cpu_has_vmx_preemption_timer(void)
1173{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001174 return vmcs_config.pin_based_exec_ctrl &
1175 PIN_BASED_VMX_PREEMPTION_TIMER;
1176}
1177
Yang Zhang01e439b2013-04-11 19:25:12 +08001178static inline bool cpu_has_vmx_posted_intr(void)
1179{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001180 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1181 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001182}
1183
1184static inline bool cpu_has_vmx_apicv(void)
1185{
1186 return cpu_has_vmx_apic_register_virt() &&
1187 cpu_has_vmx_virtual_intr_delivery() &&
1188 cpu_has_vmx_posted_intr();
1189}
1190
Sheng Yang04547152009-04-01 15:52:31 +08001191static inline bool cpu_has_vmx_flexpriority(void)
1192{
1193 return cpu_has_vmx_tpr_shadow() &&
1194 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001195}
1196
Marcelo Tosattie7997942009-06-11 12:07:40 -03001197static inline bool cpu_has_vmx_ept_execute_only(void)
1198{
Gui Jianfeng31299942010-03-15 17:29:09 +08001199 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001200}
1201
Marcelo Tosattie7997942009-06-11 12:07:40 -03001202static inline bool cpu_has_vmx_ept_2m_page(void)
1203{
Gui Jianfeng31299942010-03-15 17:29:09 +08001204 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001205}
1206
Sheng Yang878403b2010-01-05 19:02:29 +08001207static inline bool cpu_has_vmx_ept_1g_page(void)
1208{
Gui Jianfeng31299942010-03-15 17:29:09 +08001209 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001210}
1211
Sheng Yang4bc9b982010-06-02 14:05:24 +08001212static inline bool cpu_has_vmx_ept_4levels(void)
1213{
1214 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1215}
1216
Xudong Hao83c3a332012-05-28 19:33:35 +08001217static inline bool cpu_has_vmx_ept_ad_bits(void)
1218{
1219 return vmx_capability.ept & VMX_EPT_AD_BIT;
1220}
1221
Gui Jianfeng31299942010-03-15 17:29:09 +08001222static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001223{
Gui Jianfeng31299942010-03-15 17:29:09 +08001224 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001225}
1226
Gui Jianfeng31299942010-03-15 17:29:09 +08001227static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001228{
Gui Jianfeng31299942010-03-15 17:29:09 +08001229 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001230}
1231
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001232static inline bool cpu_has_vmx_invvpid_single(void)
1233{
1234 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1235}
1236
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001237static inline bool cpu_has_vmx_invvpid_global(void)
1238{
1239 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1240}
1241
Wanpeng Li08d839c2017-03-23 05:30:08 -07001242static inline bool cpu_has_vmx_invvpid(void)
1243{
1244 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1245}
1246
Gui Jianfeng31299942010-03-15 17:29:09 +08001247static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001248{
Sheng Yang04547152009-04-01 15:52:31 +08001249 return vmcs_config.cpu_based_2nd_exec_ctrl &
1250 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001251}
1252
Gui Jianfeng31299942010-03-15 17:29:09 +08001253static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001254{
1255 return vmcs_config.cpu_based_2nd_exec_ctrl &
1256 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1257}
1258
Gui Jianfeng31299942010-03-15 17:29:09 +08001259static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001260{
1261 return vmcs_config.cpu_based_2nd_exec_ctrl &
1262 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1263}
1264
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001265static inline bool cpu_has_vmx_basic_inout(void)
1266{
1267 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1268}
1269
Paolo Bonzini35754c92015-07-29 12:05:37 +02001270static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001271{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001272 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001273}
1274
Gui Jianfeng31299942010-03-15 17:29:09 +08001275static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001276{
Sheng Yang04547152009-04-01 15:52:31 +08001277 return vmcs_config.cpu_based_2nd_exec_ctrl &
1278 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001279}
1280
Gui Jianfeng31299942010-03-15 17:29:09 +08001281static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001282{
1283 return vmcs_config.cpu_based_2nd_exec_ctrl &
1284 SECONDARY_EXEC_RDTSCP;
1285}
1286
Mao, Junjiead756a12012-07-02 01:18:48 +00001287static inline bool cpu_has_vmx_invpcid(void)
1288{
1289 return vmcs_config.cpu_based_2nd_exec_ctrl &
1290 SECONDARY_EXEC_ENABLE_INVPCID;
1291}
1292
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001293static inline bool cpu_has_vmx_wbinvd_exit(void)
1294{
1295 return vmcs_config.cpu_based_2nd_exec_ctrl &
1296 SECONDARY_EXEC_WBINVD_EXITING;
1297}
1298
Abel Gordonabc4fc52013-04-18 14:35:25 +03001299static inline bool cpu_has_vmx_shadow_vmcs(void)
1300{
1301 u64 vmx_msr;
1302 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1303 /* check if the cpu supports writing r/o exit information fields */
1304 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1305 return false;
1306
1307 return vmcs_config.cpu_based_2nd_exec_ctrl &
1308 SECONDARY_EXEC_SHADOW_VMCS;
1309}
1310
Kai Huang843e4332015-01-28 10:54:28 +08001311static inline bool cpu_has_vmx_pml(void)
1312{
1313 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1314}
1315
Haozhong Zhang64903d62015-10-20 15:39:09 +08001316static inline bool cpu_has_vmx_tsc_scaling(void)
1317{
1318 return vmcs_config.cpu_based_2nd_exec_ctrl &
1319 SECONDARY_EXEC_TSC_SCALING;
1320}
1321
Sheng Yang04547152009-04-01 15:52:31 +08001322static inline bool report_flexpriority(void)
1323{
1324 return flexpriority_enabled;
1325}
1326
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001327static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1328{
1329 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1330}
1331
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001332static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1333{
1334 return vmcs12->cpu_based_vm_exec_control & bit;
1335}
1336
1337static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1338{
1339 return (vmcs12->cpu_based_vm_exec_control &
1340 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1341 (vmcs12->secondary_vm_exec_control & bit);
1342}
1343
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001344static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001345{
1346 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1347}
1348
Jan Kiszkaf4124502014-03-07 20:03:13 +01001349static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1350{
1351 return vmcs12->pin_based_vm_exec_control &
1352 PIN_BASED_VMX_PREEMPTION_TIMER;
1353}
1354
Nadav Har'El155a97a2013-08-05 11:07:16 +03001355static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1356{
1357 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1358}
1359
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001360static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1361{
1362 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1363 vmx_xsaves_supported();
1364}
1365
Bandan Dasc5f983f2017-05-05 15:25:14 -04001366static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1367{
1368 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1369}
1370
Wincy Vanf2b93282015-02-03 23:56:03 +08001371static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1372{
1373 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1374}
1375
Wanpeng Li5c614b32015-10-13 09:18:36 -07001376static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1377{
1378 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1379}
1380
Wincy Van82f0dd42015-02-03 23:57:18 +08001381static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1382{
1383 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1384}
1385
Wincy Van608406e2015-02-03 23:57:51 +08001386static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1387{
1388 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1389}
1390
Wincy Van705699a2015-02-03 23:58:17 +08001391static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1392{
1393 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1394}
1395
Jim Mattsonef85b672016-12-12 11:01:37 -08001396static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001397{
1398 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001399 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001400}
1401
Jan Kiszka533558b2014-01-04 18:47:20 +01001402static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1403 u32 exit_intr_info,
1404 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001405static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1406 struct vmcs12 *vmcs12,
1407 u32 reason, unsigned long qualification);
1408
Rusty Russell8b9cf982007-07-30 16:31:43 +10001409static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001410{
1411 int i;
1412
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001413 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001414 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001415 return i;
1416 return -1;
1417}
1418
Sheng Yang2384d2b2008-01-17 15:14:33 +08001419static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1420{
1421 struct {
1422 u64 vpid : 16;
1423 u64 rsvd : 48;
1424 u64 gva;
1425 } operand = { vpid, 0, gva };
1426
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001427 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001428 /* CF==1 or ZF==1 --> rc = -1 */
1429 "; ja 1f ; ud2 ; 1:"
1430 : : "a"(&operand), "c"(ext) : "cc", "memory");
1431}
1432
Sheng Yang14394422008-04-28 12:24:45 +08001433static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1434{
1435 struct {
1436 u64 eptp, gpa;
1437 } operand = {eptp, gpa};
1438
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001439 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001440 /* CF==1 or ZF==1 --> rc = -1 */
1441 "; ja 1f ; ud2 ; 1:\n"
1442 : : "a" (&operand), "c" (ext) : "cc", "memory");
1443}
1444
Avi Kivity26bb0982009-09-07 11:14:12 +03001445static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001446{
1447 int i;
1448
Rusty Russell8b9cf982007-07-30 16:31:43 +10001449 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001450 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001451 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001452 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001453}
1454
Avi Kivity6aa8b732006-12-10 02:21:36 -08001455static void vmcs_clear(struct vmcs *vmcs)
1456{
1457 u64 phys_addr = __pa(vmcs);
1458 u8 error;
1459
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001460 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001461 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001462 : "cc", "memory");
1463 if (error)
1464 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1465 vmcs, phys_addr);
1466}
1467
Nadav Har'Eld462b812011-05-24 15:26:10 +03001468static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1469{
1470 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001471 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1472 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001473 loaded_vmcs->cpu = -1;
1474 loaded_vmcs->launched = 0;
1475}
1476
Dongxiao Xu7725b892010-05-11 18:29:38 +08001477static void vmcs_load(struct vmcs *vmcs)
1478{
1479 u64 phys_addr = __pa(vmcs);
1480 u8 error;
1481
1482 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001483 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001484 : "cc", "memory");
1485 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001486 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001487 vmcs, phys_addr);
1488}
1489
Dave Young2965faa2015-09-09 15:38:55 -07001490#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001491/*
1492 * This bitmap is used to indicate whether the vmclear
1493 * operation is enabled on all cpus. All disabled by
1494 * default.
1495 */
1496static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1497
1498static inline void crash_enable_local_vmclear(int cpu)
1499{
1500 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1501}
1502
1503static inline void crash_disable_local_vmclear(int cpu)
1504{
1505 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1506}
1507
1508static inline int crash_local_vmclear_enabled(int cpu)
1509{
1510 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1511}
1512
1513static void crash_vmclear_local_loaded_vmcss(void)
1514{
1515 int cpu = raw_smp_processor_id();
1516 struct loaded_vmcs *v;
1517
1518 if (!crash_local_vmclear_enabled(cpu))
1519 return;
1520
1521 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1522 loaded_vmcss_on_cpu_link)
1523 vmcs_clear(v->vmcs);
1524}
1525#else
1526static inline void crash_enable_local_vmclear(int cpu) { }
1527static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001528#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001529
Nadav Har'Eld462b812011-05-24 15:26:10 +03001530static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001531{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001532 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001533 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534
Nadav Har'Eld462b812011-05-24 15:26:10 +03001535 if (loaded_vmcs->cpu != cpu)
1536 return; /* vcpu migration can race with cpu offline */
1537 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001539 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001540 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001541
1542 /*
1543 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1544 * is before setting loaded_vmcs->vcpu to -1 which is done in
1545 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1546 * then adds the vmcs into percpu list before it is deleted.
1547 */
1548 smp_wmb();
1549
Nadav Har'Eld462b812011-05-24 15:26:10 +03001550 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001551 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001552}
1553
Nadav Har'Eld462b812011-05-24 15:26:10 +03001554static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001555{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001556 int cpu = loaded_vmcs->cpu;
1557
1558 if (cpu != -1)
1559 smp_call_function_single(cpu,
1560 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001561}
1562
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001563static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001564{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001565 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001566 return;
1567
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001568 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001569 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001570}
1571
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001572static inline void vpid_sync_vcpu_global(void)
1573{
1574 if (cpu_has_vmx_invvpid_global())
1575 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1576}
1577
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001578static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001579{
1580 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001581 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001582 else
1583 vpid_sync_vcpu_global();
1584}
1585
Sheng Yang14394422008-04-28 12:24:45 +08001586static inline void ept_sync_global(void)
1587{
1588 if (cpu_has_vmx_invept_global())
1589 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1590}
1591
1592static inline void ept_sync_context(u64 eptp)
1593{
Avi Kivity089d0342009-03-23 18:26:32 +02001594 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001595 if (cpu_has_vmx_invept_context())
1596 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1597 else
1598 ept_sync_global();
1599 }
1600}
1601
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001602static __always_inline void vmcs_check16(unsigned long field)
1603{
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1605 "16-bit accessor invalid for 64-bit field");
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1607 "16-bit accessor invalid for 64-bit high field");
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1609 "16-bit accessor invalid for 32-bit high field");
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1611 "16-bit accessor invalid for natural width field");
1612}
1613
1614static __always_inline void vmcs_check32(unsigned long field)
1615{
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1617 "32-bit accessor invalid for 16-bit field");
1618 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1619 "32-bit accessor invalid for natural width field");
1620}
1621
1622static __always_inline void vmcs_check64(unsigned long field)
1623{
1624 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1625 "64-bit accessor invalid for 16-bit field");
1626 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1627 "64-bit accessor invalid for 64-bit high field");
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1629 "64-bit accessor invalid for 32-bit field");
1630 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1631 "64-bit accessor invalid for natural width field");
1632}
1633
1634static __always_inline void vmcs_checkl(unsigned long field)
1635{
1636 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1637 "Natural width accessor invalid for 16-bit field");
1638 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1639 "Natural width accessor invalid for 64-bit field");
1640 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1641 "Natural width accessor invalid for 64-bit high field");
1642 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1643 "Natural width accessor invalid for 32-bit field");
1644}
1645
1646static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001647{
Avi Kivity5e520e62011-05-15 10:13:12 -04001648 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001649
Avi Kivity5e520e62011-05-15 10:13:12 -04001650 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1651 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652 return value;
1653}
1654
Avi Kivity96304212011-05-15 10:13:13 -04001655static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001657 vmcs_check16(field);
1658 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659}
1660
Avi Kivity96304212011-05-15 10:13:13 -04001661static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663 vmcs_check32(field);
1664 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665}
1666
Avi Kivity96304212011-05-15 10:13:13 -04001667static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001668{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001669 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001670#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001671 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001673 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674#endif
1675}
1676
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001677static __always_inline unsigned long vmcs_readl(unsigned long field)
1678{
1679 vmcs_checkl(field);
1680 return __vmcs_readl(field);
1681}
1682
Avi Kivitye52de1b2007-01-05 16:36:56 -08001683static noinline void vmwrite_error(unsigned long field, unsigned long value)
1684{
1685 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1686 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1687 dump_stack();
1688}
1689
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001690static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691{
1692 u8 error;
1693
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001694 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001695 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001696 if (unlikely(error))
1697 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698}
1699
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001700static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001701{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001702 vmcs_check16(field);
1703 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704}
1705
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001706static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001708 vmcs_check32(field);
1709 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001710}
1711
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001712static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001714 vmcs_check64(field);
1715 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001716#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001718 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719#endif
1720}
1721
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001722static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001723{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001724 vmcs_checkl(field);
1725 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001726}
1727
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001728static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001729{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001730 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1731 "vmcs_clear_bits does not support 64-bit fields");
1732 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1733}
1734
1735static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1736{
1737 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1738 "vmcs_set_bits does not support 64-bit fields");
1739 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001740}
1741
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001742static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1743{
1744 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1745}
1746
Gleb Natapov2961e8762013-11-25 15:37:13 +02001747static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1748{
1749 vmcs_write32(VM_ENTRY_CONTROLS, val);
1750 vmx->vm_entry_controls_shadow = val;
1751}
1752
1753static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1754{
1755 if (vmx->vm_entry_controls_shadow != val)
1756 vm_entry_controls_init(vmx, val);
1757}
1758
1759static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1760{
1761 return vmx->vm_entry_controls_shadow;
1762}
1763
1764
1765static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1766{
1767 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1768}
1769
1770static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1771{
1772 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1773}
1774
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001775static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1776{
1777 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1778}
1779
Gleb Natapov2961e8762013-11-25 15:37:13 +02001780static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1781{
1782 vmcs_write32(VM_EXIT_CONTROLS, val);
1783 vmx->vm_exit_controls_shadow = val;
1784}
1785
1786static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1787{
1788 if (vmx->vm_exit_controls_shadow != val)
1789 vm_exit_controls_init(vmx, val);
1790}
1791
1792static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1793{
1794 return vmx->vm_exit_controls_shadow;
1795}
1796
1797
1798static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1799{
1800 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1801}
1802
1803static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1804{
1805 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1806}
1807
Avi Kivity2fb92db2011-04-27 19:42:18 +03001808static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1809{
1810 vmx->segment_cache.bitmask = 0;
1811}
1812
1813static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1814 unsigned field)
1815{
1816 bool ret;
1817 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1818
1819 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1820 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1821 vmx->segment_cache.bitmask = 0;
1822 }
1823 ret = vmx->segment_cache.bitmask & mask;
1824 vmx->segment_cache.bitmask |= mask;
1825 return ret;
1826}
1827
1828static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1829{
1830 u16 *p = &vmx->segment_cache.seg[seg].selector;
1831
1832 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1833 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1834 return *p;
1835}
1836
1837static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1838{
1839 ulong *p = &vmx->segment_cache.seg[seg].base;
1840
1841 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1842 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1843 return *p;
1844}
1845
1846static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1847{
1848 u32 *p = &vmx->segment_cache.seg[seg].limit;
1849
1850 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1851 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1852 return *p;
1853}
1854
1855static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1856{
1857 u32 *p = &vmx->segment_cache.seg[seg].ar;
1858
1859 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1860 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1861 return *p;
1862}
1863
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001864static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1865{
1866 u32 eb;
1867
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001868 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001869 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001870 if ((vcpu->guest_debug &
1871 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1872 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1873 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001874 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001875 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001876 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001877 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001878
1879 /* When we are running a nested L2 guest and L1 specified for it a
1880 * certain exception bitmap, we must trap the same exceptions and pass
1881 * them to L1. When running L2, we will only handle the exceptions
1882 * specified above if L1 did not want them.
1883 */
1884 if (is_guest_mode(vcpu))
1885 eb |= get_vmcs12(vcpu)->exception_bitmap;
1886
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001887 vmcs_write32(EXCEPTION_BITMAP, eb);
1888}
1889
Gleb Natapov2961e8762013-11-25 15:37:13 +02001890static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1891 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001892{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 vm_entry_controls_clearbit(vmx, entry);
1894 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895}
1896
Avi Kivity61d2ef22010-04-28 16:40:38 +03001897static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1898{
1899 unsigned i;
1900 struct msr_autoload *m = &vmx->msr_autoload;
1901
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001902 switch (msr) {
1903 case MSR_EFER:
1904 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001905 clear_atomic_switch_msr_special(vmx,
1906 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001907 VM_EXIT_LOAD_IA32_EFER);
1908 return;
1909 }
1910 break;
1911 case MSR_CORE_PERF_GLOBAL_CTRL:
1912 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001913 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001914 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1915 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1916 return;
1917 }
1918 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001919 }
1920
Avi Kivity61d2ef22010-04-28 16:40:38 +03001921 for (i = 0; i < m->nr; ++i)
1922 if (m->guest[i].index == msr)
1923 break;
1924
1925 if (i == m->nr)
1926 return;
1927 --m->nr;
1928 m->guest[i] = m->guest[m->nr];
1929 m->host[i] = m->host[m->nr];
1930 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1931 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1932}
1933
Gleb Natapov2961e8762013-11-25 15:37:13 +02001934static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1935 unsigned long entry, unsigned long exit,
1936 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1937 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001938{
1939 vmcs_write64(guest_val_vmcs, guest_val);
1940 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001941 vm_entry_controls_setbit(vmx, entry);
1942 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001943}
1944
Avi Kivity61d2ef22010-04-28 16:40:38 +03001945static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1946 u64 guest_val, u64 host_val)
1947{
1948 unsigned i;
1949 struct msr_autoload *m = &vmx->msr_autoload;
1950
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001951 switch (msr) {
1952 case MSR_EFER:
1953 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001954 add_atomic_switch_msr_special(vmx,
1955 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001956 VM_EXIT_LOAD_IA32_EFER,
1957 GUEST_IA32_EFER,
1958 HOST_IA32_EFER,
1959 guest_val, host_val);
1960 return;
1961 }
1962 break;
1963 case MSR_CORE_PERF_GLOBAL_CTRL:
1964 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001965 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001966 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1967 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1968 GUEST_IA32_PERF_GLOBAL_CTRL,
1969 HOST_IA32_PERF_GLOBAL_CTRL,
1970 guest_val, host_val);
1971 return;
1972 }
1973 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001974 case MSR_IA32_PEBS_ENABLE:
1975 /* PEBS needs a quiescent period after being disabled (to write
1976 * a record). Disabling PEBS through VMX MSR swapping doesn't
1977 * provide that period, so a CPU could write host's record into
1978 * guest's memory.
1979 */
1980 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001981 }
1982
Avi Kivity61d2ef22010-04-28 16:40:38 +03001983 for (i = 0; i < m->nr; ++i)
1984 if (m->guest[i].index == msr)
1985 break;
1986
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001987 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001988 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001989 "Can't add msr %x\n", msr);
1990 return;
1991 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001992 ++m->nr;
1993 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1994 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1995 }
1996
1997 m->guest[i].index = msr;
1998 m->guest[i].value = guest_val;
1999 m->host[i].index = msr;
2000 m->host[i].value = host_val;
2001}
2002
Avi Kivity92c0d902009-10-29 11:00:16 +02002003static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002004{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002005 u64 guest_efer = vmx->vcpu.arch.efer;
2006 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002007
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002008 if (!enable_ept) {
2009 /*
2010 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2011 * host CPUID is more efficient than testing guest CPUID
2012 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2013 */
2014 if (boot_cpu_has(X86_FEATURE_SMEP))
2015 guest_efer |= EFER_NX;
2016 else if (!(guest_efer & EFER_NX))
2017 ignore_bits |= EFER_NX;
2018 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002019
Avi Kivity51c6cf62007-08-29 03:48:05 +03002020 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002021 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002022 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002023 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002024#ifdef CONFIG_X86_64
2025 ignore_bits |= EFER_LMA | EFER_LME;
2026 /* SCE is meaningful only in long mode on Intel */
2027 if (guest_efer & EFER_LMA)
2028 ignore_bits &= ~(u64)EFER_SCE;
2029#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002030
2031 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002032
2033 /*
2034 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2035 * On CPUs that support "load IA32_EFER", always switch EFER
2036 * atomically, since it's faster than switching it manually.
2037 */
2038 if (cpu_has_load_ia32_efer ||
2039 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002040 if (!(guest_efer & EFER_LMA))
2041 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002042 if (guest_efer != host_efer)
2043 add_atomic_switch_msr(vmx, MSR_EFER,
2044 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002045 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002046 } else {
2047 guest_efer &= ~ignore_bits;
2048 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002049
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002050 vmx->guest_msrs[efer_offset].data = guest_efer;
2051 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2052
2053 return true;
2054 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002055}
2056
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002057#ifdef CONFIG_X86_32
2058/*
2059 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2060 * VMCS rather than the segment table. KVM uses this helper to figure
2061 * out the current bases to poke them into the VMCS before entry.
2062 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002063static unsigned long segment_base(u16 selector)
2064{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002065 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002066 unsigned long v;
2067
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002068 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002069 return 0;
2070
Thomas Garnier45fc8752017-03-14 10:05:08 -07002071 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002072
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002073 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002074 u16 ldt_selector = kvm_read_ldt();
2075
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002076 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002077 return 0;
2078
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002079 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002080 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002081 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002082 return v;
2083}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002084#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002085
Avi Kivity04d2cc72007-09-10 18:10:54 +03002086static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002087{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002089 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002090
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002091 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002092 return;
2093
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002094 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002095 /*
2096 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2097 * allow segment selectors with cpl > 0 or ti == 1.
2098 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002099 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002100 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002101 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002102 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002103 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002104 vmx->host_state.fs_reload_needed = 0;
2105 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002106 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002107 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 }
Avi Kivity9581d442010-10-19 16:46:55 +02002109 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002110 if (!(vmx->host_state.gs_sel & 7))
2111 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002112 else {
2113 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002114 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002115 }
2116
2117#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002118 savesegment(ds, vmx->host_state.ds_sel);
2119 savesegment(es, vmx->host_state.es_sel);
2120#endif
2121
2122#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002123 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2124 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2125#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002126 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2127 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002128#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002129
2130#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002131 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2132 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002133 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002134#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002135 if (boot_cpu_has(X86_FEATURE_MPX))
2136 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002137 for (i = 0; i < vmx->save_nmsrs; ++i)
2138 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002139 vmx->guest_msrs[i].data,
2140 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002141}
2142
Avi Kivitya9b21b62008-06-24 11:48:49 +03002143static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002144{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002145 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002146 return;
2147
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002148 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002149 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002150#ifdef CONFIG_X86_64
2151 if (is_long_mode(&vmx->vcpu))
2152 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2153#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002154 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002155 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002156#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002157 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002158#else
2159 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002160#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002161 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002162 if (vmx->host_state.fs_reload_needed)
2163 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002164#ifdef CONFIG_X86_64
2165 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2166 loadsegment(ds, vmx->host_state.ds_sel);
2167 loadsegment(es, vmx->host_state.es_sel);
2168 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002169#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002170 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002171#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002172 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002173#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002174 if (vmx->host_state.msr_host_bndcfgs)
2175 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002176 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002177}
2178
Avi Kivitya9b21b62008-06-24 11:48:49 +03002179static void vmx_load_host_state(struct vcpu_vmx *vmx)
2180{
2181 preempt_disable();
2182 __vmx_load_host_state(vmx);
2183 preempt_enable();
2184}
2185
Feng Wu28b835d2015-09-18 22:29:54 +08002186static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2187{
2188 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2189 struct pi_desc old, new;
2190 unsigned int dest;
2191
2192 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002193 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2194 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002195 return;
2196
2197 do {
2198 old.control = new.control = pi_desc->control;
2199
2200 /*
2201 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2202 * are two possible cases:
2203 * 1. After running 'pre_block', context switch
2204 * happened. For this case, 'sn' was set in
2205 * vmx_vcpu_put(), so we need to clear it here.
2206 * 2. After running 'pre_block', we were blocked,
2207 * and woken up by some other guy. For this case,
2208 * we don't need to do anything, 'pi_post_block'
2209 * will do everything for us. However, we cannot
2210 * check whether it is case #1 or case #2 here
2211 * (maybe, not needed), so we also clear sn here,
2212 * I think it is not a big deal.
2213 */
2214 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2215 if (vcpu->cpu != cpu) {
2216 dest = cpu_physical_id(cpu);
2217
2218 if (x2apic_enabled())
2219 new.ndst = dest;
2220 else
2221 new.ndst = (dest << 8) & 0xFF00;
2222 }
2223
2224 /* set 'NV' to 'notification vector' */
2225 new.nv = POSTED_INTR_VECTOR;
2226 }
2227
2228 /* Allow posting non-urgent interrupts */
2229 new.sn = 0;
2230 } while (cmpxchg(&pi_desc->control, old.control,
2231 new.control) != old.control);
2232}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002233
Peter Feinerc95ba922016-08-17 09:36:47 -07002234static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2235{
2236 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2237 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2238}
2239
Avi Kivity6aa8b732006-12-10 02:21:36 -08002240/*
2241 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2242 * vcpu mutex is already taken.
2243 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002244static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002246 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002247 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002249 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002250 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002251 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002252 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002253
2254 /*
2255 * Read loaded_vmcs->cpu should be before fetching
2256 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2257 * See the comments in __loaded_vmcs_clear().
2258 */
2259 smp_rmb();
2260
Nadav Har'Eld462b812011-05-24 15:26:10 +03002261 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2262 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002263 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002264 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002265 }
2266
2267 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2268 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2269 vmcs_load(vmx->loaded_vmcs->vmcs);
2270 }
2271
2272 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002273 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002274 unsigned long sysenter_esp;
2275
2276 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002277
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278 /*
2279 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002280 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002282 vmcs_writel(HOST_TR_BASE,
2283 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002284 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002286 /*
2287 * VM exits change the host TR limit to 0x67 after a VM
2288 * exit. This is okay, since 0x67 covers everything except
2289 * the IO bitmap and have have code to handle the IO bitmap
2290 * being lost after a VM exit.
2291 */
2292 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2293
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2295 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002296
Nadav Har'Eld462b812011-05-24 15:26:10 +03002297 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298 }
Feng Wu28b835d2015-09-18 22:29:54 +08002299
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002300 /* Setup TSC multiplier */
2301 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002302 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2303 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002304
Feng Wu28b835d2015-09-18 22:29:54 +08002305 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002306 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002307}
2308
2309static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2310{
2311 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2312
2313 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002314 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2315 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002316 return;
2317
2318 /* Set SN when the vCPU is preempted */
2319 if (vcpu->preempted)
2320 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321}
2322
2323static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2324{
Feng Wu28b835d2015-09-18 22:29:54 +08002325 vmx_vcpu_pi_put(vcpu);
2326
Avi Kivitya9b21b62008-06-24 11:48:49 +03002327 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328}
2329
Wanpeng Lif244dee2017-07-20 01:11:54 -07002330static bool emulation_required(struct kvm_vcpu *vcpu)
2331{
2332 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2333}
2334
Avi Kivityedcafe32009-12-30 18:07:40 +02002335static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2336
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002337/*
2338 * Return the cr0 value that a nested guest would read. This is a combination
2339 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2340 * its hypervisor (cr0_read_shadow).
2341 */
2342static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2343{
2344 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2345 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2346}
2347static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2348{
2349 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2350 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2351}
2352
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2354{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002355 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002356
Avi Kivity6de12732011-03-07 12:51:22 +02002357 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2358 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2359 rflags = vmcs_readl(GUEST_RFLAGS);
2360 if (to_vmx(vcpu)->rmode.vm86_active) {
2361 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2362 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2363 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2364 }
2365 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002366 }
Avi Kivity6de12732011-03-07 12:51:22 +02002367 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002368}
2369
2370static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2371{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002372 unsigned long old_rflags = vmx_get_rflags(vcpu);
2373
Avi Kivity6de12732011-03-07 12:51:22 +02002374 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2375 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002376 if (to_vmx(vcpu)->rmode.vm86_active) {
2377 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002378 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002379 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002380 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002381
2382 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2383 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002384}
2385
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002386static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2387{
2388 return to_vmx(vcpu)->guest_pkru;
2389}
2390
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002391static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002392{
2393 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2394 int ret = 0;
2395
2396 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002397 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002398 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002399 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002400
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002401 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002402}
2403
2404static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2405{
2406 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2407 u32 interruptibility = interruptibility_old;
2408
2409 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2410
Jan Kiszka48005f62010-02-19 19:38:07 +01002411 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002412 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002413 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002414 interruptibility |= GUEST_INTR_STATE_STI;
2415
2416 if ((interruptibility != interruptibility_old))
2417 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2418}
2419
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2421{
2422 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002423
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002424 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002425 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002426 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427
Glauber Costa2809f5d2009-05-12 16:21:05 -04002428 /* skipping an emulated instruction also counts */
2429 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002430}
2431
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002432static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2433 unsigned long exit_qual)
2434{
2435 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2436 unsigned int nr = vcpu->arch.exception.nr;
2437 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2438
2439 if (vcpu->arch.exception.has_error_code) {
2440 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2441 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2442 }
2443
2444 if (kvm_exception_is_soft(nr))
2445 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2446 else
2447 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2448
2449 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2450 vmx_get_nmi_mask(vcpu))
2451 intr_info |= INTR_INFO_UNBLOCK_NMI;
2452
2453 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2454}
2455
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002456/*
2457 * KVM wants to inject page-faults which it got to the guest. This function
2458 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002460static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002461{
2462 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002463 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002465 if (nr == PF_VECTOR) {
2466 if (vcpu->arch.exception.nested_apf) {
2467 nested_vmx_inject_exception_vmexit(vcpu,
2468 vcpu->arch.apf.nested_apf_token);
2469 return 1;
2470 }
2471 /*
2472 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2473 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2474 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2475 * can be written only when inject_pending_event runs. This should be
2476 * conditional on a new capability---if the capability is disabled,
2477 * kvm_multiple_exception would write the ancillary information to
2478 * CR2 or DR6, for backwards ABI-compatibility.
2479 */
2480 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2481 vcpu->arch.exception.error_code)) {
2482 nested_vmx_inject_exception_vmexit(vcpu, vcpu->arch.cr2);
2483 return 1;
2484 }
2485 } else {
2486 unsigned long exit_qual = 0;
2487 if (nr == DB_VECTOR)
2488 exit_qual = vcpu->arch.dr6;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002489
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002490 if (vmcs12->exception_bitmap & (1u << nr)) {
2491 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
2492 return 1;
2493 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002494 }
2495
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002496 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002497}
2498
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002499static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002500{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002501 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002502 unsigned nr = vcpu->arch.exception.nr;
2503 bool has_error_code = vcpu->arch.exception.has_error_code;
2504 bool reinject = vcpu->arch.exception.reinject;
2505 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002506 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002507
Gleb Natapove011c662013-09-25 12:51:35 +03002508 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002509 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002510 return;
2511
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002512 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002513 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002514 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2515 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002516
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002517 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002518 int inc_eip = 0;
2519 if (kvm_exception_is_soft(nr))
2520 inc_eip = vcpu->arch.event_exit_inst_len;
2521 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002522 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002523 return;
2524 }
2525
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002526 if (kvm_exception_is_soft(nr)) {
2527 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2528 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002529 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2530 } else
2531 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2532
2533 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002534}
2535
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002536static bool vmx_rdtscp_supported(void)
2537{
2538 return cpu_has_vmx_rdtscp();
2539}
2540
Mao, Junjiead756a12012-07-02 01:18:48 +00002541static bool vmx_invpcid_supported(void)
2542{
2543 return cpu_has_vmx_invpcid() && enable_ept;
2544}
2545
Avi Kivity6aa8b732006-12-10 02:21:36 -08002546/*
Eddie Donga75beee2007-05-17 18:55:15 +03002547 * Swap MSR entry in host/guest MSR entry array.
2548 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002549static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002550{
Avi Kivity26bb0982009-09-07 11:14:12 +03002551 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002552
2553 tmp = vmx->guest_msrs[to];
2554 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2555 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002556}
2557
Yang Zhang8d146952013-01-25 10:18:50 +08002558static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2559{
2560 unsigned long *msr_bitmap;
2561
Wincy Van670125b2015-03-04 14:31:56 +08002562 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002563 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002564 else if (cpu_has_secondary_exec_ctrls() &&
2565 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2566 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002567 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2568 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002569 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2570 else
2571 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2572 } else {
2573 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002574 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2575 else
2576 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002577 }
Yang Zhang8d146952013-01-25 10:18:50 +08002578 } else {
2579 if (is_long_mode(vcpu))
2580 msr_bitmap = vmx_msr_bitmap_longmode;
2581 else
2582 msr_bitmap = vmx_msr_bitmap_legacy;
2583 }
2584
2585 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2586}
2587
Eddie Donga75beee2007-05-17 18:55:15 +03002588/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002589 * Set up the vmcs to automatically save and restore system
2590 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2591 * mode, as fiddling with msrs is very expensive.
2592 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002593static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002594{
Avi Kivity26bb0982009-09-07 11:14:12 +03002595 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002596
Eddie Donga75beee2007-05-17 18:55:15 +03002597 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002598#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002599 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002600 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002601 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002602 move_msr_up(vmx, index, save_nmsrs++);
2603 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002604 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002605 move_msr_up(vmx, index, save_nmsrs++);
2606 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002607 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002608 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002609 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002610 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002611 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002612 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002613 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002614 * if efer.sce is enabled.
2615 */
Brian Gerst8c065852010-07-17 09:03:26 -04002616 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002617 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002618 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002619 }
Eddie Donga75beee2007-05-17 18:55:15 +03002620#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002621 index = __find_msr_index(vmx, MSR_EFER);
2622 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002623 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002624
Avi Kivity26bb0982009-09-07 11:14:12 +03002625 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002626
Yang Zhang8d146952013-01-25 10:18:50 +08002627 if (cpu_has_vmx_msr_bitmap())
2628 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002629}
2630
2631/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002633 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2634 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002636static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637{
2638 u64 host_tsc, tsc_offset;
2639
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002640 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002642 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643}
2644
2645/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002646 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002648static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002650 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002651 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002652 * We're here if L1 chose not to trap WRMSR to TSC. According
2653 * to the spec, this should set L1's TSC; The offset that L1
2654 * set for L2 remains unchanged, and still needs to be added
2655 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002656 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002657 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002658 /* recalculate vmcs02.TSC_OFFSET: */
2659 vmcs12 = get_vmcs12(vcpu);
2660 vmcs_write64(TSC_OFFSET, offset +
2661 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2662 vmcs12->tsc_offset : 0));
2663 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002664 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2665 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002666 vmcs_write64(TSC_OFFSET, offset);
2667 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668}
2669
Nadav Har'El801d3422011-05-25 23:02:23 +03002670static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2671{
2672 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2673 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2674}
2675
2676/*
2677 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2678 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2679 * all guests if the "nested" module option is off, and can also be disabled
2680 * for a single guest by disabling its VMX cpuid bit.
2681 */
2682static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2683{
2684 return nested && guest_cpuid_has_vmx(vcpu);
2685}
2686
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002688 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2689 * returned for the various VMX controls MSRs when nested VMX is enabled.
2690 * The same values should also be used to verify that vmcs12 control fields are
2691 * valid during nested entry from L1 to L2.
2692 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2693 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2694 * bit in the high half is on if the corresponding bit in the control field
2695 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002696 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002697static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002698{
2699 /*
2700 * Note that as a general rule, the high half of the MSRs (bits in
2701 * the control fields which may be 1) should be initialized by the
2702 * intersection of the underlying hardware's MSR (i.e., features which
2703 * can be supported) and the list of features we want to expose -
2704 * because they are known to be properly supported in our code.
2705 * Also, usually, the low half of the MSRs (bits which must be 1) can
2706 * be set to 0, meaning that L1 may turn off any of these bits. The
2707 * reason is that if one of these bits is necessary, it will appear
2708 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2709 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002710 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002711 * These rules have exceptions below.
2712 */
2713
2714 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002715 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002716 vmx->nested.nested_vmx_pinbased_ctls_low,
2717 vmx->nested.nested_vmx_pinbased_ctls_high);
2718 vmx->nested.nested_vmx_pinbased_ctls_low |=
2719 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2720 vmx->nested.nested_vmx_pinbased_ctls_high &=
2721 PIN_BASED_EXT_INTR_MASK |
2722 PIN_BASED_NMI_EXITING |
2723 PIN_BASED_VIRTUAL_NMIS;
2724 vmx->nested.nested_vmx_pinbased_ctls_high |=
2725 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002726 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002727 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002728 vmx->nested.nested_vmx_pinbased_ctls_high |=
2729 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002730
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002731 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002732 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_exit_ctls_low,
2734 vmx->nested.nested_vmx_exit_ctls_high);
2735 vmx->nested.nested_vmx_exit_ctls_low =
2736 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002737
Wincy Vanb9c237b2015-02-03 23:56:30 +08002738 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002740 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002741#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002742 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002743 vmx->nested.nested_vmx_exit_ctls_high |=
2744 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002745 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002746 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2747
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002748 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002749 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750
Jan Kiszka2996fca2014-06-16 13:59:43 +02002751 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002752 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002753
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002754 /* entry controls */
2755 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002756 vmx->nested.nested_vmx_entry_ctls_low,
2757 vmx->nested.nested_vmx_entry_ctls_high);
2758 vmx->nested.nested_vmx_entry_ctls_low =
2759 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2760 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002761#ifdef CONFIG_X86_64
2762 VM_ENTRY_IA32E_MODE |
2763#endif
2764 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002765 vmx->nested.nested_vmx_entry_ctls_high |=
2766 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002767 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002769
Jan Kiszka2996fca2014-06-16 13:59:43 +02002770 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002771 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002772
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002773 /* cpu-based controls */
2774 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002775 vmx->nested.nested_vmx_procbased_ctls_low,
2776 vmx->nested.nested_vmx_procbased_ctls_high);
2777 vmx->nested.nested_vmx_procbased_ctls_low =
2778 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2779 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002780 CPU_BASED_VIRTUAL_INTR_PENDING |
2781 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002782 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2783 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2784 CPU_BASED_CR3_STORE_EXITING |
2785#ifdef CONFIG_X86_64
2786 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2787#endif
2788 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002789 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2790 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2791 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2792 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002793 /*
2794 * We can allow some features even when not supported by the
2795 * hardware. For example, L1 can specify an MSR bitmap - and we
2796 * can use it to avoid exits to L1 - even when L0 runs L2
2797 * without MSR bitmaps.
2798 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002799 vmx->nested.nested_vmx_procbased_ctls_high |=
2800 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002801 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002802
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002803 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002804 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002805 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2806
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002807 /* secondary cpu-based controls */
2808 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002809 vmx->nested.nested_vmx_secondary_ctls_low,
2810 vmx->nested.nested_vmx_secondary_ctls_high);
2811 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2812 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002813 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002814 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002815 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002816 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002817 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002818 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002819 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002820 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002821 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002822
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002823 if (enable_ept) {
2824 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002825 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002826 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002827 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002828 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002829 if (cpu_has_vmx_ept_execute_only())
2830 vmx->nested.nested_vmx_ept_caps |=
2831 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002832 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002833 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002834 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2835 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002836 if (enable_ept_ad_bits) {
2837 vmx->nested.nested_vmx_secondary_ctls_high |=
2838 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002839 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002840 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002841 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002842 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002843
Paolo Bonzinief697a72016-03-18 16:58:38 +01002844 /*
2845 * Old versions of KVM use the single-context version without
2846 * checking for support, so declare that it is supported even
2847 * though it is treated as global context. The alternative is
2848 * not failing the single-context invvpid, and it is worse.
2849 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002850 if (enable_vpid) {
2851 vmx->nested.nested_vmx_secondary_ctls_high |=
2852 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002853 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002854 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002855 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002856 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002857
Radim Krčmář0790ec12015-03-17 14:02:32 +01002858 if (enable_unrestricted_guest)
2859 vmx->nested.nested_vmx_secondary_ctls_high |=
2860 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2861
Jan Kiszkac18911a2013-03-13 16:06:41 +01002862 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002863 rdmsr(MSR_IA32_VMX_MISC,
2864 vmx->nested.nested_vmx_misc_low,
2865 vmx->nested.nested_vmx_misc_high);
2866 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2867 vmx->nested.nested_vmx_misc_low |=
2868 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002869 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002870 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002871
2872 /*
2873 * This MSR reports some information about VMX support. We
2874 * should return information about the VMX we emulate for the
2875 * guest, and the VMCS structure we give it - not about the
2876 * VMX support of the underlying hardware.
2877 */
2878 vmx->nested.nested_vmx_basic =
2879 VMCS12_REVISION |
2880 VMX_BASIC_TRUE_CTLS |
2881 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2882 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2883
2884 if (cpu_has_vmx_basic_inout())
2885 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2886
2887 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002888 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002889 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2890 * We picked the standard core2 setting.
2891 */
2892#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2893#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2894 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002895 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002896
2897 /* These MSRs specify bits which the guest must keep fixed off. */
2898 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2899 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002900
2901 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2902 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002903}
2904
David Matlack38991522016-11-29 18:14:08 -08002905/*
2906 * if fixed0[i] == 1: val[i] must be 1
2907 * if fixed1[i] == 0: val[i] must be 0
2908 */
2909static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2910{
2911 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002912}
2913
2914static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2915{
David Matlack38991522016-11-29 18:14:08 -08002916 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002917}
2918
2919static inline u64 vmx_control_msr(u32 low, u32 high)
2920{
2921 return low | ((u64)high << 32);
2922}
2923
David Matlack62cc6b9d2016-11-29 18:14:07 -08002924static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2925{
2926 superset &= mask;
2927 subset &= mask;
2928
2929 return (superset | subset) == superset;
2930}
2931
2932static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2933{
2934 const u64 feature_and_reserved =
2935 /* feature (except bit 48; see below) */
2936 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2937 /* reserved */
2938 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2939 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2940
2941 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2942 return -EINVAL;
2943
2944 /*
2945 * KVM does not emulate a version of VMX that constrains physical
2946 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2947 */
2948 if (data & BIT_ULL(48))
2949 return -EINVAL;
2950
2951 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2952 vmx_basic_vmcs_revision_id(data))
2953 return -EINVAL;
2954
2955 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2956 return -EINVAL;
2957
2958 vmx->nested.nested_vmx_basic = data;
2959 return 0;
2960}
2961
2962static int
2963vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2964{
2965 u64 supported;
2966 u32 *lowp, *highp;
2967
2968 switch (msr_index) {
2969 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2970 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2971 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2972 break;
2973 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2974 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2975 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2976 break;
2977 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2978 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2979 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2980 break;
2981 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2982 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2983 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2984 break;
2985 case MSR_IA32_VMX_PROCBASED_CTLS2:
2986 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2987 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2988 break;
2989 default:
2990 BUG();
2991 }
2992
2993 supported = vmx_control_msr(*lowp, *highp);
2994
2995 /* Check must-be-1 bits are still 1. */
2996 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2997 return -EINVAL;
2998
2999 /* Check must-be-0 bits are still 0. */
3000 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3001 return -EINVAL;
3002
3003 *lowp = data;
3004 *highp = data >> 32;
3005 return 0;
3006}
3007
3008static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3009{
3010 const u64 feature_and_reserved_bits =
3011 /* feature */
3012 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3013 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3014 /* reserved */
3015 GENMASK_ULL(13, 9) | BIT_ULL(31);
3016 u64 vmx_misc;
3017
3018 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3019 vmx->nested.nested_vmx_misc_high);
3020
3021 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3022 return -EINVAL;
3023
3024 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3025 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3026 vmx_misc_preemption_timer_rate(data) !=
3027 vmx_misc_preemption_timer_rate(vmx_misc))
3028 return -EINVAL;
3029
3030 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3031 return -EINVAL;
3032
3033 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3034 return -EINVAL;
3035
3036 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3037 return -EINVAL;
3038
3039 vmx->nested.nested_vmx_misc_low = data;
3040 vmx->nested.nested_vmx_misc_high = data >> 32;
3041 return 0;
3042}
3043
3044static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3045{
3046 u64 vmx_ept_vpid_cap;
3047
3048 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3049 vmx->nested.nested_vmx_vpid_caps);
3050
3051 /* Every bit is either reserved or a feature bit. */
3052 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3053 return -EINVAL;
3054
3055 vmx->nested.nested_vmx_ept_caps = data;
3056 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3057 return 0;
3058}
3059
3060static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3061{
3062 u64 *msr;
3063
3064 switch (msr_index) {
3065 case MSR_IA32_VMX_CR0_FIXED0:
3066 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3067 break;
3068 case MSR_IA32_VMX_CR4_FIXED0:
3069 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3070 break;
3071 default:
3072 BUG();
3073 }
3074
3075 /*
3076 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3077 * must be 1 in the restored value.
3078 */
3079 if (!is_bitwise_subset(data, *msr, -1ULL))
3080 return -EINVAL;
3081
3082 *msr = data;
3083 return 0;
3084}
3085
3086/*
3087 * Called when userspace is restoring VMX MSRs.
3088 *
3089 * Returns 0 on success, non-0 otherwise.
3090 */
3091static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3092{
3093 struct vcpu_vmx *vmx = to_vmx(vcpu);
3094
3095 switch (msr_index) {
3096 case MSR_IA32_VMX_BASIC:
3097 return vmx_restore_vmx_basic(vmx, data);
3098 case MSR_IA32_VMX_PINBASED_CTLS:
3099 case MSR_IA32_VMX_PROCBASED_CTLS:
3100 case MSR_IA32_VMX_EXIT_CTLS:
3101 case MSR_IA32_VMX_ENTRY_CTLS:
3102 /*
3103 * The "non-true" VMX capability MSRs are generated from the
3104 * "true" MSRs, so we do not support restoring them directly.
3105 *
3106 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3107 * should restore the "true" MSRs with the must-be-1 bits
3108 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3109 * DEFAULT SETTINGS".
3110 */
3111 return -EINVAL;
3112 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3113 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3114 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3115 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3116 case MSR_IA32_VMX_PROCBASED_CTLS2:
3117 return vmx_restore_control_msr(vmx, msr_index, data);
3118 case MSR_IA32_VMX_MISC:
3119 return vmx_restore_vmx_misc(vmx, data);
3120 case MSR_IA32_VMX_CR0_FIXED0:
3121 case MSR_IA32_VMX_CR4_FIXED0:
3122 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3123 case MSR_IA32_VMX_CR0_FIXED1:
3124 case MSR_IA32_VMX_CR4_FIXED1:
3125 /*
3126 * These MSRs are generated based on the vCPU's CPUID, so we
3127 * do not support restoring them directly.
3128 */
3129 return -EINVAL;
3130 case MSR_IA32_VMX_EPT_VPID_CAP:
3131 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3132 case MSR_IA32_VMX_VMCS_ENUM:
3133 vmx->nested.nested_vmx_vmcs_enum = data;
3134 return 0;
3135 default:
3136 /*
3137 * The rest of the VMX capability MSRs do not support restore.
3138 */
3139 return -EINVAL;
3140 }
3141}
3142
Jan Kiszkacae50132014-01-04 18:47:22 +01003143/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003144static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3145{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003146 struct vcpu_vmx *vmx = to_vmx(vcpu);
3147
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003148 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003149 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003150 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 break;
3152 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3153 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003154 *pdata = vmx_control_msr(
3155 vmx->nested.nested_vmx_pinbased_ctls_low,
3156 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003157 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3158 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003159 break;
3160 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3161 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003162 *pdata = vmx_control_msr(
3163 vmx->nested.nested_vmx_procbased_ctls_low,
3164 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003165 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3166 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003167 break;
3168 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3169 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003170 *pdata = vmx_control_msr(
3171 vmx->nested.nested_vmx_exit_ctls_low,
3172 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003173 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3174 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003175 break;
3176 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3177 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003178 *pdata = vmx_control_msr(
3179 vmx->nested.nested_vmx_entry_ctls_low,
3180 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003181 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3182 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003183 break;
3184 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003185 *pdata = vmx_control_msr(
3186 vmx->nested.nested_vmx_misc_low,
3187 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003188 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003189 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003190 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003191 break;
3192 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003193 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003194 break;
3195 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003196 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197 break;
3198 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003199 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003202 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003203 break;
3204 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003205 *pdata = vmx_control_msr(
3206 vmx->nested.nested_vmx_secondary_ctls_low,
3207 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003208 break;
3209 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003210 *pdata = vmx->nested.nested_vmx_ept_caps |
3211 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003212 break;
3213 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003214 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003215 }
3216
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003217 return 0;
3218}
3219
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003220static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3221 uint64_t val)
3222{
3223 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3224
3225 return !(val & ~valid_bits);
3226}
3227
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003228/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 * Reads an msr value (of 'msr_index') into 'pdata'.
3230 * Returns 0 on success, non-0 otherwise.
3231 * Assumes vcpu_load() was already called.
3232 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234{
Avi Kivity26bb0982009-09-07 11:14:12 +03003235 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003237 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003238#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003240 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241 break;
3242 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003243 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003245 case MSR_KERNEL_GS_BASE:
3246 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003247 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003248 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003249#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003251 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303252 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003253 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254 break;
3255 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003256 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 break;
3258 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003259 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260 break;
3261 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003262 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003264 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003265 if (!kvm_mpx_supported() ||
3266 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003267 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003268 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003269 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003270 case MSR_IA32_MCG_EXT_CTL:
3271 if (!msr_info->host_initiated &&
3272 !(to_vmx(vcpu)->msr_ia32_feature_control &
3273 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003274 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003275 msr_info->data = vcpu->arch.mcg_ext_ctl;
3276 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003277 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003278 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003279 break;
3280 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3281 if (!nested_vmx_allowed(vcpu))
3282 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003283 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003284 case MSR_IA32_XSS:
3285 if (!vmx_xsaves_supported())
3286 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003287 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003288 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003289 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003290 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003291 return 1;
3292 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003294 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003295 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003296 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003297 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003299 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003300 }
3301
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302 return 0;
3303}
3304
Jan Kiszkacae50132014-01-04 18:47:22 +01003305static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3306
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307/*
3308 * Writes msr value into into the appropriate "register".
3309 * Returns 0 on success, non-0 otherwise.
3310 * Assumes vcpu_load() was already called.
3311 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003312static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003314 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003315 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003316 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003317 u32 msr_index = msr_info->index;
3318 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003319
Avi Kivity6aa8b732006-12-10 02:21:36 -08003320 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003321 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003322 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003323 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003324#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003326 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327 vmcs_writel(GUEST_FS_BASE, data);
3328 break;
3329 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003330 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331 vmcs_writel(GUEST_GS_BASE, data);
3332 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003333 case MSR_KERNEL_GS_BASE:
3334 vmx_load_host_state(vmx);
3335 vmx->msr_guest_kernel_gs_base = data;
3336 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337#endif
3338 case MSR_IA32_SYSENTER_CS:
3339 vmcs_write32(GUEST_SYSENTER_CS, data);
3340 break;
3341 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003342 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343 break;
3344 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003345 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003347 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003348 if (!kvm_mpx_supported() ||
3349 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003350 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003351 if (is_noncanonical_address(data & PAGE_MASK) ||
3352 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003353 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003354 vmcs_write64(GUEST_BNDCFGS, data);
3355 break;
3356 case MSR_IA32_TSC:
3357 kvm_write_tsc(vcpu, msr_info);
3358 break;
3359 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003360 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003361 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3362 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003363 vmcs_write64(GUEST_IA32_PAT, data);
3364 vcpu->arch.pat = data;
3365 break;
3366 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003367 ret = kvm_set_msr_common(vcpu, msr_info);
3368 break;
Will Auldba904632012-11-29 12:42:50 -08003369 case MSR_IA32_TSC_ADJUST:
3370 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003371 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003372 case MSR_IA32_MCG_EXT_CTL:
3373 if ((!msr_info->host_initiated &&
3374 !(to_vmx(vcpu)->msr_ia32_feature_control &
3375 FEATURE_CONTROL_LMCE)) ||
3376 (data & ~MCG_EXT_CTL_LMCE_EN))
3377 return 1;
3378 vcpu->arch.mcg_ext_ctl = data;
3379 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003380 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003381 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003382 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003383 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3384 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003385 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003386 if (msr_info->host_initiated && data == 0)
3387 vmx_leave_nested(vcpu);
3388 break;
3389 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003390 if (!msr_info->host_initiated)
3391 return 1; /* they are read-only */
3392 if (!nested_vmx_allowed(vcpu))
3393 return 1;
3394 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003395 case MSR_IA32_XSS:
3396 if (!vmx_xsaves_supported())
3397 return 1;
3398 /*
3399 * The only supported bit as of Skylake is bit 8, but
3400 * it is not supported on KVM.
3401 */
3402 if (data != 0)
3403 return 1;
3404 vcpu->arch.ia32_xss = data;
3405 if (vcpu->arch.ia32_xss != host_xss)
3406 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3407 vcpu->arch.ia32_xss, host_xss);
3408 else
3409 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3410 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003411 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003412 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003413 return 1;
3414 /* Check reserved bit, higher 32 bits should be zero */
3415 if ((data >> 32) != 0)
3416 return 1;
3417 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003419 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003420 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003421 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003422 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003423 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3424 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003425 ret = kvm_set_shared_msr(msr->index, msr->data,
3426 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003427 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003428 if (ret)
3429 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003430 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003431 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003433 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434 }
3435
Eddie Dong2cc51562007-05-21 07:28:09 +03003436 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437}
3438
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003439static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003441 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3442 switch (reg) {
3443 case VCPU_REGS_RSP:
3444 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3445 break;
3446 case VCPU_REGS_RIP:
3447 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3448 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003449 case VCPU_EXREG_PDPTR:
3450 if (enable_ept)
3451 ept_save_pdptrs(vcpu);
3452 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003453 default:
3454 break;
3455 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456}
3457
Avi Kivity6aa8b732006-12-10 02:21:36 -08003458static __init int cpu_has_kvm_support(void)
3459{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003460 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461}
3462
3463static __init int vmx_disabled_by_bios(void)
3464{
3465 u64 msr;
3466
3467 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003468 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003469 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003470 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3471 && tboot_enabled())
3472 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003473 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003474 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003475 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003476 && !tboot_enabled()) {
3477 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003478 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003479 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003480 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003481 /* launched w/o TXT and VMX disabled */
3482 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3483 && !tboot_enabled())
3484 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003485 }
3486
3487 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003488}
3489
Dongxiao Xu7725b892010-05-11 18:29:38 +08003490static void kvm_cpu_vmxon(u64 addr)
3491{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003492 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003493 intel_pt_handle_vmx(1);
3494
Dongxiao Xu7725b892010-05-11 18:29:38 +08003495 asm volatile (ASM_VMX_VMXON_RAX
3496 : : "a"(&addr), "m"(addr)
3497 : "memory", "cc");
3498}
3499
Radim Krčmář13a34e02014-08-28 15:13:03 +02003500static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501{
3502 int cpu = raw_smp_processor_id();
3503 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003504 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003506 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003507 return -EBUSY;
3508
Nadav Har'Eld462b812011-05-24 15:26:10 +03003509 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003510 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3511 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003512
3513 /*
3514 * Now we can enable the vmclear operation in kdump
3515 * since the loaded_vmcss_on_cpu list on this cpu
3516 * has been initialized.
3517 *
3518 * Though the cpu is not in VMX operation now, there
3519 * is no problem to enable the vmclear operation
3520 * for the loaded_vmcss_on_cpu list is empty!
3521 */
3522 crash_enable_local_vmclear(cpu);
3523
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003525
3526 test_bits = FEATURE_CONTROL_LOCKED;
3527 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3528 if (tboot_enabled())
3529 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3530
3531 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003532 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003533 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3534 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003535 kvm_cpu_vmxon(phys_addr);
3536 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003537
3538 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539}
3540
Nadav Har'Eld462b812011-05-24 15:26:10 +03003541static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003542{
3543 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003544 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003545
Nadav Har'Eld462b812011-05-24 15:26:10 +03003546 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3547 loaded_vmcss_on_cpu_link)
3548 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003549}
3550
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003551
3552/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3553 * tricks.
3554 */
3555static void kvm_cpu_vmxoff(void)
3556{
3557 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003558
3559 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003560 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003561}
3562
Radim Krčmář13a34e02014-08-28 15:13:03 +02003563static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003565 vmclear_local_loaded_vmcss();
3566 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003567}
3568
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003569static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003570 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571{
3572 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003573 u32 ctl = ctl_min | ctl_opt;
3574
3575 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3576
3577 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3578 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3579
3580 /* Ensure minimum (required) set of control bits are supported. */
3581 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003582 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003583
3584 *result = ctl;
3585 return 0;
3586}
3587
Avi Kivity110312c2010-12-21 12:54:20 +02003588static __init bool allow_1_setting(u32 msr, u32 ctl)
3589{
3590 u32 vmx_msr_low, vmx_msr_high;
3591
3592 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3593 return vmx_msr_high & ctl;
3594}
3595
Yang, Sheng002c7f72007-07-31 14:23:01 +03003596static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003597{
3598 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003599 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003600 u32 _pin_based_exec_control = 0;
3601 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003602 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003603 u32 _vmexit_control = 0;
3604 u32 _vmentry_control = 0;
3605
Raghavendra K T10166742012-02-07 23:19:20 +05303606 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003607#ifdef CONFIG_X86_64
3608 CPU_BASED_CR8_LOAD_EXITING |
3609 CPU_BASED_CR8_STORE_EXITING |
3610#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003611 CPU_BASED_CR3_LOAD_EXITING |
3612 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003613 CPU_BASED_USE_IO_BITMAPS |
3614 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003615 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003616 CPU_BASED_INVLPG_EXITING |
3617 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003618
Michael S. Tsirkin668fffa32017-04-21 12:27:17 +02003619 if (!kvm_mwait_in_guest())
3620 min |= CPU_BASED_MWAIT_EXITING |
3621 CPU_BASED_MONITOR_EXITING;
3622
Sheng Yangf78e0e22007-10-29 09:40:42 +08003623 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003624 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003625 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003626 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3627 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003628 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003629#ifdef CONFIG_X86_64
3630 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3631 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3632 ~CPU_BASED_CR8_STORE_EXITING;
3633#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003634 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003635 min2 = 0;
3636 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003637 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003638 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003639 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003640 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003641 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003642 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003643 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003644 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003645 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003646 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003647 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003648 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003649 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003650 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003651 if (adjust_vmx_controls(min2, opt2,
3652 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003653 &_cpu_based_2nd_exec_control) < 0)
3654 return -EIO;
3655 }
3656#ifndef CONFIG_X86_64
3657 if (!(_cpu_based_2nd_exec_control &
3658 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3659 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3660#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003661
3662 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3663 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003664 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003665 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3666 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003667
Sheng Yangd56f5462008-04-25 10:13:16 +08003668 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003669 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3670 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003671 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3672 CPU_BASED_CR3_STORE_EXITING |
3673 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003674 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3675 vmx_capability.ept, vmx_capability.vpid);
3676 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003677
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003678 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003679#ifdef CONFIG_X86_64
3680 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3681#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003682 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003683 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003684 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3685 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003686 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003687
Paolo Bonzini2c828782017-03-27 14:37:28 +02003688 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3689 PIN_BASED_VIRTUAL_NMIS;
3690 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003691 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3692 &_pin_based_exec_control) < 0)
3693 return -EIO;
3694
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003695 if (cpu_has_broken_vmx_preemption_timer())
3696 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003697 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003698 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003699 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3700
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003701 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003702 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003703 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3704 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003705 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003706
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003707 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003708
3709 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3710 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003711 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003712
3713#ifdef CONFIG_X86_64
3714 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3715 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003716 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003717#endif
3718
3719 /* Require Write-Back (WB) memory type for VMCS accesses. */
3720 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003721 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003722
Yang, Sheng002c7f72007-07-31 14:23:01 +03003723 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003724 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003725 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003726 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003727
Yang, Sheng002c7f72007-07-31 14:23:01 +03003728 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3729 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003730 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003731 vmcs_conf->vmexit_ctrl = _vmexit_control;
3732 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003733
Avi Kivity110312c2010-12-21 12:54:20 +02003734 cpu_has_load_ia32_efer =
3735 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3736 VM_ENTRY_LOAD_IA32_EFER)
3737 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3738 VM_EXIT_LOAD_IA32_EFER);
3739
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003740 cpu_has_load_perf_global_ctrl =
3741 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3742 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3743 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3744 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3745
3746 /*
3747 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003748 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003749 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3750 *
3751 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3752 *
3753 * AAK155 (model 26)
3754 * AAP115 (model 30)
3755 * AAT100 (model 37)
3756 * BC86,AAY89,BD102 (model 44)
3757 * BA97 (model 46)
3758 *
3759 */
3760 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3761 switch (boot_cpu_data.x86_model) {
3762 case 26:
3763 case 30:
3764 case 37:
3765 case 44:
3766 case 46:
3767 cpu_has_load_perf_global_ctrl = false;
3768 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3769 "does not work properly. Using workaround\n");
3770 break;
3771 default:
3772 break;
3773 }
3774 }
3775
Borislav Petkov782511b2016-04-04 22:25:03 +02003776 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003777 rdmsrl(MSR_IA32_XSS, host_xss);
3778
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003779 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003780}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003781
3782static struct vmcs *alloc_vmcs_cpu(int cpu)
3783{
3784 int node = cpu_to_node(cpu);
3785 struct page *pages;
3786 struct vmcs *vmcs;
3787
Vlastimil Babka96db8002015-09-08 15:03:50 -07003788 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003789 if (!pages)
3790 return NULL;
3791 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003792 memset(vmcs, 0, vmcs_config.size);
3793 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003794 return vmcs;
3795}
3796
3797static struct vmcs *alloc_vmcs(void)
3798{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003799 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003800}
3801
3802static void free_vmcs(struct vmcs *vmcs)
3803{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003804 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805}
3806
Nadav Har'Eld462b812011-05-24 15:26:10 +03003807/*
3808 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3809 */
3810static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3811{
3812 if (!loaded_vmcs->vmcs)
3813 return;
3814 loaded_vmcs_clear(loaded_vmcs);
3815 free_vmcs(loaded_vmcs->vmcs);
3816 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003817 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003818}
3819
Sam Ravnborg39959582007-06-01 00:47:13 -07003820static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003821{
3822 int cpu;
3823
Zachary Amsden3230bb42009-09-29 11:38:37 -10003824 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003825 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003826 per_cpu(vmxarea, cpu) = NULL;
3827 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828}
3829
Jim Mattson85fd5142017-07-07 12:51:41 -07003830enum vmcs_field_type {
3831 VMCS_FIELD_TYPE_U16 = 0,
3832 VMCS_FIELD_TYPE_U64 = 1,
3833 VMCS_FIELD_TYPE_U32 = 2,
3834 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3835};
3836
3837static inline int vmcs_field_type(unsigned long field)
3838{
3839 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3840 return VMCS_FIELD_TYPE_U32;
3841 return (field >> 13) & 0x3 ;
3842}
3843
3844static inline int vmcs_field_readonly(unsigned long field)
3845{
3846 return (((field >> 10) & 0x3) == 1);
3847}
3848
Bandan Dasfe2b2012014-04-21 15:20:14 -04003849static void init_vmcs_shadow_fields(void)
3850{
3851 int i, j;
3852
3853 /* No checks for read only fields yet */
3854
3855 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3856 switch (shadow_read_write_fields[i]) {
3857 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003858 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003859 continue;
3860 break;
3861 default:
3862 break;
3863 }
3864
3865 if (j < i)
3866 shadow_read_write_fields[j] =
3867 shadow_read_write_fields[i];
3868 j++;
3869 }
3870 max_shadow_read_write_fields = j;
3871
3872 /* shadowed fields guest access without vmexit */
3873 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003874 unsigned long field = shadow_read_write_fields[i];
3875
3876 clear_bit(field, vmx_vmwrite_bitmap);
3877 clear_bit(field, vmx_vmread_bitmap);
3878 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3879 clear_bit(field + 1, vmx_vmwrite_bitmap);
3880 clear_bit(field + 1, vmx_vmread_bitmap);
3881 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003882 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003883 for (i = 0; i < max_shadow_read_only_fields; i++) {
3884 unsigned long field = shadow_read_only_fields[i];
3885
3886 clear_bit(field, vmx_vmread_bitmap);
3887 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3888 clear_bit(field + 1, vmx_vmread_bitmap);
3889 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003890}
3891
Avi Kivity6aa8b732006-12-10 02:21:36 -08003892static __init int alloc_kvm_area(void)
3893{
3894 int cpu;
3895
Zachary Amsden3230bb42009-09-29 11:38:37 -10003896 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897 struct vmcs *vmcs;
3898
3899 vmcs = alloc_vmcs_cpu(cpu);
3900 if (!vmcs) {
3901 free_kvm_area();
3902 return -ENOMEM;
3903 }
3904
3905 per_cpu(vmxarea, cpu) = vmcs;
3906 }
3907 return 0;
3908}
3909
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003910static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003911 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003912{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003913 if (!emulate_invalid_guest_state) {
3914 /*
3915 * CS and SS RPL should be equal during guest entry according
3916 * to VMX spec, but in reality it is not always so. Since vcpu
3917 * is in the middle of the transition from real mode to
3918 * protected mode it is safe to assume that RPL 0 is a good
3919 * default value.
3920 */
3921 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003922 save->selector &= ~SEGMENT_RPL_MASK;
3923 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003924 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003926 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003927}
3928
3929static void enter_pmode(struct kvm_vcpu *vcpu)
3930{
3931 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003932 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003933
Gleb Natapovd99e4152012-12-20 16:57:45 +02003934 /*
3935 * Update real mode segment cache. It may be not up-to-date if sement
3936 * register was written while vcpu was in a guest mode.
3937 */
3938 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3939 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3940 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3941 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3942 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3943 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3944
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003945 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946
Avi Kivity2fb92db2011-04-27 19:42:18 +03003947 vmx_segment_cache_clear(vmx);
3948
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003949 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950
3951 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003952 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3953 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003954 vmcs_writel(GUEST_RFLAGS, flags);
3955
Rusty Russell66aee912007-07-17 23:34:16 +10003956 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3957 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003958
3959 update_exception_bitmap(vcpu);
3960
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003961 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3962 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3963 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3964 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3965 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3966 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967}
3968
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003969static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970{
Mathias Krause772e0312012-08-30 01:30:19 +02003971 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003972 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003973
Gleb Natapovd99e4152012-12-20 16:57:45 +02003974 var.dpl = 0x3;
3975 if (seg == VCPU_SREG_CS)
3976 var.type = 0x3;
3977
3978 if (!emulate_invalid_guest_state) {
3979 var.selector = var.base >> 4;
3980 var.base = var.base & 0xffff0;
3981 var.limit = 0xffff;
3982 var.g = 0;
3983 var.db = 0;
3984 var.present = 1;
3985 var.s = 1;
3986 var.l = 0;
3987 var.unusable = 0;
3988 var.type = 0x3;
3989 var.avl = 0;
3990 if (save->base & 0xf)
3991 printk_once(KERN_WARNING "kvm: segment base is not "
3992 "paragraph aligned when entering "
3993 "protected mode (seg=%d)", seg);
3994 }
3995
3996 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003997 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003998 vmcs_write32(sf->limit, var.limit);
3999 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004000}
4001
4002static void enter_rmode(struct kvm_vcpu *vcpu)
4003{
4004 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004005 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004007 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4008 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4009 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4010 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4011 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004012 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4013 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004014
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004015 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016
Gleb Natapov776e58e2011-03-13 12:34:27 +02004017 /*
4018 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004019 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004020 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004021 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004022 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4023 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004024
Avi Kivity2fb92db2011-04-27 19:42:18 +03004025 vmx_segment_cache_clear(vmx);
4026
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004027 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004029 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4030
4031 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004032 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004034 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004035
4036 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004037 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038 update_exception_bitmap(vcpu);
4039
Gleb Natapovd99e4152012-12-20 16:57:45 +02004040 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4041 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4042 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4043 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4044 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4045 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004046
Eddie Dong8668a3c2007-10-10 14:26:45 +08004047 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004048}
4049
Amit Shah401d10d2009-02-20 22:53:37 +05304050static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4051{
4052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004053 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4054
4055 if (!msr)
4056 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304057
Avi Kivity44ea2b12009-09-06 15:55:37 +03004058 /*
4059 * Force kernel_gs_base reloading before EFER changes, as control
4060 * of this msr depends on is_long_mode().
4061 */
4062 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004063 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304064 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004065 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304066 msr->data = efer;
4067 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004068 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304069
4070 msr->data = efer & ~EFER_LME;
4071 }
4072 setup_msrs(vmx);
4073}
4074
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004075#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004076
4077static void enter_lmode(struct kvm_vcpu *vcpu)
4078{
4079 u32 guest_tr_ar;
4080
Avi Kivity2fb92db2011-04-27 19:42:18 +03004081 vmx_segment_cache_clear(to_vmx(vcpu));
4082
Avi Kivity6aa8b732006-12-10 02:21:36 -08004083 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004084 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004085 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4086 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004088 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4089 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090 }
Avi Kivityda38f432010-07-06 11:30:49 +03004091 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092}
4093
4094static void exit_lmode(struct kvm_vcpu *vcpu)
4095{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004096 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004097 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004098}
4099
4100#endif
4101
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004102static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004103{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004104 if (enable_ept) {
4105 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4106 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004107 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004108 } else {
4109 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004110 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004111}
4112
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004113static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4114{
4115 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4116}
4117
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004118static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4119{
4120 if (enable_ept)
4121 vmx_flush_tlb(vcpu);
4122}
4123
Avi Kivitye8467fd2009-12-29 18:43:06 +02004124static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4125{
4126 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4127
4128 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4129 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4130}
4131
Avi Kivityaff48ba2010-12-05 18:56:11 +02004132static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4133{
4134 if (enable_ept && is_paging(vcpu))
4135 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4136 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4137}
4138
Anthony Liguori25c4c272007-04-27 09:29:21 +03004139static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004140{
Avi Kivityfc78f512009-12-07 12:16:48 +02004141 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4142
4143 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4144 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004145}
4146
Sheng Yang14394422008-04-28 12:24:45 +08004147static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4148{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004149 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4150
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004151 if (!test_bit(VCPU_EXREG_PDPTR,
4152 (unsigned long *)&vcpu->arch.regs_dirty))
4153 return;
4154
Sheng Yang14394422008-04-28 12:24:45 +08004155 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004156 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4157 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4158 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4159 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004160 }
4161}
4162
Avi Kivity8f5d5492009-05-31 18:41:29 +03004163static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4164{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004165 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4166
Avi Kivity8f5d5492009-05-31 18:41:29 +03004167 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004168 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4169 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4170 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4171 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004172 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004173
4174 __set_bit(VCPU_EXREG_PDPTR,
4175 (unsigned long *)&vcpu->arch.regs_avail);
4176 __set_bit(VCPU_EXREG_PDPTR,
4177 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004178}
4179
David Matlack38991522016-11-29 18:14:08 -08004180static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4181{
4182 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4183 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4184 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4185
4186 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4187 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4188 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4189 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4190
4191 return fixed_bits_valid(val, fixed0, fixed1);
4192}
4193
4194static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4195{
4196 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4197 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4198
4199 return fixed_bits_valid(val, fixed0, fixed1);
4200}
4201
4202static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4203{
4204 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4205 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4206
4207 return fixed_bits_valid(val, fixed0, fixed1);
4208}
4209
4210/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4211#define nested_guest_cr4_valid nested_cr4_valid
4212#define nested_host_cr4_valid nested_cr4_valid
4213
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004214static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004215
4216static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4217 unsigned long cr0,
4218 struct kvm_vcpu *vcpu)
4219{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004220 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4221 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004222 if (!(cr0 & X86_CR0_PG)) {
4223 /* From paging/starting to nonpaging */
4224 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004225 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004226 (CPU_BASED_CR3_LOAD_EXITING |
4227 CPU_BASED_CR3_STORE_EXITING));
4228 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004229 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004230 } else if (!is_paging(vcpu)) {
4231 /* From nonpaging to paging */
4232 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004233 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004234 ~(CPU_BASED_CR3_LOAD_EXITING |
4235 CPU_BASED_CR3_STORE_EXITING));
4236 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004237 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004238 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004239
4240 if (!(cr0 & X86_CR0_WP))
4241 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004242}
4243
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4245{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004246 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004247 unsigned long hw_cr0;
4248
Gleb Natapov50378782013-02-04 16:00:28 +02004249 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004250 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004251 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004252 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004253 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004254
Gleb Natapov218e7632013-01-21 15:36:45 +02004255 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4256 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004257
Gleb Natapov218e7632013-01-21 15:36:45 +02004258 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4259 enter_rmode(vcpu);
4260 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004261
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004262#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004263 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004264 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004265 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004266 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004267 exit_lmode(vcpu);
4268 }
4269#endif
4270
Avi Kivity089d0342009-03-23 18:26:32 +02004271 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004272 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4273
Avi Kivity6aa8b732006-12-10 02:21:36 -08004274 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004275 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004276 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004277
4278 /* depends on vcpu->arch.cr0 to be set to a new value */
4279 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004280}
4281
Peter Feiner995f00a2017-06-30 17:26:32 -07004282static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004283{
4284 u64 eptp;
4285
4286 /* TODO write the value reading from MSR */
4287 eptp = VMX_EPT_DEFAULT_MT |
4288 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004289 if (enable_ept_ad_bits &&
4290 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004291 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004292 eptp |= (root_hpa & PAGE_MASK);
4293
4294 return eptp;
4295}
4296
Avi Kivity6aa8b732006-12-10 02:21:36 -08004297static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4298{
Sheng Yang14394422008-04-28 12:24:45 +08004299 unsigned long guest_cr3;
4300 u64 eptp;
4301
4302 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004303 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004304 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004305 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004306 if (is_paging(vcpu) || is_guest_mode(vcpu))
4307 guest_cr3 = kvm_read_cr3(vcpu);
4308 else
4309 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004310 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004311 }
4312
Sheng Yang2384d2b2008-01-17 15:14:33 +08004313 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004314 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004315}
4316
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004317static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004319 /*
4320 * Pass through host's Machine Check Enable value to hw_cr4, which
4321 * is in force while we are in guest mode. Do not let guests control
4322 * this bit, even if host CR4.MCE == 0.
4323 */
4324 unsigned long hw_cr4 =
4325 (cr4_read_shadow() & X86_CR4_MCE) |
4326 (cr4 & ~X86_CR4_MCE) |
4327 (to_vmx(vcpu)->rmode.vm86_active ?
4328 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004329
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004330 if (cr4 & X86_CR4_VMXE) {
4331 /*
4332 * To use VMXON (and later other VMX instructions), a guest
4333 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4334 * So basically the check on whether to allow nested VMX
4335 * is here.
4336 */
4337 if (!nested_vmx_allowed(vcpu))
4338 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004339 }
David Matlack38991522016-11-29 18:14:08 -08004340
4341 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004342 return 1;
4343
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004344 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004345 if (enable_ept) {
4346 if (!is_paging(vcpu)) {
4347 hw_cr4 &= ~X86_CR4_PAE;
4348 hw_cr4 |= X86_CR4_PSE;
4349 } else if (!(cr4 & X86_CR4_PAE)) {
4350 hw_cr4 &= ~X86_CR4_PAE;
4351 }
4352 }
Sheng Yang14394422008-04-28 12:24:45 +08004353
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004354 if (!enable_unrestricted_guest && !is_paging(vcpu))
4355 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004356 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4357 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4358 * to be manually disabled when guest switches to non-paging
4359 * mode.
4360 *
4361 * If !enable_unrestricted_guest, the CPU is always running
4362 * with CR0.PG=1 and CR4 needs to be modified.
4363 * If enable_unrestricted_guest, the CPU automatically
4364 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004365 */
Huaitong Handdba2622016-03-22 16:51:15 +08004366 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004367
Sheng Yang14394422008-04-28 12:24:45 +08004368 vmcs_writel(CR4_READ_SHADOW, cr4);
4369 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004370 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371}
4372
Avi Kivity6aa8b732006-12-10 02:21:36 -08004373static void vmx_get_segment(struct kvm_vcpu *vcpu,
4374 struct kvm_segment *var, int seg)
4375{
Avi Kivitya9179492011-01-03 14:28:52 +02004376 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004377 u32 ar;
4378
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004379 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004380 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004381 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004382 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004383 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004384 var->base = vmx_read_guest_seg_base(vmx, seg);
4385 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4386 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004387 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004388 var->base = vmx_read_guest_seg_base(vmx, seg);
4389 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4390 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4391 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004392 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393 var->type = ar & 15;
4394 var->s = (ar >> 4) & 1;
4395 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004396 /*
4397 * Some userspaces do not preserve unusable property. Since usable
4398 * segment has to be present according to VMX spec we can use present
4399 * property to amend userspace bug by making unusable segment always
4400 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4401 * segment as unusable.
4402 */
4403 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004404 var->avl = (ar >> 12) & 1;
4405 var->l = (ar >> 13) & 1;
4406 var->db = (ar >> 14) & 1;
4407 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408}
4409
Avi Kivitya9179492011-01-03 14:28:52 +02004410static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4411{
Avi Kivitya9179492011-01-03 14:28:52 +02004412 struct kvm_segment s;
4413
4414 if (to_vmx(vcpu)->rmode.vm86_active) {
4415 vmx_get_segment(vcpu, &s, seg);
4416 return s.base;
4417 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004418 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004419}
4420
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004421static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004422{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004423 struct vcpu_vmx *vmx = to_vmx(vcpu);
4424
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004425 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004426 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004427 else {
4428 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004429 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004430 }
Avi Kivity69c73022011-03-07 15:26:44 +02004431}
4432
Avi Kivity653e3102007-05-07 10:55:37 +03004433static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004435 u32 ar;
4436
Avi Kivityf0495f92012-06-07 17:06:10 +03004437 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004438 ar = 1 << 16;
4439 else {
4440 ar = var->type & 15;
4441 ar |= (var->s & 1) << 4;
4442 ar |= (var->dpl & 3) << 5;
4443 ar |= (var->present & 1) << 7;
4444 ar |= (var->avl & 1) << 12;
4445 ar |= (var->l & 1) << 13;
4446 ar |= (var->db & 1) << 14;
4447 ar |= (var->g & 1) << 15;
4448 }
Avi Kivity653e3102007-05-07 10:55:37 +03004449
4450 return ar;
4451}
4452
4453static void vmx_set_segment(struct kvm_vcpu *vcpu,
4454 struct kvm_segment *var, int seg)
4455{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004456 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004457 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004458
Avi Kivity2fb92db2011-04-27 19:42:18 +03004459 vmx_segment_cache_clear(vmx);
4460
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004461 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4462 vmx->rmode.segs[seg] = *var;
4463 if (seg == VCPU_SREG_TR)
4464 vmcs_write16(sf->selector, var->selector);
4465 else if (var->s)
4466 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004467 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004468 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004469
Avi Kivity653e3102007-05-07 10:55:37 +03004470 vmcs_writel(sf->base, var->base);
4471 vmcs_write32(sf->limit, var->limit);
4472 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004473
4474 /*
4475 * Fix the "Accessed" bit in AR field of segment registers for older
4476 * qemu binaries.
4477 * IA32 arch specifies that at the time of processor reset the
4478 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004479 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004480 * state vmexit when "unrestricted guest" mode is turned on.
4481 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4482 * tree. Newer qemu binaries with that qemu fix would not need this
4483 * kvm hack.
4484 */
4485 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004486 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004487
Gleb Natapovf924d662012-12-12 19:10:55 +02004488 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004489
4490out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004491 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004492}
4493
Avi Kivity6aa8b732006-12-10 02:21:36 -08004494static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4495{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004496 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004497
4498 *db = (ar >> 14) & 1;
4499 *l = (ar >> 13) & 1;
4500}
4501
Gleb Natapov89a27f42010-02-16 10:51:48 +02004502static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004503{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004504 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4505 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004506}
4507
Gleb Natapov89a27f42010-02-16 10:51:48 +02004508static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004510 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4511 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004512}
4513
Gleb Natapov89a27f42010-02-16 10:51:48 +02004514static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004515{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004516 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4517 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004518}
4519
Gleb Natapov89a27f42010-02-16 10:51:48 +02004520static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004521{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004522 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4523 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004524}
4525
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004526static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4527{
4528 struct kvm_segment var;
4529 u32 ar;
4530
4531 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004532 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004533 if (seg == VCPU_SREG_CS)
4534 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004535 ar = vmx_segment_access_rights(&var);
4536
4537 if (var.base != (var.selector << 4))
4538 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004539 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004540 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004541 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004542 return false;
4543
4544 return true;
4545}
4546
4547static bool code_segment_valid(struct kvm_vcpu *vcpu)
4548{
4549 struct kvm_segment cs;
4550 unsigned int cs_rpl;
4551
4552 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004553 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004554
Avi Kivity1872a3f2009-01-04 23:26:52 +02004555 if (cs.unusable)
4556 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004557 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004558 return false;
4559 if (!cs.s)
4560 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004561 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004562 if (cs.dpl > cs_rpl)
4563 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004564 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004565 if (cs.dpl != cs_rpl)
4566 return false;
4567 }
4568 if (!cs.present)
4569 return false;
4570
4571 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4572 return true;
4573}
4574
4575static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4576{
4577 struct kvm_segment ss;
4578 unsigned int ss_rpl;
4579
4580 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004581 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582
Avi Kivity1872a3f2009-01-04 23:26:52 +02004583 if (ss.unusable)
4584 return true;
4585 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004586 return false;
4587 if (!ss.s)
4588 return false;
4589 if (ss.dpl != ss_rpl) /* DPL != RPL */
4590 return false;
4591 if (!ss.present)
4592 return false;
4593
4594 return true;
4595}
4596
4597static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4598{
4599 struct kvm_segment var;
4600 unsigned int rpl;
4601
4602 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004603 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004604
Avi Kivity1872a3f2009-01-04 23:26:52 +02004605 if (var.unusable)
4606 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004607 if (!var.s)
4608 return false;
4609 if (!var.present)
4610 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004611 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004612 if (var.dpl < rpl) /* DPL < RPL */
4613 return false;
4614 }
4615
4616 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4617 * rights flags
4618 */
4619 return true;
4620}
4621
4622static bool tr_valid(struct kvm_vcpu *vcpu)
4623{
4624 struct kvm_segment tr;
4625
4626 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4627
Avi Kivity1872a3f2009-01-04 23:26:52 +02004628 if (tr.unusable)
4629 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004630 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004631 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004632 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004633 return false;
4634 if (!tr.present)
4635 return false;
4636
4637 return true;
4638}
4639
4640static bool ldtr_valid(struct kvm_vcpu *vcpu)
4641{
4642 struct kvm_segment ldtr;
4643
4644 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4645
Avi Kivity1872a3f2009-01-04 23:26:52 +02004646 if (ldtr.unusable)
4647 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004648 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004649 return false;
4650 if (ldtr.type != 2)
4651 return false;
4652 if (!ldtr.present)
4653 return false;
4654
4655 return true;
4656}
4657
4658static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4659{
4660 struct kvm_segment cs, ss;
4661
4662 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4663 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4664
Nadav Amitb32a9912015-03-29 16:33:04 +03004665 return ((cs.selector & SEGMENT_RPL_MASK) ==
4666 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004667}
4668
4669/*
4670 * Check if guest state is valid. Returns true if valid, false if
4671 * not.
4672 * We assume that registers are always usable
4673 */
4674static bool guest_state_valid(struct kvm_vcpu *vcpu)
4675{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004676 if (enable_unrestricted_guest)
4677 return true;
4678
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004679 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004680 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004681 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4682 return false;
4683 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4684 return false;
4685 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4686 return false;
4687 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4688 return false;
4689 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4690 return false;
4691 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4692 return false;
4693 } else {
4694 /* protected mode guest state checks */
4695 if (!cs_ss_rpl_check(vcpu))
4696 return false;
4697 if (!code_segment_valid(vcpu))
4698 return false;
4699 if (!stack_segment_valid(vcpu))
4700 return false;
4701 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4702 return false;
4703 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4704 return false;
4705 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4706 return false;
4707 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4708 return false;
4709 if (!tr_valid(vcpu))
4710 return false;
4711 if (!ldtr_valid(vcpu))
4712 return false;
4713 }
4714 /* TODO:
4715 * - Add checks on RIP
4716 * - Add checks on RFLAGS
4717 */
4718
4719 return true;
4720}
4721
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004722static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4723{
4724 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4725}
4726
Mike Dayd77c26f2007-10-08 09:02:08 -04004727static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004729 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004730 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004731 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004733 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004734 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004735 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4736 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004737 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004738 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004739 r = kvm_write_guest_page(kvm, fn++, &data,
4740 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004741 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004742 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004743 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4744 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004745 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004746 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4747 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004748 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004749 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004750 r = kvm_write_guest_page(kvm, fn, &data,
4751 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4752 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004753out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004754 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004755 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004756}
4757
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004758static int init_rmode_identity_map(struct kvm *kvm)
4759{
Tang Chenf51770e2014-09-16 18:41:59 +08004760 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004761 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004762 u32 tmp;
4763
Avi Kivity089d0342009-03-23 18:26:32 +02004764 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004765 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004766
4767 /* Protect kvm->arch.ept_identity_pagetable_done. */
4768 mutex_lock(&kvm->slots_lock);
4769
Tang Chenf51770e2014-09-16 18:41:59 +08004770 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004771 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004772
Sheng Yangb927a3c2009-07-21 10:42:48 +08004773 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004774
4775 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004776 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004777 goto out2;
4778
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004779 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004780 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4781 if (r < 0)
4782 goto out;
4783 /* Set up identity-mapping pagetable for EPT in real mode */
4784 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4785 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4786 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4787 r = kvm_write_guest_page(kvm, identity_map_pfn,
4788 &tmp, i * sizeof(tmp), sizeof(tmp));
4789 if (r < 0)
4790 goto out;
4791 }
4792 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004793
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004794out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004795 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004796
4797out2:
4798 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004799 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004800}
4801
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802static void seg_setup(int seg)
4803{
Mathias Krause772e0312012-08-30 01:30:19 +02004804 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004805 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004806
4807 vmcs_write16(sf->selector, 0);
4808 vmcs_writel(sf->base, 0);
4809 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004810 ar = 0x93;
4811 if (seg == VCPU_SREG_CS)
4812 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004813
4814 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815}
4816
Sheng Yangf78e0e22007-10-29 09:40:42 +08004817static int alloc_apic_access_page(struct kvm *kvm)
4818{
Xiao Guangrong44841412012-09-07 14:14:20 +08004819 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004820 int r = 0;
4821
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004822 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004823 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004824 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004825 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4826 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004827 if (r)
4828 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004829
Tang Chen73a6d942014-09-11 13:38:00 +08004830 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004831 if (is_error_page(page)) {
4832 r = -EFAULT;
4833 goto out;
4834 }
4835
Tang Chenc24ae0d2014-09-24 15:57:58 +08004836 /*
4837 * Do not pin the page in memory, so that memory hot-unplug
4838 * is able to migrate it.
4839 */
4840 put_page(page);
4841 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004842out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004843 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004844 return r;
4845}
4846
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004847static int alloc_identity_pagetable(struct kvm *kvm)
4848{
Tang Chena255d472014-09-16 18:41:58 +08004849 /* Called with kvm->slots_lock held. */
4850
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004851 int r = 0;
4852
Tang Chena255d472014-09-16 18:41:58 +08004853 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4854
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004855 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4856 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004857
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004858 return r;
4859}
4860
Wanpeng Li991e7a02015-09-16 17:30:05 +08004861static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004862{
4863 int vpid;
4864
Avi Kivity919818a2009-03-23 18:01:29 +02004865 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004866 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004867 spin_lock(&vmx_vpid_lock);
4868 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004869 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004870 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004871 else
4872 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004873 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004874 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004875}
4876
Wanpeng Li991e7a02015-09-16 17:30:05 +08004877static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004878{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004879 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004880 return;
4881 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004882 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004883 spin_unlock(&vmx_vpid_lock);
4884}
4885
Yang Zhang8d146952013-01-25 10:18:50 +08004886#define MSR_TYPE_R 1
4887#define MSR_TYPE_W 2
4888static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4889 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004890{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004891 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004892
4893 if (!cpu_has_vmx_msr_bitmap())
4894 return;
4895
4896 /*
4897 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4898 * have the write-low and read-high bitmap offsets the wrong way round.
4899 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4900 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004901 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004902 if (type & MSR_TYPE_R)
4903 /* read-low */
4904 __clear_bit(msr, msr_bitmap + 0x000 / f);
4905
4906 if (type & MSR_TYPE_W)
4907 /* write-low */
4908 __clear_bit(msr, msr_bitmap + 0x800 / f);
4909
Sheng Yang25c5f222008-03-28 13:18:56 +08004910 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4911 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004912 if (type & MSR_TYPE_R)
4913 /* read-high */
4914 __clear_bit(msr, msr_bitmap + 0x400 / f);
4915
4916 if (type & MSR_TYPE_W)
4917 /* write-high */
4918 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4919
4920 }
4921}
4922
Wincy Vanf2b93282015-02-03 23:56:03 +08004923/*
4924 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4925 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4926 */
4927static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4928 unsigned long *msr_bitmap_nested,
4929 u32 msr, int type)
4930{
4931 int f = sizeof(unsigned long);
4932
4933 if (!cpu_has_vmx_msr_bitmap()) {
4934 WARN_ON(1);
4935 return;
4936 }
4937
4938 /*
4939 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4940 * have the write-low and read-high bitmap offsets the wrong way round.
4941 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4942 */
4943 if (msr <= 0x1fff) {
4944 if (type & MSR_TYPE_R &&
4945 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4946 /* read-low */
4947 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4948
4949 if (type & MSR_TYPE_W &&
4950 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4951 /* write-low */
4952 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4953
4954 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4955 msr &= 0x1fff;
4956 if (type & MSR_TYPE_R &&
4957 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4958 /* read-high */
4959 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4960
4961 if (type & MSR_TYPE_W &&
4962 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4963 /* write-high */
4964 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4965
4966 }
4967}
4968
Avi Kivity58972972009-02-24 22:26:47 +02004969static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4970{
4971 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004972 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4973 msr, MSR_TYPE_R | MSR_TYPE_W);
4974 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4975 msr, MSR_TYPE_R | MSR_TYPE_W);
4976}
4977
Radim Krčmář2e69f862016-09-29 22:41:32 +02004978static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004979{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004980 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004981 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004982 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004983 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004984 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004985 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004986 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004987 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004988 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004989 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004990 }
Avi Kivity58972972009-02-24 22:26:47 +02004991}
4992
Andrey Smetanind62caab2015-11-10 15:36:33 +03004993static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004994{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004995 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004996}
4997
David Hildenbrand6342c502017-01-25 11:58:58 +01004998static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004999{
5000 struct vcpu_vmx *vmx = to_vmx(vcpu);
5001 int max_irr;
5002 void *vapic_page;
5003 u16 status;
5004
5005 if (vmx->nested.pi_desc &&
5006 vmx->nested.pi_pending) {
5007 vmx->nested.pi_pending = false;
5008 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01005009 return;
Wincy Van705699a2015-02-03 23:58:17 +08005010
5011 max_irr = find_last_bit(
5012 (unsigned long *)vmx->nested.pi_desc->pir, 256);
5013
5014 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01005015 return;
Wincy Van705699a2015-02-03 23:58:17 +08005016
5017 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005018 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5019 kunmap(vmx->nested.virtual_apic_page);
5020
5021 status = vmcs_read16(GUEST_INTR_STATUS);
5022 if ((u8)max_irr > ((u8)status & 0xff)) {
5023 status &= ~0xff;
5024 status |= (u8)max_irr;
5025 vmcs_write16(GUEST_INTR_STATUS, status);
5026 }
5027 }
Wincy Van705699a2015-02-03 23:58:17 +08005028}
5029
Wincy Van06a55242017-04-28 13:13:59 +08005030static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5031 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005032{
5033#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005034 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5035
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005036 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005037 struct vcpu_vmx *vmx = to_vmx(vcpu);
5038
5039 /*
5040 * Currently, we don't support urgent interrupt,
5041 * all interrupts are recognized as non-urgent
5042 * interrupt, so we cannot post interrupts when
5043 * 'SN' is set.
5044 *
5045 * If the vcpu is in guest mode, it means it is
5046 * running instead of being scheduled out and
5047 * waiting in the run queue, and that's the only
5048 * case when 'SN' is set currently, warning if
5049 * 'SN' is set.
5050 */
5051 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5052
Wincy Van06a55242017-04-28 13:13:59 +08005053 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005054 return true;
5055 }
5056#endif
5057 return false;
5058}
5059
Wincy Van705699a2015-02-03 23:58:17 +08005060static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5061 int vector)
5062{
5063 struct vcpu_vmx *vmx = to_vmx(vcpu);
5064
5065 if (is_guest_mode(vcpu) &&
5066 vector == vmx->nested.posted_intr_nv) {
5067 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005068 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005069 /*
5070 * If a posted intr is not recognized by hardware,
5071 * we will accomplish it in the next vmentry.
5072 */
5073 vmx->nested.pi_pending = true;
5074 kvm_make_request(KVM_REQ_EVENT, vcpu);
5075 return 0;
5076 }
5077 return -1;
5078}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005079/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005080 * Send interrupt to vcpu via posted interrupt way.
5081 * 1. If target vcpu is running(non-root mode), send posted interrupt
5082 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5083 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5084 * interrupt from PIR in next vmentry.
5085 */
5086static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5087{
5088 struct vcpu_vmx *vmx = to_vmx(vcpu);
5089 int r;
5090
Wincy Van705699a2015-02-03 23:58:17 +08005091 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5092 if (!r)
5093 return;
5094
Yang Zhanga20ed542013-04-11 19:25:15 +08005095 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5096 return;
5097
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005098 /* If a previous notification has sent the IPI, nothing to do. */
5099 if (pi_test_and_set_on(&vmx->pi_desc))
5100 return;
5101
Wincy Van06a55242017-04-28 13:13:59 +08005102 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005103 kvm_vcpu_kick(vcpu);
5104}
5105
Avi Kivity6aa8b732006-12-10 02:21:36 -08005106/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005107 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5108 * will not change in the lifetime of the guest.
5109 * Note that host-state that does change is set elsewhere. E.g., host-state
5110 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5111 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005112static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005113{
5114 u32 low32, high32;
5115 unsigned long tmpl;
5116 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005117 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005118
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005119 cr0 = read_cr0();
5120 WARN_ON(cr0 & X86_CR0_TS);
5121 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005122
5123 /*
5124 * Save the most likely value for this task's CR3 in the VMCS.
5125 * We can't use __get_current_cr3_fast() because we're not atomic.
5126 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005127 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005128 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5129 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005130
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005131 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005132 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005133 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5134 vmx->host_state.vmcs_host_cr4 = cr4;
5135
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005136 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005137#ifdef CONFIG_X86_64
5138 /*
5139 * Load null selectors, so we can avoid reloading them in
5140 * __vmx_load_host_state(), in case userspace uses the null selectors
5141 * too (the expected case).
5142 */
5143 vmcs_write16(HOST_DS_SELECTOR, 0);
5144 vmcs_write16(HOST_ES_SELECTOR, 0);
5145#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005146 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5147 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005148#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005149 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5150 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5151
5152 native_store_idt(&dt);
5153 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005154 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005155
Avi Kivity83287ea422012-09-16 15:10:57 +03005156 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005157
5158 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5159 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5160 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5161 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5162
5163 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5164 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5165 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5166 }
5167}
5168
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005169static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5170{
5171 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5172 if (enable_ept)
5173 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005174 if (is_guest_mode(&vmx->vcpu))
5175 vmx->vcpu.arch.cr4_guest_owned_bits &=
5176 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005177 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5178}
5179
Yang Zhang01e439b2013-04-11 19:25:12 +08005180static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5181{
5182 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5183
Andrey Smetanind62caab2015-11-10 15:36:33 +03005184 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005185 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005186 /* Enable the preemption timer dynamically */
5187 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005188 return pin_based_exec_ctrl;
5189}
5190
Andrey Smetanind62caab2015-11-10 15:36:33 +03005191static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5192{
5193 struct vcpu_vmx *vmx = to_vmx(vcpu);
5194
5195 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005196 if (cpu_has_secondary_exec_ctrls()) {
5197 if (kvm_vcpu_apicv_active(vcpu))
5198 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5199 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5200 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5201 else
5202 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5203 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5204 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5205 }
5206
5207 if (cpu_has_vmx_msr_bitmap())
5208 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005209}
5210
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005211static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5212{
5213 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005214
5215 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5216 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5217
Paolo Bonzini35754c92015-07-29 12:05:37 +02005218 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005219 exec_control &= ~CPU_BASED_TPR_SHADOW;
5220#ifdef CONFIG_X86_64
5221 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5222 CPU_BASED_CR8_LOAD_EXITING;
5223#endif
5224 }
5225 if (!enable_ept)
5226 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5227 CPU_BASED_CR3_LOAD_EXITING |
5228 CPU_BASED_INVLPG_EXITING;
5229 return exec_control;
5230}
5231
5232static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5233{
5234 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005235 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005236 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5237 if (vmx->vpid == 0)
5238 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5239 if (!enable_ept) {
5240 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5241 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005242 /* Enable INVPCID for non-ept guests may cause performance regression. */
5243 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005244 }
5245 if (!enable_unrestricted_guest)
5246 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5247 if (!ple_gap)
5248 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005249 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005250 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5251 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005252 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005253 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5254 (handle_vmptrld).
5255 We can NOT enable shadow_vmcs here because we don't have yet
5256 a current VMCS12
5257 */
5258 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005259
5260 if (!enable_pml)
5261 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005262
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005263 return exec_control;
5264}
5265
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005266static void ept_set_mmio_spte_mask(void)
5267{
5268 /*
5269 * EPT Misconfigurations can be generated if the value of bits 2:0
5270 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005271 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005272 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5273 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005274}
5275
Wanpeng Lif53cd632014-12-02 19:14:58 +08005276#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005277/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005278 * Sets up the vmcs for emulated real mode.
5279 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005280static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005281{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005282#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005283 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005284#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005285 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005286
Avi Kivity6aa8b732006-12-10 02:21:36 -08005287 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005288 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5289 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290
Abel Gordon4607c2d2013-04-18 14:35:55 +03005291 if (enable_shadow_vmcs) {
5292 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5293 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5294 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005295 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005296 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005297
Avi Kivity6aa8b732006-12-10 02:21:36 -08005298 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5299
Avi Kivity6aa8b732006-12-10 02:21:36 -08005300 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005301 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005302 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005303
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005304 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005305
Dan Williamsdfa169b2016-06-02 11:17:24 -07005306 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005307 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5308 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005309 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005310
Andrey Smetanind62caab2015-11-10 15:36:33 +03005311 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005312 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5313 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5314 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5315 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5316
5317 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005318
Li RongQing0bcf2612015-12-03 13:29:34 +08005319 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005320 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005321 }
5322
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005323 if (ple_gap) {
5324 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005325 vmx->ple_window = ple_window;
5326 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005327 }
5328
Xiao Guangrongc3707952011-07-12 03:28:04 +08005329 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5330 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005331 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5332
Avi Kivity9581d442010-10-19 16:46:55 +02005333 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5334 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005335 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005336#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005337 rdmsrl(MSR_FS_BASE, a);
5338 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5339 rdmsrl(MSR_GS_BASE, a);
5340 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5341#else
5342 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5343 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5344#endif
5345
Eddie Dong2cc51562007-05-21 07:28:09 +03005346 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5347 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005348 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005349 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005350 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005351
Radim Krčmář74545702015-04-27 15:11:25 +02005352 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5353 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005354
Paolo Bonzini03916db2014-07-24 14:21:57 +02005355 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005356 u32 index = vmx_msr_index[i];
5357 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005358 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005359
5360 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5361 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005362 if (wrmsr_safe(index, data_low, data_high) < 0)
5363 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005364 vmx->guest_msrs[j].index = i;
5365 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005366 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005367 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005368 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005369
Gleb Natapov2961e8762013-11-25 15:37:13 +02005370
5371 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372
5373 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005374 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005375
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005376 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5377 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5378
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005379 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005380
Wanpeng Lif53cd632014-12-02 19:14:58 +08005381 if (vmx_xsaves_supported())
5382 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5383
Peter Feiner4e595162016-07-07 14:49:58 -07005384 if (enable_pml) {
5385 ASSERT(vmx->pml_pg);
5386 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5387 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5388 }
5389
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005390 return 0;
5391}
5392
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005393static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005394{
5395 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005396 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005397 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005398
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005399 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005400
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005401 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005402 kvm_set_cr8(vcpu, 0);
5403
5404 if (!init_event) {
5405 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5406 MSR_IA32_APICBASE_ENABLE;
5407 if (kvm_vcpu_is_reset_bsp(vcpu))
5408 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5409 apic_base_msr.host_initiated = true;
5410 kvm_set_apic_base(vcpu, &apic_base_msr);
5411 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005412
Avi Kivity2fb92db2011-04-27 19:42:18 +03005413 vmx_segment_cache_clear(vmx);
5414
Avi Kivity5706be02008-08-20 15:07:31 +03005415 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005416 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005417 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005418
5419 seg_setup(VCPU_SREG_DS);
5420 seg_setup(VCPU_SREG_ES);
5421 seg_setup(VCPU_SREG_FS);
5422 seg_setup(VCPU_SREG_GS);
5423 seg_setup(VCPU_SREG_SS);
5424
5425 vmcs_write16(GUEST_TR_SELECTOR, 0);
5426 vmcs_writel(GUEST_TR_BASE, 0);
5427 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5428 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5429
5430 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5431 vmcs_writel(GUEST_LDTR_BASE, 0);
5432 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5433 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5434
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005435 if (!init_event) {
5436 vmcs_write32(GUEST_SYSENTER_CS, 0);
5437 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5438 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5439 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5440 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005441
5442 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005443 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005444
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005445 vmcs_writel(GUEST_GDTR_BASE, 0);
5446 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5447
5448 vmcs_writel(GUEST_IDTR_BASE, 0);
5449 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5450
Anthony Liguori443381a2010-12-06 10:53:38 -06005451 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005452 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005453 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005454
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005455 setup_msrs(vmx);
5456
Avi Kivity6aa8b732006-12-10 02:21:36 -08005457 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5458
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005459 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005460 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005461 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005462 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005463 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005464 vmcs_write32(TPR_THRESHOLD, 0);
5465 }
5466
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005467 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005468
Andrey Smetanind62caab2015-11-10 15:36:33 +03005469 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005470 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5471
Sheng Yang2384d2b2008-01-17 15:14:33 +08005472 if (vmx->vpid != 0)
5473 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5474
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005475 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005476 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005477 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005478 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005479 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005480
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005481 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005483 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484}
5485
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005486/*
5487 * In nested virtualization, check if L1 asked to exit on external interrupts.
5488 * For most existing hypervisors, this will always return true.
5489 */
5490static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5491{
5492 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5493 PIN_BASED_EXT_INTR_MASK;
5494}
5495
Bandan Das77b0f5d2014-04-19 18:17:45 -04005496/*
5497 * In nested virtualization, check if L1 has set
5498 * VM_EXIT_ACK_INTR_ON_EXIT
5499 */
5500static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5501{
5502 return get_vmcs12(vcpu)->vm_exit_controls &
5503 VM_EXIT_ACK_INTR_ON_EXIT;
5504}
5505
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005506static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5507{
5508 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5509 PIN_BASED_NMI_EXITING;
5510}
5511
Jan Kiszkac9a79532014-03-07 20:03:15 +01005512static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005513{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005514 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5515 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005516}
5517
Jan Kiszkac9a79532014-03-07 20:03:15 +01005518static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005519{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005520 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005521 enable_irq_window(vcpu);
5522 return;
5523 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005524
Paolo Bonzini47c01522016-12-19 11:44:07 +01005525 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5526 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005527}
5528
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005529static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005530{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005531 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005532 uint32_t intr;
5533 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005534
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005535 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005536
Avi Kivityfa89a812008-09-01 15:57:51 +03005537 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005538 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005539 int inc_eip = 0;
5540 if (vcpu->arch.interrupt.soft)
5541 inc_eip = vcpu->arch.event_exit_inst_len;
5542 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005543 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005544 return;
5545 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005546 intr = irq | INTR_INFO_VALID_MASK;
5547 if (vcpu->arch.interrupt.soft) {
5548 intr |= INTR_TYPE_SOFT_INTR;
5549 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5550 vmx->vcpu.arch.event_exit_inst_len);
5551 } else
5552 intr |= INTR_TYPE_EXT_INTR;
5553 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005554}
5555
Sheng Yangf08864b2008-05-15 18:23:25 +08005556static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5557{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005558 struct vcpu_vmx *vmx = to_vmx(vcpu);
5559
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005560 ++vcpu->stat.nmi_injections;
5561 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005562
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005563 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005564 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005565 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005566 return;
5567 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005568
Sheng Yangf08864b2008-05-15 18:23:25 +08005569 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5570 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005571}
5572
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005573static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5574{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005575 struct vcpu_vmx *vmx = to_vmx(vcpu);
5576 bool masked;
5577
5578 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005579 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005580 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5581 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5582 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005583}
5584
5585static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5586{
5587 struct vcpu_vmx *vmx = to_vmx(vcpu);
5588
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005589 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005590 if (masked)
5591 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5592 GUEST_INTR_STATE_NMI);
5593 else
5594 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5595 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005596}
5597
Jan Kiszka2505dc92013-04-14 12:12:47 +02005598static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5599{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005600 if (to_vmx(vcpu)->nested.nested_run_pending)
5601 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005602
Jan Kiszka2505dc92013-04-14 12:12:47 +02005603 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5604 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5605 | GUEST_INTR_STATE_NMI));
5606}
5607
Gleb Natapov78646122009-03-23 12:12:11 +02005608static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5609{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005610 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5611 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005612 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5613 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005614}
5615
Izik Eiduscbc94022007-10-25 00:29:55 +02005616static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5617{
5618 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005619
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005620 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5621 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005622 if (ret)
5623 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005624 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005625 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005626}
5627
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005628static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005629{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005630 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005631 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005632 /*
5633 * Update instruction length as we may reinject the exception
5634 * from user space while in guest debugging mode.
5635 */
5636 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5637 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005638 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005639 return false;
5640 /* fall through */
5641 case DB_VECTOR:
5642 if (vcpu->guest_debug &
5643 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5644 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005645 /* fall through */
5646 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005647 case OF_VECTOR:
5648 case BR_VECTOR:
5649 case UD_VECTOR:
5650 case DF_VECTOR:
5651 case SS_VECTOR:
5652 case GP_VECTOR:
5653 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005654 return true;
5655 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005656 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005657 return false;
5658}
5659
5660static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5661 int vec, u32 err_code)
5662{
5663 /*
5664 * Instruction with address size override prefix opcode 0x67
5665 * Cause the #SS fault with 0 error code in VM86 mode.
5666 */
5667 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5668 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5669 if (vcpu->arch.halt_request) {
5670 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005671 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005672 }
5673 return 1;
5674 }
5675 return 0;
5676 }
5677
5678 /*
5679 * Forward all other exceptions that are valid in real mode.
5680 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5681 * the required debugging infrastructure rework.
5682 */
5683 kvm_queue_exception(vcpu, vec);
5684 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005685}
5686
Andi Kleena0861c02009-06-08 17:37:09 +08005687/*
5688 * Trigger machine check on the host. We assume all the MSRs are already set up
5689 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5690 * We pass a fake environment to the machine check handler because we want
5691 * the guest to be always treated like user space, no matter what context
5692 * it used internally.
5693 */
5694static void kvm_machine_check(void)
5695{
5696#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5697 struct pt_regs regs = {
5698 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5699 .flags = X86_EFLAGS_IF,
5700 };
5701
5702 do_machine_check(&regs, 0);
5703#endif
5704}
5705
Avi Kivity851ba692009-08-24 11:10:17 +03005706static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005707{
5708 /* already handled by vcpu_run */
5709 return 1;
5710}
5711
Avi Kivity851ba692009-08-24 11:10:17 +03005712static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005713{
Avi Kivity1155f762007-11-22 11:30:47 +02005714 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005715 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005716 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005717 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005718 u32 vect_info;
5719 enum emulation_result er;
5720
Avi Kivity1155f762007-11-22 11:30:47 +02005721 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005722 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005723
Andi Kleena0861c02009-06-08 17:37:09 +08005724 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005725 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005726
Jim Mattsonef85b672016-12-12 11:01:37 -08005727 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005728 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005729
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005730 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005731 if (is_guest_mode(vcpu)) {
5732 kvm_queue_exception(vcpu, UD_VECTOR);
5733 return 1;
5734 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005735 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005736 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005737 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005738 return 1;
5739 }
5740
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005742 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005743 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005744
5745 /*
5746 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5747 * MMIO, it is better to report an internal error.
5748 * See the comments in vmx_handle_exit.
5749 */
5750 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5751 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5752 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5753 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005754 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005755 vcpu->run->internal.data[0] = vect_info;
5756 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005757 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005758 return 0;
5759 }
5760
Avi Kivity6aa8b732006-12-10 02:21:36 -08005761 if (is_page_fault(intr_info)) {
5762 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005763 /* EPT won't cause page fault directly */
5764 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5765 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5766 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005767 }
5768
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005769 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005770
5771 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5772 return handle_rmode_exception(vcpu, ex_no, error_code);
5773
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005774 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005775 case AC_VECTOR:
5776 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5777 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005778 case DB_VECTOR:
5779 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5780 if (!(vcpu->guest_debug &
5781 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005782 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005783 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005784 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5785 skip_emulated_instruction(vcpu);
5786
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005787 kvm_queue_exception(vcpu, DB_VECTOR);
5788 return 1;
5789 }
5790 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5791 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5792 /* fall through */
5793 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005794 /*
5795 * Update instruction length as we may reinject #BP from
5796 * user space while in guest debugging mode. Reading it for
5797 * #DB as well causes no harm, it is not used in that case.
5798 */
5799 vmx->vcpu.arch.event_exit_inst_len =
5800 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005801 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005802 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005803 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5804 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005805 break;
5806 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005807 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5808 kvm_run->ex.exception = ex_no;
5809 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005810 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005811 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005812 return 0;
5813}
5814
Avi Kivity851ba692009-08-24 11:10:17 +03005815static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005816{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005817 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005818 return 1;
5819}
5820
Avi Kivity851ba692009-08-24 11:10:17 +03005821static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005822{
Avi Kivity851ba692009-08-24 11:10:17 +03005823 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005824 return 0;
5825}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005826
Avi Kivity851ba692009-08-24 11:10:17 +03005827static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005828{
He, Qingbfdaab02007-09-12 14:18:28 +08005829 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005830 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005831 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005832
He, Qingbfdaab02007-09-12 14:18:28 +08005833 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005834 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005835 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005836
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005837 ++vcpu->stat.io_exits;
5838
5839 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005840 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005841
5842 port = exit_qualification >> 16;
5843 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005844
Kyle Huey6affcbe2016-11-29 12:40:40 -08005845 ret = kvm_skip_emulated_instruction(vcpu);
5846
5847 /*
5848 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5849 * KVM_EXIT_DEBUG here.
5850 */
5851 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852}
5853
Ingo Molnar102d8322007-02-19 14:37:47 +02005854static void
5855vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5856{
5857 /*
5858 * Patch in the VMCALL instruction:
5859 */
5860 hypercall[0] = 0x0f;
5861 hypercall[1] = 0x01;
5862 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005863}
5864
Guo Chao0fa06072012-06-28 15:16:19 +08005865/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005866static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5867{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005868 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005869 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5870 unsigned long orig_val = val;
5871
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005872 /*
5873 * We get here when L2 changed cr0 in a way that did not change
5874 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005875 * but did change L0 shadowed bits. So we first calculate the
5876 * effective cr0 value that L1 would like to write into the
5877 * hardware. It consists of the L2-owned bits from the new
5878 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005879 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005880 val = (val & ~vmcs12->cr0_guest_host_mask) |
5881 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5882
David Matlack38991522016-11-29 18:14:08 -08005883 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005884 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005885
5886 if (kvm_set_cr0(vcpu, val))
5887 return 1;
5888 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005889 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005890 } else {
5891 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005892 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005893 return 1;
David Matlack38991522016-11-29 18:14:08 -08005894
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005895 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005896 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005897}
5898
5899static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5900{
5901 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005902 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5903 unsigned long orig_val = val;
5904
5905 /* analogously to handle_set_cr0 */
5906 val = (val & ~vmcs12->cr4_guest_host_mask) |
5907 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5908 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005909 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005910 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005911 return 0;
5912 } else
5913 return kvm_set_cr4(vcpu, val);
5914}
5915
Avi Kivity851ba692009-08-24 11:10:17 +03005916static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005917{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005918 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005919 int cr;
5920 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005921 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005922 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005923
He, Qingbfdaab02007-09-12 14:18:28 +08005924 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005925 cr = exit_qualification & 15;
5926 reg = (exit_qualification >> 8) & 15;
5927 switch ((exit_qualification >> 4) & 3) {
5928 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005929 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005930 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005931 switch (cr) {
5932 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005933 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005934 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005935 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005936 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005937 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005938 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005939 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005940 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005941 case 8: {
5942 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005943 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005944 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005945 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005946 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005947 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005948 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005949 return ret;
5950 /*
5951 * TODO: we might be squashing a
5952 * KVM_GUESTDBG_SINGLESTEP-triggered
5953 * KVM_EXIT_DEBUG here.
5954 */
Avi Kivity851ba692009-08-24 11:10:17 +03005955 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005956 return 0;
5957 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005960 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005961 WARN_ONCE(1, "Guest should always own CR0.TS");
5962 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005963 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005964 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005965 case 1: /*mov from cr*/
5966 switch (cr) {
5967 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005968 val = kvm_read_cr3(vcpu);
5969 kvm_register_write(vcpu, reg, val);
5970 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005971 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005972 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005973 val = kvm_get_cr8(vcpu);
5974 kvm_register_write(vcpu, reg, val);
5975 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005976 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005977 }
5978 break;
5979 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005980 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005981 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005982 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983
Kyle Huey6affcbe2016-11-29 12:40:40 -08005984 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005985 default:
5986 break;
5987 }
Avi Kivity851ba692009-08-24 11:10:17 +03005988 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005989 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005990 (int)(exit_qualification >> 4) & 3, cr);
5991 return 0;
5992}
5993
Avi Kivity851ba692009-08-24 11:10:17 +03005994static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005995{
He, Qingbfdaab02007-09-12 14:18:28 +08005996 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005997 int dr, dr7, reg;
5998
5999 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6000 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6001
6002 /* First, if DR does not exist, trigger UD */
6003 if (!kvm_require_dr(vcpu, dr))
6004 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006005
Jan Kiszkaf2483412010-01-20 18:20:20 +01006006 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006007 if (!kvm_require_cpl(vcpu, 0))
6008 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006009 dr7 = vmcs_readl(GUEST_DR7);
6010 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006011 /*
6012 * As the vm-exit takes precedence over the debug trap, we
6013 * need to emulate the latter, either for the host or the
6014 * guest debugging itself.
6015 */
6016 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006017 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006018 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006019 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006020 vcpu->run->debug.arch.exception = DB_VECTOR;
6021 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006022 return 0;
6023 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006024 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006025 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006026 kvm_queue_exception(vcpu, DB_VECTOR);
6027 return 1;
6028 }
6029 }
6030
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006031 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006032 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6033 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006034
6035 /*
6036 * No more DR vmexits; force a reload of the debug registers
6037 * and reenter on this instruction. The next vmexit will
6038 * retrieve the full state of the debug registers.
6039 */
6040 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6041 return 1;
6042 }
6043
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006044 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6045 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006046 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006047
6048 if (kvm_get_dr(vcpu, dr, &val))
6049 return 1;
6050 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006051 } else
Nadav Amit57773922014-06-18 17:19:23 +03006052 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006053 return 1;
6054
Kyle Huey6affcbe2016-11-29 12:40:40 -08006055 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006056}
6057
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006058static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6059{
6060 return vcpu->arch.dr6;
6061}
6062
6063static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6064{
6065}
6066
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006067static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6068{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006069 get_debugreg(vcpu->arch.db[0], 0);
6070 get_debugreg(vcpu->arch.db[1], 1);
6071 get_debugreg(vcpu->arch.db[2], 2);
6072 get_debugreg(vcpu->arch.db[3], 3);
6073 get_debugreg(vcpu->arch.dr6, 6);
6074 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6075
6076 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006077 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006078}
6079
Gleb Natapov020df072010-04-13 10:05:23 +03006080static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6081{
6082 vmcs_writel(GUEST_DR7, val);
6083}
6084
Avi Kivity851ba692009-08-24 11:10:17 +03006085static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006086{
Kyle Huey6a908b62016-11-29 12:40:37 -08006087 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006088}
6089
Avi Kivity851ba692009-08-24 11:10:17 +03006090static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006091{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006092 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006093 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006094
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006095 msr_info.index = ecx;
6096 msr_info.host_initiated = false;
6097 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006098 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006099 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006100 return 1;
6101 }
6102
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006103 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006104
Avi Kivity6aa8b732006-12-10 02:21:36 -08006105 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006106 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6107 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006108 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006109}
6110
Avi Kivity851ba692009-08-24 11:10:17 +03006111static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006112{
Will Auld8fe8ab42012-11-29 12:42:12 -08006113 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006114 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6115 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6116 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006117
Will Auld8fe8ab42012-11-29 12:42:12 -08006118 msr.data = data;
6119 msr.index = ecx;
6120 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006121 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006122 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006123 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006124 return 1;
6125 }
6126
Avi Kivity59200272010-01-25 19:47:02 +02006127 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006128 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006129}
6130
Avi Kivity851ba692009-08-24 11:10:17 +03006131static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006132{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006133 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006134 return 1;
6135}
6136
Avi Kivity851ba692009-08-24 11:10:17 +03006137static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006138{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006139 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6140 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006141
Avi Kivity3842d132010-07-27 12:30:24 +03006142 kvm_make_request(KVM_REQ_EVENT, vcpu);
6143
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006144 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006145 return 1;
6146}
6147
Avi Kivity851ba692009-08-24 11:10:17 +03006148static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006149{
Avi Kivityd3bef152007-06-05 15:53:05 +03006150 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006151}
6152
Avi Kivity851ba692009-08-24 11:10:17 +03006153static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006154{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006155 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006156}
6157
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006158static int handle_invd(struct kvm_vcpu *vcpu)
6159{
Andre Przywara51d8b662010-12-21 11:12:02 +01006160 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006161}
6162
Avi Kivity851ba692009-08-24 11:10:17 +03006163static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006164{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006165 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006166
6167 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006168 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006169}
6170
Avi Kivityfee84b02011-11-10 14:57:25 +02006171static int handle_rdpmc(struct kvm_vcpu *vcpu)
6172{
6173 int err;
6174
6175 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006176 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006177}
6178
Avi Kivity851ba692009-08-24 11:10:17 +03006179static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006180{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006181 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006182}
6183
Dexuan Cui2acf9232010-06-10 11:27:12 +08006184static int handle_xsetbv(struct kvm_vcpu *vcpu)
6185{
6186 u64 new_bv = kvm_read_edx_eax(vcpu);
6187 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6188
6189 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006190 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006191 return 1;
6192}
6193
Wanpeng Lif53cd632014-12-02 19:14:58 +08006194static int handle_xsaves(struct kvm_vcpu *vcpu)
6195{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006196 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006197 WARN(1, "this should never happen\n");
6198 return 1;
6199}
6200
6201static int handle_xrstors(struct kvm_vcpu *vcpu)
6202{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006203 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006204 WARN(1, "this should never happen\n");
6205 return 1;
6206}
6207
Avi Kivity851ba692009-08-24 11:10:17 +03006208static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006209{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006210 if (likely(fasteoi)) {
6211 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6212 int access_type, offset;
6213
6214 access_type = exit_qualification & APIC_ACCESS_TYPE;
6215 offset = exit_qualification & APIC_ACCESS_OFFSET;
6216 /*
6217 * Sane guest uses MOV to write EOI, with written value
6218 * not cared. So make a short-circuit here by avoiding
6219 * heavy instruction emulation.
6220 */
6221 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6222 (offset == APIC_EOI)) {
6223 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006224 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006225 }
6226 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006227 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006228}
6229
Yang Zhangc7c9c562013-01-25 10:18:51 +08006230static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6231{
6232 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6233 int vector = exit_qualification & 0xff;
6234
6235 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6236 kvm_apic_set_eoi_accelerated(vcpu, vector);
6237 return 1;
6238}
6239
Yang Zhang83d4c282013-01-25 10:18:49 +08006240static int handle_apic_write(struct kvm_vcpu *vcpu)
6241{
6242 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6243 u32 offset = exit_qualification & 0xfff;
6244
6245 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6246 kvm_apic_write_nodecode(vcpu, offset);
6247 return 1;
6248}
6249
Avi Kivity851ba692009-08-24 11:10:17 +03006250static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006251{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006252 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006253 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006254 bool has_error_code = false;
6255 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006256 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006257 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006258
6259 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006260 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006261 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006262
6263 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6264
6265 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006266 if (reason == TASK_SWITCH_GATE && idt_v) {
6267 switch (type) {
6268 case INTR_TYPE_NMI_INTR:
6269 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006270 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006271 break;
6272 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006273 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006274 kvm_clear_interrupt_queue(vcpu);
6275 break;
6276 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006277 if (vmx->idt_vectoring_info &
6278 VECTORING_INFO_DELIVER_CODE_MASK) {
6279 has_error_code = true;
6280 error_code =
6281 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6282 }
6283 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006284 case INTR_TYPE_SOFT_EXCEPTION:
6285 kvm_clear_exception_queue(vcpu);
6286 break;
6287 default:
6288 break;
6289 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006290 }
Izik Eidus37817f22008-03-24 23:14:53 +02006291 tss_selector = exit_qualification;
6292
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006293 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6294 type != INTR_TYPE_EXT_INTR &&
6295 type != INTR_TYPE_NMI_INTR))
6296 skip_emulated_instruction(vcpu);
6297
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006298 if (kvm_task_switch(vcpu, tss_selector,
6299 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6300 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006301 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6302 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6303 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006304 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006305 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006306
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006307 /*
6308 * TODO: What about debug traps on tss switch?
6309 * Are we supposed to inject them and update dr6?
6310 */
6311
6312 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006313}
6314
Avi Kivity851ba692009-08-24 11:10:17 +03006315static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006316{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006317 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006318 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006319 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006320
Sheng Yangf9c617f2009-03-25 10:08:52 +08006321 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006322
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006323 /*
6324 * EPT violation happened while executing iret from NMI,
6325 * "blocked by NMI" bit has to be set before next VM entry.
6326 * There are errata that may cause this bit to not be set:
6327 * AAK134, BY25.
6328 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006329 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006330 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006331 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6332
Sheng Yang14394422008-04-28 12:24:45 +08006333 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006334 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006335
Junaid Shahid27959a42016-12-06 16:46:10 -08006336 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006337 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006338 ? PFERR_USER_MASK : 0;
6339 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006340 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006341 ? PFERR_WRITE_MASK : 0;
6342 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006343 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006344 ? PFERR_FETCH_MASK : 0;
6345 /* ept page table entry is present? */
6346 error_code |= (exit_qualification &
6347 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6348 EPT_VIOLATION_EXECUTABLE))
6349 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006350
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006351 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006352 vcpu->arch.exit_qualification = exit_qualification;
6353
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006354 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006355}
6356
Avi Kivity851ba692009-08-24 11:10:17 +03006357static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006358{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006359 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006360 gpa_t gpa;
6361
6362 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006363 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006364 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006365 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006366 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006367
Paolo Bonzini450869d2015-11-04 13:41:21 +01006368 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006369 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006370 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006371 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6372 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006373
6374 if (unlikely(ret == RET_MMIO_PF_INVALID))
6375 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6376
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006377 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006378 return 1;
6379
6380 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006381 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006382
Avi Kivity851ba692009-08-24 11:10:17 +03006383 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6384 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006385
6386 return 0;
6387}
6388
Avi Kivity851ba692009-08-24 11:10:17 +03006389static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006390{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006391 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6392 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006393 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006394 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006395
6396 return 1;
6397}
6398
Mohammed Gamal80ced182009-09-01 12:48:18 +02006399static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006400{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006401 struct vcpu_vmx *vmx = to_vmx(vcpu);
6402 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006403 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006404 u32 cpu_exec_ctrl;
6405 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006406 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006407
6408 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6409 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006410
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006411 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006412 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006413 return handle_interrupt_window(&vmx->vcpu);
6414
Radim Krčmář72875d82017-04-26 22:32:19 +02006415 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006416 return 1;
6417
Gleb Natapov991eebf2013-04-11 12:10:51 +03006418 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006419
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006420 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006421 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006422 ret = 0;
6423 goto out;
6424 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006425
Avi Kivityde5f70e2012-06-12 20:22:28 +03006426 if (err != EMULATE_DONE) {
6427 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6428 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6429 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006430 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006431 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006432
Gleb Natapov8d76c492013-05-08 18:38:44 +03006433 if (vcpu->arch.halt_request) {
6434 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006435 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006436 goto out;
6437 }
6438
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006439 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006440 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006441 if (need_resched())
6442 schedule();
6443 }
6444
Mohammed Gamal80ced182009-09-01 12:48:18 +02006445out:
6446 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006447}
6448
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006449static int __grow_ple_window(int val)
6450{
6451 if (ple_window_grow < 1)
6452 return ple_window;
6453
6454 val = min(val, ple_window_actual_max);
6455
6456 if (ple_window_grow < ple_window)
6457 val *= ple_window_grow;
6458 else
6459 val += ple_window_grow;
6460
6461 return val;
6462}
6463
6464static int __shrink_ple_window(int val, int modifier, int minimum)
6465{
6466 if (modifier < 1)
6467 return ple_window;
6468
6469 if (modifier < ple_window)
6470 val /= modifier;
6471 else
6472 val -= modifier;
6473
6474 return max(val, minimum);
6475}
6476
6477static void grow_ple_window(struct kvm_vcpu *vcpu)
6478{
6479 struct vcpu_vmx *vmx = to_vmx(vcpu);
6480 int old = vmx->ple_window;
6481
6482 vmx->ple_window = __grow_ple_window(old);
6483
6484 if (vmx->ple_window != old)
6485 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006486
6487 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006488}
6489
6490static void shrink_ple_window(struct kvm_vcpu *vcpu)
6491{
6492 struct vcpu_vmx *vmx = to_vmx(vcpu);
6493 int old = vmx->ple_window;
6494
6495 vmx->ple_window = __shrink_ple_window(old,
6496 ple_window_shrink, ple_window);
6497
6498 if (vmx->ple_window != old)
6499 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006500
6501 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006502}
6503
6504/*
6505 * ple_window_actual_max is computed to be one grow_ple_window() below
6506 * ple_window_max. (See __grow_ple_window for the reason.)
6507 * This prevents overflows, because ple_window_max is int.
6508 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6509 * this process.
6510 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6511 */
6512static void update_ple_window_actual_max(void)
6513{
6514 ple_window_actual_max =
6515 __shrink_ple_window(max(ple_window_max, ple_window),
6516 ple_window_grow, INT_MIN);
6517}
6518
Feng Wubf9f6ac2015-09-18 22:29:55 +08006519/*
6520 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6521 */
6522static void wakeup_handler(void)
6523{
6524 struct kvm_vcpu *vcpu;
6525 int cpu = smp_processor_id();
6526
6527 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6528 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6529 blocked_vcpu_list) {
6530 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6531
6532 if (pi_test_on(pi_desc) == 1)
6533 kvm_vcpu_kick(vcpu);
6534 }
6535 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6536}
6537
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006538void vmx_enable_tdp(void)
6539{
6540 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6541 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6542 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6543 0ull, VMX_EPT_EXECUTABLE_MASK,
6544 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006545 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006546
6547 ept_set_mmio_spte_mask();
6548 kvm_enable_tdp();
6549}
6550
Tiejun Chenf2c76482014-10-28 10:14:47 +08006551static __init int hardware_setup(void)
6552{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006553 int r = -ENOMEM, i, msr;
6554
6555 rdmsrl_safe(MSR_EFER, &host_efer);
6556
6557 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6558 kvm_define_shared_msr(i, vmx_msr_index[i]);
6559
Radim Krčmář23611332016-09-29 22:41:33 +02006560 for (i = 0; i < VMX_BITMAP_NR; i++) {
6561 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6562 if (!vmx_bitmap[i])
6563 goto out;
6564 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006565
6566 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006567 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6568 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6569
6570 /*
6571 * Allow direct access to the PC debug port (it is often used for I/O
6572 * delays, but the vmexits simply slow things down).
6573 */
6574 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6575 clear_bit(0x80, vmx_io_bitmap_a);
6576
6577 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6578
6579 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6580 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6581
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006582 if (setup_vmcs_config(&vmcs_config) < 0) {
6583 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006584 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006585 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006586
6587 if (boot_cpu_has(X86_FEATURE_NX))
6588 kvm_enable_efer_bits(EFER_NX);
6589
Wanpeng Li08d839c2017-03-23 05:30:08 -07006590 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6591 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006592 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006593
Tiejun Chenf2c76482014-10-28 10:14:47 +08006594 if (!cpu_has_vmx_shadow_vmcs())
6595 enable_shadow_vmcs = 0;
6596 if (enable_shadow_vmcs)
6597 init_vmcs_shadow_fields();
6598
6599 if (!cpu_has_vmx_ept() ||
6600 !cpu_has_vmx_ept_4levels()) {
6601 enable_ept = 0;
6602 enable_unrestricted_guest = 0;
6603 enable_ept_ad_bits = 0;
6604 }
6605
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006606 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006607 enable_ept_ad_bits = 0;
6608
6609 if (!cpu_has_vmx_unrestricted_guest())
6610 enable_unrestricted_guest = 0;
6611
Paolo Bonziniad15a292015-01-30 16:18:49 +01006612 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006613 flexpriority_enabled = 0;
6614
Paolo Bonziniad15a292015-01-30 16:18:49 +01006615 /*
6616 * set_apic_access_page_addr() is used to reload apic access
6617 * page upon invalidation. No need to do anything if not
6618 * using the APIC_ACCESS_ADDR VMCS field.
6619 */
6620 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006621 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006622
6623 if (!cpu_has_vmx_tpr_shadow())
6624 kvm_x86_ops->update_cr8_intercept = NULL;
6625
6626 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6627 kvm_disable_largepages();
6628
6629 if (!cpu_has_vmx_ple())
6630 ple_gap = 0;
6631
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006632 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006633 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006634 kvm_x86_ops->sync_pir_to_irr = NULL;
6635 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006636
Haozhong Zhang64903d62015-10-20 15:39:09 +08006637 if (cpu_has_vmx_tsc_scaling()) {
6638 kvm_has_tsc_control = true;
6639 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6640 kvm_tsc_scaling_ratio_frac_bits = 48;
6641 }
6642
Tiejun Chenbaa03522014-12-23 16:21:11 +08006643 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6644 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6645 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6646 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6647 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6648 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006649
Wanpeng Lic63e4562016-09-23 19:17:16 +08006650 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6651 vmx_msr_bitmap_legacy, PAGE_SIZE);
6652 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6653 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006654 memcpy(vmx_msr_bitmap_legacy_x2apic,
6655 vmx_msr_bitmap_legacy, PAGE_SIZE);
6656 memcpy(vmx_msr_bitmap_longmode_x2apic,
6657 vmx_msr_bitmap_longmode, PAGE_SIZE);
6658
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006659 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6660
Radim Krčmář40d83382016-09-29 22:41:31 +02006661 for (msr = 0x800; msr <= 0x8ff; msr++) {
6662 if (msr == 0x839 /* TMCCT */)
6663 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006664 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006665 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006666
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006667 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006668 * TPR reads and writes can be virtualized even if virtual interrupt
6669 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006670 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006671 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6672 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6673
Roman Kagan3ce424e2016-05-18 17:48:20 +03006674 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006675 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006676 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006677 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006678
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006679 if (enable_ept)
6680 vmx_enable_tdp();
6681 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006682 kvm_disable_tdp();
6683
6684 update_ple_window_actual_max();
6685
Kai Huang843e4332015-01-28 10:54:28 +08006686 /*
6687 * Only enable PML when hardware supports PML feature, and both EPT
6688 * and EPT A/D bit features are enabled -- PML depends on them to work.
6689 */
6690 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6691 enable_pml = 0;
6692
6693 if (!enable_pml) {
6694 kvm_x86_ops->slot_enable_log_dirty = NULL;
6695 kvm_x86_ops->slot_disable_log_dirty = NULL;
6696 kvm_x86_ops->flush_log_dirty = NULL;
6697 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6698 }
6699
Yunhong Jiang64672c92016-06-13 14:19:59 -07006700 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6701 u64 vmx_msr;
6702
6703 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6704 cpu_preemption_timer_multi =
6705 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6706 } else {
6707 kvm_x86_ops->set_hv_timer = NULL;
6708 kvm_x86_ops->cancel_hv_timer = NULL;
6709 }
6710
Feng Wubf9f6ac2015-09-18 22:29:55 +08006711 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6712
Ashok Rajc45dcc72016-06-22 14:59:56 +08006713 kvm_mce_cap_supported |= MCG_LMCE_P;
6714
Tiejun Chenf2c76482014-10-28 10:14:47 +08006715 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006716
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006717out:
Radim Krčmář23611332016-09-29 22:41:33 +02006718 for (i = 0; i < VMX_BITMAP_NR; i++)
6719 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006720
6721 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006722}
6723
6724static __exit void hardware_unsetup(void)
6725{
Radim Krčmář23611332016-09-29 22:41:33 +02006726 int i;
6727
6728 for (i = 0; i < VMX_BITMAP_NR; i++)
6729 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006730
Tiejun Chenf2c76482014-10-28 10:14:47 +08006731 free_kvm_area();
6732}
6733
Avi Kivity6aa8b732006-12-10 02:21:36 -08006734/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006735 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6736 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6737 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006738static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006739{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006740 if (ple_gap)
6741 grow_ple_window(vcpu);
6742
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006743 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006744 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006745}
6746
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006747static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006748{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006749 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006750}
6751
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006752static int handle_mwait(struct kvm_vcpu *vcpu)
6753{
6754 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6755 return handle_nop(vcpu);
6756}
6757
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006758static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6759{
6760 return 1;
6761}
6762
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006763static int handle_monitor(struct kvm_vcpu *vcpu)
6764{
6765 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6766 return handle_nop(vcpu);
6767}
6768
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006769/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006770 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6771 * We could reuse a single VMCS for all the L2 guests, but we also want the
6772 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6773 * allows keeping them loaded on the processor, and in the future will allow
6774 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6775 * every entry if they never change.
6776 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6777 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6778 *
6779 * The following functions allocate and free a vmcs02 in this pool.
6780 */
6781
6782/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6783static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6784{
6785 struct vmcs02_list *item;
6786 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6787 if (item->vmptr == vmx->nested.current_vmptr) {
6788 list_move(&item->list, &vmx->nested.vmcs02_pool);
6789 return &item->vmcs02;
6790 }
6791
6792 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6793 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006794 item = list_last_entry(&vmx->nested.vmcs02_pool,
6795 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006796 item->vmptr = vmx->nested.current_vmptr;
6797 list_move(&item->list, &vmx->nested.vmcs02_pool);
6798 return &item->vmcs02;
6799 }
6800
6801 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006802 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006803 if (!item)
6804 return NULL;
6805 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006806 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006807 if (!item->vmcs02.vmcs) {
6808 kfree(item);
6809 return NULL;
6810 }
6811 loaded_vmcs_init(&item->vmcs02);
6812 item->vmptr = vmx->nested.current_vmptr;
6813 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6814 vmx->nested.vmcs02_num++;
6815 return &item->vmcs02;
6816}
6817
6818/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6819static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6820{
6821 struct vmcs02_list *item;
6822 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6823 if (item->vmptr == vmptr) {
6824 free_loaded_vmcs(&item->vmcs02);
6825 list_del(&item->list);
6826 kfree(item);
6827 vmx->nested.vmcs02_num--;
6828 return;
6829 }
6830}
6831
6832/*
6833 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006834 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6835 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006836 */
6837static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6838{
6839 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006840
6841 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006842 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006843 /*
6844 * Something will leak if the above WARN triggers. Better than
6845 * a use-after-free.
6846 */
6847 if (vmx->loaded_vmcs == &item->vmcs02)
6848 continue;
6849
6850 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006851 list_del(&item->list);
6852 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006853 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006854 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006855}
6856
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006857/*
6858 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6859 * set the success or error code of an emulated VMX instruction, as specified
6860 * by Vol 2B, VMX Instruction Reference, "Conventions".
6861 */
6862static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6863{
6864 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6865 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6866 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6867}
6868
6869static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6870{
6871 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6872 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6873 X86_EFLAGS_SF | X86_EFLAGS_OF))
6874 | X86_EFLAGS_CF);
6875}
6876
Abel Gordon145c28d2013-04-18 14:36:55 +03006877static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006878 u32 vm_instruction_error)
6879{
6880 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6881 /*
6882 * failValid writes the error number to the current VMCS, which
6883 * can't be done there isn't a current VMCS.
6884 */
6885 nested_vmx_failInvalid(vcpu);
6886 return;
6887 }
6888 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6889 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6890 X86_EFLAGS_SF | X86_EFLAGS_OF))
6891 | X86_EFLAGS_ZF);
6892 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6893 /*
6894 * We don't need to force a shadow sync because
6895 * VM_INSTRUCTION_ERROR is not shadowed
6896 */
6897}
Abel Gordon145c28d2013-04-18 14:36:55 +03006898
Wincy Vanff651cb2014-12-11 08:52:58 +03006899static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6900{
6901 /* TODO: not to reset guest simply here. */
6902 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006903 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006904}
6905
Jan Kiszkaf4124502014-03-07 20:03:13 +01006906static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6907{
6908 struct vcpu_vmx *vmx =
6909 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6910
6911 vmx->nested.preemption_timer_expired = true;
6912 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6913 kvm_vcpu_kick(&vmx->vcpu);
6914
6915 return HRTIMER_NORESTART;
6916}
6917
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006918/*
Bandan Das19677e32014-05-06 02:19:15 -04006919 * Decode the memory-address operand of a vmx instruction, as recorded on an
6920 * exit caused by such an instruction (run by a guest hypervisor).
6921 * On success, returns 0. When the operand is invalid, returns 1 and throws
6922 * #UD or #GP.
6923 */
6924static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6925 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006926 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006927{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006928 gva_t off;
6929 bool exn;
6930 struct kvm_segment s;
6931
Bandan Das19677e32014-05-06 02:19:15 -04006932 /*
6933 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6934 * Execution", on an exit, vmx_instruction_info holds most of the
6935 * addressing components of the operand. Only the displacement part
6936 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6937 * For how an actual address is calculated from all these components,
6938 * refer to Vol. 1, "Operand Addressing".
6939 */
6940 int scaling = vmx_instruction_info & 3;
6941 int addr_size = (vmx_instruction_info >> 7) & 7;
6942 bool is_reg = vmx_instruction_info & (1u << 10);
6943 int seg_reg = (vmx_instruction_info >> 15) & 7;
6944 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6945 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6946 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6947 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6948
6949 if (is_reg) {
6950 kvm_queue_exception(vcpu, UD_VECTOR);
6951 return 1;
6952 }
6953
6954 /* Addr = segment_base + offset */
6955 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006956 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006957 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006958 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006959 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006960 off += kvm_register_read(vcpu, index_reg)<<scaling;
6961 vmx_get_segment(vcpu, &s, seg_reg);
6962 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006963
6964 if (addr_size == 1) /* 32 bit */
6965 *ret &= 0xffffffff;
6966
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006967 /* Checks for #GP/#SS exceptions. */
6968 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006969 if (is_long_mode(vcpu)) {
6970 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6971 * non-canonical form. This is the only check on the memory
6972 * destination for long mode!
6973 */
6974 exn = is_noncanonical_address(*ret);
6975 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006976 /* Protected mode: apply checks for segment validity in the
6977 * following order:
6978 * - segment type check (#GP(0) may be thrown)
6979 * - usability check (#GP(0)/#SS(0))
6980 * - limit check (#GP(0)/#SS(0))
6981 */
6982 if (wr)
6983 /* #GP(0) if the destination operand is located in a
6984 * read-only data segment or any code segment.
6985 */
6986 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6987 else
6988 /* #GP(0) if the source operand is located in an
6989 * execute-only code segment
6990 */
6991 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006992 if (exn) {
6993 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6994 return 1;
6995 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006996 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6997 */
6998 exn = (s.unusable != 0);
6999 /* Protected mode: #GP(0)/#SS(0) if the memory
7000 * operand is outside the segment limit.
7001 */
7002 exn = exn || (off + sizeof(u64) > s.limit);
7003 }
7004 if (exn) {
7005 kvm_queue_exception_e(vcpu,
7006 seg_reg == VCPU_SREG_SS ?
7007 SS_VECTOR : GP_VECTOR,
7008 0);
7009 return 1;
7010 }
7011
Bandan Das19677e32014-05-06 02:19:15 -04007012 return 0;
7013}
7014
Radim Krčmářcbf71272017-05-19 15:48:51 +02007015static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007016{
7017 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007018 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007019
7020 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007021 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007022 return 1;
7023
Radim Krčmářcbf71272017-05-19 15:48:51 +02007024 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7025 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007026 kvm_inject_page_fault(vcpu, &e);
7027 return 1;
7028 }
7029
Bandan Das3573e222014-05-06 02:19:16 -04007030 return 0;
7031}
7032
Jim Mattsone29acc52016-11-30 12:03:43 -08007033static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7034{
7035 struct vcpu_vmx *vmx = to_vmx(vcpu);
7036 struct vmcs *shadow_vmcs;
7037
7038 if (cpu_has_vmx_msr_bitmap()) {
7039 vmx->nested.msr_bitmap =
7040 (unsigned long *)__get_free_page(GFP_KERNEL);
7041 if (!vmx->nested.msr_bitmap)
7042 goto out_msr_bitmap;
7043 }
7044
7045 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7046 if (!vmx->nested.cached_vmcs12)
7047 goto out_cached_vmcs12;
7048
7049 if (enable_shadow_vmcs) {
7050 shadow_vmcs = alloc_vmcs();
7051 if (!shadow_vmcs)
7052 goto out_shadow_vmcs;
7053 /* mark vmcs as shadow */
7054 shadow_vmcs->revision_id |= (1u << 31);
7055 /* init shadow vmcs */
7056 vmcs_clear(shadow_vmcs);
7057 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7058 }
7059
7060 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7061 vmx->nested.vmcs02_num = 0;
7062
7063 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7064 HRTIMER_MODE_REL_PINNED);
7065 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7066
7067 vmx->nested.vmxon = true;
7068 return 0;
7069
7070out_shadow_vmcs:
7071 kfree(vmx->nested.cached_vmcs12);
7072
7073out_cached_vmcs12:
7074 free_page((unsigned long)vmx->nested.msr_bitmap);
7075
7076out_msr_bitmap:
7077 return -ENOMEM;
7078}
7079
Bandan Das3573e222014-05-06 02:19:16 -04007080/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007081 * Emulate the VMXON instruction.
7082 * Currently, we just remember that VMX is active, and do not save or even
7083 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7084 * do not currently need to store anything in that guest-allocated memory
7085 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7086 * argument is different from the VMXON pointer (which the spec says they do).
7087 */
7088static int handle_vmon(struct kvm_vcpu *vcpu)
7089{
Jim Mattsone29acc52016-11-30 12:03:43 -08007090 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007091 gpa_t vmptr;
7092 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007093 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007094 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7095 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007096
Jim Mattson70f3aac2017-04-26 08:53:46 -07007097 /*
7098 * The Intel VMX Instruction Reference lists a bunch of bits that are
7099 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7100 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7101 * Otherwise, we should fail with #UD. But most faulting conditions
7102 * have already been checked by hardware, prior to the VM-exit for
7103 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7104 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007105 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007106 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007107 kvm_queue_exception(vcpu, UD_VECTOR);
7108 return 1;
7109 }
7110
Abel Gordon145c28d2013-04-18 14:36:55 +03007111 if (vmx->nested.vmxon) {
7112 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007113 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007114 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007115
Haozhong Zhang3b840802016-06-22 14:59:54 +08007116 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007117 != VMXON_NEEDED_FEATURES) {
7118 kvm_inject_gp(vcpu, 0);
7119 return 1;
7120 }
7121
Radim Krčmářcbf71272017-05-19 15:48:51 +02007122 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007123 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007124
7125 /*
7126 * SDM 3: 24.11.5
7127 * The first 4 bytes of VMXON region contain the supported
7128 * VMCS revision identifier
7129 *
7130 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7131 * which replaces physical address width with 32
7132 */
7133 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7134 nested_vmx_failInvalid(vcpu);
7135 return kvm_skip_emulated_instruction(vcpu);
7136 }
7137
7138 page = nested_get_page(vcpu, vmptr);
7139 if (page == NULL) {
7140 nested_vmx_failInvalid(vcpu);
7141 return kvm_skip_emulated_instruction(vcpu);
7142 }
7143 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7144 kunmap(page);
7145 nested_release_page_clean(page);
7146 nested_vmx_failInvalid(vcpu);
7147 return kvm_skip_emulated_instruction(vcpu);
7148 }
7149 kunmap(page);
7150 nested_release_page_clean(page);
7151
7152 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007153 ret = enter_vmx_operation(vcpu);
7154 if (ret)
7155 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007156
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007157 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007158 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007159}
7160
7161/*
7162 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7163 * for running VMX instructions (except VMXON, whose prerequisites are
7164 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007165 * Note that many of these exceptions have priority over VM exits, so they
7166 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007167 */
7168static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7169{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007170 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007171 kvm_queue_exception(vcpu, UD_VECTOR);
7172 return 0;
7173 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007174 return 1;
7175}
7176
Abel Gordone7953d72013-04-18 14:37:55 +03007177static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7178{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007179 if (vmx->nested.current_vmptr == -1ull)
7180 return;
7181
Abel Gordon012f83c2013-04-18 14:39:25 +03007182 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007183 /* copy to memory all shadowed fields in case
7184 they were modified */
7185 copy_shadow_to_vmcs12(vmx);
7186 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007187 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7188 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007189 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007190 }
Wincy Van705699a2015-02-03 23:58:17 +08007191 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007192
7193 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007194 kvm_vcpu_write_guest_page(&vmx->vcpu,
7195 vmx->nested.current_vmptr >> PAGE_SHIFT,
7196 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007197
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007198 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007199}
7200
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007201/*
7202 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7203 * just stops using VMX.
7204 */
7205static void free_nested(struct vcpu_vmx *vmx)
7206{
7207 if (!vmx->nested.vmxon)
7208 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007209
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007210 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007211 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007212 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007213 if (vmx->nested.msr_bitmap) {
7214 free_page((unsigned long)vmx->nested.msr_bitmap);
7215 vmx->nested.msr_bitmap = NULL;
7216 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007217 if (enable_shadow_vmcs) {
7218 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7219 free_vmcs(vmx->vmcs01.shadow_vmcs);
7220 vmx->vmcs01.shadow_vmcs = NULL;
7221 }
David Matlack4f2777b2016-07-13 17:16:37 -07007222 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007223 /* Unpin physical memory we referred to in current vmcs02 */
7224 if (vmx->nested.apic_access_page) {
7225 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007226 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007227 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007228 if (vmx->nested.virtual_apic_page) {
7229 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007230 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007231 }
Wincy Van705699a2015-02-03 23:58:17 +08007232 if (vmx->nested.pi_desc_page) {
7233 kunmap(vmx->nested.pi_desc_page);
7234 nested_release_page(vmx->nested.pi_desc_page);
7235 vmx->nested.pi_desc_page = NULL;
7236 vmx->nested.pi_desc = NULL;
7237 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007238
7239 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007240}
7241
7242/* Emulate the VMXOFF instruction */
7243static int handle_vmoff(struct kvm_vcpu *vcpu)
7244{
7245 if (!nested_vmx_check_permission(vcpu))
7246 return 1;
7247 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007248 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007249 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007250}
7251
Nadav Har'El27d6c862011-05-25 23:06:59 +03007252/* Emulate the VMCLEAR instruction */
7253static int handle_vmclear(struct kvm_vcpu *vcpu)
7254{
7255 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007256 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007257 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007258
7259 if (!nested_vmx_check_permission(vcpu))
7260 return 1;
7261
Radim Krčmářcbf71272017-05-19 15:48:51 +02007262 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007263 return 1;
7264
Radim Krčmářcbf71272017-05-19 15:48:51 +02007265 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7266 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7267 return kvm_skip_emulated_instruction(vcpu);
7268 }
7269
7270 if (vmptr == vmx->nested.vmxon_ptr) {
7271 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7272 return kvm_skip_emulated_instruction(vcpu);
7273 }
7274
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007275 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007276 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007277
Jim Mattson587d7e722017-03-02 12:41:48 -08007278 kvm_vcpu_write_guest(vcpu,
7279 vmptr + offsetof(struct vmcs12, launch_state),
7280 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007281
7282 nested_free_vmcs02(vmx, vmptr);
7283
Nadav Har'El27d6c862011-05-25 23:06:59 +03007284 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007285 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007286}
7287
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007288static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7289
7290/* Emulate the VMLAUNCH instruction */
7291static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7292{
7293 return nested_vmx_run(vcpu, true);
7294}
7295
7296/* Emulate the VMRESUME instruction */
7297static int handle_vmresume(struct kvm_vcpu *vcpu)
7298{
7299
7300 return nested_vmx_run(vcpu, false);
7301}
7302
Nadav Har'El49f705c2011-05-25 23:08:30 +03007303/*
7304 * Read a vmcs12 field. Since these can have varying lengths and we return
7305 * one type, we chose the biggest type (u64) and zero-extend the return value
7306 * to that size. Note that the caller, handle_vmread, might need to use only
7307 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7308 * 64-bit fields are to be returned).
7309 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007310static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7311 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007312{
7313 short offset = vmcs_field_to_offset(field);
7314 char *p;
7315
7316 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007317 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007318
7319 p = ((char *)(get_vmcs12(vcpu))) + offset;
7320
7321 switch (vmcs_field_type(field)) {
7322 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7323 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007324 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007325 case VMCS_FIELD_TYPE_U16:
7326 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007327 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007328 case VMCS_FIELD_TYPE_U32:
7329 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007330 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007331 case VMCS_FIELD_TYPE_U64:
7332 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007333 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007334 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007335 WARN_ON(1);
7336 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007337 }
7338}
7339
Abel Gordon20b97fe2013-04-18 14:36:25 +03007340
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007341static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7342 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007343 short offset = vmcs_field_to_offset(field);
7344 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7345 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007346 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007347
7348 switch (vmcs_field_type(field)) {
7349 case VMCS_FIELD_TYPE_U16:
7350 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007351 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007352 case VMCS_FIELD_TYPE_U32:
7353 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007354 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007355 case VMCS_FIELD_TYPE_U64:
7356 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007357 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007358 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7359 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007360 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007361 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007362 WARN_ON(1);
7363 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007364 }
7365
7366}
7367
Abel Gordon16f5b902013-04-18 14:38:25 +03007368static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7369{
7370 int i;
7371 unsigned long field;
7372 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007373 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007374 const unsigned long *fields = shadow_read_write_fields;
7375 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007376
Jan Kiszka282da872014-10-08 18:05:39 +02007377 preempt_disable();
7378
Abel Gordon16f5b902013-04-18 14:38:25 +03007379 vmcs_load(shadow_vmcs);
7380
7381 for (i = 0; i < num_fields; i++) {
7382 field = fields[i];
7383 switch (vmcs_field_type(field)) {
7384 case VMCS_FIELD_TYPE_U16:
7385 field_value = vmcs_read16(field);
7386 break;
7387 case VMCS_FIELD_TYPE_U32:
7388 field_value = vmcs_read32(field);
7389 break;
7390 case VMCS_FIELD_TYPE_U64:
7391 field_value = vmcs_read64(field);
7392 break;
7393 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7394 field_value = vmcs_readl(field);
7395 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007396 default:
7397 WARN_ON(1);
7398 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007399 }
7400 vmcs12_write_any(&vmx->vcpu, field, field_value);
7401 }
7402
7403 vmcs_clear(shadow_vmcs);
7404 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007405
7406 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007407}
7408
Abel Gordonc3114422013-04-18 14:38:55 +03007409static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7410{
Mathias Krausec2bae892013-06-26 20:36:21 +02007411 const unsigned long *fields[] = {
7412 shadow_read_write_fields,
7413 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007414 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007415 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007416 max_shadow_read_write_fields,
7417 max_shadow_read_only_fields
7418 };
7419 int i, q;
7420 unsigned long field;
7421 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007422 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007423
7424 vmcs_load(shadow_vmcs);
7425
Mathias Krausec2bae892013-06-26 20:36:21 +02007426 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007427 for (i = 0; i < max_fields[q]; i++) {
7428 field = fields[q][i];
7429 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7430
7431 switch (vmcs_field_type(field)) {
7432 case VMCS_FIELD_TYPE_U16:
7433 vmcs_write16(field, (u16)field_value);
7434 break;
7435 case VMCS_FIELD_TYPE_U32:
7436 vmcs_write32(field, (u32)field_value);
7437 break;
7438 case VMCS_FIELD_TYPE_U64:
7439 vmcs_write64(field, (u64)field_value);
7440 break;
7441 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7442 vmcs_writel(field, (long)field_value);
7443 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007444 default:
7445 WARN_ON(1);
7446 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007447 }
7448 }
7449 }
7450
7451 vmcs_clear(shadow_vmcs);
7452 vmcs_load(vmx->loaded_vmcs->vmcs);
7453}
7454
Nadav Har'El49f705c2011-05-25 23:08:30 +03007455/*
7456 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7457 * used before) all generate the same failure when it is missing.
7458 */
7459static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7460{
7461 struct vcpu_vmx *vmx = to_vmx(vcpu);
7462 if (vmx->nested.current_vmptr == -1ull) {
7463 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007464 return 0;
7465 }
7466 return 1;
7467}
7468
7469static int handle_vmread(struct kvm_vcpu *vcpu)
7470{
7471 unsigned long field;
7472 u64 field_value;
7473 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7474 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7475 gva_t gva = 0;
7476
Kyle Hueyeb277562016-11-29 12:40:39 -08007477 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007478 return 1;
7479
Kyle Huey6affcbe2016-11-29 12:40:40 -08007480 if (!nested_vmx_check_vmcs12(vcpu))
7481 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007482
Nadav Har'El49f705c2011-05-25 23:08:30 +03007483 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007484 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007485 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007486 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007487 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007488 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007489 }
7490 /*
7491 * Now copy part of this value to register or memory, as requested.
7492 * Note that the number of bits actually copied is 32 or 64 depending
7493 * on the guest's mode (32 or 64 bit), not on the given field's length.
7494 */
7495 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007496 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007497 field_value);
7498 } else {
7499 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007500 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007501 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007502 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007503 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7504 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7505 }
7506
7507 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007508 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007509}
7510
7511
7512static int handle_vmwrite(struct kvm_vcpu *vcpu)
7513{
7514 unsigned long field;
7515 gva_t gva;
7516 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7517 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007518 /* The value to write might be 32 or 64 bits, depending on L1's long
7519 * mode, and eventually we need to write that into a field of several
7520 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007521 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007522 * bits into the vmcs12 field.
7523 */
7524 u64 field_value = 0;
7525 struct x86_exception e;
7526
Kyle Hueyeb277562016-11-29 12:40:39 -08007527 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007528 return 1;
7529
Kyle Huey6affcbe2016-11-29 12:40:40 -08007530 if (!nested_vmx_check_vmcs12(vcpu))
7531 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007532
Nadav Har'El49f705c2011-05-25 23:08:30 +03007533 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007534 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007535 (((vmx_instruction_info) >> 3) & 0xf));
7536 else {
7537 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007538 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007539 return 1;
7540 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007541 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007542 kvm_inject_page_fault(vcpu, &e);
7543 return 1;
7544 }
7545 }
7546
7547
Nadav Amit27e6fb52014-06-18 17:19:26 +03007548 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007549 if (vmcs_field_readonly(field)) {
7550 nested_vmx_failValid(vcpu,
7551 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007552 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007553 }
7554
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007555 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007556 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007557 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007558 }
7559
7560 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007561 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007562}
7563
Jim Mattsona8bc2842016-11-30 12:03:44 -08007564static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7565{
7566 vmx->nested.current_vmptr = vmptr;
7567 if (enable_shadow_vmcs) {
7568 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7569 SECONDARY_EXEC_SHADOW_VMCS);
7570 vmcs_write64(VMCS_LINK_POINTER,
7571 __pa(vmx->vmcs01.shadow_vmcs));
7572 vmx->nested.sync_shadow_vmcs = true;
7573 }
7574}
7575
Nadav Har'El63846662011-05-25 23:07:29 +03007576/* Emulate the VMPTRLD instruction */
7577static int handle_vmptrld(struct kvm_vcpu *vcpu)
7578{
7579 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007580 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007581
7582 if (!nested_vmx_check_permission(vcpu))
7583 return 1;
7584
Radim Krčmářcbf71272017-05-19 15:48:51 +02007585 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007586 return 1;
7587
Radim Krčmářcbf71272017-05-19 15:48:51 +02007588 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7589 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7590 return kvm_skip_emulated_instruction(vcpu);
7591 }
7592
7593 if (vmptr == vmx->nested.vmxon_ptr) {
7594 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7595 return kvm_skip_emulated_instruction(vcpu);
7596 }
7597
Nadav Har'El63846662011-05-25 23:07:29 +03007598 if (vmx->nested.current_vmptr != vmptr) {
7599 struct vmcs12 *new_vmcs12;
7600 struct page *page;
7601 page = nested_get_page(vcpu, vmptr);
7602 if (page == NULL) {
7603 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007604 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007605 }
7606 new_vmcs12 = kmap(page);
7607 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7608 kunmap(page);
7609 nested_release_page_clean(page);
7610 nested_vmx_failValid(vcpu,
7611 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007612 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007613 }
Nadav Har'El63846662011-05-25 23:07:29 +03007614
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007615 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007616 /*
7617 * Load VMCS12 from guest memory since it is not already
7618 * cached.
7619 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007620 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7621 kunmap(page);
7622 nested_release_page_clean(page);
7623
Jim Mattsona8bc2842016-11-30 12:03:44 -08007624 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007625 }
7626
7627 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007628 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007629}
7630
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007631/* Emulate the VMPTRST instruction */
7632static int handle_vmptrst(struct kvm_vcpu *vcpu)
7633{
7634 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7635 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7636 gva_t vmcs_gva;
7637 struct x86_exception e;
7638
7639 if (!nested_vmx_check_permission(vcpu))
7640 return 1;
7641
7642 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007643 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007644 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007645 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007646 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7647 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7648 sizeof(u64), &e)) {
7649 kvm_inject_page_fault(vcpu, &e);
7650 return 1;
7651 }
7652 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007653 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007654}
7655
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007656/* Emulate the INVEPT instruction */
7657static int handle_invept(struct kvm_vcpu *vcpu)
7658{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007659 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007660 u32 vmx_instruction_info, types;
7661 unsigned long type;
7662 gva_t gva;
7663 struct x86_exception e;
7664 struct {
7665 u64 eptp, gpa;
7666 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007667
Wincy Vanb9c237b2015-02-03 23:56:30 +08007668 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7669 SECONDARY_EXEC_ENABLE_EPT) ||
7670 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007671 kvm_queue_exception(vcpu, UD_VECTOR);
7672 return 1;
7673 }
7674
7675 if (!nested_vmx_check_permission(vcpu))
7676 return 1;
7677
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007678 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007679 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007680
Wincy Vanb9c237b2015-02-03 23:56:30 +08007681 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007682
Jim Mattson85c856b2016-10-26 08:38:38 -07007683 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007684 nested_vmx_failValid(vcpu,
7685 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007686 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007687 }
7688
7689 /* According to the Intel VMX instruction reference, the memory
7690 * operand is read even if it isn't needed (e.g., for type==global)
7691 */
7692 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007693 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007694 return 1;
7695 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7696 sizeof(operand), &e)) {
7697 kvm_inject_page_fault(vcpu, &e);
7698 return 1;
7699 }
7700
7701 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007702 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007703 /*
7704 * TODO: track mappings and invalidate
7705 * single context requests appropriately
7706 */
7707 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007708 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007709 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007710 nested_vmx_succeed(vcpu);
7711 break;
7712 default:
7713 BUG_ON(1);
7714 break;
7715 }
7716
Kyle Huey6affcbe2016-11-29 12:40:40 -08007717 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007718}
7719
Petr Matouseka642fc32014-09-23 20:22:30 +02007720static int handle_invvpid(struct kvm_vcpu *vcpu)
7721{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007722 struct vcpu_vmx *vmx = to_vmx(vcpu);
7723 u32 vmx_instruction_info;
7724 unsigned long type, types;
7725 gva_t gva;
7726 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007727 struct {
7728 u64 vpid;
7729 u64 gla;
7730 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007731
7732 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7733 SECONDARY_EXEC_ENABLE_VPID) ||
7734 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7735 kvm_queue_exception(vcpu, UD_VECTOR);
7736 return 1;
7737 }
7738
7739 if (!nested_vmx_check_permission(vcpu))
7740 return 1;
7741
7742 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7743 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7744
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007745 types = (vmx->nested.nested_vmx_vpid_caps &
7746 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007747
Jim Mattson85c856b2016-10-26 08:38:38 -07007748 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007749 nested_vmx_failValid(vcpu,
7750 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007751 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007752 }
7753
7754 /* according to the intel vmx instruction reference, the memory
7755 * operand is read even if it isn't needed (e.g., for type==global)
7756 */
7757 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7758 vmx_instruction_info, false, &gva))
7759 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007760 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7761 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007762 kvm_inject_page_fault(vcpu, &e);
7763 return 1;
7764 }
Jim Mattson40352602017-06-28 09:37:37 -07007765 if (operand.vpid >> 16) {
7766 nested_vmx_failValid(vcpu,
7767 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7768 return kvm_skip_emulated_instruction(vcpu);
7769 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007770
7771 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007772 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007773 if (is_noncanonical_address(operand.gla)) {
7774 nested_vmx_failValid(vcpu,
7775 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7776 return kvm_skip_emulated_instruction(vcpu);
7777 }
7778 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007779 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007780 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007781 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007782 nested_vmx_failValid(vcpu,
7783 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007784 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007785 }
7786 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007787 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007788 break;
7789 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007790 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007791 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007792 }
7793
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007794 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7795 nested_vmx_succeed(vcpu);
7796
Kyle Huey6affcbe2016-11-29 12:40:40 -08007797 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007798}
7799
Kai Huang843e4332015-01-28 10:54:28 +08007800static int handle_pml_full(struct kvm_vcpu *vcpu)
7801{
7802 unsigned long exit_qualification;
7803
7804 trace_kvm_pml_full(vcpu->vcpu_id);
7805
7806 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7807
7808 /*
7809 * PML buffer FULL happened while executing iret from NMI,
7810 * "blocked by NMI" bit has to be set before next VM entry.
7811 */
7812 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007813 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7814 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7815 GUEST_INTR_STATE_NMI);
7816
7817 /*
7818 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7819 * here.., and there's no userspace involvement needed for PML.
7820 */
7821 return 1;
7822}
7823
Yunhong Jiang64672c92016-06-13 14:19:59 -07007824static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7825{
7826 kvm_lapic_expired_hv_timer(vcpu);
7827 return 1;
7828}
7829
Nadav Har'El0140cae2011-05-25 23:06:28 +03007830/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007831 * The exit handlers return 1 if the exit was handled fully and guest execution
7832 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7833 * to be done to userspace and return 0.
7834 */
Mathias Krause772e0312012-08-30 01:30:19 +02007835static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007836 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7837 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007838 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007839 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007840 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841 [EXIT_REASON_CR_ACCESS] = handle_cr,
7842 [EXIT_REASON_DR_ACCESS] = handle_dr,
7843 [EXIT_REASON_CPUID] = handle_cpuid,
7844 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7845 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7846 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7847 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007848 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007849 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007850 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007851 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007852 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007853 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007854 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007855 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007856 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007857 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007858 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007859 [EXIT_REASON_VMOFF] = handle_vmoff,
7860 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007861 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7862 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007863 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007864 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007865 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007866 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007867 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007868 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007869 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7870 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007871 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007872 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007873 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007874 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007875 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007876 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007877 [EXIT_REASON_XSAVES] = handle_xsaves,
7878 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007879 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007880 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007881};
7882
7883static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007884 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007885
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007886static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7887 struct vmcs12 *vmcs12)
7888{
7889 unsigned long exit_qualification;
7890 gpa_t bitmap, last_bitmap;
7891 unsigned int port;
7892 int size;
7893 u8 b;
7894
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007895 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007896 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007897
7898 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7899
7900 port = exit_qualification >> 16;
7901 size = (exit_qualification & 7) + 1;
7902
7903 last_bitmap = (gpa_t)-1;
7904 b = -1;
7905
7906 while (size > 0) {
7907 if (port < 0x8000)
7908 bitmap = vmcs12->io_bitmap_a;
7909 else if (port < 0x10000)
7910 bitmap = vmcs12->io_bitmap_b;
7911 else
Joe Perches1d804d02015-03-30 16:46:09 -07007912 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007913 bitmap += (port & 0x7fff) / 8;
7914
7915 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007916 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007917 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007918 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007919 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007920
7921 port++;
7922 size--;
7923 last_bitmap = bitmap;
7924 }
7925
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007927}
7928
Nadav Har'El644d7112011-05-25 23:12:35 +03007929/*
7930 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7931 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7932 * disinterest in the current event (read or write a specific MSR) by using an
7933 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7934 */
7935static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7936 struct vmcs12 *vmcs12, u32 exit_reason)
7937{
7938 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7939 gpa_t bitmap;
7940
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007941 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007942 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007943
7944 /*
7945 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7946 * for the four combinations of read/write and low/high MSR numbers.
7947 * First we need to figure out which of the four to use:
7948 */
7949 bitmap = vmcs12->msr_bitmap;
7950 if (exit_reason == EXIT_REASON_MSR_WRITE)
7951 bitmap += 2048;
7952 if (msr_index >= 0xc0000000) {
7953 msr_index -= 0xc0000000;
7954 bitmap += 1024;
7955 }
7956
7957 /* Then read the msr_index'th bit from this bitmap: */
7958 if (msr_index < 1024*8) {
7959 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007960 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007961 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007962 return 1 & (b >> (msr_index & 7));
7963 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007964 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007965}
7966
7967/*
7968 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7969 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7970 * intercept (via guest_host_mask etc.) the current event.
7971 */
7972static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7973 struct vmcs12 *vmcs12)
7974{
7975 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7976 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007977 int reg;
7978 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007979
7980 switch ((exit_qualification >> 4) & 3) {
7981 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007982 reg = (exit_qualification >> 8) & 15;
7983 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007984 switch (cr) {
7985 case 0:
7986 if (vmcs12->cr0_guest_host_mask &
7987 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007988 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007989 break;
7990 case 3:
7991 if ((vmcs12->cr3_target_count >= 1 &&
7992 vmcs12->cr3_target_value0 == val) ||
7993 (vmcs12->cr3_target_count >= 2 &&
7994 vmcs12->cr3_target_value1 == val) ||
7995 (vmcs12->cr3_target_count >= 3 &&
7996 vmcs12->cr3_target_value2 == val) ||
7997 (vmcs12->cr3_target_count >= 4 &&
7998 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007999 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008000 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008001 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008002 break;
8003 case 4:
8004 if (vmcs12->cr4_guest_host_mask &
8005 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008006 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008007 break;
8008 case 8:
8009 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008010 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008011 break;
8012 }
8013 break;
8014 case 2: /* clts */
8015 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8016 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008017 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008018 break;
8019 case 1: /* mov from cr */
8020 switch (cr) {
8021 case 3:
8022 if (vmcs12->cpu_based_vm_exec_control &
8023 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008024 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008025 break;
8026 case 8:
8027 if (vmcs12->cpu_based_vm_exec_control &
8028 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008029 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008030 break;
8031 }
8032 break;
8033 case 3: /* lmsw */
8034 /*
8035 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8036 * cr0. Other attempted changes are ignored, with no exit.
8037 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008038 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 if (vmcs12->cr0_guest_host_mask & 0xe &
8040 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008041 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008042 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8043 !(vmcs12->cr0_read_shadow & 0x1) &&
8044 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008045 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008046 break;
8047 }
Joe Perches1d804d02015-03-30 16:46:09 -07008048 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008049}
8050
8051/*
8052 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8053 * should handle it ourselves in L0 (and then continue L2). Only call this
8054 * when in is_guest_mode (L2).
8055 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008056static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008057{
Nadav Har'El644d7112011-05-25 23:12:35 +03008058 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8059 struct vcpu_vmx *vmx = to_vmx(vcpu);
8060 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8061
Jan Kiszka542060e2014-01-04 18:47:21 +01008062 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8063 vmcs_readl(EXIT_QUALIFICATION),
8064 vmx->idt_vectoring_info,
8065 intr_info,
8066 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8067 KVM_ISA_VMX);
8068
Nadav Har'El644d7112011-05-25 23:12:35 +03008069 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008070 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008071
8072 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008073 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8074 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008075 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008076 }
8077
8078 switch (exit_reason) {
8079 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008080 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008081 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008082 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008083 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008084 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008085 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008086 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008087 else if (is_debug(intr_info) &&
8088 vcpu->guest_debug &
8089 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8090 return false;
8091 else if (is_breakpoint(intr_info) &&
8092 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8093 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008094 return vmcs12->exception_bitmap &
8095 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8096 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008097 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008098 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008099 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008100 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008101 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008102 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008103 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008104 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008105 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008106 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008107 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008108 case EXIT_REASON_HLT:
8109 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8110 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008111 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008112 case EXIT_REASON_INVLPG:
8113 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8114 case EXIT_REASON_RDPMC:
8115 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008116 case EXIT_REASON_RDRAND:
8117 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8118 case EXIT_REASON_RDSEED:
8119 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008120 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008121 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8122 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8123 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8124 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8125 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8126 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008127 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008128 /*
8129 * VMX instructions trap unconditionally. This allows L1 to
8130 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8131 */
Joe Perches1d804d02015-03-30 16:46:09 -07008132 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008133 case EXIT_REASON_CR_ACCESS:
8134 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8135 case EXIT_REASON_DR_ACCESS:
8136 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8137 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008138 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008139 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8140 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008141 case EXIT_REASON_MSR_READ:
8142 case EXIT_REASON_MSR_WRITE:
8143 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8144 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008145 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008146 case EXIT_REASON_MWAIT_INSTRUCTION:
8147 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008148 case EXIT_REASON_MONITOR_TRAP_FLAG:
8149 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008150 case EXIT_REASON_MONITOR_INSTRUCTION:
8151 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8152 case EXIT_REASON_PAUSE_INSTRUCTION:
8153 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8154 nested_cpu_has2(vmcs12,
8155 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8156 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008157 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008158 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008159 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008160 case EXIT_REASON_APIC_ACCESS:
8161 return nested_cpu_has2(vmcs12,
8162 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008163 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008164 case EXIT_REASON_EOI_INDUCED:
8165 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008166 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008167 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008168 /*
8169 * L0 always deals with the EPT violation. If nested EPT is
8170 * used, and the nested mmu code discovers that the address is
8171 * missing in the guest EPT table (EPT12), the EPT violation
8172 * will be injected with nested_ept_inject_page_fault()
8173 */
Joe Perches1d804d02015-03-30 16:46:09 -07008174 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008175 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008176 /*
8177 * L2 never uses directly L1's EPT, but rather L0's own EPT
8178 * table (shadow on EPT) or a merged EPT table that L0 built
8179 * (EPT on EPT). So any problems with the structure of the
8180 * table is L0's fault.
8181 */
Joe Perches1d804d02015-03-30 16:46:09 -07008182 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008183 case EXIT_REASON_WBINVD:
8184 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8185 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008186 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008187 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8188 /*
8189 * This should never happen, since it is not possible to
8190 * set XSS to a non-zero value---neither in L1 nor in L2.
8191 * If if it were, XSS would have to be checked against
8192 * the XSS exit bitmap in vmcs12.
8193 */
8194 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008195 case EXIT_REASON_PREEMPTION_TIMER:
8196 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008197 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008198 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008199 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008200 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008201 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008202 }
8203}
8204
Paolo Bonzini7313c692017-07-27 10:31:25 +02008205static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8206{
8207 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8208
8209 /*
8210 * At this point, the exit interruption info in exit_intr_info
8211 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8212 * we need to query the in-kernel LAPIC.
8213 */
8214 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8215 if ((exit_intr_info &
8216 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8217 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8218 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8219 vmcs12->vm_exit_intr_error_code =
8220 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8221 }
8222
8223 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8224 vmcs_readl(EXIT_QUALIFICATION));
8225 return 1;
8226}
8227
Avi Kivity586f9602010-11-18 13:09:54 +02008228static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8229{
8230 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8231 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8232}
8233
Kai Huanga3eaa862015-11-04 13:46:05 +08008234static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008235{
Kai Huanga3eaa862015-11-04 13:46:05 +08008236 if (vmx->pml_pg) {
8237 __free_page(vmx->pml_pg);
8238 vmx->pml_pg = NULL;
8239 }
Kai Huang843e4332015-01-28 10:54:28 +08008240}
8241
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008242static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008243{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008245 u64 *pml_buf;
8246 u16 pml_idx;
8247
8248 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8249
8250 /* Do nothing if PML buffer is empty */
8251 if (pml_idx == (PML_ENTITY_NUM - 1))
8252 return;
8253
8254 /* PML index always points to next available PML buffer entity */
8255 if (pml_idx >= PML_ENTITY_NUM)
8256 pml_idx = 0;
8257 else
8258 pml_idx++;
8259
8260 pml_buf = page_address(vmx->pml_pg);
8261 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8262 u64 gpa;
8263
8264 gpa = pml_buf[pml_idx];
8265 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008266 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008267 }
8268
8269 /* reset PML index */
8270 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8271}
8272
8273/*
8274 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8275 * Called before reporting dirty_bitmap to userspace.
8276 */
8277static void kvm_flush_pml_buffers(struct kvm *kvm)
8278{
8279 int i;
8280 struct kvm_vcpu *vcpu;
8281 /*
8282 * We only need to kick vcpu out of guest mode here, as PML buffer
8283 * is flushed at beginning of all VMEXITs, and it's obvious that only
8284 * vcpus running in guest are possible to have unflushed GPAs in PML
8285 * buffer.
8286 */
8287 kvm_for_each_vcpu(i, vcpu, kvm)
8288 kvm_vcpu_kick(vcpu);
8289}
8290
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008291static void vmx_dump_sel(char *name, uint32_t sel)
8292{
8293 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008294 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008295 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8296 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8297 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8298}
8299
8300static void vmx_dump_dtsel(char *name, uint32_t limit)
8301{
8302 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8303 name, vmcs_read32(limit),
8304 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8305}
8306
8307static void dump_vmcs(void)
8308{
8309 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8310 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8311 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8312 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8313 u32 secondary_exec_control = 0;
8314 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008315 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008316 int i, n;
8317
8318 if (cpu_has_secondary_exec_ctrls())
8319 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8320
8321 pr_err("*** Guest State ***\n");
8322 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8323 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8324 vmcs_readl(CR0_GUEST_HOST_MASK));
8325 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8326 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8327 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8328 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8329 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8330 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008331 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8332 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8333 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8334 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008335 }
8336 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8337 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8338 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8339 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8340 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8341 vmcs_readl(GUEST_SYSENTER_ESP),
8342 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8343 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8344 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8345 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8346 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8347 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8348 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8349 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8350 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8351 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8352 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8353 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8354 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008355 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8356 efer, vmcs_read64(GUEST_IA32_PAT));
8357 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8358 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008359 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8360 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008361 pr_err("PerfGlobCtl = 0x%016llx\n",
8362 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008363 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008364 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008365 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8366 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8367 vmcs_read32(GUEST_ACTIVITY_STATE));
8368 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8369 pr_err("InterruptStatus = %04x\n",
8370 vmcs_read16(GUEST_INTR_STATUS));
8371
8372 pr_err("*** Host State ***\n");
8373 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8374 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8375 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8376 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8377 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8378 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8379 vmcs_read16(HOST_TR_SELECTOR));
8380 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8381 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8382 vmcs_readl(HOST_TR_BASE));
8383 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8384 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8385 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8386 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8387 vmcs_readl(HOST_CR4));
8388 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8389 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8390 vmcs_read32(HOST_IA32_SYSENTER_CS),
8391 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8392 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008393 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8394 vmcs_read64(HOST_IA32_EFER),
8395 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008396 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008397 pr_err("PerfGlobCtl = 0x%016llx\n",
8398 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008399
8400 pr_err("*** Control State ***\n");
8401 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8402 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8403 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8404 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8405 vmcs_read32(EXCEPTION_BITMAP),
8406 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8407 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8408 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8409 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8410 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8411 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8412 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8413 vmcs_read32(VM_EXIT_INTR_INFO),
8414 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8415 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8416 pr_err(" reason=%08x qualification=%016lx\n",
8417 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8418 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8419 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8420 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008421 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008422 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008423 pr_err("TSC Multiplier = 0x%016llx\n",
8424 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008425 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8426 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8427 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8428 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8429 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008430 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008431 n = vmcs_read32(CR3_TARGET_COUNT);
8432 for (i = 0; i + 1 < n; i += 4)
8433 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8434 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8435 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8436 if (i < n)
8437 pr_err("CR3 target%u=%016lx\n",
8438 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8439 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8440 pr_err("PLE Gap=%08x Window=%08x\n",
8441 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8442 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8443 pr_err("Virtual processor ID = 0x%04x\n",
8444 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8445}
8446
Avi Kivity6aa8b732006-12-10 02:21:36 -08008447/*
8448 * The guest has exited. See if we can fix it or if we need userspace
8449 * assistance.
8450 */
Avi Kivity851ba692009-08-24 11:10:17 +03008451static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008452{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008453 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008454 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008455 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008456
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008457 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008458 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008459
Kai Huang843e4332015-01-28 10:54:28 +08008460 /*
8461 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8462 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8463 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8464 * mode as if vcpus is in root mode, the PML buffer must has been
8465 * flushed already.
8466 */
8467 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008468 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008469
Mohammed Gamal80ced182009-09-01 12:48:18 +02008470 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008471 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008472 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008473
Paolo Bonzini7313c692017-07-27 10:31:25 +02008474 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8475 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008476
Mohammed Gamal51207022010-05-31 22:40:54 +03008477 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008478 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008479 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8480 vcpu->run->fail_entry.hardware_entry_failure_reason
8481 = exit_reason;
8482 return 0;
8483 }
8484
Avi Kivity29bd8a72007-09-10 17:27:03 +03008485 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008486 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8487 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008488 = vmcs_read32(VM_INSTRUCTION_ERROR);
8489 return 0;
8490 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008491
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008492 /*
8493 * Note:
8494 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8495 * delivery event since it indicates guest is accessing MMIO.
8496 * The vm-exit can be triggered again after return to guest that
8497 * will cause infinite loop.
8498 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008499 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008500 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008501 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008502 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008503 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8504 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8505 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008506 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008507 vcpu->run->internal.data[0] = vectoring_info;
8508 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008509 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8510 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8511 vcpu->run->internal.ndata++;
8512 vcpu->run->internal.data[3] =
8513 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8514 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008515 return 0;
8516 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008517
Avi Kivity6aa8b732006-12-10 02:21:36 -08008518 if (exit_reason < kvm_vmx_max_exit_handlers
8519 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008520 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008521 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008522 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8523 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008524 kvm_queue_exception(vcpu, UD_VECTOR);
8525 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008526 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008527}
8528
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008529static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008530{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008531 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8532
8533 if (is_guest_mode(vcpu) &&
8534 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8535 return;
8536
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008537 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008538 vmcs_write32(TPR_THRESHOLD, 0);
8539 return;
8540 }
8541
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008542 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008543}
8544
Yang Zhang8d146952013-01-25 10:18:50 +08008545static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8546{
8547 u32 sec_exec_control;
8548
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008549 /* Postpone execution until vmcs01 is the current VMCS. */
8550 if (is_guest_mode(vcpu)) {
8551 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8552 return;
8553 }
8554
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008555 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008556 return;
8557
Paolo Bonzini35754c92015-07-29 12:05:37 +02008558 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008559 return;
8560
8561 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8562
8563 if (set) {
8564 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8565 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8566 } else {
8567 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8568 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008569 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008570 }
8571 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8572
8573 vmx_set_msr_bitmap(vcpu);
8574}
8575
Tang Chen38b99172014-09-24 15:57:54 +08008576static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8577{
8578 struct vcpu_vmx *vmx = to_vmx(vcpu);
8579
8580 /*
8581 * Currently we do not handle the nested case where L2 has an
8582 * APIC access page of its own; that page is still pinned.
8583 * Hence, we skip the case where the VCPU is in guest mode _and_
8584 * L1 prepared an APIC access page for L2.
8585 *
8586 * For the case where L1 and L2 share the same APIC access page
8587 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8588 * in the vmcs12), this function will only update either the vmcs01
8589 * or the vmcs02. If the former, the vmcs02 will be updated by
8590 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8591 * the next L2->L1 exit.
8592 */
8593 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008594 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008595 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008596 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008597 vmx_flush_tlb_ept_only(vcpu);
8598 }
Tang Chen38b99172014-09-24 15:57:54 +08008599}
8600
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008601static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008602{
8603 u16 status;
8604 u8 old;
8605
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008606 if (max_isr == -1)
8607 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008608
8609 status = vmcs_read16(GUEST_INTR_STATUS);
8610 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008611 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008612 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008613 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008614 vmcs_write16(GUEST_INTR_STATUS, status);
8615 }
8616}
8617
8618static void vmx_set_rvi(int vector)
8619{
8620 u16 status;
8621 u8 old;
8622
Wei Wang4114c272014-11-05 10:53:43 +08008623 if (vector == -1)
8624 vector = 0;
8625
Yang Zhangc7c9c562013-01-25 10:18:51 +08008626 status = vmcs_read16(GUEST_INTR_STATUS);
8627 old = (u8)status & 0xff;
8628 if ((u8)vector != old) {
8629 status &= ~0xff;
8630 status |= (u8)vector;
8631 vmcs_write16(GUEST_INTR_STATUS, status);
8632 }
8633}
8634
8635static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8636{
Wanpeng Li963fee12014-07-17 19:03:00 +08008637 if (!is_guest_mode(vcpu)) {
8638 vmx_set_rvi(max_irr);
8639 return;
8640 }
8641
Wei Wang4114c272014-11-05 10:53:43 +08008642 if (max_irr == -1)
8643 return;
8644
Wanpeng Li963fee12014-07-17 19:03:00 +08008645 /*
Wei Wang4114c272014-11-05 10:53:43 +08008646 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8647 * handles it.
8648 */
8649 if (nested_exit_on_intr(vcpu))
8650 return;
8651
8652 /*
8653 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008654 * is run without virtual interrupt delivery.
8655 */
8656 if (!kvm_event_needs_reinjection(vcpu) &&
8657 vmx_interrupt_allowed(vcpu)) {
8658 kvm_queue_interrupt(vcpu, max_irr, false);
8659 vmx_inject_irq(vcpu);
8660 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008661}
8662
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008663static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008664{
8665 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008666 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008667
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008668 WARN_ON(!vcpu->arch.apicv_active);
8669 if (pi_test_on(&vmx->pi_desc)) {
8670 pi_clear_on(&vmx->pi_desc);
8671 /*
8672 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8673 * But on x86 this is just a compiler barrier anyway.
8674 */
8675 smp_mb__after_atomic();
8676 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8677 } else {
8678 max_irr = kvm_lapic_find_highest_irr(vcpu);
8679 }
8680 vmx_hwapic_irr_update(vcpu, max_irr);
8681 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008682}
8683
Andrey Smetanin63086302015-11-10 15:36:32 +03008684static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008685{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008686 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008687 return;
8688
Yang Zhangc7c9c562013-01-25 10:18:51 +08008689 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8690 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8691 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8692 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8693}
8694
Paolo Bonzini967235d2016-12-19 14:03:45 +01008695static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8696{
8697 struct vcpu_vmx *vmx = to_vmx(vcpu);
8698
8699 pi_clear_on(&vmx->pi_desc);
8700 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8701}
8702
Avi Kivity51aa01d2010-07-20 14:31:20 +03008703static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008704{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008705 u32 exit_intr_info = 0;
8706 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008707
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008708 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8709 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008710 return;
8711
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008712 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8713 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8714 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008715
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008716 /* if exit due to PF check for async PF */
8717 if (is_page_fault(exit_intr_info))
8718 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8719
Andi Kleena0861c02009-06-08 17:37:09 +08008720 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008721 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8722 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008723 kvm_machine_check();
8724
Gleb Natapov20f65982009-05-11 13:35:55 +03008725 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008726 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008727 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008728 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008729 kvm_after_handle_nmi(&vmx->vcpu);
8730 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008731}
Gleb Natapov20f65982009-05-11 13:35:55 +03008732
Yang Zhanga547c6d2013-04-11 19:25:10 +08008733static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8734{
8735 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008736 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008737
Yang Zhanga547c6d2013-04-11 19:25:10 +08008738 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8739 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8740 unsigned int vector;
8741 unsigned long entry;
8742 gate_desc *desc;
8743 struct vcpu_vmx *vmx = to_vmx(vcpu);
8744#ifdef CONFIG_X86_64
8745 unsigned long tmp;
8746#endif
8747
8748 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8749 desc = (gate_desc *)vmx->host_idt_base + vector;
8750 entry = gate_offset(*desc);
8751 asm volatile(
8752#ifdef CONFIG_X86_64
8753 "mov %%" _ASM_SP ", %[sp]\n\t"
8754 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8755 "push $%c[ss]\n\t"
8756 "push %[sp]\n\t"
8757#endif
8758 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008759 __ASM_SIZE(push) " $%c[cs]\n\t"
8760 "call *%[entry]\n\t"
8761 :
8762#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008763 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008764#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008765 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008766 :
8767 [entry]"r"(entry),
8768 [ss]"i"(__KERNEL_DS),
8769 [cs]"i"(__KERNEL_CS)
8770 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008771 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008772}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008773STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008774
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008775static bool vmx_has_high_real_mode_segbase(void)
8776{
8777 return enable_unrestricted_guest || emulate_invalid_guest_state;
8778}
8779
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008780static bool vmx_mpx_supported(void)
8781{
8782 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8783 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8784}
8785
Wanpeng Li55412b22014-12-02 19:21:30 +08008786static bool vmx_xsaves_supported(void)
8787{
8788 return vmcs_config.cpu_based_2nd_exec_ctrl &
8789 SECONDARY_EXEC_XSAVES;
8790}
8791
Avi Kivity51aa01d2010-07-20 14:31:20 +03008792static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8793{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008794 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008795 bool unblock_nmi;
8796 u8 vector;
8797 bool idtv_info_valid;
8798
8799 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008800
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008801 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02008802 return;
8803 /*
8804 * Can't use vmx->exit_intr_info since we're not sure what
8805 * the exit reason is.
8806 */
8807 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8808 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8809 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8810 /*
8811 * SDM 3: 27.7.1.2 (September 2008)
8812 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8813 * a guest IRET fault.
8814 * SDM 3: 23.2.2 (September 2008)
8815 * Bit 12 is undefined in any of the following cases:
8816 * If the VM exit sets the valid bit in the IDT-vectoring
8817 * information field.
8818 * If the VM exit is due to a double fault.
8819 */
8820 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8821 vector != DF_VECTOR && !idtv_info_valid)
8822 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8823 GUEST_INTR_STATE_NMI);
8824 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008825 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02008826 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8827 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008828}
8829
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008830static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008831 u32 idt_vectoring_info,
8832 int instr_len_field,
8833 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008834{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008835 u8 vector;
8836 int type;
8837 bool idtv_info_valid;
8838
8839 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008840
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008841 vcpu->arch.nmi_injected = false;
8842 kvm_clear_exception_queue(vcpu);
8843 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008844
8845 if (!idtv_info_valid)
8846 return;
8847
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008848 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008849
Avi Kivity668f6122008-07-02 09:28:55 +03008850 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8851 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008852
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008853 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008854 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008855 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008856 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008857 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008858 * Clear bit "block by NMI" before VM entry if a NMI
8859 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008860 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008861 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008862 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008863 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008864 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008865 /* fall through */
8866 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008867 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008868 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008869 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008870 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008871 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008872 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008873 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008874 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008875 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008876 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008877 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008878 break;
8879 default:
8880 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008881 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008882}
8883
Avi Kivity83422e12010-07-20 14:43:23 +03008884static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8885{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008886 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008887 VM_EXIT_INSTRUCTION_LEN,
8888 IDT_VECTORING_ERROR_CODE);
8889}
8890
Avi Kivityb463a6f2010-07-20 15:06:17 +03008891static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8892{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008893 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008894 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8895 VM_ENTRY_INSTRUCTION_LEN,
8896 VM_ENTRY_EXCEPTION_ERROR_CODE);
8897
8898 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8899}
8900
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008901static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8902{
8903 int i, nr_msrs;
8904 struct perf_guest_switch_msr *msrs;
8905
8906 msrs = perf_guest_get_msrs(&nr_msrs);
8907
8908 if (!msrs)
8909 return;
8910
8911 for (i = 0; i < nr_msrs; i++)
8912 if (msrs[i].host == msrs[i].guest)
8913 clear_atomic_switch_msr(vmx, msrs[i].msr);
8914 else
8915 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8916 msrs[i].host);
8917}
8918
Jiang Biao33365e72016-11-03 15:03:37 +08008919static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008920{
8921 struct vcpu_vmx *vmx = to_vmx(vcpu);
8922 u64 tscl;
8923 u32 delta_tsc;
8924
8925 if (vmx->hv_deadline_tsc == -1)
8926 return;
8927
8928 tscl = rdtsc();
8929 if (vmx->hv_deadline_tsc > tscl)
8930 /* sure to be 32 bit only because checked on set_hv_timer */
8931 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8932 cpu_preemption_timer_multi);
8933 else
8934 delta_tsc = 0;
8935
8936 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8937}
8938
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008939static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008940{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008941 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008942 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008943
Avi Kivity104f2262010-11-18 13:12:52 +02008944 /* Don't enter VMX if guest state is invalid, let the exit handler
8945 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008946 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008947 return;
8948
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008949 if (vmx->ple_window_dirty) {
8950 vmx->ple_window_dirty = false;
8951 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8952 }
8953
Abel Gordon012f83c2013-04-18 14:39:25 +03008954 if (vmx->nested.sync_shadow_vmcs) {
8955 copy_vmcs12_to_shadow(vmx);
8956 vmx->nested.sync_shadow_vmcs = false;
8957 }
8958
Avi Kivity104f2262010-11-18 13:12:52 +02008959 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8960 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8961 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8962 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8963
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008964 cr3 = __get_current_cr3_fast();
8965 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
8966 vmcs_writel(HOST_CR3, cr3);
8967 vmx->host_state.vmcs_host_cr3 = cr3;
8968 }
8969
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008970 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008971 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8972 vmcs_writel(HOST_CR4, cr4);
8973 vmx->host_state.vmcs_host_cr4 = cr4;
8974 }
8975
Avi Kivity104f2262010-11-18 13:12:52 +02008976 /* When single-stepping over STI and MOV SS, we must clear the
8977 * corresponding interruptibility bits in the guest state. Otherwise
8978 * vmentry fails as it then expects bit 14 (BS) in pending debug
8979 * exceptions being set, but that's not correct for the guest debugging
8980 * case. */
8981 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8982 vmx_set_interrupt_shadow(vcpu, 0);
8983
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008984 if (vmx->guest_pkru_valid)
8985 __write_pkru(vmx->guest_pkru);
8986
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008987 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008988 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008989
Yunhong Jiang64672c92016-06-13 14:19:59 -07008990 vmx_arm_hv_timer(vcpu);
8991
Nadav Har'Eld462b812011-05-24 15:26:10 +03008992 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008993 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008994 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008995 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8996 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8997 "push %%" _ASM_CX " \n\t"
8998 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008999 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009000 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009001 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009002 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009003 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009004 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9005 "mov %%cr2, %%" _ASM_DX " \n\t"
9006 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009007 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009008 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009009 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009010 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009011 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009012 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009013 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9014 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9015 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9016 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9017 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9018 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009019#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009020 "mov %c[r8](%0), %%r8 \n\t"
9021 "mov %c[r9](%0), %%r9 \n\t"
9022 "mov %c[r10](%0), %%r10 \n\t"
9023 "mov %c[r11](%0), %%r11 \n\t"
9024 "mov %c[r12](%0), %%r12 \n\t"
9025 "mov %c[r13](%0), %%r13 \n\t"
9026 "mov %c[r14](%0), %%r14 \n\t"
9027 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009028#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009029 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009030
Avi Kivity6aa8b732006-12-10 02:21:36 -08009031 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009032 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009033 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009034 "jmp 2f \n\t"
9035 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9036 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009037 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009038 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009039 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009040 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9041 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9042 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9043 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9044 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9045 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9046 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009047#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009048 "mov %%r8, %c[r8](%0) \n\t"
9049 "mov %%r9, %c[r9](%0) \n\t"
9050 "mov %%r10, %c[r10](%0) \n\t"
9051 "mov %%r11, %c[r11](%0) \n\t"
9052 "mov %%r12, %c[r12](%0) \n\t"
9053 "mov %%r13, %c[r13](%0) \n\t"
9054 "mov %%r14, %c[r14](%0) \n\t"
9055 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009056#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009057 "mov %%cr2, %%" _ASM_AX " \n\t"
9058 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009059
Avi Kivityb188c81f2012-09-16 15:10:58 +03009060 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009061 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009062 ".pushsection .rodata \n\t"
9063 ".global vmx_return \n\t"
9064 "vmx_return: " _ASM_PTR " 2b \n\t"
9065 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009066 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009067 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009068 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03009069 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009070 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9071 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9072 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9073 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9074 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9075 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9076 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009077#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009078 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9079 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9080 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9081 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9082 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9083 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9084 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9085 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009086#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009087 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9088 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009089 : "cc", "memory"
9090#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009091 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009092 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009093#else
9094 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009095#endif
9096 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009097
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009098 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9099 if (debugctlmsr)
9100 update_debugctlmsr(debugctlmsr);
9101
Avi Kivityaa67f602012-08-01 16:48:03 +03009102#ifndef CONFIG_X86_64
9103 /*
9104 * The sysexit path does not restore ds/es, so we must set them to
9105 * a reasonable value ourselves.
9106 *
9107 * We can't defer this to vmx_load_host_state() since that function
9108 * may be executed in interrupt context, which saves and restore segments
9109 * around it, nullifying its effect.
9110 */
9111 loadsegment(ds, __USER_DS);
9112 loadsegment(es, __USER_DS);
9113#endif
9114
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009115 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009116 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009117 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009118 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009119 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009120 vcpu->arch.regs_dirty = 0;
9121
Avi Kivity1155f762007-11-22 11:30:47 +02009122 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9123
Nadav Har'Eld462b812011-05-24 15:26:10 +03009124 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009125
Avi Kivity51aa01d2010-07-20 14:31:20 +03009126 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009127
Gleb Natapove0b890d2013-09-25 12:51:33 +03009128 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009129 * eager fpu is enabled if PKEY is supported and CR4 is switched
9130 * back on host, so it is safe to read guest PKRU from current
9131 * XSAVE.
9132 */
9133 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9134 vmx->guest_pkru = __read_pkru();
9135 if (vmx->guest_pkru != vmx->host_pkru) {
9136 vmx->guest_pkru_valid = true;
9137 __write_pkru(vmx->host_pkru);
9138 } else
9139 vmx->guest_pkru_valid = false;
9140 }
9141
9142 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009143 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9144 * we did not inject a still-pending event to L1 now because of
9145 * nested_run_pending, we need to re-enable this bit.
9146 */
9147 if (vmx->nested.nested_run_pending)
9148 kvm_make_request(KVM_REQ_EVENT, vcpu);
9149
9150 vmx->nested.nested_run_pending = 0;
9151
Avi Kivity51aa01d2010-07-20 14:31:20 +03009152 vmx_complete_atomic_exit(vmx);
9153 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009154 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009155}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009156STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009157
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009158static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009159{
9160 struct vcpu_vmx *vmx = to_vmx(vcpu);
9161 int cpu;
9162
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009163 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009164 return;
9165
9166 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009167 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009168 vmx_vcpu_put(vcpu);
9169 vmx_vcpu_load(vcpu, cpu);
9170 vcpu->cpu = cpu;
9171 put_cpu();
9172}
9173
Jim Mattson2f1fe812016-07-08 15:36:06 -07009174/*
9175 * Ensure that the current vmcs of the logical processor is the
9176 * vmcs01 of the vcpu before calling free_nested().
9177 */
9178static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9179{
9180 struct vcpu_vmx *vmx = to_vmx(vcpu);
9181 int r;
9182
9183 r = vcpu_load(vcpu);
9184 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009185 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009186 free_nested(vmx);
9187 vcpu_put(vcpu);
9188}
9189
Avi Kivity6aa8b732006-12-10 02:21:36 -08009190static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9191{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009192 struct vcpu_vmx *vmx = to_vmx(vcpu);
9193
Kai Huang843e4332015-01-28 10:54:28 +08009194 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009195 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009196 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009197 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009198 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009199 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009200 kfree(vmx->guest_msrs);
9201 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009202 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009203}
9204
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009205static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009206{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009207 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009208 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009209 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009210
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009211 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009212 return ERR_PTR(-ENOMEM);
9213
Wanpeng Li991e7a02015-09-16 17:30:05 +08009214 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009215
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009216 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9217 if (err)
9218 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009219
Peter Feiner4e595162016-07-07 14:49:58 -07009220 err = -ENOMEM;
9221
9222 /*
9223 * If PML is turned on, failure on enabling PML just results in failure
9224 * of creating the vcpu, therefore we can simplify PML logic (by
9225 * avoiding dealing with cases, such as enabling PML partially on vcpus
9226 * for the guest, etc.
9227 */
9228 if (enable_pml) {
9229 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9230 if (!vmx->pml_pg)
9231 goto uninit_vcpu;
9232 }
9233
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009234 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009235 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9236 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009237
Peter Feiner4e595162016-07-07 14:49:58 -07009238 if (!vmx->guest_msrs)
9239 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009240
Nadav Har'Eld462b812011-05-24 15:26:10 +03009241 vmx->loaded_vmcs = &vmx->vmcs01;
9242 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009243 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009244 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009245 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009246 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009247
Avi Kivity15ad7142007-07-11 18:17:21 +03009248 cpu = get_cpu();
9249 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009250 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009251 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009252 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009253 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009254 if (err)
9255 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009256 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009257 err = alloc_apic_access_page(kvm);
9258 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009259 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009260 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009261
Sheng Yangb927a3c2009-07-21 10:42:48 +08009262 if (enable_ept) {
9263 if (!kvm->arch.ept_identity_map_addr)
9264 kvm->arch.ept_identity_map_addr =
9265 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009266 err = init_rmode_identity_map(kvm);
9267 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009268 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009269 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009270
Wanpeng Li5c614b32015-10-13 09:18:36 -07009271 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009272 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009273 vmx->nested.vpid02 = allocate_vpid();
9274 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009275
Wincy Van705699a2015-02-03 23:58:17 +08009276 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009277 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009278
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009279 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9280
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009281 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009282
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009283free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009284 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009285 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009286free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009287 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009288free_pml:
9289 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009290uninit_vcpu:
9291 kvm_vcpu_uninit(&vmx->vcpu);
9292free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009293 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009294 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009295 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009296}
9297
Yang, Sheng002c7f72007-07-31 14:23:01 +03009298static void __init vmx_check_processor_compat(void *rtn)
9299{
9300 struct vmcs_config vmcs_conf;
9301
9302 *(int *)rtn = 0;
9303 if (setup_vmcs_config(&vmcs_conf) < 0)
9304 *(int *)rtn = -EIO;
9305 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9306 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9307 smp_processor_id());
9308 *(int *)rtn = -EIO;
9309 }
9310}
9311
Sheng Yang67253af2008-04-25 10:20:22 +08009312static int get_ept_level(void)
9313{
9314 return VMX_EPT_DEFAULT_GAW + 1;
9315}
9316
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009317static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009318{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009319 u8 cache;
9320 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009321
Sheng Yang522c68c2009-04-27 20:35:43 +08009322 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009323 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009324 * 2. EPT with VT-d:
9325 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009326 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009327 * b. VT-d with snooping control feature: snooping control feature of
9328 * VT-d engine can guarantee the cache correctness. Just set it
9329 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009330 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009331 * consistent with host MTRR
9332 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009333 if (is_mmio) {
9334 cache = MTRR_TYPE_UNCACHABLE;
9335 goto exit;
9336 }
9337
9338 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009339 ipat = VMX_EPT_IPAT_BIT;
9340 cache = MTRR_TYPE_WRBACK;
9341 goto exit;
9342 }
9343
9344 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9345 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009346 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009347 cache = MTRR_TYPE_WRBACK;
9348 else
9349 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009350 goto exit;
9351 }
9352
Xiao Guangrongff536042015-06-15 16:55:22 +08009353 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009354
9355exit:
9356 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009357}
9358
Sheng Yang17cc3932010-01-05 19:02:27 +08009359static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009360{
Sheng Yang878403b2010-01-05 19:02:29 +08009361 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9362 return PT_DIRECTORY_LEVEL;
9363 else
9364 /* For shadow and EPT supported 1GB page */
9365 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009366}
9367
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009368static void vmcs_set_secondary_exec_control(u32 new_ctl)
9369{
9370 /*
9371 * These bits in the secondary execution controls field
9372 * are dynamic, the others are mostly based on the hypervisor
9373 * architecture and the guest's CPUID. Do not touch the
9374 * dynamic bits.
9375 */
9376 u32 mask =
9377 SECONDARY_EXEC_SHADOW_VMCS |
9378 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9379 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9380
9381 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9382
9383 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9384 (new_ctl & ~mask) | (cur_ctl & mask));
9385}
9386
David Matlack8322ebb2016-11-29 18:14:09 -08009387/*
9388 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9389 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9390 */
9391static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9392{
9393 struct vcpu_vmx *vmx = to_vmx(vcpu);
9394 struct kvm_cpuid_entry2 *entry;
9395
9396 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9397 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9398
9399#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9400 if (entry && (entry->_reg & (_cpuid_mask))) \
9401 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9402} while (0)
9403
9404 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9405 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9406 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9407 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9408 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9409 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9410 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9411 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9412 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9413 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9414 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9415 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9416 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9417 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9418 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9419
9420 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9421 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9422 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9423 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9424 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9425 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9426 cr4_fixed1_update(bit(11), ecx, bit(2));
9427
9428#undef cr4_fixed1_update
9429}
9430
Sheng Yang0e851882009-12-18 16:48:46 +08009431static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9432{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009433 struct kvm_cpuid_entry2 *best;
9434 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009435 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009436
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009437 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009438 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9439 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009440 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009441
Paolo Bonzini8b972652015-09-15 17:34:42 +02009442 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009443 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009444 vmx->nested.nested_vmx_secondary_ctls_high |=
9445 SECONDARY_EXEC_RDTSCP;
9446 else
9447 vmx->nested.nested_vmx_secondary_ctls_high &=
9448 ~SECONDARY_EXEC_RDTSCP;
9449 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009450 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009451
Mao, Junjiead756a12012-07-02 01:18:48 +00009452 /* Exposing INVPCID only when PCID is exposed */
9453 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9454 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009455 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9456 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009457 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009458
Mao, Junjiead756a12012-07-02 01:18:48 +00009459 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009460 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009461 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009462
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009463 if (cpu_has_secondary_exec_ctrls())
9464 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009465
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009466 if (nested_vmx_allowed(vcpu))
9467 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9468 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9469 else
9470 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9471 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009472
9473 if (nested_vmx_allowed(vcpu))
9474 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009475}
9476
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009477static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9478{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009479 if (func == 1 && nested)
9480 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009481}
9482
Yang Zhang25d92082013-08-06 12:00:32 +03009483static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9484 struct x86_exception *fault)
9485{
Jan Kiszka533558b2014-01-04 18:47:20 +01009486 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009487 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009488 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009489 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009490
Bandan Dasc5f983f2017-05-05 15:25:14 -04009491 if (vmx->nested.pml_full) {
9492 exit_reason = EXIT_REASON_PML_FULL;
9493 vmx->nested.pml_full = false;
9494 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9495 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009496 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009497 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009498 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009499
9500 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009501 vmcs12->guest_physical_address = fault->address;
9502}
9503
Peter Feiner995f00a2017-06-30 17:26:32 -07009504static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9505{
9506 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9507}
9508
Nadav Har'El155a97a2013-08-05 11:07:16 +03009509/* Callbacks for nested_ept_init_mmu_context: */
9510
9511static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9512{
9513 /* return the page table to be shadowed - in our case, EPT12 */
9514 return get_vmcs12(vcpu)->ept_pointer;
9515}
9516
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009517static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009518{
Peter Feiner995f00a2017-06-30 17:26:32 -07009519 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009520
Paolo Bonziniad896af2013-10-02 16:56:14 +02009521 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009522 wants_ad = nested_ept_ad_enabled(vcpu);
9523 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009524 return 1;
9525
9526 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009527 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009528 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009529 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009530 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009531 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9532 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9533 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9534
9535 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009536 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009537}
9538
9539static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9540{
9541 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9542}
9543
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009544static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9545 u16 error_code)
9546{
9547 bool inequality, bit;
9548
9549 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9550 inequality =
9551 (error_code & vmcs12->page_fault_error_code_mask) !=
9552 vmcs12->page_fault_error_code_match;
9553 return inequality ^ bit;
9554}
9555
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009556static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9557 struct x86_exception *fault)
9558{
9559 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9560
9561 WARN_ON(!is_guest_mode(vcpu));
9562
Paolo Bonzini7313c692017-07-27 10:31:25 +02009563 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009564 vmcs12->vm_exit_intr_error_code = fault->error_code;
9565 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9566 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9567 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9568 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009569 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009570 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009571 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009572}
9573
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009574static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9575 struct vmcs12 *vmcs12);
9576
9577static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009578 struct vmcs12 *vmcs12)
9579{
9580 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009581 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009582
9583 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009584 /*
9585 * Translate L1 physical address to host physical
9586 * address for vmcs02. Keep the page pinned, so this
9587 * physical address remains valid. We keep a reference
9588 * to it so we can release it later.
9589 */
9590 if (vmx->nested.apic_access_page) /* shouldn't happen */
9591 nested_release_page(vmx->nested.apic_access_page);
9592 vmx->nested.apic_access_page =
9593 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009594 /*
9595 * If translation failed, no matter: This feature asks
9596 * to exit when accessing the given address, and if it
9597 * can never be accessed, this feature won't do
9598 * anything anyway.
9599 */
9600 if (vmx->nested.apic_access_page) {
9601 hpa = page_to_phys(vmx->nested.apic_access_page);
9602 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9603 } else {
9604 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9605 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9606 }
9607 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9608 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9609 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9610 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9611 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009612 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009613
9614 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009615 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9616 nested_release_page(vmx->nested.virtual_apic_page);
9617 vmx->nested.virtual_apic_page =
9618 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9619
9620 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009621 * If translation failed, VM entry will fail because
9622 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9623 * Failing the vm entry is _not_ what the processor
9624 * does but it's basically the only possibility we
9625 * have. We could still enter the guest if CR8 load
9626 * exits are enabled, CR8 store exits are enabled, and
9627 * virtualize APIC access is disabled; in this case
9628 * the processor would never use the TPR shadow and we
9629 * could simply clear the bit from the execution
9630 * control. But such a configuration is useless, so
9631 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009632 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009633 if (vmx->nested.virtual_apic_page) {
9634 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9635 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9636 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009637 }
9638
Wincy Van705699a2015-02-03 23:58:17 +08009639 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009640 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9641 kunmap(vmx->nested.pi_desc_page);
9642 nested_release_page(vmx->nested.pi_desc_page);
9643 }
9644 vmx->nested.pi_desc_page =
9645 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009646 vmx->nested.pi_desc =
9647 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9648 if (!vmx->nested.pi_desc) {
9649 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009650 return;
Wincy Van705699a2015-02-03 23:58:17 +08009651 }
9652 vmx->nested.pi_desc =
9653 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9654 (unsigned long)(vmcs12->posted_intr_desc_addr &
9655 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009656 vmcs_write64(POSTED_INTR_DESC_ADDR,
9657 page_to_phys(vmx->nested.pi_desc_page) +
9658 (unsigned long)(vmcs12->posted_intr_desc_addr &
9659 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009660 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009661 if (cpu_has_vmx_msr_bitmap() &&
9662 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9663 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9664 ;
9665 else
9666 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9667 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009668}
9669
Jan Kiszkaf4124502014-03-07 20:03:13 +01009670static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9671{
9672 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9673 struct vcpu_vmx *vmx = to_vmx(vcpu);
9674
9675 if (vcpu->arch.virtual_tsc_khz == 0)
9676 return;
9677
9678 /* Make sure short timeouts reliably trigger an immediate vmexit.
9679 * hrtimer_start does not guarantee this. */
9680 if (preemption_timeout <= 1) {
9681 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9682 return;
9683 }
9684
9685 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9686 preemption_timeout *= 1000000;
9687 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9688 hrtimer_start(&vmx->nested.preemption_timer,
9689 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9690}
9691
Jim Mattson56a20512017-07-06 16:33:06 -07009692static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9693 struct vmcs12 *vmcs12)
9694{
9695 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9696 return 0;
9697
9698 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9699 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9700 return -EINVAL;
9701
9702 return 0;
9703}
9704
Wincy Van3af18d92015-02-03 23:49:31 +08009705static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9706 struct vmcs12 *vmcs12)
9707{
Wincy Van3af18d92015-02-03 23:49:31 +08009708 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9709 return 0;
9710
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009711 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009712 return -EINVAL;
9713
9714 return 0;
9715}
9716
9717/*
9718 * Merge L0's and L1's MSR bitmap, return false to indicate that
9719 * we do not use the hardware.
9720 */
9721static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9722 struct vmcs12 *vmcs12)
9723{
Wincy Van82f0dd42015-02-03 23:57:18 +08009724 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009725 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009726 unsigned long *msr_bitmap_l1;
9727 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009728
Radim Krčmářd048c092016-08-08 20:16:22 +02009729 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009730 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9731 return false;
9732
9733 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009734 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009735 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009736 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009737
Radim Krčmářd048c092016-08-08 20:16:22 +02009738 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9739
Wincy Vanf2b93282015-02-03 23:56:03 +08009740 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009741 if (nested_cpu_has_apic_reg_virt(vmcs12))
9742 for (msr = 0x800; msr <= 0x8ff; msr++)
9743 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009744 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009745 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009746
9747 nested_vmx_disable_intercept_for_msr(
9748 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009749 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9750 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009751
Wincy Van608406e2015-02-03 23:57:51 +08009752 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009753 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009754 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009755 APIC_BASE_MSR + (APIC_EOI >> 4),
9756 MSR_TYPE_W);
9757 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009758 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009759 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9760 MSR_TYPE_W);
9761 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009762 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009763 kunmap(page);
9764 nested_release_page_clean(page);
9765
9766 return true;
9767}
9768
9769static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9770 struct vmcs12 *vmcs12)
9771{
Wincy Van82f0dd42015-02-03 23:57:18 +08009772 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009773 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009774 !nested_cpu_has_vid(vmcs12) &&
9775 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009776 return 0;
9777
9778 /*
9779 * If virtualize x2apic mode is enabled,
9780 * virtualize apic access must be disabled.
9781 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009782 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9783 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009784 return -EINVAL;
9785
Wincy Van608406e2015-02-03 23:57:51 +08009786 /*
9787 * If virtual interrupt delivery is enabled,
9788 * we must exit on external interrupts.
9789 */
9790 if (nested_cpu_has_vid(vmcs12) &&
9791 !nested_exit_on_intr(vcpu))
9792 return -EINVAL;
9793
Wincy Van705699a2015-02-03 23:58:17 +08009794 /*
9795 * bits 15:8 should be zero in posted_intr_nv,
9796 * the descriptor address has been already checked
9797 * in nested_get_vmcs12_pages.
9798 */
9799 if (nested_cpu_has_posted_intr(vmcs12) &&
9800 (!nested_cpu_has_vid(vmcs12) ||
9801 !nested_exit_intr_ack_set(vcpu) ||
9802 vmcs12->posted_intr_nv & 0xff00))
9803 return -EINVAL;
9804
Wincy Vanf2b93282015-02-03 23:56:03 +08009805 /* tpr shadow is needed by all apicv features. */
9806 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9807 return -EINVAL;
9808
9809 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009810}
9811
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009812static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9813 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009814 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009815{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009816 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009817 u64 count, addr;
9818
9819 if (vmcs12_read_any(vcpu, count_field, &count) ||
9820 vmcs12_read_any(vcpu, addr_field, &addr)) {
9821 WARN_ON(1);
9822 return -EINVAL;
9823 }
9824 if (count == 0)
9825 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009826 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009827 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9828 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009829 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009830 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9831 addr_field, maxphyaddr, count, addr);
9832 return -EINVAL;
9833 }
9834 return 0;
9835}
9836
9837static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9838 struct vmcs12 *vmcs12)
9839{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009840 if (vmcs12->vm_exit_msr_load_count == 0 &&
9841 vmcs12->vm_exit_msr_store_count == 0 &&
9842 vmcs12->vm_entry_msr_load_count == 0)
9843 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009844 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009845 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009846 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009847 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009848 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009849 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009850 return -EINVAL;
9851 return 0;
9852}
9853
Bandan Dasc5f983f2017-05-05 15:25:14 -04009854static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9855 struct vmcs12 *vmcs12)
9856{
9857 u64 address = vmcs12->pml_address;
9858 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9859
9860 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9861 if (!nested_cpu_has_ept(vmcs12) ||
9862 !IS_ALIGNED(address, 4096) ||
9863 address >> maxphyaddr)
9864 return -EINVAL;
9865 }
9866
9867 return 0;
9868}
9869
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009870static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9871 struct vmx_msr_entry *e)
9872{
9873 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009874 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009875 return -EINVAL;
9876 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9877 e->index == MSR_IA32_UCODE_REV)
9878 return -EINVAL;
9879 if (e->reserved != 0)
9880 return -EINVAL;
9881 return 0;
9882}
9883
9884static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9885 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009886{
9887 if (e->index == MSR_FS_BASE ||
9888 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009889 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9890 nested_vmx_msr_check_common(vcpu, e))
9891 return -EINVAL;
9892 return 0;
9893}
9894
9895static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9896 struct vmx_msr_entry *e)
9897{
9898 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9899 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009900 return -EINVAL;
9901 return 0;
9902}
9903
9904/*
9905 * Load guest's/host's msr at nested entry/exit.
9906 * return 0 for success, entry index for failure.
9907 */
9908static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9909{
9910 u32 i;
9911 struct vmx_msr_entry e;
9912 struct msr_data msr;
9913
9914 msr.host_initiated = false;
9915 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009916 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9917 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009918 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009919 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9920 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009921 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009922 }
9923 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009924 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009925 "%s check failed (%u, 0x%x, 0x%x)\n",
9926 __func__, i, e.index, e.reserved);
9927 goto fail;
9928 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009929 msr.index = e.index;
9930 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009931 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009932 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009933 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9934 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009935 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009936 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009937 }
9938 return 0;
9939fail:
9940 return i + 1;
9941}
9942
9943static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9944{
9945 u32 i;
9946 struct vmx_msr_entry e;
9947
9948 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009949 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009950 if (kvm_vcpu_read_guest(vcpu,
9951 gpa + i * sizeof(e),
9952 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009953 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009954 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9955 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009956 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009957 }
9958 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009959 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009960 "%s check failed (%u, 0x%x, 0x%x)\n",
9961 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009962 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009963 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009964 msr_info.host_initiated = false;
9965 msr_info.index = e.index;
9966 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009967 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009968 "%s cannot read MSR (%u, 0x%x)\n",
9969 __func__, i, e.index);
9970 return -EINVAL;
9971 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009972 if (kvm_vcpu_write_guest(vcpu,
9973 gpa + i * sizeof(e) +
9974 offsetof(struct vmx_msr_entry, value),
9975 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009976 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009977 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009978 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009979 return -EINVAL;
9980 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009981 }
9982 return 0;
9983}
9984
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009985static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9986{
9987 unsigned long invalid_mask;
9988
9989 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9990 return (val & invalid_mask) == 0;
9991}
9992
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009993/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009994 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9995 * emulating VM entry into a guest with EPT enabled.
9996 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9997 * is assigned to entry_failure_code on failure.
9998 */
9999static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010000 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010001{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010002 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010003 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010004 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10005 return 1;
10006 }
10007
10008 /*
10009 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10010 * must not be dereferenced.
10011 */
10012 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10013 !nested_ept) {
10014 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10015 *entry_failure_code = ENTRY_FAIL_PDPTE;
10016 return 1;
10017 }
10018 }
10019
10020 vcpu->arch.cr3 = cr3;
10021 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10022 }
10023
10024 kvm_mmu_reset_context(vcpu);
10025 return 0;
10026}
10027
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010028/*
10029 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10030 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010031 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010032 * guest in a way that will both be appropriate to L1's requests, and our
10033 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10034 * function also has additional necessary side-effects, like setting various
10035 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010036 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10037 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010038 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010039static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010040 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010041{
10042 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010043 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010044
10045 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10046 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10047 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10048 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10049 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10050 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10051 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10052 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10053 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10054 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10055 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10056 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10057 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10058 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10059 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10060 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10061 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10062 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10063 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10064 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10065 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10066 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10067 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10068 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10069 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10070 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10071 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10072 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10073 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10074 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10075 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10076 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10077 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10078 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10079 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10080 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10081
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010082 if (from_vmentry &&
10083 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010084 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10085 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10086 } else {
10087 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10088 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10089 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010090 if (from_vmentry) {
10091 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10092 vmcs12->vm_entry_intr_info_field);
10093 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10094 vmcs12->vm_entry_exception_error_code);
10095 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10096 vmcs12->vm_entry_instruction_len);
10097 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10098 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010099 vmx->loaded_vmcs->nmi_known_unmasked =
10100 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010101 } else {
10102 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10103 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010104 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010105 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010106 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10107 vmcs12->guest_pending_dbg_exceptions);
10108 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10109 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10110
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010111 if (nested_cpu_has_xsaves(vmcs12))
10112 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010113 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10114
Jan Kiszkaf4124502014-03-07 20:03:13 +010010115 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010116
Paolo Bonzini93140062016-07-06 13:23:51 +020010117 /* Preemption timer setting is only taken from vmcs01. */
10118 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10119 exec_control |= vmcs_config.pin_based_exec_ctrl;
10120 if (vmx->hv_deadline_tsc == -1)
10121 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10122
10123 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010124 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010125 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10126 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010127 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010128 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010129 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010130 }
Wincy Van705699a2015-02-03 23:58:17 +080010131
Jan Kiszkaf4124502014-03-07 20:03:13 +010010132 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010133
Jan Kiszkaf4124502014-03-07 20:03:13 +010010134 vmx->nested.preemption_timer_expired = false;
10135 if (nested_cpu_has_preemption_timer(vmcs12))
10136 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010137
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010138 /*
10139 * Whether page-faults are trapped is determined by a combination of
10140 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10141 * If enable_ept, L0 doesn't care about page faults and we should
10142 * set all of these to L1's desires. However, if !enable_ept, L0 does
10143 * care about (at least some) page faults, and because it is not easy
10144 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10145 * to exit on each and every L2 page fault. This is done by setting
10146 * MASK=MATCH=0 and (see below) EB.PF=1.
10147 * Note that below we don't need special code to set EB.PF beyond the
10148 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10149 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10150 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010151 */
10152 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10153 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10154 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10155 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10156
10157 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010158 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010159
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010160 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010161 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010162 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010163 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010164 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010165 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010166 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10167 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10168 ~SECONDARY_EXEC_ENABLE_PML;
10169 exec_control |= vmcs12_exec_ctrl;
10170 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010171
Wincy Van608406e2015-02-03 23:57:51 +080010172 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10173 vmcs_write64(EOI_EXIT_BITMAP0,
10174 vmcs12->eoi_exit_bitmap0);
10175 vmcs_write64(EOI_EXIT_BITMAP1,
10176 vmcs12->eoi_exit_bitmap1);
10177 vmcs_write64(EOI_EXIT_BITMAP2,
10178 vmcs12->eoi_exit_bitmap2);
10179 vmcs_write64(EOI_EXIT_BITMAP3,
10180 vmcs12->eoi_exit_bitmap3);
10181 vmcs_write16(GUEST_INTR_STATUS,
10182 vmcs12->guest_intr_status);
10183 }
10184
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010185 /*
10186 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10187 * nested_get_vmcs12_pages will either fix it up or
10188 * remove the VM execution control.
10189 */
10190 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10191 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10192
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010193 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10194 }
10195
10196
10197 /*
10198 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10199 * Some constant fields are set here by vmx_set_constant_host_state().
10200 * Other fields are different per CPU, and will be set later when
10201 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10202 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010203 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010204
10205 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010206 * Set the MSR load/store lists to match L0's settings.
10207 */
10208 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10209 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10210 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10211 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10212 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10213
10214 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010215 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10216 * entry, but only if the current (host) sp changed from the value
10217 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10218 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10219 * here we just force the write to happen on entry.
10220 */
10221 vmx->host_rsp = 0;
10222
10223 exec_control = vmx_exec_control(vmx); /* L0's desires */
10224 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10225 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10226 exec_control &= ~CPU_BASED_TPR_SHADOW;
10227 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010228
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010229 /*
10230 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10231 * nested_get_vmcs12_pages can't fix it up, the illegal value
10232 * will result in a VM entry failure.
10233 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010234 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010235 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010236 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10237 }
10238
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010239 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010240 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010241 * Rather, exit every time.
10242 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010243 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10244 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10245
10246 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10247
10248 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10249 * bitwise-or of what L1 wants to trap for L2, and what we want to
10250 * trap. Note that CR0.TS also needs updating - we do this later.
10251 */
10252 update_exception_bitmap(vcpu);
10253 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10254 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10255
Nadav Har'El8049d652013-08-05 11:07:06 +030010256 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10257 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10258 * bits are further modified by vmx_set_efer() below.
10259 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010260 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010261
10262 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10263 * emulated by vmx_set_efer(), below.
10264 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010265 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010266 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10267 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010268 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10269
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010270 if (from_vmentry &&
10271 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010272 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010273 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010274 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010275 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010276 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010277
10278 set_cr4_guest_host_mask(vmx);
10279
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010280 if (from_vmentry &&
10281 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010282 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10283
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010284 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10285 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010286 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010287 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010288 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010289 if (kvm_has_tsc_control)
10290 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010291
10292 if (enable_vpid) {
10293 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010294 * There is no direct mapping between vpid02 and vpid12, the
10295 * vpid02 is per-vCPU for L0 and reused while the value of
10296 * vpid12 is changed w/ one invvpid during nested vmentry.
10297 * The vpid12 is allocated by L1 for L2, so it will not
10298 * influence global bitmap(for vpid01 and vpid02 allocation)
10299 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010300 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010301 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10302 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10303 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10304 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10305 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10306 }
10307 } else {
10308 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10309 vmx_flush_tlb(vcpu);
10310 }
10311
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010312 }
10313
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010314 if (enable_pml) {
10315 /*
10316 * Conceptually we want to copy the PML address and index from
10317 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10318 * since we always flush the log on each vmexit, this happens
10319 * to be equivalent to simply resetting the fields in vmcs02.
10320 */
10321 ASSERT(vmx->pml_pg);
10322 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10323 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10324 }
10325
Nadav Har'El155a97a2013-08-05 11:07:16 +030010326 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010327 if (nested_ept_init_mmu_context(vcpu)) {
10328 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10329 return 1;
10330 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010331 } else if (nested_cpu_has2(vmcs12,
10332 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10333 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010334 }
10335
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010336 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010337 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10338 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010339 * The CR0_READ_SHADOW is what L2 should have expected to read given
10340 * the specifications by L1; It's not enough to take
10341 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10342 * have more bits than L1 expected.
10343 */
10344 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10345 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10346
10347 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10348 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10349
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010350 if (from_vmentry &&
10351 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010352 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10353 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10354 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10355 else
10356 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10357 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10358 vmx_set_efer(vcpu, vcpu->arch.efer);
10359
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010360 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010361 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010362 entry_failure_code))
10363 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010364
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010365 if (!enable_ept)
10366 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10367
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010368 /*
10369 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10370 */
10371 if (enable_ept) {
10372 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10373 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10374 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10375 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10376 }
10377
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010378 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10379 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010380 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010381}
10382
Jim Mattsonca0bde22016-11-30 12:03:46 -080010383static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10384{
10385 struct vcpu_vmx *vmx = to_vmx(vcpu);
10386
10387 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10388 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10389 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10390
Jim Mattson56a20512017-07-06 16:33:06 -070010391 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10392 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10393
Jim Mattsonca0bde22016-11-30 12:03:46 -080010394 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10395 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10396
10397 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10398 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10399
10400 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10401 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10402
Bandan Dasc5f983f2017-05-05 15:25:14 -040010403 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10404 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10405
Jim Mattsonca0bde22016-11-30 12:03:46 -080010406 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10407 vmx->nested.nested_vmx_procbased_ctls_low,
10408 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010409 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10410 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10411 vmx->nested.nested_vmx_secondary_ctls_low,
10412 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010413 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10414 vmx->nested.nested_vmx_pinbased_ctls_low,
10415 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10416 !vmx_control_verify(vmcs12->vm_exit_controls,
10417 vmx->nested.nested_vmx_exit_ctls_low,
10418 vmx->nested.nested_vmx_exit_ctls_high) ||
10419 !vmx_control_verify(vmcs12->vm_entry_controls,
10420 vmx->nested.nested_vmx_entry_ctls_low,
10421 vmx->nested.nested_vmx_entry_ctls_high))
10422 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10423
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010424 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10425 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10426
Jim Mattsonca0bde22016-11-30 12:03:46 -080010427 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10428 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10429 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10430 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10431
10432 return 0;
10433}
10434
10435static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10436 u32 *exit_qual)
10437{
10438 bool ia32e;
10439
10440 *exit_qual = ENTRY_FAIL_DEFAULT;
10441
10442 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10443 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10444 return 1;
10445
10446 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10447 vmcs12->vmcs_link_pointer != -1ull) {
10448 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10449 return 1;
10450 }
10451
10452 /*
10453 * If the load IA32_EFER VM-entry control is 1, the following checks
10454 * are performed on the field for the IA32_EFER MSR:
10455 * - Bits reserved in the IA32_EFER MSR must be 0.
10456 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10457 * the IA-32e mode guest VM-exit control. It must also be identical
10458 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10459 * CR0.PG) is 1.
10460 */
10461 if (to_vmx(vcpu)->nested.nested_run_pending &&
10462 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10463 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10464 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10465 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10466 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10467 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10468 return 1;
10469 }
10470
10471 /*
10472 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10473 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10474 * the values of the LMA and LME bits in the field must each be that of
10475 * the host address-space size VM-exit control.
10476 */
10477 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10478 ia32e = (vmcs12->vm_exit_controls &
10479 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10480 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10481 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10482 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10483 return 1;
10484 }
10485
10486 return 0;
10487}
10488
Jim Mattson858e25c2016-11-30 12:03:47 -080010489static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10490{
10491 struct vcpu_vmx *vmx = to_vmx(vcpu);
10492 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10493 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010494 u32 msr_entry_idx;
10495 u32 exit_qual;
10496
10497 vmcs02 = nested_get_current_vmcs02(vmx);
10498 if (!vmcs02)
10499 return -ENOMEM;
10500
10501 enter_guest_mode(vcpu);
10502
10503 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10504 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10505
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010506 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010507 vmx_segment_cache_clear(vmx);
10508
10509 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10510 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010511 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010512 nested_vmx_entry_failure(vcpu, vmcs12,
10513 EXIT_REASON_INVALID_STATE, exit_qual);
10514 return 1;
10515 }
10516
10517 nested_get_vmcs12_pages(vcpu, vmcs12);
10518
10519 msr_entry_idx = nested_vmx_load_msr(vcpu,
10520 vmcs12->vm_entry_msr_load_addr,
10521 vmcs12->vm_entry_msr_load_count);
10522 if (msr_entry_idx) {
10523 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010524 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010525 nested_vmx_entry_failure(vcpu, vmcs12,
10526 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10527 return 1;
10528 }
10529
Jim Mattson858e25c2016-11-30 12:03:47 -080010530 /*
10531 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10532 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10533 * returned as far as L1 is concerned. It will only return (and set
10534 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10535 */
10536 return 0;
10537}
10538
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010539/*
10540 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10541 * for running an L2 nested guest.
10542 */
10543static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10544{
10545 struct vmcs12 *vmcs12;
10546 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010547 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010548 u32 exit_qual;
10549 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010550
Kyle Hueyeb277562016-11-29 12:40:39 -080010551 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010552 return 1;
10553
Kyle Hueyeb277562016-11-29 12:40:39 -080010554 if (!nested_vmx_check_vmcs12(vcpu))
10555 goto out;
10556
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010557 vmcs12 = get_vmcs12(vcpu);
10558
Abel Gordon012f83c2013-04-18 14:39:25 +030010559 if (enable_shadow_vmcs)
10560 copy_shadow_to_vmcs12(vmx);
10561
Nadav Har'El7c177932011-05-25 23:12:04 +030010562 /*
10563 * The nested entry process starts with enforcing various prerequisites
10564 * on vmcs12 as required by the Intel SDM, and act appropriately when
10565 * they fail: As the SDM explains, some conditions should cause the
10566 * instruction to fail, while others will cause the instruction to seem
10567 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10568 * To speed up the normal (success) code path, we should avoid checking
10569 * for misconfigurations which will anyway be caught by the processor
10570 * when using the merged vmcs02.
10571 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010572 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10573 nested_vmx_failValid(vcpu,
10574 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10575 goto out;
10576 }
10577
Nadav Har'El7c177932011-05-25 23:12:04 +030010578 if (vmcs12->launch_state == launch) {
10579 nested_vmx_failValid(vcpu,
10580 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10581 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010582 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010583 }
10584
Jim Mattsonca0bde22016-11-30 12:03:46 -080010585 ret = check_vmentry_prereqs(vcpu, vmcs12);
10586 if (ret) {
10587 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010588 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010589 }
10590
Nadav Har'El7c177932011-05-25 23:12:04 +030010591 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010592 * After this point, the trap flag no longer triggers a singlestep trap
10593 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10594 * This is not 100% correct; for performance reasons, we delegate most
10595 * of the checks on host state to the processor. If those fail,
10596 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010597 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010598 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010599
Jim Mattsonca0bde22016-11-30 12:03:46 -080010600 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10601 if (ret) {
10602 nested_vmx_entry_failure(vcpu, vmcs12,
10603 EXIT_REASON_INVALID_STATE, exit_qual);
10604 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010605 }
10606
10607 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010608 * We're finally done with prerequisite checking, and can start with
10609 * the nested entry.
10610 */
10611
Jim Mattson858e25c2016-11-30 12:03:47 -080010612 ret = enter_vmx_non_root_mode(vcpu, true);
10613 if (ret)
10614 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010615
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010616 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010617 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010618
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010619 vmx->nested.nested_run_pending = 1;
10620
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010621 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010622
10623out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010624 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010625}
10626
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010627/*
10628 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10629 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10630 * This function returns the new value we should put in vmcs12.guest_cr0.
10631 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10632 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10633 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10634 * didn't trap the bit, because if L1 did, so would L0).
10635 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10636 * been modified by L2, and L1 knows it. So just leave the old value of
10637 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10638 * isn't relevant, because if L0 traps this bit it can set it to anything.
10639 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10640 * changed these bits, and therefore they need to be updated, but L0
10641 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10642 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10643 */
10644static inline unsigned long
10645vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10646{
10647 return
10648 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10649 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10650 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10651 vcpu->arch.cr0_guest_owned_bits));
10652}
10653
10654static inline unsigned long
10655vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10656{
10657 return
10658 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10659 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10660 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10661 vcpu->arch.cr4_guest_owned_bits));
10662}
10663
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010664static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10665 struct vmcs12 *vmcs12)
10666{
10667 u32 idt_vectoring;
10668 unsigned int nr;
10669
Gleb Natapov851eb6672013-09-25 12:51:34 +030010670 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010671 nr = vcpu->arch.exception.nr;
10672 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10673
10674 if (kvm_exception_is_soft(nr)) {
10675 vmcs12->vm_exit_instruction_len =
10676 vcpu->arch.event_exit_inst_len;
10677 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10678 } else
10679 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10680
10681 if (vcpu->arch.exception.has_error_code) {
10682 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10683 vmcs12->idt_vectoring_error_code =
10684 vcpu->arch.exception.error_code;
10685 }
10686
10687 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010688 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010689 vmcs12->idt_vectoring_info_field =
10690 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10691 } else if (vcpu->arch.interrupt.pending) {
10692 nr = vcpu->arch.interrupt.nr;
10693 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10694
10695 if (vcpu->arch.interrupt.soft) {
10696 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10697 vmcs12->vm_entry_instruction_len =
10698 vcpu->arch.event_exit_inst_len;
10699 } else
10700 idt_vectoring |= INTR_TYPE_EXT_INTR;
10701
10702 vmcs12->idt_vectoring_info_field = idt_vectoring;
10703 }
10704}
10705
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010706static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10707{
10708 struct vcpu_vmx *vmx = to_vmx(vcpu);
10709
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010710 if (vcpu->arch.exception.pending ||
10711 vcpu->arch.nmi_injected ||
10712 vcpu->arch.interrupt.pending)
10713 return -EBUSY;
10714
Jan Kiszkaf4124502014-03-07 20:03:13 +010010715 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10716 vmx->nested.preemption_timer_expired) {
10717 if (vmx->nested.nested_run_pending)
10718 return -EBUSY;
10719 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10720 return 0;
10721 }
10722
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010723 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010724 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010725 return -EBUSY;
10726 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10727 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10728 INTR_INFO_VALID_MASK, 0);
10729 /*
10730 * The NMI-triggered VM exit counts as injection:
10731 * clear this one and block further NMIs.
10732 */
10733 vcpu->arch.nmi_pending = 0;
10734 vmx_set_nmi_mask(vcpu, true);
10735 return 0;
10736 }
10737
10738 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10739 nested_exit_on_intr(vcpu)) {
10740 if (vmx->nested.nested_run_pending)
10741 return -EBUSY;
10742 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010743 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010744 }
10745
David Hildenbrand6342c502017-01-25 11:58:58 +010010746 vmx_complete_nested_posted_interrupt(vcpu);
10747 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010748}
10749
Jan Kiszkaf4124502014-03-07 20:03:13 +010010750static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10751{
10752 ktime_t remaining =
10753 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10754 u64 value;
10755
10756 if (ktime_to_ns(remaining) <= 0)
10757 return 0;
10758
10759 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10760 do_div(value, 1000000);
10761 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10762}
10763
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010764/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010765 * Update the guest state fields of vmcs12 to reflect changes that
10766 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10767 * VM-entry controls is also updated, since this is really a guest
10768 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010769 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010770static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010771{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010772 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10773 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10774
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010775 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10776 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10777 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10778
10779 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10780 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10781 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10782 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10783 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10784 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10785 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10786 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10787 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10788 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10789 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10790 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10791 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10792 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10793 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10794 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10795 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10796 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10797 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10798 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10799 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10800 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10801 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10802 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10803 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10804 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10805 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10806 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10807 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10808 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10809 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10810 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10811 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10812 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10813 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10814 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10815
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010816 vmcs12->guest_interruptibility_info =
10817 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10818 vmcs12->guest_pending_dbg_exceptions =
10819 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010820 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10821 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10822 else
10823 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010824
Jan Kiszkaf4124502014-03-07 20:03:13 +010010825 if (nested_cpu_has_preemption_timer(vmcs12)) {
10826 if (vmcs12->vm_exit_controls &
10827 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10828 vmcs12->vmx_preemption_timer_value =
10829 vmx_get_preemption_timer_value(vcpu);
10830 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10831 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010832
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010833 /*
10834 * In some cases (usually, nested EPT), L2 is allowed to change its
10835 * own CR3 without exiting. If it has changed it, we must keep it.
10836 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10837 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10838 *
10839 * Additionally, restore L2's PDPTR to vmcs12.
10840 */
10841 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010842 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010843 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10844 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10845 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10846 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10847 }
10848
Jim Mattsond281e132017-06-01 12:44:46 -070010849 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010850
Wincy Van608406e2015-02-03 23:57:51 +080010851 if (nested_cpu_has_vid(vmcs12))
10852 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10853
Jan Kiszkac18911a2013-03-13 16:06:41 +010010854 vmcs12->vm_entry_controls =
10855 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010856 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010857
Jan Kiszka2996fca2014-06-16 13:59:43 +020010858 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10859 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10860 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10861 }
10862
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010863 /* TODO: These cannot have changed unless we have MSR bitmaps and
10864 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010865 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010866 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010867 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10868 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010869 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10870 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10871 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010872 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010873 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010874}
10875
10876/*
10877 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10878 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10879 * and this function updates it to reflect the changes to the guest state while
10880 * L2 was running (and perhaps made some exits which were handled directly by L0
10881 * without going back to L1), and to reflect the exit reason.
10882 * Note that we do not have to copy here all VMCS fields, just those that
10883 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10884 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10885 * which already writes to vmcs12 directly.
10886 */
10887static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10888 u32 exit_reason, u32 exit_intr_info,
10889 unsigned long exit_qualification)
10890{
10891 /* update guest state fields: */
10892 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010893
10894 /* update exit information fields: */
10895
Jan Kiszka533558b2014-01-04 18:47:20 +010010896 vmcs12->vm_exit_reason = exit_reason;
10897 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010010898 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020010899
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010900 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010901 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10902 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10903
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010904 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010905 vmcs12->launch_state = 1;
10906
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010907 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10908 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010909 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010910
10911 /*
10912 * Transfer the event that L0 or L1 may wanted to inject into
10913 * L2 to IDT_VECTORING_INFO_FIELD.
10914 */
10915 vmcs12_save_pending_event(vcpu, vmcs12);
10916 }
10917
10918 /*
10919 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10920 * preserved above and would only end up incorrectly in L1.
10921 */
10922 vcpu->arch.nmi_injected = false;
10923 kvm_clear_exception_queue(vcpu);
10924 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010925}
10926
10927/*
10928 * A part of what we need to when the nested L2 guest exits and we want to
10929 * run its L1 parent, is to reset L1's guest state to the host state specified
10930 * in vmcs12.
10931 * This function is to be called not only on normal nested exit, but also on
10932 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10933 * Failures During or After Loading Guest State").
10934 * This function should be called when the active VMCS is L1's (vmcs01).
10935 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010936static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10937 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010938{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010939 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010940 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010941
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010942 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10943 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010944 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010945 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10946 else
10947 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10948 vmx_set_efer(vcpu, vcpu->arch.efer);
10949
10950 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10951 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010952 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010953 /*
10954 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010955 * actually changed, because vmx_set_cr0 refers to efer set above.
10956 *
10957 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10958 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010959 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010960 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010961 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010962
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010963 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010964 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10965 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10966
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010967 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010968
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010969 /*
10970 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10971 * couldn't have changed.
10972 */
10973 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10974 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010975
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010976 if (!enable_ept)
10977 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10978
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010979 if (enable_vpid) {
10980 /*
10981 * Trivially support vpid by letting L2s share their parent
10982 * L1's vpid. TODO: move to a more elaborate solution, giving
10983 * each L2 its own vpid and exposing the vpid feature to L1.
10984 */
10985 vmx_flush_tlb(vcpu);
10986 }
Wincy Van06a55242017-04-28 13:13:59 +080010987 /* Restore posted intr vector. */
10988 if (nested_cpu_has_posted_intr(vmcs12))
10989 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010990
10991 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10992 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10993 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10994 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10995 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010996
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010997 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10998 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10999 vmcs_write64(GUEST_BNDCFGS, 0);
11000
Jan Kiszka44811c02013-08-04 17:17:27 +020011001 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011002 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011003 vcpu->arch.pat = vmcs12->host_ia32_pat;
11004 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011005 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11006 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11007 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011008
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011009 /* Set L1 segment info according to Intel SDM
11010 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11011 seg = (struct kvm_segment) {
11012 .base = 0,
11013 .limit = 0xFFFFFFFF,
11014 .selector = vmcs12->host_cs_selector,
11015 .type = 11,
11016 .present = 1,
11017 .s = 1,
11018 .g = 1
11019 };
11020 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11021 seg.l = 1;
11022 else
11023 seg.db = 1;
11024 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11025 seg = (struct kvm_segment) {
11026 .base = 0,
11027 .limit = 0xFFFFFFFF,
11028 .type = 3,
11029 .present = 1,
11030 .s = 1,
11031 .db = 1,
11032 .g = 1
11033 };
11034 seg.selector = vmcs12->host_ds_selector;
11035 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11036 seg.selector = vmcs12->host_es_selector;
11037 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11038 seg.selector = vmcs12->host_ss_selector;
11039 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11040 seg.selector = vmcs12->host_fs_selector;
11041 seg.base = vmcs12->host_fs_base;
11042 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11043 seg.selector = vmcs12->host_gs_selector;
11044 seg.base = vmcs12->host_gs_base;
11045 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11046 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011047 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011048 .limit = 0x67,
11049 .selector = vmcs12->host_tr_selector,
11050 .type = 11,
11051 .present = 1
11052 };
11053 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11054
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011055 kvm_set_dr(vcpu, 7, 0x400);
11056 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011057
Wincy Van3af18d92015-02-03 23:49:31 +080011058 if (cpu_has_vmx_msr_bitmap())
11059 vmx_set_msr_bitmap(vcpu);
11060
Wincy Vanff651cb2014-12-11 08:52:58 +030011061 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11062 vmcs12->vm_exit_msr_load_count))
11063 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011064}
11065
11066/*
11067 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11068 * and modify vmcs12 to make it see what it would expect to see there if
11069 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11070 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011071static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11072 u32 exit_intr_info,
11073 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011074{
11075 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011076 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011077 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011078
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011079 /* trying to cancel vmlaunch/vmresume is a bug */
11080 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11081
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011082 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011083 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11084 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011085
Wincy Vanff651cb2014-12-11 08:52:58 +030011086 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11087 vmcs12->vm_exit_msr_store_count))
11088 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11089
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011090 if (unlikely(vmx->fail))
11091 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11092
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011093 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011094
Bandan Das77b0f5d2014-04-19 18:17:45 -040011095 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11096 && nested_exit_intr_ack_set(vcpu)) {
11097 int irq = kvm_cpu_get_interrupt(vcpu);
11098 WARN_ON(irq < 0);
11099 vmcs12->vm_exit_intr_info = irq |
11100 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11101 }
11102
Jan Kiszka542060e2014-01-04 18:47:21 +010011103 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11104 vmcs12->exit_qualification,
11105 vmcs12->idt_vectoring_info_field,
11106 vmcs12->vm_exit_intr_info,
11107 vmcs12->vm_exit_intr_error_code,
11108 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011109
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011110 vm_entry_controls_reset_shadow(vmx);
11111 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011112 vmx_segment_cache_clear(vmx);
11113
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011114 /* if no vmcs02 cache requested, remove the one we used */
11115 if (VMCS02_POOL_SIZE == 0)
11116 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11117
11118 load_vmcs12_host_state(vcpu, vmcs12);
11119
Paolo Bonzini93140062016-07-06 13:23:51 +020011120 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011121 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11122 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011123 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011124 if (vmx->hv_deadline_tsc == -1)
11125 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11126 PIN_BASED_VMX_PREEMPTION_TIMER);
11127 else
11128 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11129 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011130 if (kvm_has_tsc_control)
11131 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011132
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011133 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11134 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11135 vmx_set_virtual_x2apic_mode(vcpu,
11136 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011137 } else if (!nested_cpu_has_ept(vmcs12) &&
11138 nested_cpu_has2(vmcs12,
11139 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11140 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011141 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011142
11143 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11144 vmx->host_rsp = 0;
11145
11146 /* Unpin physical memory we referred to in vmcs02 */
11147 if (vmx->nested.apic_access_page) {
11148 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011149 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011150 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011151 if (vmx->nested.virtual_apic_page) {
11152 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011153 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011154 }
Wincy Van705699a2015-02-03 23:58:17 +080011155 if (vmx->nested.pi_desc_page) {
11156 kunmap(vmx->nested.pi_desc_page);
11157 nested_release_page(vmx->nested.pi_desc_page);
11158 vmx->nested.pi_desc_page = NULL;
11159 vmx->nested.pi_desc = NULL;
11160 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011161
11162 /*
Tang Chen38b99172014-09-24 15:57:54 +080011163 * We are now running in L2, mmu_notifier will force to reload the
11164 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11165 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011166 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011167
11168 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011169 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11170 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11171 * success or failure flag accordingly.
11172 */
11173 if (unlikely(vmx->fail)) {
11174 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011175 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011176 } else
11177 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011178 if (enable_shadow_vmcs)
11179 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011180
11181 /* in case we halted in L2 */
11182 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011183}
11184
Nadav Har'El7c177932011-05-25 23:12:04 +030011185/*
Jan Kiszka42124922014-01-04 18:47:19 +010011186 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11187 */
11188static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11189{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011190 if (is_guest_mode(vcpu)) {
11191 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011192 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011193 }
Jan Kiszka42124922014-01-04 18:47:19 +010011194 free_nested(to_vmx(vcpu));
11195}
11196
11197/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011198 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11199 * 23.7 "VM-entry failures during or after loading guest state" (this also
11200 * lists the acceptable exit-reason and exit-qualification parameters).
11201 * It should only be called before L2 actually succeeded to run, and when
11202 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11203 */
11204static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11205 struct vmcs12 *vmcs12,
11206 u32 reason, unsigned long qualification)
11207{
11208 load_vmcs12_host_state(vcpu, vmcs12);
11209 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11210 vmcs12->exit_qualification = qualification;
11211 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011212 if (enable_shadow_vmcs)
11213 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011214}
11215
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011216static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11217 struct x86_instruction_info *info,
11218 enum x86_intercept_stage stage)
11219{
11220 return X86EMUL_CONTINUE;
11221}
11222
Yunhong Jiang64672c92016-06-13 14:19:59 -070011223#ifdef CONFIG_X86_64
11224/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11225static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11226 u64 divisor, u64 *result)
11227{
11228 u64 low = a << shift, high = a >> (64 - shift);
11229
11230 /* To avoid the overflow on divq */
11231 if (high >= divisor)
11232 return 1;
11233
11234 /* Low hold the result, high hold rem which is discarded */
11235 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11236 "rm" (divisor), "0" (low), "1" (high));
11237 *result = low;
11238
11239 return 0;
11240}
11241
11242static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11243{
11244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011245 u64 tscl = rdtsc();
11246 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11247 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011248
11249 /* Convert to host delta tsc if tsc scaling is enabled */
11250 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11251 u64_shl_div_u64(delta_tsc,
11252 kvm_tsc_scaling_ratio_frac_bits,
11253 vcpu->arch.tsc_scaling_ratio,
11254 &delta_tsc))
11255 return -ERANGE;
11256
11257 /*
11258 * If the delta tsc can't fit in the 32 bit after the multi shift,
11259 * we can't use the preemption timer.
11260 * It's possible that it fits on later vmentries, but checking
11261 * on every vmentry is costly so we just use an hrtimer.
11262 */
11263 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11264 return -ERANGE;
11265
11266 vmx->hv_deadline_tsc = tscl + delta_tsc;
11267 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11268 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011269
11270 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011271}
11272
11273static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11274{
11275 struct vcpu_vmx *vmx = to_vmx(vcpu);
11276 vmx->hv_deadline_tsc = -1;
11277 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11278 PIN_BASED_VMX_PREEMPTION_TIMER);
11279}
11280#endif
11281
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011282static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011283{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011284 if (ple_gap)
11285 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011286}
11287
Kai Huang843e4332015-01-28 10:54:28 +080011288static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11289 struct kvm_memory_slot *slot)
11290{
11291 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11292 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11293}
11294
11295static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11296 struct kvm_memory_slot *slot)
11297{
11298 kvm_mmu_slot_set_dirty(kvm, slot);
11299}
11300
11301static void vmx_flush_log_dirty(struct kvm *kvm)
11302{
11303 kvm_flush_pml_buffers(kvm);
11304}
11305
Bandan Dasc5f983f2017-05-05 15:25:14 -040011306static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11307{
11308 struct vmcs12 *vmcs12;
11309 struct vcpu_vmx *vmx = to_vmx(vcpu);
11310 gpa_t gpa;
11311 struct page *page = NULL;
11312 u64 *pml_address;
11313
11314 if (is_guest_mode(vcpu)) {
11315 WARN_ON_ONCE(vmx->nested.pml_full);
11316
11317 /*
11318 * Check if PML is enabled for the nested guest.
11319 * Whether eptp bit 6 is set is already checked
11320 * as part of A/D emulation.
11321 */
11322 vmcs12 = get_vmcs12(vcpu);
11323 if (!nested_cpu_has_pml(vmcs12))
11324 return 0;
11325
Dan Carpenter47698862017-05-10 22:43:17 +030011326 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011327 vmx->nested.pml_full = true;
11328 return 1;
11329 }
11330
11331 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11332
11333 page = nested_get_page(vcpu, vmcs12->pml_address);
11334 if (!page)
11335 return 0;
11336
11337 pml_address = kmap(page);
11338 pml_address[vmcs12->guest_pml_index--] = gpa;
11339 kunmap(page);
11340 nested_release_page_clean(page);
11341 }
11342
11343 return 0;
11344}
11345
Kai Huang843e4332015-01-28 10:54:28 +080011346static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11347 struct kvm_memory_slot *memslot,
11348 gfn_t offset, unsigned long mask)
11349{
11350 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11351}
11352
Feng Wuefc64402015-09-18 22:29:51 +080011353/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011354 * This routine does the following things for vCPU which is going
11355 * to be blocked if VT-d PI is enabled.
11356 * - Store the vCPU to the wakeup list, so when interrupts happen
11357 * we can find the right vCPU to wake up.
11358 * - Change the Posted-interrupt descriptor as below:
11359 * 'NDST' <-- vcpu->pre_pcpu
11360 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11361 * - If 'ON' is set during this process, which means at least one
11362 * interrupt is posted for this vCPU, we cannot block it, in
11363 * this case, return 1, otherwise, return 0.
11364 *
11365 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011366static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011367{
11368 unsigned long flags;
11369 unsigned int dest;
11370 struct pi_desc old, new;
11371 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11372
11373 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011374 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11375 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011376 return 0;
11377
11378 vcpu->pre_pcpu = vcpu->cpu;
11379 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11380 vcpu->pre_pcpu), flags);
11381 list_add_tail(&vcpu->blocked_vcpu_list,
11382 &per_cpu(blocked_vcpu_on_cpu,
11383 vcpu->pre_pcpu));
11384 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11385 vcpu->pre_pcpu), flags);
11386
11387 do {
11388 old.control = new.control = pi_desc->control;
11389
11390 /*
11391 * We should not block the vCPU if
11392 * an interrupt is posted for it.
11393 */
11394 if (pi_test_on(pi_desc) == 1) {
11395 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11396 vcpu->pre_pcpu), flags);
11397 list_del(&vcpu->blocked_vcpu_list);
11398 spin_unlock_irqrestore(
11399 &per_cpu(blocked_vcpu_on_cpu_lock,
11400 vcpu->pre_pcpu), flags);
11401 vcpu->pre_pcpu = -1;
11402
11403 return 1;
11404 }
11405
11406 WARN((pi_desc->sn == 1),
11407 "Warning: SN field of posted-interrupts "
11408 "is set before blocking\n");
11409
11410 /*
11411 * Since vCPU can be preempted during this process,
11412 * vcpu->cpu could be different with pre_pcpu, we
11413 * need to set pre_pcpu as the destination of wakeup
11414 * notification event, then we can find the right vCPU
11415 * to wakeup in wakeup handler if interrupts happen
11416 * when the vCPU is in blocked state.
11417 */
11418 dest = cpu_physical_id(vcpu->pre_pcpu);
11419
11420 if (x2apic_enabled())
11421 new.ndst = dest;
11422 else
11423 new.ndst = (dest << 8) & 0xFF00;
11424
11425 /* set 'NV' to 'wakeup vector' */
11426 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11427 } while (cmpxchg(&pi_desc->control, old.control,
11428 new.control) != old.control);
11429
11430 return 0;
11431}
11432
Yunhong Jiangbc225122016-06-13 14:19:58 -070011433static int vmx_pre_block(struct kvm_vcpu *vcpu)
11434{
11435 if (pi_pre_block(vcpu))
11436 return 1;
11437
Yunhong Jiang64672c92016-06-13 14:19:59 -070011438 if (kvm_lapic_hv_timer_in_use(vcpu))
11439 kvm_lapic_switch_to_sw_timer(vcpu);
11440
Yunhong Jiangbc225122016-06-13 14:19:58 -070011441 return 0;
11442}
11443
11444static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011445{
11446 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11447 struct pi_desc old, new;
11448 unsigned int dest;
11449 unsigned long flags;
11450
11451 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011452 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11453 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011454 return;
11455
11456 do {
11457 old.control = new.control = pi_desc->control;
11458
11459 dest = cpu_physical_id(vcpu->cpu);
11460
11461 if (x2apic_enabled())
11462 new.ndst = dest;
11463 else
11464 new.ndst = (dest << 8) & 0xFF00;
11465
11466 /* Allow posting non-urgent interrupts */
11467 new.sn = 0;
11468
11469 /* set 'NV' to 'notification vector' */
11470 new.nv = POSTED_INTR_VECTOR;
11471 } while (cmpxchg(&pi_desc->control, old.control,
11472 new.control) != old.control);
11473
11474 if(vcpu->pre_pcpu != -1) {
11475 spin_lock_irqsave(
11476 &per_cpu(blocked_vcpu_on_cpu_lock,
11477 vcpu->pre_pcpu), flags);
11478 list_del(&vcpu->blocked_vcpu_list);
11479 spin_unlock_irqrestore(
11480 &per_cpu(blocked_vcpu_on_cpu_lock,
11481 vcpu->pre_pcpu), flags);
11482 vcpu->pre_pcpu = -1;
11483 }
11484}
11485
Yunhong Jiangbc225122016-06-13 14:19:58 -070011486static void vmx_post_block(struct kvm_vcpu *vcpu)
11487{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011488 if (kvm_x86_ops->set_hv_timer)
11489 kvm_lapic_switch_to_hv_timer(vcpu);
11490
Yunhong Jiangbc225122016-06-13 14:19:58 -070011491 pi_post_block(vcpu);
11492}
11493
Feng Wubf9f6ac2015-09-18 22:29:55 +080011494/*
Feng Wuefc64402015-09-18 22:29:51 +080011495 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11496 *
11497 * @kvm: kvm
11498 * @host_irq: host irq of the interrupt
11499 * @guest_irq: gsi of the interrupt
11500 * @set: set or unset PI
11501 * returns 0 on success, < 0 on failure
11502 */
11503static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11504 uint32_t guest_irq, bool set)
11505{
11506 struct kvm_kernel_irq_routing_entry *e;
11507 struct kvm_irq_routing_table *irq_rt;
11508 struct kvm_lapic_irq irq;
11509 struct kvm_vcpu *vcpu;
11510 struct vcpu_data vcpu_info;
11511 int idx, ret = -EINVAL;
11512
11513 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011514 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11515 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011516 return 0;
11517
11518 idx = srcu_read_lock(&kvm->irq_srcu);
11519 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11520 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11521
11522 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11523 if (e->type != KVM_IRQ_ROUTING_MSI)
11524 continue;
11525 /*
11526 * VT-d PI cannot support posting multicast/broadcast
11527 * interrupts to a vCPU, we still use interrupt remapping
11528 * for these kind of interrupts.
11529 *
11530 * For lowest-priority interrupts, we only support
11531 * those with single CPU as the destination, e.g. user
11532 * configures the interrupts via /proc/irq or uses
11533 * irqbalance to make the interrupts single-CPU.
11534 *
11535 * We will support full lowest-priority interrupt later.
11536 */
11537
Radim Krčmář371313132016-07-12 22:09:27 +020011538 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011539 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11540 /*
11541 * Make sure the IRTE is in remapped mode if
11542 * we don't handle it in posted mode.
11543 */
11544 ret = irq_set_vcpu_affinity(host_irq, NULL);
11545 if (ret < 0) {
11546 printk(KERN_INFO
11547 "failed to back to remapped mode, irq: %u\n",
11548 host_irq);
11549 goto out;
11550 }
11551
Feng Wuefc64402015-09-18 22:29:51 +080011552 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011553 }
Feng Wuefc64402015-09-18 22:29:51 +080011554
11555 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11556 vcpu_info.vector = irq.vector;
11557
Feng Wub6ce9782016-01-25 16:53:35 +080011558 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011559 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11560
11561 if (set)
11562 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11563 else {
11564 /* suppress notification event before unposting */
11565 pi_set_sn(vcpu_to_pi_desc(vcpu));
11566 ret = irq_set_vcpu_affinity(host_irq, NULL);
11567 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11568 }
11569
11570 if (ret < 0) {
11571 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11572 __func__);
11573 goto out;
11574 }
11575 }
11576
11577 ret = 0;
11578out:
11579 srcu_read_unlock(&kvm->irq_srcu, idx);
11580 return ret;
11581}
11582
Ashok Rajc45dcc72016-06-22 14:59:56 +080011583static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11584{
11585 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11586 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11587 FEATURE_CONTROL_LMCE;
11588 else
11589 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11590 ~FEATURE_CONTROL_LMCE;
11591}
11592
Kees Cook404f6aa2016-08-08 16:29:06 -070011593static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011594 .cpu_has_kvm_support = cpu_has_kvm_support,
11595 .disabled_by_bios = vmx_disabled_by_bios,
11596 .hardware_setup = hardware_setup,
11597 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011598 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011599 .hardware_enable = hardware_enable,
11600 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011601 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011602 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011603
11604 .vcpu_create = vmx_create_vcpu,
11605 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011606 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011607
Avi Kivity04d2cc72007-09-10 18:10:54 +030011608 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011609 .vcpu_load = vmx_vcpu_load,
11610 .vcpu_put = vmx_vcpu_put,
11611
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011612 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011613 .get_msr = vmx_get_msr,
11614 .set_msr = vmx_set_msr,
11615 .get_segment_base = vmx_get_segment_base,
11616 .get_segment = vmx_get_segment,
11617 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011618 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011619 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011620 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011621 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011622 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011623 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011624 .set_cr3 = vmx_set_cr3,
11625 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011626 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011627 .get_idt = vmx_get_idt,
11628 .set_idt = vmx_set_idt,
11629 .get_gdt = vmx_get_gdt,
11630 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011631 .get_dr6 = vmx_get_dr6,
11632 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011633 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011634 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011635 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011636 .get_rflags = vmx_get_rflags,
11637 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011638
11639 .get_pkru = vmx_get_pkru,
11640
Avi Kivity6aa8b732006-12-10 02:21:36 -080011641 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011642
Avi Kivity6aa8b732006-12-10 02:21:36 -080011643 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011644 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011645 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011646 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11647 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011648 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011649 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011650 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011651 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011652 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011653 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011654 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011655 .get_nmi_mask = vmx_get_nmi_mask,
11656 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011657 .enable_nmi_window = enable_nmi_window,
11658 .enable_irq_window = enable_irq_window,
11659 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011660 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011661 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011662 .get_enable_apicv = vmx_get_enable_apicv,
11663 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011664 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011665 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011666 .hwapic_irr_update = vmx_hwapic_irr_update,
11667 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011668 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11669 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011670
Izik Eiduscbc94022007-10-25 00:29:55 +020011671 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011672 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011673 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011674
Avi Kivity586f9602010-11-18 13:09:54 +020011675 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011676
Sheng Yang17cc3932010-01-05 19:02:27 +080011677 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011678
11679 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011680
11681 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011682 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011683
11684 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011685
11686 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011687
11688 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011689
11690 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011691
11692 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011693 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011694 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011695 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011696
11697 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011698
11699 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011700
11701 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11702 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11703 .flush_log_dirty = vmx_flush_log_dirty,
11704 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011705 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011706
Feng Wubf9f6ac2015-09-18 22:29:55 +080011707 .pre_block = vmx_pre_block,
11708 .post_block = vmx_post_block,
11709
Wei Huang25462f72015-06-19 15:45:05 +020011710 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011711
11712 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011713
11714#ifdef CONFIG_X86_64
11715 .set_hv_timer = vmx_set_hv_timer,
11716 .cancel_hv_timer = vmx_cancel_hv_timer,
11717#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011718
11719 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011720};
11721
11722static int __init vmx_init(void)
11723{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011724 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11725 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011726 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011727 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011728
Dave Young2965faa2015-09-09 15:38:55 -070011729#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011730 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11731 crash_vmclear_local_loaded_vmcss);
11732#endif
11733
He, Qingfdef3ad2007-04-30 09:45:24 +030011734 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011735}
11736
11737static void __exit vmx_exit(void)
11738{
Dave Young2965faa2015-09-09 15:38:55 -070011739#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011740 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011741 synchronize_rcu();
11742#endif
11743
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011744 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011745}
11746
11747module_init(vmx_init)
11748module_exit(vmx_exit)