blob: f186c20f636b1e83ec932eed9a851241439f6dcc [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050043#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080044#ifdef CONFIG_DRM_AMDGPU_SI
45#include "si.h"
46#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040047#ifdef CONFIG_DRM_AMDGPU_CIK
48#include "cik.h"
49#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040050#include "vi.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040051#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080052#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080053#include <linux/firmware.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054
55static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
56static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
57
58static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080059 "TAHITI",
60 "PITCAIRN",
61 "VERDE",
62 "OLAND",
63 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064 "BONAIRE",
65 "KAVERI",
66 "KABINI",
67 "HAWAII",
68 "MULLINS",
69 "TOPAZ",
70 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080071 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040073 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040074 "POLARIS10",
75 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050076 "POLARIS12",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 "LAST",
78};
79
80bool amdgpu_device_is_px(struct drm_device *dev)
81{
82 struct amdgpu_device *adev = dev->dev_private;
83
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080084 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085 return true;
86 return false;
87}
88
89/*
90 * MMIO register access helper functions.
91 */
92uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
93 bool always_indirect)
94{
Tom St Denisf4b373f2016-05-31 08:02:27 -040095 uint32_t ret;
96
Xiangliang Yubc992ba2017-01-12 14:29:34 +080097 if (amdgpu_sriov_runtime(adev)) {
98 BUG_ON(in_interrupt());
99 return amdgpu_virt_kiq_rreg(adev, reg);
100 }
101
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 if ((reg * 4) < adev->rmmio_size && !always_indirect)
Tom St Denisf4b373f2016-05-31 08:02:27 -0400103 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 else {
105 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106
107 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
108 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
109 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
110 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400112 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
113 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114}
115
116void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
117 bool always_indirect)
118{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400119 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800120
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800121 if (amdgpu_sriov_runtime(adev)) {
122 BUG_ON(in_interrupt());
123 return amdgpu_virt_kiq_wreg(adev, reg, v);
124 }
125
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 if ((reg * 4) < adev->rmmio_size && !always_indirect)
127 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
128 else {
129 unsigned long flags;
130
131 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
132 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
133 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
134 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
135 }
136}
137
138u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
139{
140 if ((reg * 4) < adev->rio_mem_size)
141 return ioread32(adev->rio_mem + (reg * 4));
142 else {
143 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
144 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
145 }
146}
147
148void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
149{
150
151 if ((reg * 4) < adev->rio_mem_size)
152 iowrite32(v, adev->rio_mem + (reg * 4));
153 else {
154 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
155 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
156 }
157}
158
159/**
160 * amdgpu_mm_rdoorbell - read a doorbell dword
161 *
162 * @adev: amdgpu_device pointer
163 * @index: doorbell index
164 *
165 * Returns the value in the doorbell aperture at the
166 * requested doorbell index (CIK).
167 */
168u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
169{
170 if (index < adev->doorbell.num_doorbells) {
171 return readl(adev->doorbell.ptr + index);
172 } else {
173 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
174 return 0;
175 }
176}
177
178/**
179 * amdgpu_mm_wdoorbell - write a doorbell dword
180 *
181 * @adev: amdgpu_device pointer
182 * @index: doorbell index
183 * @v: value to write
184 *
185 * Writes @v to the doorbell aperture at the
186 * requested doorbell index (CIK).
187 */
188void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
189{
190 if (index < adev->doorbell.num_doorbells) {
191 writel(v, adev->doorbell.ptr + index);
192 } else {
193 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
194 }
195}
196
197/**
198 * amdgpu_invalid_rreg - dummy reg read function
199 *
200 * @adev: amdgpu device pointer
201 * @reg: offset of register
202 *
203 * Dummy register read function. Used for register blocks
204 * that certain asics don't have (all asics).
205 * Returns the value in the register.
206 */
207static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
208{
209 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
210 BUG();
211 return 0;
212}
213
214/**
215 * amdgpu_invalid_wreg - dummy reg write function
216 *
217 * @adev: amdgpu device pointer
218 * @reg: offset of register
219 * @v: value to write to the register
220 *
221 * Dummy register read function. Used for register blocks
222 * that certain asics don't have (all asics).
223 */
224static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
225{
226 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
227 reg, v);
228 BUG();
229}
230
231/**
232 * amdgpu_block_invalid_rreg - dummy reg read function
233 *
234 * @adev: amdgpu device pointer
235 * @block: offset of instance
236 * @reg: offset of register
237 *
238 * Dummy register read function. Used for register blocks
239 * that certain asics don't have (all asics).
240 * Returns the value in the register.
241 */
242static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
243 uint32_t block, uint32_t reg)
244{
245 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
246 reg, block);
247 BUG();
248 return 0;
249}
250
251/**
252 * amdgpu_block_invalid_wreg - dummy reg write function
253 *
254 * @adev: amdgpu device pointer
255 * @block: offset of instance
256 * @reg: offset of register
257 * @v: value to write to the register
258 *
259 * Dummy register read function. Used for register blocks
260 * that certain asics don't have (all asics).
261 */
262static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
263 uint32_t block,
264 uint32_t reg, uint32_t v)
265{
266 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
267 reg, block, v);
268 BUG();
269}
270
271static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
272{
273 int r;
274
275 if (adev->vram_scratch.robj == NULL) {
276 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
Alex Deucher857d9132015-08-27 00:14:16 -0400277 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +0200278 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
279 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +0200280 NULL, NULL, &adev->vram_scratch.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281 if (r) {
282 return r;
283 }
284 }
285
286 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
287 if (unlikely(r != 0))
288 return r;
289 r = amdgpu_bo_pin(adev->vram_scratch.robj,
290 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
291 if (r) {
292 amdgpu_bo_unreserve(adev->vram_scratch.robj);
293 return r;
294 }
295 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
296 (void **)&adev->vram_scratch.ptr);
297 if (r)
298 amdgpu_bo_unpin(adev->vram_scratch.robj);
299 amdgpu_bo_unreserve(adev->vram_scratch.robj);
300
301 return r;
302}
303
304static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
305{
306 int r;
307
308 if (adev->vram_scratch.robj == NULL) {
309 return;
310 }
311 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
312 if (likely(r == 0)) {
313 amdgpu_bo_kunmap(adev->vram_scratch.robj);
314 amdgpu_bo_unpin(adev->vram_scratch.robj);
315 amdgpu_bo_unreserve(adev->vram_scratch.robj);
316 }
317 amdgpu_bo_unref(&adev->vram_scratch.robj);
318}
319
320/**
321 * amdgpu_program_register_sequence - program an array of registers.
322 *
323 * @adev: amdgpu_device pointer
324 * @registers: pointer to the register array
325 * @array_size: size of the register array
326 *
327 * Programs an array or registers with and and or masks.
328 * This is a helper for setting golden registers.
329 */
330void amdgpu_program_register_sequence(struct amdgpu_device *adev,
331 const u32 *registers,
332 const u32 array_size)
333{
334 u32 tmp, reg, and_mask, or_mask;
335 int i;
336
337 if (array_size % 3)
338 return;
339
340 for (i = 0; i < array_size; i +=3) {
341 reg = registers[i + 0];
342 and_mask = registers[i + 1];
343 or_mask = registers[i + 2];
344
345 if (and_mask == 0xffffffff) {
346 tmp = or_mask;
347 } else {
348 tmp = RREG32(reg);
349 tmp &= ~and_mask;
350 tmp |= or_mask;
351 }
352 WREG32(reg, tmp);
353 }
354}
355
356void amdgpu_pci_config_reset(struct amdgpu_device *adev)
357{
358 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
359}
360
361/*
362 * GPU doorbell aperture helpers function.
363 */
364/**
365 * amdgpu_doorbell_init - Init doorbell driver information.
366 *
367 * @adev: amdgpu_device pointer
368 *
369 * Init doorbell driver information (CIK)
370 * Returns 0 on success, error on failure.
371 */
372static int amdgpu_doorbell_init(struct amdgpu_device *adev)
373{
374 /* doorbell bar mapping */
375 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
376 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
377
Christian Königedf600d2016-05-03 15:54:54 +0200378 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
380 if (adev->doorbell.num_doorbells == 0)
381 return -EINVAL;
382
383 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
384 if (adev->doorbell.ptr == NULL) {
385 return -ENOMEM;
386 }
387 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
388 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
389
390 return 0;
391}
392
393/**
394 * amdgpu_doorbell_fini - Tear down doorbell driver information.
395 *
396 * @adev: amdgpu_device pointer
397 *
398 * Tear down doorbell driver information (CIK)
399 */
400static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
401{
402 iounmap(adev->doorbell.ptr);
403 adev->doorbell.ptr = NULL;
404}
405
406/**
407 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
408 * setup amdkfd
409 *
410 * @adev: amdgpu_device pointer
411 * @aperture_base: output returning doorbell aperture base physical address
412 * @aperture_size: output returning doorbell aperture size in bytes
413 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
414 *
415 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
416 * takes doorbells required for its own rings and reports the setup to amdkfd.
417 * amdgpu reserved doorbells are at the start of the doorbell aperture.
418 */
419void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
420 phys_addr_t *aperture_base,
421 size_t *aperture_size,
422 size_t *start_offset)
423{
424 /*
425 * The first num_doorbells are used by amdgpu.
426 * amdkfd takes whatever's left in the aperture.
427 */
428 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
429 *aperture_base = adev->doorbell.base;
430 *aperture_size = adev->doorbell.size;
431 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
432 } else {
433 *aperture_base = 0;
434 *aperture_size = 0;
435 *start_offset = 0;
436 }
437}
438
439/*
440 * amdgpu_wb_*()
441 * Writeback is the the method by which the the GPU updates special pages
442 * in memory with the status of certain GPU events (fences, ring pointers,
443 * etc.).
444 */
445
446/**
447 * amdgpu_wb_fini - Disable Writeback and free memory
448 *
449 * @adev: amdgpu_device pointer
450 *
451 * Disables Writeback and frees the Writeback memory (all asics).
452 * Used at driver shutdown.
453 */
454static void amdgpu_wb_fini(struct amdgpu_device *adev)
455{
456 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400457 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
458 &adev->wb.gpu_addr,
459 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 adev->wb.wb_obj = NULL;
461 }
462}
463
464/**
465 * amdgpu_wb_init- Init Writeback driver info and allocate memory
466 *
467 * @adev: amdgpu_device pointer
468 *
469 * Disables Writeback and frees the Writeback memory (all asics).
470 * Used at driver startup.
471 * Returns 0 on success or an -error on failure.
472 */
473static int amdgpu_wb_init(struct amdgpu_device *adev)
474{
475 int r;
476
477 if (adev->wb.wb_obj == NULL) {
Huang Rui60a970a62017-03-15 10:13:32 +0800478 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
Alex Deuchera76ed482016-10-21 15:30:36 -0400479 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
480 &adev->wb.wb_obj, &adev->wb.gpu_addr,
481 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 if (r) {
483 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
484 return r;
485 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486
487 adev->wb.num_wb = AMDGPU_MAX_WB;
488 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
489
490 /* clear wb memory */
Huang Rui60a970a62017-03-15 10:13:32 +0800491 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400492 }
493
494 return 0;
495}
496
497/**
498 * amdgpu_wb_get - Allocate a wb entry
499 *
500 * @adev: amdgpu_device pointer
501 * @wb: wb index
502 *
503 * Allocate a wb slot for use by the driver (all asics).
504 * Returns 0 on success or -EINVAL on failure.
505 */
506int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
507{
508 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
509 if (offset < adev->wb.num_wb) {
510 __set_bit(offset, adev->wb.used);
511 *wb = offset;
512 return 0;
513 } else {
514 return -EINVAL;
515 }
516}
517
518/**
519 * amdgpu_wb_free - Free a wb entry
520 *
521 * @adev: amdgpu_device pointer
522 * @wb: wb index
523 *
524 * Free a wb slot allocated for use by the driver (all asics)
525 */
526void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
527{
528 if (wb < adev->wb.num_wb)
529 __clear_bit(wb, adev->wb.used);
530}
531
532/**
533 * amdgpu_vram_location - try to find VRAM location
534 * @adev: amdgpu device structure holding all necessary informations
535 * @mc: memory controller structure holding memory informations
536 * @base: base address at which to put VRAM
537 *
538 * Function will place try to place VRAM at base address provided
539 * as parameter (which is so far either PCI aperture address or
540 * for IGP TOM base address).
541 *
542 * If there is not enough space to fit the unvisible VRAM in the 32bits
543 * address space then we limit the VRAM size to the aperture.
544 *
545 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
546 * this shouldn't be a problem as we are using the PCI aperture as a reference.
547 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
548 * not IGP.
549 *
550 * Note: we use mc_vram_size as on some board we need to program the mc to
551 * cover the whole aperture even if VRAM size is inferior to aperture size
552 * Novell bug 204882 + along with lots of ubuntu ones
553 *
554 * Note: when limiting vram it's safe to overwritte real_vram_size because
555 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
556 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
557 * ones)
558 *
559 * Note: IGP TOM addr should be the same as the aperture addr, we don't
560 * explicitly check for that thought.
561 *
562 * FIXME: when reducing VRAM size align new size on power of 2.
563 */
564void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
565{
566 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
567
568 mc->vram_start = base;
569 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
570 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
571 mc->real_vram_size = mc->aper_size;
572 mc->mc_vram_size = mc->aper_size;
573 }
574 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
575 if (limit && limit < mc->real_vram_size)
576 mc->real_vram_size = limit;
577 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
578 mc->mc_vram_size >> 20, mc->vram_start,
579 mc->vram_end, mc->real_vram_size >> 20);
580}
581
582/**
583 * amdgpu_gtt_location - try to find GTT location
584 * @adev: amdgpu device structure holding all necessary informations
585 * @mc: memory controller structure holding memory informations
586 *
587 * Function will place try to place GTT before or after VRAM.
588 *
589 * If GTT size is bigger than space left then we ajust GTT size.
590 * Thus function will never fails.
591 *
592 * FIXME: when reducing GTT size align new size on power of 2.
593 */
594void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
595{
596 u64 size_af, size_bf;
597
598 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
599 size_bf = mc->vram_start & ~mc->gtt_base_align;
600 if (size_bf > size_af) {
601 if (mc->gtt_size > size_bf) {
602 dev_warn(adev->dev, "limiting GTT\n");
603 mc->gtt_size = size_bf;
604 }
605 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
606 } else {
607 if (mc->gtt_size > size_af) {
608 dev_warn(adev->dev, "limiting GTT\n");
609 mc->gtt_size = size_af;
610 }
611 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
612 }
613 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
614 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
615 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
616}
617
618/*
619 * GPU helpers function.
620 */
621/**
Jim Quc836fec2017-02-10 15:59:59 +0800622 * amdgpu_need_post - check if the hw need post or not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623 *
624 * @adev: amdgpu_device pointer
625 *
Jim Quc836fec2017-02-10 15:59:59 +0800626 * Check if the asic has been initialized (all asics) at driver startup
627 * or post is needed if hw reset is performed.
628 * Returns true if need or false if not.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400629 */
Jim Quc836fec2017-02-10 15:59:59 +0800630bool amdgpu_need_post(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631{
632 uint32_t reg;
633
Jim Quc836fec2017-02-10 15:59:59 +0800634 if (adev->has_hw_reset) {
635 adev->has_hw_reset = false;
636 return true;
637 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 /* then check MEM_SIZE, in case the crtcs are off */
639 reg = RREG32(mmCONFIG_MEMSIZE);
640
641 if (reg)
Jim Quc836fec2017-02-10 15:59:59 +0800642 return false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643
Jim Quc836fec2017-02-10 15:59:59 +0800644 return true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400645
646}
647
Monk Liubec86372016-09-14 19:38:08 +0800648static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
649{
650 if (amdgpu_sriov_vf(adev))
651 return false;
652
653 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800654 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
655 * some old smc fw still need driver do vPost otherwise gpu hang, while
656 * those smc fw version above 22.15 doesn't have this flaw, so we force
657 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800658 */
659 if (adev->asic_type == CHIP_FIJI) {
660 int err;
661 uint32_t fw_ver;
662 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
663 /* force vPost if error occured */
664 if (err)
665 return true;
666
667 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800668 if (fw_ver < 0x00160e00)
669 return true;
Monk Liubec86372016-09-14 19:38:08 +0800670 }
Monk Liubec86372016-09-14 19:38:08 +0800671 }
Jim Quc836fec2017-02-10 15:59:59 +0800672 return amdgpu_need_post(adev);
Monk Liubec86372016-09-14 19:38:08 +0800673}
674
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400676 * amdgpu_dummy_page_init - init dummy page used by the driver
677 *
678 * @adev: amdgpu_device pointer
679 *
680 * Allocate the dummy page used by the driver (all asics).
681 * This dummy page is used by the driver as a filler for gart entries
682 * when pages are taken out of the GART
683 * Returns 0 on sucess, -ENOMEM on failure.
684 */
685int amdgpu_dummy_page_init(struct amdgpu_device *adev)
686{
687 if (adev->dummy_page.page)
688 return 0;
689 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
690 if (adev->dummy_page.page == NULL)
691 return -ENOMEM;
692 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
693 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
694 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
695 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
696 __free_page(adev->dummy_page.page);
697 adev->dummy_page.page = NULL;
698 return -ENOMEM;
699 }
700 return 0;
701}
702
703/**
704 * amdgpu_dummy_page_fini - free dummy page used by the driver
705 *
706 * @adev: amdgpu_device pointer
707 *
708 * Frees the dummy page used by the driver (all asics).
709 */
710void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
711{
712 if (adev->dummy_page.page == NULL)
713 return;
714 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
715 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
716 __free_page(adev->dummy_page.page);
717 adev->dummy_page.page = NULL;
718}
719
720
721/* ATOM accessor methods */
722/*
723 * ATOM is an interpreted byte code stored in tables in the vbios. The
724 * driver registers callbacks to access registers and the interpreter
725 * in the driver parses the tables and executes then to program specific
726 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
727 * atombios.h, and atom.c
728 */
729
730/**
731 * cail_pll_read - read PLL register
732 *
733 * @info: atom card_info pointer
734 * @reg: PLL register offset
735 *
736 * Provides a PLL register accessor for the atom interpreter (r4xx+).
737 * Returns the value of the PLL register.
738 */
739static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
740{
741 return 0;
742}
743
744/**
745 * cail_pll_write - write PLL register
746 *
747 * @info: atom card_info pointer
748 * @reg: PLL register offset
749 * @val: value to write to the pll register
750 *
751 * Provides a PLL register accessor for the atom interpreter (r4xx+).
752 */
753static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
754{
755
756}
757
758/**
759 * cail_mc_read - read MC (Memory Controller) register
760 *
761 * @info: atom card_info pointer
762 * @reg: MC register offset
763 *
764 * Provides an MC register accessor for the atom interpreter (r4xx+).
765 * Returns the value of the MC register.
766 */
767static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
768{
769 return 0;
770}
771
772/**
773 * cail_mc_write - write MC (Memory Controller) register
774 *
775 * @info: atom card_info pointer
776 * @reg: MC register offset
777 * @val: value to write to the pll register
778 *
779 * Provides a MC register accessor for the atom interpreter (r4xx+).
780 */
781static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
782{
783
784}
785
786/**
787 * cail_reg_write - write MMIO register
788 *
789 * @info: atom card_info pointer
790 * @reg: MMIO register offset
791 * @val: value to write to the pll register
792 *
793 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
794 */
795static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
796{
797 struct amdgpu_device *adev = info->dev->dev_private;
798
799 WREG32(reg, val);
800}
801
802/**
803 * cail_reg_read - read MMIO register
804 *
805 * @info: atom card_info pointer
806 * @reg: MMIO register offset
807 *
808 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
809 * Returns the value of the MMIO register.
810 */
811static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
812{
813 struct amdgpu_device *adev = info->dev->dev_private;
814 uint32_t r;
815
816 r = RREG32(reg);
817 return r;
818}
819
820/**
821 * cail_ioreg_write - write IO register
822 *
823 * @info: atom card_info pointer
824 * @reg: IO register offset
825 * @val: value to write to the pll register
826 *
827 * Provides a IO register accessor for the atom interpreter (r4xx+).
828 */
829static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
830{
831 struct amdgpu_device *adev = info->dev->dev_private;
832
833 WREG32_IO(reg, val);
834}
835
836/**
837 * cail_ioreg_read - read IO register
838 *
839 * @info: atom card_info pointer
840 * @reg: IO register offset
841 *
842 * Provides an IO register accessor for the atom interpreter (r4xx+).
843 * Returns the value of the IO register.
844 */
845static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
846{
847 struct amdgpu_device *adev = info->dev->dev_private;
848 uint32_t r;
849
850 r = RREG32_IO(reg);
851 return r;
852}
853
854/**
855 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
856 *
857 * @adev: amdgpu_device pointer
858 *
859 * Frees the driver info and register access callbacks for the ATOM
860 * interpreter (r4xx+).
861 * Called at driver shutdown.
862 */
863static void amdgpu_atombios_fini(struct amdgpu_device *adev)
864{
Monk Liu89e0ec92016-05-27 19:34:11 +0800865 if (adev->mode_info.atom_context) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 kfree(adev->mode_info.atom_context->scratch);
Monk Liu89e0ec92016-05-27 19:34:11 +0800867 kfree(adev->mode_info.atom_context->iio);
868 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869 kfree(adev->mode_info.atom_context);
870 adev->mode_info.atom_context = NULL;
871 kfree(adev->mode_info.atom_card_info);
872 adev->mode_info.atom_card_info = NULL;
873}
874
875/**
876 * amdgpu_atombios_init - init the driver info and callbacks for atombios
877 *
878 * @adev: amdgpu_device pointer
879 *
880 * Initializes the driver info and register access callbacks for the
881 * ATOM interpreter (r4xx+).
882 * Returns 0 on sucess, -ENOMEM on failure.
883 * Called at driver startup.
884 */
885static int amdgpu_atombios_init(struct amdgpu_device *adev)
886{
887 struct card_info *atom_card_info =
888 kzalloc(sizeof(struct card_info), GFP_KERNEL);
889
890 if (!atom_card_info)
891 return -ENOMEM;
892
893 adev->mode_info.atom_card_info = atom_card_info;
894 atom_card_info->dev = adev->ddev;
895 atom_card_info->reg_read = cail_reg_read;
896 atom_card_info->reg_write = cail_reg_write;
897 /* needed for iio ops */
898 if (adev->rio_mem) {
899 atom_card_info->ioreg_read = cail_ioreg_read;
900 atom_card_info->ioreg_write = cail_ioreg_write;
901 } else {
Amber Linb64a18c2017-01-04 08:06:58 -0500902 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400903 atom_card_info->ioreg_read = cail_reg_read;
904 atom_card_info->ioreg_write = cail_reg_write;
905 }
906 atom_card_info->mc_read = cail_mc_read;
907 atom_card_info->mc_write = cail_mc_write;
908 atom_card_info->pll_read = cail_pll_read;
909 atom_card_info->pll_write = cail_pll_write;
910
911 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
912 if (!adev->mode_info.atom_context) {
913 amdgpu_atombios_fini(adev);
914 return -ENOMEM;
915 }
916
917 mutex_init(&adev->mode_info.atom_context->mutex);
918 amdgpu_atombios_scratch_regs_init(adev);
919 amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
920 return 0;
921}
922
923/* if we get transitioned to only one device, take VGA back */
924/**
925 * amdgpu_vga_set_decode - enable/disable vga decode
926 *
927 * @cookie: amdgpu_device pointer
928 * @state: enable/disable vga decode
929 *
930 * Enable/disable vga decode (all asics).
931 * Returns VGA resource flags.
932 */
933static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
934{
935 struct amdgpu_device *adev = cookie;
936 amdgpu_asic_set_vga_state(adev, state);
937 if (state)
938 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
939 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
940 else
941 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
942}
943
944/**
945 * amdgpu_check_pot_argument - check that argument is a power of two
946 *
947 * @arg: value to check
948 *
949 * Validates that a certain argument is a power of two (all asics).
950 * Returns true if argument is valid.
951 */
952static bool amdgpu_check_pot_argument(int arg)
953{
954 return (arg & (arg - 1)) == 0;
955}
956
957/**
958 * amdgpu_check_arguments - validate module params
959 *
960 * @adev: amdgpu_device pointer
961 *
962 * Validates certain module parameters and updates
963 * the associated values used by the driver (all asics).
964 */
965static void amdgpu_check_arguments(struct amdgpu_device *adev)
966{
Chunming Zhou5b011232015-12-10 17:34:33 +0800967 if (amdgpu_sched_jobs < 4) {
968 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
969 amdgpu_sched_jobs);
970 amdgpu_sched_jobs = 4;
971 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
972 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
973 amdgpu_sched_jobs);
974 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
975 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976
977 if (amdgpu_gart_size != -1) {
Christian Königc4e1a132016-03-17 16:25:15 +0100978 /* gtt size must be greater or equal to 32M */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979 if (amdgpu_gart_size < 32) {
980 dev_warn(adev->dev, "gart size (%d) too small\n",
981 amdgpu_gart_size);
982 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 }
984 }
985
986 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
987 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
988 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -0400989 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400990 }
991
992 if (amdgpu_vm_size < 1) {
993 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
994 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -0400995 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400996 }
997
998 /*
999 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1000 */
1001 if (amdgpu_vm_size > 1024) {
1002 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1003 amdgpu_vm_size);
Alex Deucher8dacc122015-05-11 16:20:58 -04001004 amdgpu_vm_size = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005 }
1006
1007 /* defines number of bits in page table versus page directory,
1008 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1009 * page table and the remaining bits are in the page directory */
1010 if (amdgpu_vm_block_size == -1) {
1011
1012 /* Total bits covered by PD + PTs */
1013 unsigned bits = ilog2(amdgpu_vm_size) + 18;
1014
1015 /* Make sure the PD is 4K in size up to 8GB address space.
1016 Above that split equal between PD and PTs */
1017 if (amdgpu_vm_size <= 8)
1018 amdgpu_vm_block_size = bits - 9;
1019 else
1020 amdgpu_vm_block_size = (bits + 3) / 2;
1021
1022 } else if (amdgpu_vm_block_size < 9) {
1023 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1024 amdgpu_vm_block_size);
1025 amdgpu_vm_block_size = 9;
1026 }
1027
1028 if (amdgpu_vm_block_size > 24 ||
1029 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1030 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1031 amdgpu_vm_block_size);
1032 amdgpu_vm_block_size = 9;
1033 }
Christian König6a7f76e2016-08-24 15:51:49 +02001034
jimqu526bae32016-11-07 09:53:10 +08001035 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1036 !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +02001037 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1038 amdgpu_vram_page_split);
1039 amdgpu_vram_page_split = 1024;
1040 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041}
1042
1043/**
1044 * amdgpu_switcheroo_set_state - set switcheroo state
1045 *
1046 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +02001047 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048 *
1049 * Callback for the switcheroo driver. Suspends or resumes the
1050 * the asics before or after it is powered up using ACPI methods.
1051 */
1052static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1053{
1054 struct drm_device *dev = pci_get_drvdata(pdev);
1055
1056 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1057 return;
1058
1059 if (state == VGA_SWITCHEROO_ON) {
1060 unsigned d3_delay = dev->pdev->d3_delay;
1061
1062 printk(KERN_INFO "amdgpu: switched on\n");
1063 /* don't suspend or resume card normally */
1064 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1065
Alex Deucher810ddc32016-08-23 13:25:49 -04001066 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001067
1068 dev->pdev->d3_delay = d3_delay;
1069
1070 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1071 drm_kms_helper_poll_enable(dev);
1072 } else {
1073 printk(KERN_INFO "amdgpu: switched off\n");
1074 drm_kms_helper_poll_disable(dev);
1075 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -04001076 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001077 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1078 }
1079}
1080
1081/**
1082 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1083 *
1084 * @pdev: pci dev pointer
1085 *
1086 * Callback for the switcheroo driver. Check of the switcheroo
1087 * state can be changed.
1088 * Returns true if the state can be changed, false if not.
1089 */
1090static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1091{
1092 struct drm_device *dev = pci_get_drvdata(pdev);
1093
1094 /*
1095 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1096 * locking inversion with the driver load path. And the access here is
1097 * completely racy anyway. So don't bother with locking for now.
1098 */
1099 return dev->open_count == 0;
1100}
1101
1102static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1103 .set_gpu_state = amdgpu_switcheroo_set_state,
1104 .reprobe = NULL,
1105 .can_switch = amdgpu_switcheroo_can_switch,
1106};
1107
1108int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001109 enum amd_ip_block_type block_type,
1110 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001111{
1112 int i, r = 0;
1113
1114 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001115 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001116 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001117 if (adev->ip_blocks[i].version->type == block_type) {
1118 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1119 state);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001120 if (r)
1121 return r;
Alex Deuchera225bf12016-06-23 11:48:30 -04001122 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001123 }
1124 }
1125 return r;
1126}
1127
1128int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001129 enum amd_ip_block_type block_type,
1130 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001131{
1132 int i, r = 0;
1133
1134 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001135 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001136 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001137 if (adev->ip_blocks[i].version->type == block_type) {
1138 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1139 state);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001140 if (r)
1141 return r;
Alex Deuchera225bf12016-06-23 11:48:30 -04001142 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001143 }
1144 }
1145 return r;
1146}
1147
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001148void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1149{
1150 int i;
1151
1152 for (i = 0; i < adev->num_ip_blocks; i++) {
1153 if (!adev->ip_blocks[i].status.valid)
1154 continue;
1155 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1156 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1157 }
1158}
1159
Alex Deucher5dbbb602016-06-23 11:41:04 -04001160int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1161 enum amd_ip_block_type block_type)
1162{
1163 int i, r;
1164
1165 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001166 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001167 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001168 if (adev->ip_blocks[i].version->type == block_type) {
1169 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001170 if (r)
1171 return r;
1172 break;
1173 }
1174 }
1175 return 0;
1176
1177}
1178
1179bool amdgpu_is_idle(struct amdgpu_device *adev,
1180 enum amd_ip_block_type block_type)
1181{
1182 int i;
1183
1184 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001185 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001186 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001187 if (adev->ip_blocks[i].version->type == block_type)
1188 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001189 }
1190 return true;
1191
1192}
1193
Alex Deuchera1255102016-10-13 17:41:13 -04001194struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1195 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001196{
1197 int i;
1198
1199 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -04001200 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001201 return &adev->ip_blocks[i];
1202
1203 return NULL;
1204}
1205
1206/**
1207 * amdgpu_ip_block_version_cmp
1208 *
1209 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001210 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001211 * @major: major version
1212 * @minor: minor version
1213 *
1214 * return 0 if equal or greater
1215 * return 1 if smaller or the ip_block doesn't exist
1216 */
1217int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001218 enum amd_ip_block_type type,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001219 u32 major, u32 minor)
1220{
Alex Deuchera1255102016-10-13 17:41:13 -04001221 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222
Alex Deuchera1255102016-10-13 17:41:13 -04001223 if (ip_block && ((ip_block->version->major > major) ||
1224 ((ip_block->version->major == major) &&
1225 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001226 return 0;
1227
1228 return 1;
1229}
1230
Alex Deuchera1255102016-10-13 17:41:13 -04001231/**
1232 * amdgpu_ip_block_add
1233 *
1234 * @adev: amdgpu_device pointer
1235 * @ip_block_version: pointer to the IP to add
1236 *
1237 * Adds the IP block driver information to the collection of IPs
1238 * on the asic.
1239 */
1240int amdgpu_ip_block_add(struct amdgpu_device *adev,
1241 const struct amdgpu_ip_block_version *ip_block_version)
1242{
1243 if (!ip_block_version)
1244 return -EINVAL;
1245
1246 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1247
1248 return 0;
1249}
1250
Alex Deucher483ef982016-09-30 12:43:04 -04001251static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001252{
1253 adev->enable_virtual_display = false;
1254
1255 if (amdgpu_virtual_display) {
1256 struct drm_device *ddev = adev->ddev;
1257 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001258 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001259
1260 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1261 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001262 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1263 pciaddname = strsep(&pciaddname_tmp, ",");
Yintian Tao967de2a2017-01-22 15:16:51 +08001264 if (!strcmp("all", pciaddname)
1265 || !strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001266 long num_crtc;
1267 int res = -1;
1268
Emily Deng9accf2f2016-08-10 16:01:25 +08001269 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001270
1271 if (pciaddname_tmp)
1272 res = kstrtol(pciaddname_tmp, 10,
1273 &num_crtc);
1274
1275 if (!res) {
1276 if (num_crtc < 1)
1277 num_crtc = 1;
1278 if (num_crtc > 6)
1279 num_crtc = 6;
1280 adev->mode_info.num_crtc = num_crtc;
1281 } else {
1282 adev->mode_info.num_crtc = 1;
1283 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001284 break;
1285 }
1286 }
1287
Emily Deng0f663562016-09-30 13:02:18 -04001288 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1289 amdgpu_virtual_display, pci_address_name,
1290 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001291
1292 kfree(pciaddstr);
1293 }
1294}
1295
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296static int amdgpu_early_init(struct amdgpu_device *adev)
1297{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001298 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001299
Alex Deucher483ef982016-09-30 12:43:04 -04001300 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001301
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001303 case CHIP_TOPAZ:
1304 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001305 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001306 case CHIP_POLARIS11:
1307 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001308 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001309 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001310 case CHIP_STONEY:
1311 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001312 adev->family = AMDGPU_FAMILY_CZ;
1313 else
1314 adev->family = AMDGPU_FAMILY_VI;
1315
1316 r = vi_set_ip_blocks(adev);
1317 if (r)
1318 return r;
1319 break;
Ken Wang33f34802016-01-21 17:29:41 +08001320#ifdef CONFIG_DRM_AMDGPU_SI
1321 case CHIP_VERDE:
1322 case CHIP_TAHITI:
1323 case CHIP_PITCAIRN:
1324 case CHIP_OLAND:
1325 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001326 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001327 r = si_set_ip_blocks(adev);
1328 if (r)
1329 return r;
1330 break;
1331#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001332#ifdef CONFIG_DRM_AMDGPU_CIK
1333 case CHIP_BONAIRE:
1334 case CHIP_HAWAII:
1335 case CHIP_KAVERI:
1336 case CHIP_KABINI:
1337 case CHIP_MULLINS:
1338 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1339 adev->family = AMDGPU_FAMILY_CI;
1340 else
1341 adev->family = AMDGPU_FAMILY_KV;
1342
1343 r = cik_set_ip_blocks(adev);
1344 if (r)
1345 return r;
1346 break;
1347#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348 default:
1349 /* FIXME: not supported yet */
1350 return -EINVAL;
1351 }
1352
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001353 if (amdgpu_sriov_vf(adev)) {
1354 r = amdgpu_virt_request_full_gpu(adev, true);
1355 if (r)
1356 return r;
1357 }
1358
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001359 for (i = 0; i < adev->num_ip_blocks; i++) {
1360 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1361 DRM_ERROR("disabled ip block: %d\n", i);
Alex Deuchera1255102016-10-13 17:41:13 -04001362 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001363 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001364 if (adev->ip_blocks[i].version->funcs->early_init) {
1365 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001366 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001367 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001368 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001369 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1370 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001371 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001372 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001373 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001374 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001375 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001376 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378 }
1379 }
1380
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001381 adev->cg_flags &= amdgpu_cg_mask;
1382 adev->pg_flags &= amdgpu_pg_mask;
1383
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001384 return 0;
1385}
1386
1387static int amdgpu_init(struct amdgpu_device *adev)
1388{
1389 int i, r;
1390
1391 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001392 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001393 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001394 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001395 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001396 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1397 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001398 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001399 }
Alex Deuchera1255102016-10-13 17:41:13 -04001400 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001401 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001402 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001403 r = amdgpu_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001404 if (r) {
1405 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001406 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001407 }
Alex Deuchera1255102016-10-13 17:41:13 -04001408 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001409 if (r) {
1410 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001411 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001412 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001413 r = amdgpu_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001414 if (r) {
1415 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001416 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001417 }
Alex Deuchera1255102016-10-13 17:41:13 -04001418 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001419
1420 /* right after GMC hw init, we create CSA */
1421 if (amdgpu_sriov_vf(adev)) {
1422 r = amdgpu_allocate_static_csa(adev);
1423 if (r) {
1424 DRM_ERROR("allocate CSA failed %d\n", r);
1425 return r;
1426 }
1427 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428 }
1429 }
1430
1431 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001432 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001433 continue;
1434 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001435 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001436 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001437 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001438 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001439 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1440 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001441 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001442 }
Alex Deuchera1255102016-10-13 17:41:13 -04001443 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001444 }
1445
1446 return 0;
1447}
1448
1449static int amdgpu_late_init(struct amdgpu_device *adev)
1450{
1451 int i = 0, r;
1452
1453 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001454 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001455 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001456 if (adev->ip_blocks[i].version->funcs->late_init) {
1457 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001458 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001459 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1460 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001461 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001462 }
Alex Deuchera1255102016-10-13 17:41:13 -04001463 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001464 }
Alex Deucher4a446d52016-10-07 14:48:18 -04001465 /* skip CG for VCE/UVD, it's handled specially */
Alex Deuchera1255102016-10-13 17:41:13 -04001466 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1467 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
Alex Deucher4a446d52016-10-07 14:48:18 -04001468 /* enable clockgating to save power */
Alex Deuchera1255102016-10-13 17:41:13 -04001469 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1470 AMD_CG_STATE_GATE);
Alex Deucher4a446d52016-10-07 14:48:18 -04001471 if (r) {
1472 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001473 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher4a446d52016-10-07 14:48:18 -04001474 return r;
1475 }
Arindam Nathb0b00ff2016-10-07 19:01:37 +05301476 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001477 }
1478
1479 return 0;
1480}
1481
1482static int amdgpu_fini(struct amdgpu_device *adev)
1483{
1484 int i, r;
1485
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001486 /* need to disable SMC first */
1487 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001488 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001489 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001490 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001491 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001492 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1493 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001494 if (r) {
1495 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001496 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001497 return r;
1498 }
Alex Deuchera1255102016-10-13 17:41:13 -04001499 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001500 /* XXX handle errors */
1501 if (r) {
1502 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001503 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001504 }
Alex Deuchera1255102016-10-13 17:41:13 -04001505 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001506 break;
1507 }
1508 }
1509
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001510 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001511 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001512 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001513 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001514 amdgpu_wb_fini(adev);
1515 amdgpu_vram_scratch_fini(adev);
1516 }
Rex Zhu8201a672016-11-24 21:44:44 +08001517
1518 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1519 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1520 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1521 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1522 AMD_CG_STATE_UNGATE);
1523 if (r) {
1524 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1525 adev->ip_blocks[i].version->funcs->name, r);
1526 return r;
1527 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001528 }
Rex Zhu8201a672016-11-24 21:44:44 +08001529
Alex Deuchera1255102016-10-13 17:41:13 -04001530 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001531 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001532 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001533 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1534 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001535 }
Rex Zhu8201a672016-11-24 21:44:44 +08001536
Alex Deuchera1255102016-10-13 17:41:13 -04001537 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001538 }
1539
1540 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001541 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001542 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001543 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001544 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001545 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001546 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1547 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001548 }
Alex Deuchera1255102016-10-13 17:41:13 -04001549 adev->ip_blocks[i].status.sw = false;
1550 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001551 }
1552
Monk Liua6dcfd92016-05-19 14:36:34 +08001553 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001554 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001555 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001556 if (adev->ip_blocks[i].version->funcs->late_fini)
1557 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1558 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001559 }
1560
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001561 if (amdgpu_sriov_vf(adev)) {
Monk Liu24936642017-01-09 15:54:32 +08001562 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001563 amdgpu_virt_release_full_gpu(adev, false);
1564 }
Monk Liu24936642017-01-09 15:54:32 +08001565
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001566 return 0;
1567}
1568
Alex Deucherfaefba92016-12-06 10:38:29 -05001569int amdgpu_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001570{
1571 int i, r;
1572
Xiangliang Yue941ea92017-01-18 12:47:55 +08001573 if (amdgpu_sriov_vf(adev))
1574 amdgpu_virt_request_full_gpu(adev, false);
1575
Flora Cuic5a93a22016-02-26 10:45:25 +08001576 /* ungate SMC block first */
1577 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1578 AMD_CG_STATE_UNGATE);
1579 if (r) {
1580 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1581 }
1582
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001583 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001584 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001585 continue;
1586 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001587 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001588 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1589 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001590 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001591 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1592 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001593 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001594 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001595 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001596 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001597 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001598 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001599 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1600 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001601 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001602 }
1603
Xiangliang Yue941ea92017-01-18 12:47:55 +08001604 if (amdgpu_sriov_vf(adev))
1605 amdgpu_virt_release_full_gpu(adev, false);
1606
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001607 return 0;
1608}
1609
Monk Liue4f0fdc2017-02-09 11:55:49 +08001610static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001611{
1612 int i, r;
1613
1614 for (i = 0; i < adev->num_ip_blocks; i++) {
1615 if (!adev->ip_blocks[i].status.valid)
1616 continue;
1617
1618 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1619 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1620 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
Monk Liue4f0fdc2017-02-09 11:55:49 +08001621 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001622
1623 if (r) {
1624 DRM_ERROR("resume of IP block <%s> failed %d\n",
1625 adev->ip_blocks[i].version->funcs->name, r);
1626 return r;
1627 }
1628 }
1629
1630 return 0;
1631}
1632
Monk Liue4f0fdc2017-02-09 11:55:49 +08001633static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001634{
1635 int i, r;
1636
1637 for (i = 0; i < adev->num_ip_blocks; i++) {
1638 if (!adev->ip_blocks[i].status.valid)
1639 continue;
1640
1641 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1642 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1643 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1644 continue;
1645
Monk Liue4f0fdc2017-02-09 11:55:49 +08001646 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001647 if (r) {
1648 DRM_ERROR("resume of IP block <%s> failed %d\n",
1649 adev->ip_blocks[i].version->funcs->name, r);
1650 return r;
1651 }
1652 }
1653
1654 return 0;
1655}
1656
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001657static int amdgpu_resume(struct amdgpu_device *adev)
1658{
1659 int i, r;
1660
1661 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001662 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001663 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001664 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001665 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001666 DRM_ERROR("resume of IP block <%s> failed %d\n",
1667 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001668 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001669 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001670 }
1671
1672 return 0;
1673}
1674
Monk Liu4e99a442016-03-31 13:26:59 +08001675static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04001676{
Monk Liu4e99a442016-03-31 13:26:59 +08001677 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001678 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001679}
1680
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001681/**
1682 * amdgpu_device_init - initialize the driver
1683 *
1684 * @adev: amdgpu_device pointer
1685 * @pdev: drm dev pointer
1686 * @pdev: pci dev pointer
1687 * @flags: driver flags
1688 *
1689 * Initializes the driver info and hw (all asics).
1690 * Returns 0 for success or an error on failure.
1691 * Called at driver startup.
1692 */
1693int amdgpu_device_init(struct amdgpu_device *adev,
1694 struct drm_device *ddev,
1695 struct pci_dev *pdev,
1696 uint32_t flags)
1697{
1698 int r, i;
1699 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02001700 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001701
1702 adev->shutdown = false;
1703 adev->dev = &pdev->dev;
1704 adev->ddev = ddev;
1705 adev->pdev = pdev;
1706 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001707 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001708 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1709 adev->mc.gtt_size = 512 * 1024 * 1024;
1710 adev->accel_working = false;
1711 adev->num_rings = 0;
1712 adev->mman.buffer_funcs = NULL;
1713 adev->mman.buffer_funcs_ring = NULL;
1714 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01001715 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001716 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001717 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001718
1719 adev->smc_rreg = &amdgpu_invalid_rreg;
1720 adev->smc_wreg = &amdgpu_invalid_wreg;
1721 adev->pcie_rreg = &amdgpu_invalid_rreg;
1722 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001723 adev->pciep_rreg = &amdgpu_invalid_rreg;
1724 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001725 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1726 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1727 adev->didt_rreg = &amdgpu_invalid_rreg;
1728 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001729 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1730 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001731 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1732 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1733
Rex Zhuccdbb202016-06-08 12:47:41 +08001734
Alex Deucher3e39ab92015-06-05 15:04:33 -04001735 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1736 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1737 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001738
1739 /* mutex initialization are all done here so we
1740 * can recall function without having locking issues */
Christian König8d0a7ce2015-11-03 20:58:50 +01001741 mutex_init(&adev->vm_manager.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001742 atomic_set(&adev->irq.ih.lock, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001743 mutex_init(&adev->pm.mutex);
1744 mutex_init(&adev->gfx.gpu_clock_mutex);
1745 mutex_init(&adev->srbm_mutex);
1746 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001747 mutex_init(&adev->mn_lock);
1748 hash_init(adev->mn_hash);
1749
1750 amdgpu_check_arguments(adev);
1751
1752 /* Registers mapping */
1753 /* TODO: block userspace mapping of io register */
1754 spin_lock_init(&adev->mmio_idx_lock);
1755 spin_lock_init(&adev->smc_idx_lock);
1756 spin_lock_init(&adev->pcie_idx_lock);
1757 spin_lock_init(&adev->uvd_ctx_idx_lock);
1758 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08001759 spin_lock_init(&adev->gc_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001760 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02001761 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001762
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001763 INIT_LIST_HEAD(&adev->shadow_list);
1764 mutex_init(&adev->shadow_list_lock);
1765
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001766 INIT_LIST_HEAD(&adev->gtt_list);
1767 spin_lock_init(&adev->gtt_list_lock);
1768
Ken Wangda69c1612016-01-21 19:08:55 +08001769 if (adev->asic_type >= CHIP_BONAIRE) {
1770 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1771 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1772 } else {
1773 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1774 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1775 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001776
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001777 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1778 if (adev->rmmio == NULL) {
1779 return -ENOMEM;
1780 }
1781 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1782 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1783
Ken Wangda69c1612016-01-21 19:08:55 +08001784 if (adev->asic_type >= CHIP_BONAIRE)
1785 /* doorbell bar mapping */
1786 amdgpu_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001787
1788 /* io port mapping */
1789 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1790 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1791 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1792 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1793 break;
1794 }
1795 }
1796 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05001797 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001798
1799 /* early init functions */
1800 r = amdgpu_early_init(adev);
1801 if (r)
1802 return r;
1803
1804 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1805 /* this will fail for cards that aren't VGA class devices, just
1806 * ignore it */
1807 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1808
1809 if (amdgpu_runtime_pm == 1)
1810 runtime = true;
Alex Deuchere9bef452016-04-25 13:12:18 -04001811 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001812 runtime = true;
1813 vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1814 if (runtime)
1815 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1816
1817 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04001818 if (!amdgpu_get_bios(adev)) {
1819 r = -EINVAL;
1820 goto failed;
1821 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01001822
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001823 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001824 if (r) {
1825 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001826 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001827 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001828
Monk Liu4e99a442016-03-31 13:26:59 +08001829 /* detect if we are with an SRIOV vbios */
1830 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001831
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001832 /* Post card if necessary */
Monk Liubec86372016-09-14 19:38:08 +08001833 if (amdgpu_vpost_needed(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001834 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08001835 dev_err(adev->dev, "no vBIOS found\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001836 r = -EINVAL;
1837 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001838 }
Monk Liubec86372016-09-14 19:38:08 +08001839 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08001840 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1841 if (r) {
1842 dev_err(adev->dev, "gpu post error!\n");
1843 goto failed;
1844 }
1845 } else {
1846 DRM_INFO("GPU post is not needed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001847 }
1848
1849 /* Initialize clocks */
1850 r = amdgpu_atombios_get_clock_info(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001851 if (r) {
1852 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001853 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001854 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001855 /* init i2c buses */
1856 amdgpu_atombios_i2c_init(adev);
1857
1858 /* Fence driver */
1859 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001860 if (r) {
1861 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001862 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001863 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001864
1865 /* init the mode config */
1866 drm_mode_config_init(adev->ddev);
1867
1868 r = amdgpu_init(adev);
1869 if (r) {
Alex Deucher2c1a2782015-12-07 17:02:53 -05001870 dev_err(adev->dev, "amdgpu_init failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001871 amdgpu_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001872 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001873 }
1874
1875 adev->accel_working = true;
1876
Marek Olšák95844d22016-08-17 23:49:27 +02001877 /* Initialize the buffer migration limit. */
1878 if (amdgpu_moverate >= 0)
1879 max_MBps = amdgpu_moverate;
1880 else
1881 max_MBps = 8; /* Allow 8 MB/s. */
1882 /* Get a log2 for easy divisions. */
1883 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
1884
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001885 r = amdgpu_ib_pool_init(adev);
1886 if (r) {
1887 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deucher83ba1262016-06-03 18:21:41 -04001888 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001889 }
1890
1891 r = amdgpu_ib_ring_tests(adev);
1892 if (r)
1893 DRM_ERROR("ib ring test failed (%d).\n", r);
1894
Monk Liu9bc92b92017-02-08 17:38:13 +08001895 amdgpu_fbdev_init(adev);
1896
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001897 r = amdgpu_gem_debugfs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08001898 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001899 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001900
1901 r = amdgpu_debugfs_regs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08001902 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001903 DRM_ERROR("registering register debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001904
Huang Rui50ab2532016-06-12 15:51:09 +08001905 r = amdgpu_debugfs_firmware_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08001906 if (r)
Huang Rui50ab2532016-06-12 15:51:09 +08001907 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
Huang Rui50ab2532016-06-12 15:51:09 +08001908
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001909 if ((amdgpu_testing & 1)) {
1910 if (adev->accel_working)
1911 amdgpu_test_moves(adev);
1912 else
1913 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
1914 }
1915 if ((amdgpu_testing & 2)) {
1916 if (adev->accel_working)
1917 amdgpu_test_syncing(adev);
1918 else
1919 DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
1920 }
1921 if (amdgpu_benchmarking) {
1922 if (adev->accel_working)
1923 amdgpu_benchmark(adev, amdgpu_benchmarking);
1924 else
1925 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
1926 }
1927
1928 /* enable clockgating, etc. after ib tests, etc. since some blocks require
1929 * explicit gating rather than handling it automatically.
1930 */
1931 r = amdgpu_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001932 if (r) {
1933 dev_err(adev->dev, "amdgpu_late_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001934 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001935 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001936
1937 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04001938
1939failed:
1940 if (runtime)
1941 vga_switcheroo_fini_domain_pm_ops(adev->dev);
1942 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001943}
1944
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001945/**
1946 * amdgpu_device_fini - tear down the driver
1947 *
1948 * @adev: amdgpu_device pointer
1949 *
1950 * Tear down the driver info (all asics).
1951 * Called at driver shutdown.
1952 */
1953void amdgpu_device_fini(struct amdgpu_device *adev)
1954{
1955 int r;
1956
1957 DRM_INFO("amdgpu: finishing device.\n");
1958 adev->shutdown = true;
Grazvydas Ignotasa951ed82016-09-25 23:34:48 +03001959 drm_crtc_force_disable_all(adev->ddev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001960 /* evict vram memory */
1961 amdgpu_bo_evict_vram(adev);
1962 amdgpu_ib_pool_fini(adev);
1963 amdgpu_fence_driver_fini(adev);
1964 amdgpu_fbdev_fini(adev);
1965 r = amdgpu_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001966 adev->accel_working = false;
1967 /* free i2c buses */
1968 amdgpu_i2c_fini(adev);
1969 amdgpu_atombios_fini(adev);
1970 kfree(adev->bios);
1971 adev->bios = NULL;
1972 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001973 if (adev->flags & AMD_IS_PX)
1974 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001975 vga_client_register(adev->pdev, NULL, NULL, NULL);
1976 if (adev->rio_mem)
1977 pci_iounmap(adev->pdev, adev->rio_mem);
1978 adev->rio_mem = NULL;
1979 iounmap(adev->rmmio);
1980 adev->rmmio = NULL;
Ken Wangda69c1612016-01-21 19:08:55 +08001981 if (adev->asic_type >= CHIP_BONAIRE)
1982 amdgpu_doorbell_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001983 amdgpu_debugfs_regs_cleanup(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001984}
1985
1986
1987/*
1988 * Suspend & resume.
1989 */
1990/**
Alex Deucher810ddc32016-08-23 13:25:49 -04001991 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001992 *
1993 * @pdev: drm dev pointer
1994 * @state: suspend state
1995 *
1996 * Puts the hw in the suspend state (all asics).
1997 * Returns 0 for success or an error on failure.
1998 * Called at driver suspend.
1999 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002000int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002001{
2002 struct amdgpu_device *adev;
2003 struct drm_crtc *crtc;
2004 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002005 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002006
2007 if (dev == NULL || dev->dev_private == NULL) {
2008 return -ENODEV;
2009 }
2010
2011 adev = dev->dev_private;
2012
2013 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2014 return 0;
2015
2016 drm_kms_helper_poll_disable(dev);
2017
2018 /* turn off display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002019 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002020 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2021 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2022 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002023 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002024
Alex Deucher756e6882015-10-08 00:03:36 -04002025 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002026 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04002027 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002028 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2029 struct amdgpu_bo *robj;
2030
Alex Deucher756e6882015-10-08 00:03:36 -04002031 if (amdgpu_crtc->cursor_bo) {
2032 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2033 r = amdgpu_bo_reserve(aobj, false);
2034 if (r == 0) {
2035 amdgpu_bo_unpin(aobj);
2036 amdgpu_bo_unreserve(aobj);
2037 }
2038 }
2039
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002040 if (rfb == NULL || rfb->obj == NULL) {
2041 continue;
2042 }
2043 robj = gem_to_amdgpu_bo(rfb->obj);
2044 /* don't unpin kernel fb objects */
2045 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2046 r = amdgpu_bo_reserve(robj, false);
2047 if (r == 0) {
2048 amdgpu_bo_unpin(robj);
2049 amdgpu_bo_unreserve(robj);
2050 }
2051 }
2052 }
2053 /* evict vram memory */
2054 amdgpu_bo_evict_vram(adev);
2055
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002056 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002057
2058 r = amdgpu_suspend(adev);
2059
Alex Deuchera0a71e42016-10-10 12:41:36 -04002060 /* evict remaining vram memory
2061 * This second call to evict vram is to evict the gart page table
2062 * using the CPU.
2063 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002064 amdgpu_bo_evict_vram(adev);
2065
Alex Deuchere695e772016-10-19 14:40:58 -04002066 amdgpu_atombios_scratch_regs_save(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002067 pci_save_state(dev->pdev);
2068 if (suspend) {
2069 /* Shut down the device */
2070 pci_disable_device(dev->pdev);
2071 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002072 } else {
2073 r = amdgpu_asic_reset(adev);
2074 if (r)
2075 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002076 }
2077
2078 if (fbcon) {
2079 console_lock();
2080 amdgpu_fbdev_set_suspend(adev, 1);
2081 console_unlock();
2082 }
2083 return 0;
2084}
2085
2086/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002087 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002088 *
2089 * @pdev: drm dev pointer
2090 *
2091 * Bring the hw back to operating state (all asics).
2092 * Returns 0 for success or an error on failure.
2093 * Called at driver resume.
2094 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002095int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002096{
2097 struct drm_connector *connector;
2098 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002099 struct drm_crtc *crtc;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002100 int r;
2101
2102 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2103 return 0;
2104
jimqu74b0b152016-09-07 17:09:12 +08002105 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002106 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002107
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002108 if (resume) {
2109 pci_set_power_state(dev->pdev, PCI_D0);
2110 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002111 r = pci_enable_device(dev->pdev);
2112 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002113 if (fbcon)
2114 console_unlock();
jimqu74b0b152016-09-07 17:09:12 +08002115 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002116 }
2117 }
Alex Deuchere695e772016-10-19 14:40:58 -04002118 amdgpu_atombios_scratch_regs_restore(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002119
2120 /* post card */
Jim Quc836fec2017-02-10 15:59:59 +08002121 if (amdgpu_need_post(adev)) {
jimqu74b0b152016-09-07 17:09:12 +08002122 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2123 if (r)
2124 DRM_ERROR("amdgpu asic init failed\n");
2125 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002126
2127 r = amdgpu_resume(adev);
Flora Cuica198522016-02-04 15:10:08 +08002128 if (r)
2129 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002130
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002131 amdgpu_fence_driver_resume(adev);
2132
Flora Cuica198522016-02-04 15:10:08 +08002133 if (resume) {
2134 r = amdgpu_ib_ring_tests(adev);
2135 if (r)
2136 DRM_ERROR("ib ring test failed (%d).\n", r);
2137 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002138
2139 r = amdgpu_late_init(adev);
Jim Quc085bd52017-03-01 15:53:29 +08002140 if (r) {
2141 if (fbcon)
2142 console_unlock();
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002143 return r;
Jim Quc085bd52017-03-01 15:53:29 +08002144 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002145
Alex Deucher756e6882015-10-08 00:03:36 -04002146 /* pin cursors */
2147 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2148 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2149
2150 if (amdgpu_crtc->cursor_bo) {
2151 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2152 r = amdgpu_bo_reserve(aobj, false);
2153 if (r == 0) {
2154 r = amdgpu_bo_pin(aobj,
2155 AMDGPU_GEM_DOMAIN_VRAM,
2156 &amdgpu_crtc->cursor_addr);
2157 if (r != 0)
2158 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2159 amdgpu_bo_unreserve(aobj);
2160 }
2161 }
2162 }
2163
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002164 /* blat the mode back in */
2165 if (fbcon) {
2166 drm_helper_resume_force_mode(dev);
2167 /* turn on display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002168 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002169 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2170 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2171 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002172 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002173 }
2174
2175 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002176
2177 /*
2178 * Most of the connector probing functions try to acquire runtime pm
2179 * refs to ensure that the GPU is powered on when connector polling is
2180 * performed. Since we're calling this from a runtime PM callback,
2181 * trying to acquire rpm refs will cause us to deadlock.
2182 *
2183 * Since we're guaranteed to be holding the rpm lock, it's safe to
2184 * temporarily disable the rpm helpers so this doesn't deadlock us.
2185 */
2186#ifdef CONFIG_PM
2187 dev->dev->power.disable_depth++;
2188#endif
Alex Deucher54fb2a52015-11-24 14:30:56 -05002189 drm_helper_hpd_irq_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002190#ifdef CONFIG_PM
2191 dev->dev->power.disable_depth--;
2192#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002193
2194 if (fbcon) {
2195 amdgpu_fbdev_set_suspend(adev, 0);
2196 console_unlock();
2197 }
2198
2199 return 0;
2200}
2201
Chunming Zhou63fbf422016-07-15 11:19:20 +08002202static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2203{
2204 int i;
2205 bool asic_hang = false;
2206
2207 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002208 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002209 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002210 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2211 adev->ip_blocks[i].status.hang =
2212 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2213 if (adev->ip_blocks[i].status.hang) {
2214 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002215 asic_hang = true;
2216 }
2217 }
2218 return asic_hang;
2219}
2220
Baoyou Xie4d446652016-09-18 22:09:35 +08002221static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002222{
2223 int i, r = 0;
2224
2225 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002226 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002227 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002228 if (adev->ip_blocks[i].status.hang &&
2229 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2230 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002231 if (r)
2232 return r;
2233 }
2234 }
2235
2236 return 0;
2237}
2238
Chunming Zhou35d782f2016-07-15 15:57:13 +08002239static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2240{
Alex Deucherda146d32016-10-13 16:07:03 -04002241 int i;
2242
2243 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002244 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002245 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002246 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2247 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2248 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2249 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2250 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002251 DRM_INFO("Some block need full reset!\n");
2252 return true;
2253 }
2254 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002255 }
2256 return false;
2257}
2258
2259static int amdgpu_soft_reset(struct amdgpu_device *adev)
2260{
2261 int i, r = 0;
2262
2263 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002264 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002265 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002266 if (adev->ip_blocks[i].status.hang &&
2267 adev->ip_blocks[i].version->funcs->soft_reset) {
2268 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002269 if (r)
2270 return r;
2271 }
2272 }
2273
2274 return 0;
2275}
2276
2277static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2278{
2279 int i, r = 0;
2280
2281 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002282 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002283 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002284 if (adev->ip_blocks[i].status.hang &&
2285 adev->ip_blocks[i].version->funcs->post_soft_reset)
2286 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002287 if (r)
2288 return r;
2289 }
2290
2291 return 0;
2292}
2293
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002294bool amdgpu_need_backup(struct amdgpu_device *adev)
2295{
2296 if (adev->flags & AMD_IS_APU)
2297 return false;
2298
2299 return amdgpu_lockup_timeout > 0 ? true : false;
2300}
2301
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002302static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2303 struct amdgpu_ring *ring,
2304 struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +01002305 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002306{
2307 uint32_t domain;
2308 int r;
2309
2310 if (!bo->shadow)
2311 return 0;
2312
2313 r = amdgpu_bo_reserve(bo, false);
2314 if (r)
2315 return r;
2316 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2317 /* if bo has been evicted, then no need to recover */
2318 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2319 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2320 NULL, fence, true);
2321 if (r) {
2322 DRM_ERROR("recover page table failed!\n");
2323 goto err;
2324 }
2325 }
2326err:
2327 amdgpu_bo_unreserve(bo);
2328 return r;
2329}
2330
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002331/**
Monk Liua90ad3c2017-01-23 14:22:08 +08002332 * amdgpu_sriov_gpu_reset - reset the asic
2333 *
2334 * @adev: amdgpu device pointer
2335 * @voluntary: if this reset is requested by guest.
2336 * (true means by guest and false means by HYPERVISOR )
2337 *
2338 * Attempt the reset the GPU if it has hung (all asics).
2339 * for SRIOV case.
2340 * Returns 0 for success or an error on failure.
2341 */
2342int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, bool voluntary)
2343{
2344 int i, r = 0;
2345 int resched;
2346 struct amdgpu_bo *bo, *tmp;
2347 struct amdgpu_ring *ring;
2348 struct dma_fence *fence = NULL, *next = NULL;
2349
Monk Liu147b5982017-01-25 15:48:01 +08002350 mutex_lock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002351 atomic_inc(&adev->gpu_reset_counter);
2352
2353 /* block TTM */
2354 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2355
2356 /* block scheduler */
2357 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2358 ring = adev->rings[i];
2359
2360 if (!ring || !ring->sched.thread)
2361 continue;
2362
2363 kthread_park(ring->sched.thread);
2364 amd_sched_hw_job_reset(&ring->sched);
2365 }
2366
2367 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2368 amdgpu_fence_driver_force_completion(adev);
2369
2370 /* request to take full control of GPU before re-initialization */
2371 if (voluntary)
2372 amdgpu_virt_reset_gpu(adev);
2373 else
2374 amdgpu_virt_request_full_gpu(adev, true);
2375
2376
2377 /* Resume IP prior to SMC */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002378 amdgpu_sriov_reinit_early(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002379
2380 /* we need recover gart prior to run SMC/CP/SDMA resume */
2381 amdgpu_ttm_recover_gart(adev);
2382
2383 /* now we are okay to resume SMC/CP/SDMA */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002384 amdgpu_sriov_reinit_late(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002385
2386 amdgpu_irq_gpu_reset_resume_helper(adev);
2387
2388 if (amdgpu_ib_ring_tests(adev))
2389 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2390
2391 /* release full control of GPU after ib test */
2392 amdgpu_virt_release_full_gpu(adev, true);
2393
2394 DRM_INFO("recover vram bo from shadow\n");
2395
2396 ring = adev->mman.buffer_funcs_ring;
2397 mutex_lock(&adev->shadow_list_lock);
2398 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2399 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2400 if (fence) {
2401 r = dma_fence_wait(fence, false);
2402 if (r) {
2403 WARN(r, "recovery from shadow isn't completed\n");
2404 break;
2405 }
2406 }
2407
2408 dma_fence_put(fence);
2409 fence = next;
2410 }
2411 mutex_unlock(&adev->shadow_list_lock);
2412
2413 if (fence) {
2414 r = dma_fence_wait(fence, false);
2415 if (r)
2416 WARN(r, "recovery from shadow isn't completed\n");
2417 }
2418 dma_fence_put(fence);
2419
2420 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2421 struct amdgpu_ring *ring = adev->rings[i];
2422 if (!ring || !ring->sched.thread)
2423 continue;
2424
2425 amd_sched_job_recovery(&ring->sched);
2426 kthread_unpark(ring->sched.thread);
2427 }
2428
2429 drm_helper_resume_force_mode(adev->ddev);
2430 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2431 if (r) {
2432 /* bad news, how to tell it to userspace ? */
2433 dev_info(adev->dev, "GPU reset failed\n");
2434 }
2435
Monk Liu147b5982017-01-25 15:48:01 +08002436 mutex_unlock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002437 return r;
2438}
2439
2440/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002441 * amdgpu_gpu_reset - reset the asic
2442 *
2443 * @adev: amdgpu device pointer
2444 *
2445 * Attempt the reset the GPU if it has hung (all asics).
2446 * Returns 0 for success or an error on failure.
2447 */
2448int amdgpu_gpu_reset(struct amdgpu_device *adev)
2449{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002450 int i, r;
2451 int resched;
Chunming Zhou35d782f2016-07-15 15:57:13 +08002452 bool need_full_reset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002453
Xiangliang Yufb140b22016-12-17 22:48:57 +08002454 if (amdgpu_sriov_vf(adev))
Monk Liua90ad3c2017-01-23 14:22:08 +08002455 return amdgpu_sriov_gpu_reset(adev, true);
Xiangliang Yufb140b22016-12-17 22:48:57 +08002456
Chunming Zhou63fbf422016-07-15 11:19:20 +08002457 if (!amdgpu_check_soft_reset(adev)) {
2458 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2459 return 0;
2460 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002461
Marek Olšákd94aed52015-05-05 21:13:49 +02002462 atomic_inc(&adev->gpu_reset_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002463
Chunming Zhoua3c47d62016-06-30 16:44:41 +08002464 /* block TTM */
2465 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2466
Chunming Zhou0875dc92016-06-12 15:41:58 +08002467 /* block scheduler */
2468 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2469 struct amdgpu_ring *ring = adev->rings[i];
2470
2471 if (!ring)
2472 continue;
2473 kthread_park(ring->sched.thread);
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002474 amd_sched_hw_job_reset(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002475 }
Chunming Zhou2200eda2016-06-30 16:53:02 +08002476 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2477 amdgpu_fence_driver_force_completion(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002478
Chunming Zhou35d782f2016-07-15 15:57:13 +08002479 need_full_reset = amdgpu_need_full_reset(adev);
2480
2481 if (!need_full_reset) {
2482 amdgpu_pre_soft_reset(adev);
2483 r = amdgpu_soft_reset(adev);
2484 amdgpu_post_soft_reset(adev);
2485 if (r || amdgpu_check_soft_reset(adev)) {
2486 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2487 need_full_reset = true;
2488 }
2489 }
2490
2491 if (need_full_reset) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002492 r = amdgpu_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002493
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002494retry:
Chunming Zhou35d782f2016-07-15 15:57:13 +08002495 /* Disable fb access */
2496 if (adev->mode_info.num_crtc) {
2497 struct amdgpu_mode_mc_save save;
2498 amdgpu_display_stop_mc_access(adev, &save);
2499 amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
2500 }
Alex Deuchere695e772016-10-19 14:40:58 -04002501 amdgpu_atombios_scratch_regs_save(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002502 r = amdgpu_asic_reset(adev);
Alex Deuchere695e772016-10-19 14:40:58 -04002503 amdgpu_atombios_scratch_regs_restore(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002504 /* post card */
2505 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002506
Chunming Zhou35d782f2016-07-15 15:57:13 +08002507 if (!r) {
2508 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2509 r = amdgpu_resume(adev);
2510 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002511 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002512 if (!r) {
Chunming Zhoue72cfd52016-07-27 13:15:20 +08002513 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002514 if (need_full_reset && amdgpu_need_backup(adev)) {
2515 r = amdgpu_ttm_recover_gart(adev);
2516 if (r)
2517 DRM_ERROR("gart recovery failed!!!\n");
2518 }
Chunming Zhou1f465082016-06-30 15:02:26 +08002519 r = amdgpu_ib_ring_tests(adev);
2520 if (r) {
2521 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Chunming Zhou40019dc2016-06-29 16:01:49 +08002522 r = amdgpu_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002523 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002524 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002525 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002526 /**
2527 * recovery vm page tables, since we cannot depend on VRAM is
2528 * consistent after gpu full reset.
2529 */
2530 if (need_full_reset && amdgpu_need_backup(adev)) {
2531 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2532 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002533 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002534
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002535 DRM_INFO("recover vram bo from shadow\n");
2536 mutex_lock(&adev->shadow_list_lock);
2537 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2538 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2539 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002540 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002541 if (r) {
Monk Liu1d7b17b2017-01-22 18:52:56 +08002542 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002543 break;
2544 }
2545 }
2546
Chris Wilsonf54d1862016-10-25 13:00:45 +01002547 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002548 fence = next;
2549 }
2550 mutex_unlock(&adev->shadow_list_lock);
2551 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002552 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002553 if (r)
Monk Liu1d7b17b2017-01-22 18:52:56 +08002554 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002555 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01002556 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002557 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002558 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2559 struct amdgpu_ring *ring = adev->rings[i];
2560 if (!ring)
2561 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002562
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002563 amd_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002564 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002565 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002566 } else {
Chunming Zhou2200eda2016-06-30 16:53:02 +08002567 dev_err(adev->dev, "asic resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002568 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Chunming Zhou0875dc92016-06-12 15:41:58 +08002569 if (adev->rings[i]) {
2570 kthread_unpark(adev->rings[i]->sched.thread);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002571 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002572 }
2573 }
2574
2575 drm_helper_resume_force_mode(adev->ddev);
2576
2577 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2578 if (r) {
2579 /* bad news, how to tell it to userspace ? */
2580 dev_info(adev->dev, "GPU reset failed\n");
2581 }
2582
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002583 return r;
2584}
2585
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002586void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2587{
2588 u32 mask;
2589 int ret;
2590
Alex Deuchercd474ba2016-02-04 10:21:23 -05002591 if (amdgpu_pcie_gen_cap)
2592 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2593
2594 if (amdgpu_pcie_lane_cap)
2595 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2596
2597 /* covers APUs as well */
2598 if (pci_is_root_bus(adev->pdev->bus)) {
2599 if (adev->pm.pcie_gen_mask == 0)
2600 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2601 if (adev->pm.pcie_mlw_mask == 0)
2602 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002603 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002604 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05002605
2606 if (adev->pm.pcie_gen_mask == 0) {
2607 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2608 if (!ret) {
2609 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2610 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2611 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2612
2613 if (mask & DRM_PCIE_SPEED_25)
2614 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2615 if (mask & DRM_PCIE_SPEED_50)
2616 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2617 if (mask & DRM_PCIE_SPEED_80)
2618 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2619 } else {
2620 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2621 }
2622 }
2623 if (adev->pm.pcie_mlw_mask == 0) {
2624 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2625 if (!ret) {
2626 switch (mask) {
2627 case 32:
2628 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2629 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2630 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2631 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2632 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2633 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2634 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2635 break;
2636 case 16:
2637 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2638 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2639 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2640 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2641 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2642 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2643 break;
2644 case 12:
2645 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2646 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2647 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2648 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2649 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2650 break;
2651 case 8:
2652 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2653 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2654 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2655 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2656 break;
2657 case 4:
2658 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2659 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2660 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2661 break;
2662 case 2:
2663 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2664 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2665 break;
2666 case 1:
2667 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2668 break;
2669 default:
2670 break;
2671 }
2672 } else {
2673 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002674 }
2675 }
2676}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002677
2678/*
2679 * Debugfs
2680 */
2681int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04002682 const struct drm_info_list *files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002683 unsigned nfiles)
2684{
2685 unsigned i;
2686
2687 for (i = 0; i < adev->debugfs_count; i++) {
2688 if (adev->debugfs[i].files == files) {
2689 /* Already registered */
2690 return 0;
2691 }
2692 }
2693
2694 i = adev->debugfs_count + 1;
2695 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2696 DRM_ERROR("Reached maximum number of debugfs components.\n");
2697 DRM_ERROR("Report so we increase "
2698 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2699 return -EINVAL;
2700 }
2701 adev->debugfs[adev->debugfs_count].files = files;
2702 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2703 adev->debugfs_count = i;
2704#if defined(CONFIG_DEBUG_FS)
2705 drm_debugfs_create_files(files, nfiles,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002706 adev->ddev->primary->debugfs_root,
2707 adev->ddev->primary);
2708#endif
2709 return 0;
2710}
2711
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002712#if defined(CONFIG_DEBUG_FS)
2713
2714static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2715 size_t size, loff_t *pos)
2716{
Al Viro45063092016-12-04 18:24:56 -05002717 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002718 ssize_t result = 0;
2719 int r;
Tom St Denisbd122672016-07-28 09:39:22 -04002720 bool pm_pg_lock, use_bank;
Tom St Denis566281592016-06-27 11:55:07 -04002721 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002722
2723 if (size & 0x3 || *pos & 0x3)
2724 return -EINVAL;
2725
Tom St Denisbd122672016-07-28 09:39:22 -04002726 /* are we reading registers for which a PG lock is necessary? */
2727 pm_pg_lock = (*pos >> 23) & 1;
2728
Tom St Denis566281592016-06-27 11:55:07 -04002729 if (*pos & (1ULL << 62)) {
2730 se_bank = (*pos >> 24) & 0x3FF;
2731 sh_bank = (*pos >> 34) & 0x3FF;
2732 instance_bank = (*pos >> 44) & 0x3FF;
Tom St Denis32977f92016-10-09 07:41:26 -04002733
2734 if (se_bank == 0x3FF)
2735 se_bank = 0xFFFFFFFF;
2736 if (sh_bank == 0x3FF)
2737 sh_bank = 0xFFFFFFFF;
2738 if (instance_bank == 0x3FF)
2739 instance_bank = 0xFFFFFFFF;
Tom St Denis566281592016-06-27 11:55:07 -04002740 use_bank = 1;
Tom St Denis566281592016-06-27 11:55:07 -04002741 } else {
2742 use_bank = 0;
2743 }
2744
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002745 *pos &= (1UL << 22) - 1;
Tom St Denisbd122672016-07-28 09:39:22 -04002746
Tom St Denis566281592016-06-27 11:55:07 -04002747 if (use_bank) {
Tom St Denis32977f92016-10-09 07:41:26 -04002748 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2749 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
Tom St Denis566281592016-06-27 11:55:07 -04002750 return -EINVAL;
2751 mutex_lock(&adev->grbm_idx_mutex);
2752 amdgpu_gfx_select_se_sh(adev, se_bank,
2753 sh_bank, instance_bank);
2754 }
2755
Tom St Denisbd122672016-07-28 09:39:22 -04002756 if (pm_pg_lock)
2757 mutex_lock(&adev->pm.mutex);
2758
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002759 while (size) {
2760 uint32_t value;
2761
2762 if (*pos > adev->rmmio_size)
Tom St Denis566281592016-06-27 11:55:07 -04002763 goto end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002764
2765 value = RREG32(*pos >> 2);
2766 r = put_user(value, (uint32_t *)buf);
Tom St Denis566281592016-06-27 11:55:07 -04002767 if (r) {
2768 result = r;
2769 goto end;
2770 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002771
2772 result += 4;
2773 buf += 4;
2774 *pos += 4;
2775 size -= 4;
2776 }
2777
Tom St Denis566281592016-06-27 11:55:07 -04002778end:
2779 if (use_bank) {
2780 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2781 mutex_unlock(&adev->grbm_idx_mutex);
2782 }
2783
Tom St Denisbd122672016-07-28 09:39:22 -04002784 if (pm_pg_lock)
2785 mutex_unlock(&adev->pm.mutex);
2786
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002787 return result;
2788}
2789
2790static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2791 size_t size, loff_t *pos)
2792{
Al Viro45063092016-12-04 18:24:56 -05002793 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002794 ssize_t result = 0;
2795 int r;
Tom St Denis394fdde2016-10-10 07:31:23 -04002796 bool pm_pg_lock, use_bank;
2797 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002798
2799 if (size & 0x3 || *pos & 0x3)
2800 return -EINVAL;
2801
Tom St Denis394fdde2016-10-10 07:31:23 -04002802 /* are we reading registers for which a PG lock is necessary? */
2803 pm_pg_lock = (*pos >> 23) & 1;
2804
2805 if (*pos & (1ULL << 62)) {
2806 se_bank = (*pos >> 24) & 0x3FF;
2807 sh_bank = (*pos >> 34) & 0x3FF;
2808 instance_bank = (*pos >> 44) & 0x3FF;
2809
2810 if (se_bank == 0x3FF)
2811 se_bank = 0xFFFFFFFF;
2812 if (sh_bank == 0x3FF)
2813 sh_bank = 0xFFFFFFFF;
2814 if (instance_bank == 0x3FF)
2815 instance_bank = 0xFFFFFFFF;
2816 use_bank = 1;
2817 } else {
2818 use_bank = 0;
2819 }
2820
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002821 *pos &= (1UL << 22) - 1;
Tom St Denis394fdde2016-10-10 07:31:23 -04002822
2823 if (use_bank) {
2824 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2825 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2826 return -EINVAL;
2827 mutex_lock(&adev->grbm_idx_mutex);
2828 amdgpu_gfx_select_se_sh(adev, se_bank,
2829 sh_bank, instance_bank);
2830 }
2831
2832 if (pm_pg_lock)
2833 mutex_lock(&adev->pm.mutex);
2834
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002835 while (size) {
2836 uint32_t value;
2837
2838 if (*pos > adev->rmmio_size)
2839 return result;
2840
2841 r = get_user(value, (uint32_t *)buf);
2842 if (r)
2843 return r;
2844
2845 WREG32(*pos >> 2, value);
2846
2847 result += 4;
2848 buf += 4;
2849 *pos += 4;
2850 size -= 4;
2851 }
2852
Tom St Denis394fdde2016-10-10 07:31:23 -04002853 if (use_bank) {
2854 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2855 mutex_unlock(&adev->grbm_idx_mutex);
2856 }
2857
2858 if (pm_pg_lock)
2859 mutex_unlock(&adev->pm.mutex);
2860
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002861 return result;
2862}
2863
Tom St Denisadcec282016-04-15 13:08:44 -04002864static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2865 size_t size, loff_t *pos)
2866{
Al Viro45063092016-12-04 18:24:56 -05002867 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002868 ssize_t result = 0;
2869 int r;
2870
2871 if (size & 0x3 || *pos & 0x3)
2872 return -EINVAL;
2873
2874 while (size) {
2875 uint32_t value;
2876
2877 value = RREG32_PCIE(*pos >> 2);
2878 r = put_user(value, (uint32_t *)buf);
2879 if (r)
2880 return r;
2881
2882 result += 4;
2883 buf += 4;
2884 *pos += 4;
2885 size -= 4;
2886 }
2887
2888 return result;
2889}
2890
2891static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
2892 size_t size, loff_t *pos)
2893{
Al Viro45063092016-12-04 18:24:56 -05002894 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002895 ssize_t result = 0;
2896 int r;
2897
2898 if (size & 0x3 || *pos & 0x3)
2899 return -EINVAL;
2900
2901 while (size) {
2902 uint32_t value;
2903
2904 r = get_user(value, (uint32_t *)buf);
2905 if (r)
2906 return r;
2907
2908 WREG32_PCIE(*pos >> 2, value);
2909
2910 result += 4;
2911 buf += 4;
2912 *pos += 4;
2913 size -= 4;
2914 }
2915
2916 return result;
2917}
2918
2919static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
2920 size_t size, loff_t *pos)
2921{
Al Viro45063092016-12-04 18:24:56 -05002922 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002923 ssize_t result = 0;
2924 int r;
2925
2926 if (size & 0x3 || *pos & 0x3)
2927 return -EINVAL;
2928
2929 while (size) {
2930 uint32_t value;
2931
2932 value = RREG32_DIDT(*pos >> 2);
2933 r = put_user(value, (uint32_t *)buf);
2934 if (r)
2935 return r;
2936
2937 result += 4;
2938 buf += 4;
2939 *pos += 4;
2940 size -= 4;
2941 }
2942
2943 return result;
2944}
2945
2946static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
2947 size_t size, loff_t *pos)
2948{
Al Viro45063092016-12-04 18:24:56 -05002949 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002950 ssize_t result = 0;
2951 int r;
2952
2953 if (size & 0x3 || *pos & 0x3)
2954 return -EINVAL;
2955
2956 while (size) {
2957 uint32_t value;
2958
2959 r = get_user(value, (uint32_t *)buf);
2960 if (r)
2961 return r;
2962
2963 WREG32_DIDT(*pos >> 2, value);
2964
2965 result += 4;
2966 buf += 4;
2967 *pos += 4;
2968 size -= 4;
2969 }
2970
2971 return result;
2972}
2973
2974static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
2975 size_t size, loff_t *pos)
2976{
Al Viro45063092016-12-04 18:24:56 -05002977 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002978 ssize_t result = 0;
2979 int r;
2980
2981 if (size & 0x3 || *pos & 0x3)
2982 return -EINVAL;
2983
2984 while (size) {
2985 uint32_t value;
2986
Tom St Denis6fc0dea2016-08-29 08:39:29 -04002987 value = RREG32_SMC(*pos);
Tom St Denisadcec282016-04-15 13:08:44 -04002988 r = put_user(value, (uint32_t *)buf);
2989 if (r)
2990 return r;
2991
2992 result += 4;
2993 buf += 4;
2994 *pos += 4;
2995 size -= 4;
2996 }
2997
2998 return result;
2999}
3000
3001static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3002 size_t size, loff_t *pos)
3003{
Al Viro45063092016-12-04 18:24:56 -05003004 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003005 ssize_t result = 0;
3006 int r;
3007
3008 if (size & 0x3 || *pos & 0x3)
3009 return -EINVAL;
3010
3011 while (size) {
3012 uint32_t value;
3013
3014 r = get_user(value, (uint32_t *)buf);
3015 if (r)
3016 return r;
3017
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003018 WREG32_SMC(*pos, value);
Tom St Denisadcec282016-04-15 13:08:44 -04003019
3020 result += 4;
3021 buf += 4;
3022 *pos += 4;
3023 size -= 4;
3024 }
3025
3026 return result;
3027}
3028
Tom St Denis1e051412016-06-27 09:57:18 -04003029static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3030 size_t size, loff_t *pos)
3031{
Al Viro45063092016-12-04 18:24:56 -05003032 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis1e051412016-06-27 09:57:18 -04003033 ssize_t result = 0;
3034 int r;
3035 uint32_t *config, no_regs = 0;
3036
3037 if (size & 0x3 || *pos & 0x3)
3038 return -EINVAL;
3039
Markus Elfringecab7662016-09-18 17:00:52 +02003040 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
Tom St Denis1e051412016-06-27 09:57:18 -04003041 if (!config)
3042 return -ENOMEM;
3043
3044 /* version, increment each time something is added */
Tom St Denis9a999352017-01-18 13:01:25 -05003045 config[no_regs++] = 3;
Tom St Denis1e051412016-06-27 09:57:18 -04003046 config[no_regs++] = adev->gfx.config.max_shader_engines;
3047 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3048 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3049 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3050 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3051 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3052 config[no_regs++] = adev->gfx.config.max_gprs;
3053 config[no_regs++] = adev->gfx.config.max_gs_threads;
3054 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3055 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3056 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3057 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3058 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3059 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3060 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3061 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3062 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3063 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3064 config[no_regs++] = adev->gfx.config.num_gpus;
3065 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3066 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3067 config[no_regs++] = adev->gfx.config.gb_addr_config;
3068 config[no_regs++] = adev->gfx.config.num_rbs;
3069
Tom St Denis89a8f302016-08-12 15:14:31 -04003070 /* rev==1 */
3071 config[no_regs++] = adev->rev_id;
3072 config[no_regs++] = adev->pg_flags;
3073 config[no_regs++] = adev->cg_flags;
3074
Tom St Denise9f11dc2016-08-17 12:00:51 -04003075 /* rev==2 */
3076 config[no_regs++] = adev->family;
3077 config[no_regs++] = adev->external_rev_id;
3078
Tom St Denis9a999352017-01-18 13:01:25 -05003079 /* rev==3 */
3080 config[no_regs++] = adev->pdev->device;
3081 config[no_regs++] = adev->pdev->revision;
3082 config[no_regs++] = adev->pdev->subsystem_device;
3083 config[no_regs++] = adev->pdev->subsystem_vendor;
3084
Tom St Denis1e051412016-06-27 09:57:18 -04003085 while (size && (*pos < no_regs * 4)) {
3086 uint32_t value;
3087
3088 value = config[*pos >> 2];
3089 r = put_user(value, (uint32_t *)buf);
3090 if (r) {
3091 kfree(config);
3092 return r;
3093 }
3094
3095 result += 4;
3096 buf += 4;
3097 *pos += 4;
3098 size -= 4;
3099 }
3100
3101 kfree(config);
3102 return result;
3103}
3104
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003105static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3106 size_t size, loff_t *pos)
3107{
Al Viro45063092016-12-04 18:24:56 -05003108 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003109 int idx, x, outsize, r, valuesize;
3110 uint32_t values[16];
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003111
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003112 if (size & 3 || *pos & 0x3)
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003113 return -EINVAL;
3114
3115 /* convert offset to sensor number */
3116 idx = *pos >> 2;
3117
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003118 valuesize = sizeof(values);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003119 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003120 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003121 else
3122 return -EINVAL;
3123
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003124 if (size > valuesize)
3125 return -EINVAL;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003126
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003127 outsize = 0;
3128 x = 0;
3129 if (!r) {
3130 while (size) {
3131 r = put_user(values[x++], (int32_t *)buf);
3132 buf += 4;
3133 size -= 4;
3134 outsize += 4;
3135 }
3136 }
3137
3138 return !r ? outsize : r;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003139}
Tom St Denis1e051412016-06-27 09:57:18 -04003140
Tom St Denis273d7aa2016-10-11 14:48:55 -04003141static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3142 size_t size, loff_t *pos)
3143{
3144 struct amdgpu_device *adev = f->f_inode->i_private;
3145 int r, x;
3146 ssize_t result=0;
Tom St Denis472259f2016-10-14 09:49:09 -04003147 uint32_t offset, se, sh, cu, wave, simd, data[32];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003148
3149 if (size & 3 || *pos & 3)
3150 return -EINVAL;
3151
3152 /* decode offset */
3153 offset = (*pos & 0x7F);
3154 se = ((*pos >> 7) & 0xFF);
3155 sh = ((*pos >> 15) & 0xFF);
3156 cu = ((*pos >> 23) & 0xFF);
3157 wave = ((*pos >> 31) & 0xFF);
3158 simd = ((*pos >> 37) & 0xFF);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003159
3160 /* switch to the specific se/sh/cu */
3161 mutex_lock(&adev->grbm_idx_mutex);
3162 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3163
3164 x = 0;
Tom St Denis472259f2016-10-14 09:49:09 -04003165 if (adev->gfx.funcs->read_wave_data)
3166 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003167
3168 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3169 mutex_unlock(&adev->grbm_idx_mutex);
3170
Tom St Denis5ecfb3b2016-10-13 12:15:03 -04003171 if (!x)
3172 return -EINVAL;
3173
Tom St Denis472259f2016-10-14 09:49:09 -04003174 while (size && (offset < x * 4)) {
Tom St Denis273d7aa2016-10-11 14:48:55 -04003175 uint32_t value;
3176
Tom St Denis472259f2016-10-14 09:49:09 -04003177 value = data[offset >> 2];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003178 r = put_user(value, (uint32_t *)buf);
3179 if (r)
3180 return r;
3181
3182 result += 4;
3183 buf += 4;
Tom St Denis472259f2016-10-14 09:49:09 -04003184 offset += 4;
Tom St Denis273d7aa2016-10-11 14:48:55 -04003185 size -= 4;
3186 }
3187
3188 return result;
3189}
3190
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003191static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3192 size_t size, loff_t *pos)
3193{
3194 struct amdgpu_device *adev = f->f_inode->i_private;
3195 int r;
3196 ssize_t result = 0;
3197 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3198
3199 if (size & 3 || *pos & 3)
3200 return -EINVAL;
3201
3202 /* decode offset */
3203 offset = (*pos & 0xFFF); /* in dwords */
3204 se = ((*pos >> 12) & 0xFF);
3205 sh = ((*pos >> 20) & 0xFF);
3206 cu = ((*pos >> 28) & 0xFF);
3207 wave = ((*pos >> 36) & 0xFF);
3208 simd = ((*pos >> 44) & 0xFF);
3209 thread = ((*pos >> 52) & 0xFF);
3210 bank = ((*pos >> 60) & 1);
3211
3212 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3213 if (!data)
3214 return -ENOMEM;
3215
3216 /* switch to the specific se/sh/cu */
3217 mutex_lock(&adev->grbm_idx_mutex);
3218 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3219
3220 if (bank == 0) {
3221 if (adev->gfx.funcs->read_wave_vgprs)
3222 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3223 } else {
3224 if (adev->gfx.funcs->read_wave_sgprs)
3225 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3226 }
3227
3228 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3229 mutex_unlock(&adev->grbm_idx_mutex);
3230
3231 while (size) {
3232 uint32_t value;
3233
3234 value = data[offset++];
3235 r = put_user(value, (uint32_t *)buf);
3236 if (r) {
3237 result = r;
3238 goto err;
3239 }
3240
3241 result += 4;
3242 buf += 4;
3243 size -= 4;
3244 }
3245
3246err:
3247 kfree(data);
3248 return result;
3249}
3250
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003251static const struct file_operations amdgpu_debugfs_regs_fops = {
3252 .owner = THIS_MODULE,
3253 .read = amdgpu_debugfs_regs_read,
3254 .write = amdgpu_debugfs_regs_write,
3255 .llseek = default_llseek
3256};
Tom St Denisadcec282016-04-15 13:08:44 -04003257static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3258 .owner = THIS_MODULE,
3259 .read = amdgpu_debugfs_regs_didt_read,
3260 .write = amdgpu_debugfs_regs_didt_write,
3261 .llseek = default_llseek
3262};
3263static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3264 .owner = THIS_MODULE,
3265 .read = amdgpu_debugfs_regs_pcie_read,
3266 .write = amdgpu_debugfs_regs_pcie_write,
3267 .llseek = default_llseek
3268};
3269static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3270 .owner = THIS_MODULE,
3271 .read = amdgpu_debugfs_regs_smc_read,
3272 .write = amdgpu_debugfs_regs_smc_write,
3273 .llseek = default_llseek
3274};
3275
Tom St Denis1e051412016-06-27 09:57:18 -04003276static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3277 .owner = THIS_MODULE,
3278 .read = amdgpu_debugfs_gca_config_read,
3279 .llseek = default_llseek
3280};
3281
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003282static const struct file_operations amdgpu_debugfs_sensors_fops = {
3283 .owner = THIS_MODULE,
3284 .read = amdgpu_debugfs_sensor_read,
3285 .llseek = default_llseek
3286};
3287
Tom St Denis273d7aa2016-10-11 14:48:55 -04003288static const struct file_operations amdgpu_debugfs_wave_fops = {
3289 .owner = THIS_MODULE,
3290 .read = amdgpu_debugfs_wave_read,
3291 .llseek = default_llseek
3292};
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003293static const struct file_operations amdgpu_debugfs_gpr_fops = {
3294 .owner = THIS_MODULE,
3295 .read = amdgpu_debugfs_gpr_read,
3296 .llseek = default_llseek
3297};
Tom St Denis273d7aa2016-10-11 14:48:55 -04003298
Tom St Denisadcec282016-04-15 13:08:44 -04003299static const struct file_operations *debugfs_regs[] = {
3300 &amdgpu_debugfs_regs_fops,
3301 &amdgpu_debugfs_regs_didt_fops,
3302 &amdgpu_debugfs_regs_pcie_fops,
3303 &amdgpu_debugfs_regs_smc_fops,
Tom St Denis1e051412016-06-27 09:57:18 -04003304 &amdgpu_debugfs_gca_config_fops,
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003305 &amdgpu_debugfs_sensors_fops,
Tom St Denis273d7aa2016-10-11 14:48:55 -04003306 &amdgpu_debugfs_wave_fops,
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003307 &amdgpu_debugfs_gpr_fops,
Tom St Denisadcec282016-04-15 13:08:44 -04003308};
3309
3310static const char *debugfs_regs_names[] = {
3311 "amdgpu_regs",
3312 "amdgpu_regs_didt",
3313 "amdgpu_regs_pcie",
3314 "amdgpu_regs_smc",
Tom St Denis1e051412016-06-27 09:57:18 -04003315 "amdgpu_gca_config",
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003316 "amdgpu_sensors",
Tom St Denis273d7aa2016-10-11 14:48:55 -04003317 "amdgpu_wave",
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003318 "amdgpu_gpr",
Tom St Denisadcec282016-04-15 13:08:44 -04003319};
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003320
3321static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3322{
3323 struct drm_minor *minor = adev->ddev->primary;
3324 struct dentry *ent, *root = minor->debugfs_root;
Tom St Denisadcec282016-04-15 13:08:44 -04003325 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003326
Tom St Denisadcec282016-04-15 13:08:44 -04003327 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3328 ent = debugfs_create_file(debugfs_regs_names[i],
3329 S_IFREG | S_IRUGO, root,
3330 adev, debugfs_regs[i]);
3331 if (IS_ERR(ent)) {
3332 for (j = 0; j < i; j++) {
3333 debugfs_remove(adev->debugfs_regs[i]);
3334 adev->debugfs_regs[i] = NULL;
3335 }
3336 return PTR_ERR(ent);
3337 }
3338
3339 if (!i)
3340 i_size_write(ent->d_inode, adev->rmmio_size);
3341 adev->debugfs_regs[i] = ent;
3342 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003343
3344 return 0;
3345}
3346
3347static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3348{
Tom St Denisadcec282016-04-15 13:08:44 -04003349 unsigned i;
3350
3351 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3352 if (adev->debugfs_regs[i]) {
3353 debugfs_remove(adev->debugfs_regs[i]);
3354 adev->debugfs_regs[i] = NULL;
3355 }
3356 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003357}
3358
3359int amdgpu_debugfs_init(struct drm_minor *minor)
3360{
3361 return 0;
3362}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003363#else
3364static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3365{
3366 return 0;
3367}
3368static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003369#endif