Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1 | /* |
| 2 | * core.h - DesignWare HS OTG Controller common declarations |
| 3 | * |
| 4 | * Copyright (C) 2004-2013 Synopsys, Inc. |
| 5 | * |
| 6 | * Redistribution and use in source and binary forms, with or without |
| 7 | * modification, are permitted provided that the following conditions |
| 8 | * are met: |
| 9 | * 1. Redistributions of source code must retain the above copyright |
| 10 | * notice, this list of conditions, and the following disclaimer, |
| 11 | * without modification. |
| 12 | * 2. Redistributions in binary form must reproduce the above copyright |
| 13 | * notice, this list of conditions and the following disclaimer in the |
| 14 | * documentation and/or other materials provided with the distribution. |
| 15 | * 3. The names of the above-listed copyright holders may not be used |
| 16 | * to endorse or promote products derived from this software without |
| 17 | * specific prior written permission. |
| 18 | * |
| 19 | * ALTERNATIVELY, this software may be distributed under the terms of the |
| 20 | * GNU General Public License ("GPL") as published by the Free Software |
| 21 | * Foundation; either version 2 of the License, or (at your option) any |
| 22 | * later version. |
| 23 | * |
| 24 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS |
| 25 | * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, |
| 26 | * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR |
| 27 | * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR |
| 28 | * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, |
| 29 | * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, |
| 30 | * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR |
| 31 | * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF |
| 32 | * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING |
| 33 | * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| 34 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 35 | */ |
| 36 | |
| 37 | #ifndef __DWC2_CORE_H__ |
| 38 | #define __DWC2_CORE_H__ |
| 39 | |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 40 | #include <linux/phy/phy.h> |
| 41 | #include <linux/regulator/consumer.h> |
| 42 | #include <linux/usb/gadget.h> |
| 43 | #include <linux/usb/otg.h> |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 44 | #include <linux/usb/phy.h> |
| 45 | #include "hw.h" |
| 46 | |
Douglas Anderson | 74fc4a7 | 2016-01-28 18:19:58 -0800 | [diff] [blame] | 47 | /* |
| 48 | * Suggested defines for tracers: |
| 49 | * - no_printk: Disable tracing |
| 50 | * - pr_info: Print this info to the console |
| 51 | * - trace_printk: Print this info to trace buffer (good for verbose logging) |
| 52 | */ |
| 53 | |
| 54 | #define DWC2_TRACE_SCHEDULER no_printk |
| 55 | #define DWC2_TRACE_SCHEDULER_VB no_printk |
| 56 | |
| 57 | /* Detailed scheduler tracing, but won't overwhelm console */ |
| 58 | #define dwc2_sch_dbg(hsotg, fmt, ...) \ |
| 59 | DWC2_TRACE_SCHEDULER(pr_fmt("%s: SCH: " fmt), \ |
| 60 | dev_name(hsotg->dev), ##__VA_ARGS__) |
| 61 | |
| 62 | /* Verbose scheduler tracing */ |
| 63 | #define dwc2_sch_vdbg(hsotg, fmt, ...) \ |
| 64 | DWC2_TRACE_SCHEDULER_VB(pr_fmt("%s: SCH: " fmt), \ |
| 65 | dev_name(hsotg->dev), ##__VA_ARGS__) |
| 66 | |
Antti Seppälä | 95c8bc3 | 2015-08-20 21:41:07 +0300 | [diff] [blame] | 67 | static inline u32 dwc2_readl(const void __iomem *addr) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 68 | { |
Antti Seppälä | 95c8bc3 | 2015-08-20 21:41:07 +0300 | [diff] [blame] | 69 | u32 value = __raw_readl(addr); |
| 70 | |
| 71 | /* In order to preserve endianness __raw_* operation is used. Therefore |
| 72 | * a barrier is needed to ensure IO access is not re-ordered across |
| 73 | * reads or writes |
| 74 | */ |
| 75 | mb(); |
| 76 | return value; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 77 | } |
| 78 | |
Antti Seppälä | 95c8bc3 | 2015-08-20 21:41:07 +0300 | [diff] [blame] | 79 | static inline void dwc2_writel(u32 value, void __iomem *addr) |
| 80 | { |
| 81 | __raw_writel(value, addr); |
| 82 | |
| 83 | /* |
| 84 | * In order to preserve endianness __raw_* operation is used. Therefore |
| 85 | * a barrier is needed to ensure IO access is not re-ordered across |
| 86 | * reads or writes |
| 87 | */ |
| 88 | mb(); |
| 89 | #ifdef DWC2_LOG_WRITES |
| 90 | pr_info("INFO:: wrote %08x to %p\n", value, addr); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 91 | #endif |
Antti Seppälä | 95c8bc3 | 2015-08-20 21:41:07 +0300 | [diff] [blame] | 92 | } |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 93 | |
| 94 | /* Maximum number of Endpoints/HostChannels */ |
| 95 | #define MAX_EPS_CHANNELS 16 |
| 96 | |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 97 | /* dwc2-hsotg declarations */ |
| 98 | static const char * const dwc2_hsotg_supply_names[] = { |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 99 | "vusb_d", /* digital USB supply, 1.2V */ |
| 100 | "vusb_a", /* analog USB supply, 1.1V */ |
| 101 | }; |
| 102 | |
| 103 | /* |
| 104 | * EP0_MPS_LIMIT |
| 105 | * |
| 106 | * Unfortunately there seems to be a limit of the amount of data that can |
| 107 | * be transferred by IN transactions on EP0. This is either 127 bytes or 3 |
| 108 | * packets (which practically means 1 packet and 63 bytes of data) when the |
| 109 | * MPS is set to 64. |
| 110 | * |
| 111 | * This means if we are wanting to move >127 bytes of data, we need to |
| 112 | * split the transactions up, but just doing one packet at a time does |
| 113 | * not work (this may be an implicit DATA0 PID on first packet of the |
| 114 | * transaction) and doing 2 packets is outside the controller's limits. |
| 115 | * |
| 116 | * If we try to lower the MPS size for EP0, then no transfers work properly |
| 117 | * for EP0, and the system will fail basic enumeration. As no cause for this |
| 118 | * has currently been found, we cannot support any large IN transfers for |
| 119 | * EP0. |
| 120 | */ |
| 121 | #define EP0_MPS_LIMIT 64 |
| 122 | |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 123 | struct dwc2_hsotg; |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 124 | struct dwc2_hsotg_req; |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 125 | |
| 126 | /** |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 127 | * struct dwc2_hsotg_ep - driver endpoint definition. |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 128 | * @ep: The gadget layer representation of the endpoint. |
| 129 | * @name: The driver generated name for the endpoint. |
| 130 | * @queue: Queue of requests for this endpoint. |
| 131 | * @parent: Reference back to the parent device structure. |
| 132 | * @req: The current request that the endpoint is processing. This is |
| 133 | * used to indicate an request has been loaded onto the endpoint |
| 134 | * and has yet to be completed (maybe due to data move, or simply |
| 135 | * awaiting an ack from the core all the data has been completed). |
| 136 | * @debugfs: File entry for debugfs file for this endpoint. |
| 137 | * @lock: State lock to protect contents of endpoint. |
| 138 | * @dir_in: Set to true if this endpoint is of the IN direction, which |
| 139 | * means that it is sending data to the Host. |
| 140 | * @index: The index for the endpoint registers. |
| 141 | * @mc: Multi Count - number of transactions per microframe |
| 142 | * @interval - Interval for periodic endpoints |
| 143 | * @name: The name array passed to the USB core. |
| 144 | * @halted: Set if the endpoint has been halted. |
| 145 | * @periodic: Set if this is a periodic ep, such as Interrupt |
| 146 | * @isochronous: Set if this is a isochronous ep |
Mian Yousaf Kaukab | 8a20fa4 | 2015-01-09 13:39:03 +0100 | [diff] [blame] | 147 | * @send_zlp: Set if we need to send a zero-length packet. |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 148 | * @total_data: The total number of data bytes done. |
| 149 | * @fifo_size: The size of the FIFO (for periodic IN endpoints) |
| 150 | * @fifo_load: The amount of data loaded into the FIFO (periodic IN) |
| 151 | * @last_load: The offset of data for the last start of request. |
| 152 | * @size_loaded: The last loaded size for DxEPTSIZE for periodic IN |
| 153 | * |
| 154 | * This is the driver's state for each registered enpoint, allowing it |
| 155 | * to keep track of transactions that need doing. Each endpoint has a |
| 156 | * lock to protect the state, to try and avoid using an overall lock |
| 157 | * for the host controller as much as possible. |
| 158 | * |
| 159 | * For periodic IN endpoints, we have fifo_size and fifo_load to try |
| 160 | * and keep track of the amount of data in the periodic FIFO for each |
| 161 | * of these as we don't have a status register that tells us how much |
| 162 | * is in each of them. (note, this may actually be useless information |
| 163 | * as in shared-fifo mode periodic in acts like a single-frame packet |
| 164 | * buffer than a fifo) |
| 165 | */ |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 166 | struct dwc2_hsotg_ep { |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 167 | struct usb_ep ep; |
| 168 | struct list_head queue; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 169 | struct dwc2_hsotg *parent; |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 170 | struct dwc2_hsotg_req *req; |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 171 | struct dentry *debugfs; |
| 172 | |
| 173 | unsigned long total_data; |
| 174 | unsigned int size_loaded; |
| 175 | unsigned int last_load; |
| 176 | unsigned int fifo_load; |
| 177 | unsigned short fifo_size; |
Robert Baldyga | b203d0a | 2014-09-09 10:44:56 +0200 | [diff] [blame] | 178 | unsigned short fifo_index; |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 179 | |
| 180 | unsigned char dir_in; |
| 181 | unsigned char index; |
| 182 | unsigned char mc; |
| 183 | unsigned char interval; |
| 184 | |
| 185 | unsigned int halted:1; |
| 186 | unsigned int periodic:1; |
| 187 | unsigned int isochronous:1; |
Mian Yousaf Kaukab | 8a20fa4 | 2015-01-09 13:39:03 +0100 | [diff] [blame] | 188 | unsigned int send_zlp:1; |
Roman Bacik | ec1f9d9 | 2015-09-10 18:13:43 -0700 | [diff] [blame] | 189 | unsigned int has_correct_parity:1; |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 190 | |
| 191 | char name[10]; |
| 192 | }; |
| 193 | |
| 194 | /** |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 195 | * struct dwc2_hsotg_req - data transfer request |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 196 | * @req: The USB gadget request |
| 197 | * @queue: The list of requests for the endpoint this is queued for. |
Mian Yousaf Kaukab | 7d24c1b | 2015-01-30 09:09:31 +0100 | [diff] [blame] | 198 | * @saved_req_buf: variable to save req.buf when bounce buffers are used. |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 199 | */ |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 200 | struct dwc2_hsotg_req { |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 201 | struct usb_request req; |
| 202 | struct list_head queue; |
Mian Yousaf Kaukab | 7d24c1b | 2015-01-30 09:09:31 +0100 | [diff] [blame] | 203 | void *saved_req_buf; |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 204 | }; |
| 205 | |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 206 | #if IS_ENABLED(CONFIG_USB_DWC2_PERIPHERAL) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE) |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 207 | #define call_gadget(_hs, _entry) \ |
| 208 | do { \ |
| 209 | if ((_hs)->gadget.speed != USB_SPEED_UNKNOWN && \ |
| 210 | (_hs)->driver && (_hs)->driver->_entry) { \ |
| 211 | spin_unlock(&_hs->lock); \ |
| 212 | (_hs)->driver->_entry(&(_hs)->gadget); \ |
| 213 | spin_lock(&_hs->lock); \ |
| 214 | } \ |
| 215 | } while (0) |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 216 | #else |
| 217 | #define call_gadget(_hs, _entry) do {} while (0) |
| 218 | #endif |
Dinh Nguyen | f7c0b14 | 2014-04-14 14:13:35 -0700 | [diff] [blame] | 219 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 220 | struct dwc2_hsotg; |
| 221 | struct dwc2_host_chan; |
| 222 | |
| 223 | /* Device States */ |
| 224 | enum dwc2_lx_state { |
| 225 | DWC2_L0, /* On state */ |
| 226 | DWC2_L1, /* LPM sleep state */ |
| 227 | DWC2_L2, /* USB suspend state */ |
| 228 | DWC2_L3, /* Off state */ |
| 229 | }; |
| 230 | |
Gregory Herrero | 0a17627 | 2015-01-09 13:38:52 +0100 | [diff] [blame] | 231 | /* |
| 232 | * Gadget periodic tx fifo sizes as used by legacy driver |
| 233 | * EP0 is not included |
| 234 | */ |
| 235 | #define DWC2_G_P_LEGACY_TX_FIFO_SIZE {256, 256, 256, 256, 768, 768, 768, \ |
| 236 | 768, 0, 0, 0, 0, 0, 0, 0} |
| 237 | |
Mian Yousaf Kaukab | fe0b94a | 2015-01-09 13:38:58 +0100 | [diff] [blame] | 238 | /* Gadget ep0 states */ |
| 239 | enum dwc2_ep0_state { |
| 240 | DWC2_EP0_SETUP, |
| 241 | DWC2_EP0_DATA_IN, |
| 242 | DWC2_EP0_DATA_OUT, |
| 243 | DWC2_EP0_STATUS_IN, |
| 244 | DWC2_EP0_STATUS_OUT, |
| 245 | }; |
| 246 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 247 | /** |
| 248 | * struct dwc2_core_params - Parameters for configuring the core |
| 249 | * |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 250 | * @otg_cap: Specifies the OTG capabilities. |
| 251 | * 0 - HNP and SRP capable |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 252 | * 1 - SRP Only capable |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 253 | * 2 - No HNP/SRP capable (always available) |
| 254 | * Defaults to best available option (0, 1, then 2) |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 255 | * @otg_ver: OTG version supported |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 256 | * 0 - 1.3 (default) |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 257 | * 1 - 2.0 |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 258 | * @dma_enable: Specifies whether to use slave or DMA mode for accessing |
| 259 | * the data FIFOs. The driver will automatically detect the |
| 260 | * value for this parameter if none is specified. |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 261 | * 0 - Slave (always available) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 262 | * 1 - DMA (default, if available) |
| 263 | * @dma_desc_enable: When DMA mode is enabled, specifies whether to use |
| 264 | * address DMA mode or descriptor DMA mode for accessing |
| 265 | * the data FIFOs. The driver will automatically detect the |
| 266 | * value for this if none is specified. |
| 267 | * 0 - Address DMA |
| 268 | * 1 - Descriptor DMA (default, if available) |
Mian Yousaf Kaukab | fbb9e22 | 2015-11-20 11:49:28 +0100 | [diff] [blame] | 269 | * @dma_desc_fs_enable: When DMA mode is enabled, specifies whether to use |
| 270 | * address DMA mode or descriptor DMA mode for accessing |
| 271 | * the data FIFOs in Full Speed mode only. The driver |
| 272 | * will automatically detect the value for this if none is |
| 273 | * specified. |
| 274 | * 0 - Address DMA |
| 275 | * 1 - Descriptor DMA in FS (default, if available) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 276 | * @speed: Specifies the maximum speed of operation in host and |
| 277 | * device mode. The actual speed depends on the speed of |
| 278 | * the attached device and the value of phy_type. |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 279 | * 0 - High Speed |
| 280 | * (default when phy_type is UTMI+ or ULPI) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 281 | * 1 - Full Speed |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 282 | * (default when phy_type is Full Speed) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 283 | * @enable_dynamic_fifo: 0 - Use coreConsultant-specified FIFO size parameters |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 284 | * 1 - Allow dynamic FIFO sizing (default, if available) |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 285 | * @en_multiple_tx_fifo: Specifies whether dedicated per-endpoint transmit FIFOs |
| 286 | * are enabled |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 287 | * @host_rx_fifo_size: Number of 4-byte words in the Rx FIFO in host mode when |
| 288 | * dynamic FIFO sizing is enabled |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 289 | * 16 to 32768 |
| 290 | * Actual maximum value is autodetected and also |
| 291 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 292 | * @host_nperio_tx_fifo_size: Number of 4-byte words in the non-periodic Tx FIFO |
| 293 | * in host mode when dynamic FIFO sizing is enabled |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 294 | * 16 to 32768 |
| 295 | * Actual maximum value is autodetected and also |
| 296 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 297 | * @host_perio_tx_fifo_size: Number of 4-byte words in the periodic Tx FIFO in |
| 298 | * host mode when dynamic FIFO sizing is enabled |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 299 | * 16 to 32768 |
| 300 | * Actual maximum value is autodetected and also |
| 301 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 302 | * @max_transfer_size: The maximum transfer size supported, in bytes |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 303 | * 2047 to 65,535 |
| 304 | * Actual maximum value is autodetected and also |
| 305 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 306 | * @max_packet_count: The maximum number of packets in a transfer |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 307 | * 15 to 511 |
| 308 | * Actual maximum value is autodetected and also |
| 309 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 310 | * @host_channels: The number of host channel registers to use |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 311 | * 1 to 16 |
| 312 | * Actual maximum value is autodetected and also |
| 313 | * the default. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 314 | * @phy_type: Specifies the type of PHY interface to use. By default, |
| 315 | * the driver will automatically detect the phy_type. |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 316 | * 0 - Full Speed Phy |
| 317 | * 1 - UTMI+ Phy |
| 318 | * 2 - ULPI Phy |
| 319 | * Defaults to best available option (2, 1, then 0) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 320 | * @phy_utmi_width: Specifies the UTMI+ Data Width (in bits). This parameter |
| 321 | * is applicable for a phy_type of UTMI+ or ULPI. (For a |
| 322 | * ULPI phy_type, this parameter indicates the data width |
| 323 | * between the MAC and the ULPI Wrapper.) Also, this |
| 324 | * parameter is applicable only if the OTG_HSPHY_WIDTH cC |
| 325 | * parameter was set to "8 and 16 bits", meaning that the |
| 326 | * core has been configured to work at either data path |
| 327 | * width. |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 328 | * 8 or 16 (default 16 if available) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 329 | * @phy_ulpi_ddr: Specifies whether the ULPI operates at double or single |
| 330 | * data rate. This parameter is only applicable if phy_type |
| 331 | * is ULPI. |
| 332 | * 0 - single data rate ULPI interface with 8 bit wide |
| 333 | * data bus (default) |
| 334 | * 1 - double data rate ULPI interface with 4 bit wide |
| 335 | * data bus |
| 336 | * @phy_ulpi_ext_vbus: For a ULPI phy, specifies whether to use the internal or |
| 337 | * external supply to drive the VBus |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 338 | * 0 - Internal supply (default) |
| 339 | * 1 - External supply |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 340 | * @i2c_enable: Specifies whether to use the I2Cinterface for a full |
| 341 | * speed PHY. This parameter is only applicable if phy_type |
| 342 | * is FS. |
| 343 | * 0 - No (default) |
| 344 | * 1 - Yes |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 345 | * @ulpi_fs_ls: Make ULPI phy operate in FS/LS mode only |
| 346 | * 0 - No (default) |
| 347 | * 1 - Yes |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 348 | * @host_support_fs_ls_low_power: Specifies whether low power mode is supported |
| 349 | * when attached to a Full Speed or Low Speed device in |
| 350 | * host mode. |
| 351 | * 0 - Don't support low power mode (default) |
| 352 | * 1 - Support low power mode |
| 353 | * @host_ls_low_power_phy_clk: Specifies the PHY clock rate in low power mode |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 354 | * when connected to a Low Speed device in host |
| 355 | * mode. This parameter is applicable only if |
| 356 | * host_support_fs_ls_low_power is enabled. |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 357 | * 0 - 48 MHz |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 358 | * (default when phy_type is UTMI+ or ULPI) |
Paul Zimmerman | 725acc8 | 2013-08-11 12:50:17 -0700 | [diff] [blame] | 359 | * 1 - 6 MHz |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 360 | * (default when phy_type is Full Speed) |
| 361 | * @ts_dline: Enable Term Select Dline pulsing |
| 362 | * 0 - No (default) |
| 363 | * 1 - Yes |
| 364 | * @reload_ctl: Allow dynamic reloading of HFIR register during runtime |
| 365 | * 0 - No (default for core < 2.92a) |
| 366 | * 1 - Yes (default for core >= 2.92a) |
Paul Zimmerman | 4d3190e | 2013-07-16 12:22:12 -0700 | [diff] [blame] | 367 | * @ahbcfg: This field allows the default value of the GAHBCFG |
| 368 | * register to be overridden |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 369 | * -1 - GAHBCFG value will be set to 0x06 |
| 370 | * (INCR4, default) |
Paul Zimmerman | 4d3190e | 2013-07-16 12:22:12 -0700 | [diff] [blame] | 371 | * all others - GAHBCFG value will be overridden with |
| 372 | * this value |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 373 | * Not all bits can be controlled like this, the |
| 374 | * bits defined by GAHBCFG_CTRL_MASK are controlled |
| 375 | * by the driver and are ignored in this |
| 376 | * configuration value. |
Dom Cobley | 20f2eb9 | 2013-09-23 14:23:34 -0700 | [diff] [blame] | 377 | * @uframe_sched: True to enable the microframe scheduler |
Gregory Herrero | a6d249d | 2015-04-29 22:09:04 +0200 | [diff] [blame] | 378 | * @external_id_pin_ctl: Specifies whether ID pin is handled externally. |
| 379 | * Disable CONIDSTSCHNG controller interrupt in such |
| 380 | * case. |
| 381 | * 0 - No (default) |
| 382 | * 1 - Yes |
Gregory Herrero | 285046a | 2015-04-29 22:09:19 +0200 | [diff] [blame] | 383 | * @hibernation: Specifies whether the controller support hibernation. |
| 384 | * If hibernation is enabled, the controller will enter |
| 385 | * hibernation in both peripheral and host mode when |
| 386 | * needed. |
| 387 | * 0 - No (default) |
| 388 | * 1 - Yes |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 389 | * |
| 390 | * The following parameters may be specified when starting the module. These |
Matthijs Kooijman | 91121c1 | 2013-08-30 18:45:23 +0200 | [diff] [blame] | 391 | * parameters define how the DWC_otg controller should be configured. A |
| 392 | * value of -1 (or any other out of range value) for any parameter means |
| 393 | * to read the value from hardware (if possible) or use the builtin |
| 394 | * default described above. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 395 | */ |
| 396 | struct dwc2_core_params { |
Matthijs Kooijman | 8284f93 | 2013-04-11 18:43:47 +0200 | [diff] [blame] | 397 | /* |
| 398 | * Don't add any non-int members here, this will break |
| 399 | * dwc2_set_all_params! |
| 400 | */ |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 401 | int otg_cap; |
| 402 | int otg_ver; |
| 403 | int dma_enable; |
| 404 | int dma_desc_enable; |
Mian Yousaf Kaukab | fbb9e22 | 2015-11-20 11:49:28 +0100 | [diff] [blame] | 405 | int dma_desc_fs_enable; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 406 | int speed; |
| 407 | int enable_dynamic_fifo; |
| 408 | int en_multiple_tx_fifo; |
| 409 | int host_rx_fifo_size; |
| 410 | int host_nperio_tx_fifo_size; |
| 411 | int host_perio_tx_fifo_size; |
| 412 | int max_transfer_size; |
| 413 | int max_packet_count; |
| 414 | int host_channels; |
| 415 | int phy_type; |
| 416 | int phy_utmi_width; |
| 417 | int phy_ulpi_ddr; |
| 418 | int phy_ulpi_ext_vbus; |
| 419 | int i2c_enable; |
| 420 | int ulpi_fs_ls; |
| 421 | int host_support_fs_ls_low_power; |
| 422 | int host_ls_low_power_phy_clk; |
| 423 | int ts_dline; |
| 424 | int reload_ctl; |
Paul Zimmerman | 4d3190e | 2013-07-16 12:22:12 -0700 | [diff] [blame] | 425 | int ahbcfg; |
Dom Cobley | 20f2eb9 | 2013-09-23 14:23:34 -0700 | [diff] [blame] | 426 | int uframe_sched; |
Gregory Herrero | a6d249d | 2015-04-29 22:09:04 +0200 | [diff] [blame] | 427 | int external_id_pin_ctl; |
Gregory Herrero | 285046a | 2015-04-29 22:09:19 +0200 | [diff] [blame] | 428 | int hibernation; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 429 | }; |
| 430 | |
| 431 | /** |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 432 | * struct dwc2_hw_params - Autodetected parameters. |
| 433 | * |
| 434 | * These parameters are the various parameters read from hardware |
| 435 | * registers during initialization. They typically contain the best |
| 436 | * supported or maximum value that can be configured in the |
| 437 | * corresponding dwc2_core_params value. |
| 438 | * |
| 439 | * The values that are not in dwc2_core_params are documented below. |
| 440 | * |
| 441 | * @op_mode Mode of Operation |
| 442 | * 0 - HNP- and SRP-Capable OTG (Host & Device) |
| 443 | * 1 - SRP-Capable OTG (Host & Device) |
| 444 | * 2 - Non-HNP and Non-SRP Capable OTG (Host & Device) |
| 445 | * 3 - SRP-Capable Device |
| 446 | * 4 - Non-OTG Device |
| 447 | * 5 - SRP-Capable Host |
| 448 | * 6 - Non-OTG Host |
| 449 | * @arch Architecture |
| 450 | * 0 - Slave only |
| 451 | * 1 - External DMA |
| 452 | * 2 - Internal DMA |
| 453 | * @power_optimized Are power optimizations enabled? |
| 454 | * @num_dev_ep Number of device endpoints available |
| 455 | * @num_dev_perio_in_ep Number of device periodic IN endpoints |
Mickael Maison | 997f4f8 | 2014-12-23 17:39:45 +0100 | [diff] [blame] | 456 | * available |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 457 | * @dev_token_q_depth Device Mode IN Token Sequence Learning Queue |
| 458 | * Depth |
| 459 | * 0 to 30 |
| 460 | * @host_perio_tx_q_depth |
| 461 | * Host Mode Periodic Request Queue Depth |
| 462 | * 2, 4 or 8 |
| 463 | * @nperio_tx_q_depth |
| 464 | * Non-Periodic Request Queue Depth |
| 465 | * 2, 4 or 8 |
| 466 | * @hs_phy_type High-speed PHY interface type |
| 467 | * 0 - High-speed interface not supported |
| 468 | * 1 - UTMI+ |
| 469 | * 2 - ULPI |
| 470 | * 3 - UTMI+ and ULPI |
| 471 | * @fs_phy_type Full-speed PHY interface type |
| 472 | * 0 - Full speed interface not supported |
| 473 | * 1 - Dedicated full speed interface |
| 474 | * 2 - FS pins shared with UTMI+ pins |
| 475 | * 3 - FS pins shared with ULPI pins |
| 476 | * @total_fifo_size: Total internal RAM for FIFOs (bytes) |
Matthijs Kooijman | de4a193 | 2013-08-30 18:45:22 +0200 | [diff] [blame] | 477 | * @utmi_phy_data_width UTMI+ PHY data width |
| 478 | * 0 - 8 bits |
| 479 | * 1 - 16 bits |
| 480 | * 2 - 8 or 16 bits |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 481 | * @snpsid: Value from SNPSID register |
John Youn | 55e1040 | 2015-12-17 11:17:31 -0800 | [diff] [blame] | 482 | * @dev_ep_dirs: Direction of device endpoints (GHWCFG1) |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 483 | */ |
| 484 | struct dwc2_hw_params { |
| 485 | unsigned op_mode:3; |
| 486 | unsigned arch:2; |
| 487 | unsigned dma_desc_enable:1; |
Mian Yousaf Kaukab | fbb9e22 | 2015-11-20 11:49:28 +0100 | [diff] [blame] | 488 | unsigned dma_desc_fs_enable:1; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 489 | unsigned enable_dynamic_fifo:1; |
| 490 | unsigned en_multiple_tx_fifo:1; |
| 491 | unsigned host_rx_fifo_size:16; |
| 492 | unsigned host_nperio_tx_fifo_size:16; |
John Youn | 55e1040 | 2015-12-17 11:17:31 -0800 | [diff] [blame] | 493 | unsigned dev_nperio_tx_fifo_size:16; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 494 | unsigned host_perio_tx_fifo_size:16; |
| 495 | unsigned nperio_tx_q_depth:3; |
| 496 | unsigned host_perio_tx_q_depth:3; |
| 497 | unsigned dev_token_q_depth:5; |
| 498 | unsigned max_transfer_size:26; |
| 499 | unsigned max_packet_count:11; |
Matthijs Kooijman | 2d11554 | 2013-10-03 09:46:25 +0200 | [diff] [blame] | 500 | unsigned host_channels:5; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 501 | unsigned hs_phy_type:2; |
| 502 | unsigned fs_phy_type:2; |
| 503 | unsigned i2c_enable:1; |
| 504 | unsigned num_dev_ep:4; |
| 505 | unsigned num_dev_perio_in_ep:4; |
| 506 | unsigned total_fifo_size:16; |
| 507 | unsigned power_optimized:1; |
Matthijs Kooijman | de4a193 | 2013-08-30 18:45:22 +0200 | [diff] [blame] | 508 | unsigned utmi_phy_data_width:2; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 509 | u32 snpsid; |
John Youn | 55e1040 | 2015-12-17 11:17:31 -0800 | [diff] [blame] | 510 | u32 dev_ep_dirs; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 511 | }; |
| 512 | |
Mian Yousaf Kaukab | 3f95001 | 2015-01-09 13:38:44 +0100 | [diff] [blame] | 513 | /* Size of control and EP0 buffers */ |
| 514 | #define DWC2_CTRL_BUFF_SIZE 8 |
| 515 | |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 516 | /** |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 517 | * struct dwc2_gregs_backup - Holds global registers state before entering partial |
| 518 | * power down |
| 519 | * @gotgctl: Backup of GOTGCTL register |
| 520 | * @gintmsk: Backup of GINTMSK register |
| 521 | * @gahbcfg: Backup of GAHBCFG register |
| 522 | * @gusbcfg: Backup of GUSBCFG register |
| 523 | * @grxfsiz: Backup of GRXFSIZ register |
| 524 | * @gnptxfsiz: Backup of GNPTXFSIZ register |
| 525 | * @gi2cctl: Backup of GI2CCTL register |
| 526 | * @hptxfsiz: Backup of HPTXFSIZ register |
| 527 | * @gdfifocfg: Backup of GDFIFOCFG register |
| 528 | * @dtxfsiz: Backup of DTXFSIZ registers for each endpoint |
| 529 | * @gpwrdn: Backup of GPWRDN register |
| 530 | */ |
| 531 | struct dwc2_gregs_backup { |
| 532 | u32 gotgctl; |
| 533 | u32 gintmsk; |
| 534 | u32 gahbcfg; |
| 535 | u32 gusbcfg; |
| 536 | u32 grxfsiz; |
| 537 | u32 gnptxfsiz; |
| 538 | u32 gi2cctl; |
| 539 | u32 hptxfsiz; |
| 540 | u32 pcgcctl; |
| 541 | u32 gdfifocfg; |
| 542 | u32 dtxfsiz[MAX_EPS_CHANNELS]; |
| 543 | u32 gpwrdn; |
Mian Yousaf Kaukab | cc1e204 | 2015-06-29 11:05:30 +0200 | [diff] [blame] | 544 | bool valid; |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 545 | }; |
| 546 | |
| 547 | /** |
| 548 | * struct dwc2_dregs_backup - Holds device registers state before entering partial |
| 549 | * power down |
| 550 | * @dcfg: Backup of DCFG register |
| 551 | * @dctl: Backup of DCTL register |
| 552 | * @daintmsk: Backup of DAINTMSK register |
| 553 | * @diepmsk: Backup of DIEPMSK register |
| 554 | * @doepmsk: Backup of DOEPMSK register |
| 555 | * @diepctl: Backup of DIEPCTL register |
| 556 | * @dieptsiz: Backup of DIEPTSIZ register |
| 557 | * @diepdma: Backup of DIEPDMA register |
| 558 | * @doepctl: Backup of DOEPCTL register |
| 559 | * @doeptsiz: Backup of DOEPTSIZ register |
| 560 | * @doepdma: Backup of DOEPDMA register |
| 561 | */ |
| 562 | struct dwc2_dregs_backup { |
| 563 | u32 dcfg; |
| 564 | u32 dctl; |
| 565 | u32 daintmsk; |
| 566 | u32 diepmsk; |
| 567 | u32 doepmsk; |
| 568 | u32 diepctl[MAX_EPS_CHANNELS]; |
| 569 | u32 dieptsiz[MAX_EPS_CHANNELS]; |
| 570 | u32 diepdma[MAX_EPS_CHANNELS]; |
| 571 | u32 doepctl[MAX_EPS_CHANNELS]; |
| 572 | u32 doeptsiz[MAX_EPS_CHANNELS]; |
| 573 | u32 doepdma[MAX_EPS_CHANNELS]; |
Mian Yousaf Kaukab | cc1e204 | 2015-06-29 11:05:30 +0200 | [diff] [blame] | 574 | bool valid; |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 575 | }; |
| 576 | |
| 577 | /** |
| 578 | * struct dwc2_hregs_backup - Holds host registers state before entering partial |
| 579 | * power down |
| 580 | * @hcfg: Backup of HCFG register |
| 581 | * @haintmsk: Backup of HAINTMSK register |
| 582 | * @hcintmsk: Backup of HCINTMSK register |
| 583 | * @hptr0: Backup of HPTR0 register |
| 584 | * @hfir: Backup of HFIR register |
| 585 | */ |
| 586 | struct dwc2_hregs_backup { |
| 587 | u32 hcfg; |
| 588 | u32 haintmsk; |
| 589 | u32 hcintmsk[MAX_EPS_CHANNELS]; |
| 590 | u32 hprt0; |
| 591 | u32 hfir; |
Mian Yousaf Kaukab | cc1e204 | 2015-06-29 11:05:30 +0200 | [diff] [blame] | 592 | bool valid; |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 593 | }; |
| 594 | |
Douglas Anderson | 9f9f09b | 2016-01-28 18:20:12 -0800 | [diff] [blame^] | 595 | /* |
| 596 | * Constants related to high speed periodic scheduling |
| 597 | * |
| 598 | * We have a periodic schedule that is DWC2_HS_SCHEDULE_UFRAMES long. From a |
| 599 | * reservation point of view it's assumed that the schedule goes right back to |
| 600 | * the beginning after the end of the schedule. |
| 601 | * |
| 602 | * What does that mean for scheduling things with a long interval? It means |
| 603 | * we'll reserve time for them in every possible microframe that they could |
| 604 | * ever be scheduled in. ...but we'll still only actually schedule them as |
| 605 | * often as they were requested. |
| 606 | * |
| 607 | * We keep our schedule in a "bitmap" structure. This simplifies having |
| 608 | * to keep track of and merge intervals: we just let the bitmap code do most |
| 609 | * of the heavy lifting. In a way scheduling is much like memory allocation. |
| 610 | * |
| 611 | * We schedule 100us per uframe or 80% of 125us (the maximum amount you're |
| 612 | * supposed to schedule for periodic transfers). That's according to spec. |
| 613 | * |
| 614 | * Note that though we only schedule 80% of each microframe, the bitmap that we |
| 615 | * keep the schedule in is tightly packed (AKA it doesn't have 100us worth of |
| 616 | * space for each uFrame). |
| 617 | * |
| 618 | * Requirements: |
| 619 | * - DWC2_HS_SCHEDULE_UFRAMES must even divide 0x4000 (HFNUM_MAX_FRNUM + 1) |
| 620 | * - DWC2_HS_SCHEDULE_UFRAMES must be 8 times DWC2_LS_SCHEDULE_FRAMES (probably |
| 621 | * could be any multiple of 8 times DWC2_LS_SCHEDULE_FRAMES, but there might |
| 622 | * be bugs). The 8 comes from the USB spec: number of microframes per frame. |
| 623 | */ |
| 624 | #define DWC2_US_PER_UFRAME 125 |
| 625 | #define DWC2_HS_PERIODIC_US_PER_UFRAME 100 |
| 626 | |
| 627 | #define DWC2_HS_SCHEDULE_UFRAMES 8 |
| 628 | #define DWC2_HS_SCHEDULE_US (DWC2_HS_SCHEDULE_UFRAMES * \ |
| 629 | DWC2_HS_PERIODIC_US_PER_UFRAME) |
| 630 | |
| 631 | /* |
| 632 | * Constants related to low speed scheduling |
| 633 | * |
| 634 | * For high speed we schedule every 1us. For low speed that's a bit overkill, |
| 635 | * so we make up a unit called a "slice" that's worth 25us. There are 40 |
| 636 | * slices in a full frame and we can schedule 36 of those (90%) for periodic |
| 637 | * transfers. |
| 638 | * |
| 639 | * Our low speed schedule can be as short as 1 frame or could be longer. When |
| 640 | * we only schedule 1 frame it means that we'll need to reserve a time every |
| 641 | * frame even for things that only transfer very rarely, so something that runs |
| 642 | * every 2048 frames will get time reserved in every frame. Our low speed |
| 643 | * schedule can be longer and we'll be able to handle more overlap, but that |
| 644 | * will come at increased memory cost and increased time to schedule. |
| 645 | * |
| 646 | * Note: one other advantage of a short low speed schedule is that if we mess |
| 647 | * up and miss scheduling we can jump in and use any of the slots that we |
| 648 | * happened to reserve. |
| 649 | * |
| 650 | * With 25 us per slice and 1 frame in the schedule, we only need 4 bytes for |
| 651 | * the schedule. There will be one schedule per TT. |
| 652 | * |
| 653 | * Requirements: |
| 654 | * - DWC2_US_PER_SLICE must evenly divide DWC2_LS_PERIODIC_US_PER_FRAME. |
| 655 | */ |
| 656 | #define DWC2_US_PER_SLICE 25 |
| 657 | #define DWC2_SLICES_PER_UFRAME (DWC2_US_PER_UFRAME / DWC2_US_PER_SLICE) |
| 658 | |
| 659 | #define DWC2_ROUND_US_TO_SLICE(us) \ |
| 660 | (DIV_ROUND_UP((us), DWC2_US_PER_SLICE) * \ |
| 661 | DWC2_US_PER_SLICE) |
| 662 | |
| 663 | #define DWC2_LS_PERIODIC_US_PER_FRAME \ |
| 664 | 900 |
| 665 | #define DWC2_LS_PERIODIC_SLICES_PER_FRAME \ |
| 666 | (DWC2_LS_PERIODIC_US_PER_FRAME / \ |
| 667 | DWC2_US_PER_SLICE) |
| 668 | |
| 669 | #define DWC2_LS_SCHEDULE_FRAMES 1 |
| 670 | #define DWC2_LS_SCHEDULE_SLICES (DWC2_LS_SCHEDULE_FRAMES * \ |
| 671 | DWC2_LS_PERIODIC_SLICES_PER_FRAME) |
| 672 | |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 673 | /** |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 674 | * struct dwc2_hsotg - Holds the state of the driver, including the non-periodic |
| 675 | * and periodic schedules |
| 676 | * |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 677 | * These are common for both host and peripheral modes: |
| 678 | * |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 679 | * @dev: The struct device pointer |
| 680 | * @regs: Pointer to controller regs |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 681 | * @hw_params: Parameters that were autodetected from the |
| 682 | * hardware registers |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 683 | * @core_params: Parameters that define how the core should be configured |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 684 | * @op_state: The operational State, during transitions (a_host=> |
| 685 | * a_peripheral and b_device=>b_host) this may not match |
| 686 | * the core, but allows the software to determine |
| 687 | * transitions |
Kever Yang | c0155b9 | 2014-08-06 09:01:50 +0800 | [diff] [blame] | 688 | * @dr_mode: Requested mode of operation, one of following: |
| 689 | * - USB_DR_MODE_PERIPHERAL |
| 690 | * - USB_DR_MODE_HOST |
| 691 | * - USB_DR_MODE_OTG |
Marek Szyprowski | 09a75e8 | 2015-10-14 08:52:29 +0200 | [diff] [blame] | 692 | * @hcd_enabled Host mode sub-driver initialization indicator. |
| 693 | * @gadget_enabled Peripheral mode sub-driver initialization indicator. |
| 694 | * @ll_hw_enabled Status of low-level hardware resources. |
| 695 | * @phy: The otg phy transceiver structure for phy control. |
| 696 | * @uphy: The otg phy transceiver structure for old USB phy control. |
| 697 | * @plat: The platform specific configuration data. This can be removed once |
| 698 | * all SoCs support usb transceiver. |
| 699 | * @supplies: Definition of USB power supplies |
| 700 | * @phyif: PHY interface width |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 701 | * @lock: Spinlock that protects all the driver data structures |
| 702 | * @priv: Stores a pointer to the struct usb_hcd |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 703 | * @queuing_high_bandwidth: True if multiple packets of a high-bandwidth |
| 704 | * transfer are in process of being queued |
| 705 | * @srp_success: Stores status of SRP request in the case of a FS PHY |
| 706 | * with an I2C interface |
| 707 | * @wq_otg: Workqueue object used for handling of some interrupts |
| 708 | * @wf_otg: Work object for handling Connector ID Status Change |
| 709 | * interrupt |
| 710 | * @wkp_timer: Timer object for handling Wakeup Detected interrupt |
| 711 | * @lx_state: Lx state of connected device |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 712 | * @gregs_backup: Backup of global registers during suspend |
| 713 | * @dregs_backup: Backup of device registers during suspend |
| 714 | * @hregs_backup: Backup of host registers during suspend |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 715 | * |
| 716 | * These are for host mode: |
| 717 | * |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 718 | * @flags: Flags for handling root port state changes |
| 719 | * @non_periodic_sched_inactive: Inactive QHs in the non-periodic schedule. |
| 720 | * Transfers associated with these QHs are not currently |
| 721 | * assigned to a host channel. |
| 722 | * @non_periodic_sched_active: Active QHs in the non-periodic schedule. |
| 723 | * Transfers associated with these QHs are currently |
| 724 | * assigned to a host channel. |
| 725 | * @non_periodic_qh_ptr: Pointer to next QH to process in the active |
| 726 | * non-periodic schedule |
| 727 | * @periodic_sched_inactive: Inactive QHs in the periodic schedule. This is a |
| 728 | * list of QHs for periodic transfers that are _not_ |
| 729 | * scheduled for the next frame. Each QH in the list has an |
| 730 | * interval counter that determines when it needs to be |
| 731 | * scheduled for execution. This scheduling mechanism |
| 732 | * allows only a simple calculation for periodic bandwidth |
| 733 | * used (i.e. must assume that all periodic transfers may |
| 734 | * need to execute in the same frame). However, it greatly |
| 735 | * simplifies scheduling and should be sufficient for the |
| 736 | * vast majority of OTG hosts, which need to connect to a |
| 737 | * small number of peripherals at one time. Items move from |
| 738 | * this list to periodic_sched_ready when the QH interval |
| 739 | * counter is 0 at SOF. |
| 740 | * @periodic_sched_ready: List of periodic QHs that are ready for execution in |
| 741 | * the next frame, but have not yet been assigned to host |
| 742 | * channels. Items move from this list to |
| 743 | * periodic_sched_assigned as host channels become |
| 744 | * available during the current frame. |
| 745 | * @periodic_sched_assigned: List of periodic QHs to be executed in the next |
| 746 | * frame that are assigned to host channels. Items move |
| 747 | * from this list to periodic_sched_queued as the |
| 748 | * transactions for the QH are queued to the DWC_otg |
| 749 | * controller. |
| 750 | * @periodic_sched_queued: List of periodic QHs that have been queued for |
| 751 | * execution. Items move from this list to either |
| 752 | * periodic_sched_inactive or periodic_sched_ready when the |
| 753 | * channel associated with the transfer is released. If the |
| 754 | * interval for the QH is 1, the item moves to |
| 755 | * periodic_sched_ready because it must be rescheduled for |
| 756 | * the next frame. Otherwise, the item moves to |
| 757 | * periodic_sched_inactive. |
Douglas Anderson | c9c8ac0 | 2016-01-28 18:19:57 -0800 | [diff] [blame] | 758 | * @split_order: List keeping track of channels doing splits, in order. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 759 | * @periodic_usecs: Total bandwidth claimed so far for periodic transfers. |
| 760 | * This value is in microseconds per (micro)frame. The |
| 761 | * assumption is that all periodic transfers may occur in |
| 762 | * the same (micro)frame. |
Douglas Anderson | 9f9f09b | 2016-01-28 18:20:12 -0800 | [diff] [blame^] | 763 | * @hs_periodic_bitmap: Bitmap used by the microframe scheduler any time the |
| 764 | * host is in high speed mode; low speed schedules are |
| 765 | * stored elsewhere since we need one per TT. |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 766 | * @frame_number: Frame number read from the core at SOF. The value ranges |
| 767 | * from 0 to HFNUM_MAX_FRNUM. |
| 768 | * @periodic_qh_count: Count of periodic QHs, if using several eps. Used for |
| 769 | * SOF enable/disable. |
| 770 | * @free_hc_list: Free host channels in the controller. This is a list of |
| 771 | * struct dwc2_host_chan items. |
| 772 | * @periodic_channels: Number of host channels assigned to periodic transfers. |
| 773 | * Currently assuming that there is a dedicated host |
| 774 | * channel for each periodic transaction and at least one |
| 775 | * host channel is available for non-periodic transactions. |
| 776 | * @non_periodic_channels: Number of host channels assigned to non-periodic |
| 777 | * transfers |
Dom Cobley | 20f2eb9 | 2013-09-23 14:23:34 -0700 | [diff] [blame] | 778 | * @available_host_channels Number of host channels available for the microframe |
| 779 | * scheduler to use |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 780 | * @hc_ptr_array: Array of pointers to the host channel descriptors. |
| 781 | * Allows accessing a host channel descriptor given the |
| 782 | * host channel number. This is useful in interrupt |
| 783 | * handlers. |
| 784 | * @status_buf: Buffer used for data received during the status phase of |
| 785 | * a control transfer. |
| 786 | * @status_buf_dma: DMA address for status_buf |
| 787 | * @start_work: Delayed work for handling host A-cable connection |
| 788 | * @reset_work: Delayed work for handling a port reset |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 789 | * @otg_port: OTG port number |
| 790 | * @frame_list: Frame list |
| 791 | * @frame_list_dma: Frame list DMA address |
Gregory Herrero | 95105a9 | 2015-11-20 11:49:29 +0100 | [diff] [blame] | 792 | * @frame_list_sz: Frame list size |
Gregory Herrero | 3b5fcc9 | 2015-11-20 11:49:31 +0100 | [diff] [blame] | 793 | * @desc_gen_cache: Kmem cache for generic descriptors |
| 794 | * @desc_hsisoc_cache: Kmem cache for hs isochronous descriptors |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 795 | * |
| 796 | * These are for peripheral mode: |
| 797 | * |
| 798 | * @driver: USB gadget driver |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 799 | * @dedicated_fifos: Set if the hardware has dedicated IN-EP fifos. |
| 800 | * @num_of_eps: Number of available EPs (excluding EP0) |
| 801 | * @debug_root: Root directrory for debugfs. |
| 802 | * @debug_file: Main status file for debugfs. |
Gregory Herrero | 9e14d0a | 2015-01-30 09:09:28 +0100 | [diff] [blame] | 803 | * @debug_testmode: Testmode status file for debugfs. |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 804 | * @debug_fifo: FIFO status file for debugfs. |
| 805 | * @ep0_reply: Request used for ep0 reply. |
| 806 | * @ep0_buff: Buffer for EP0 reply data, if needed. |
| 807 | * @ctrl_buff: Buffer for EP0 control requests. |
| 808 | * @ctrl_req: Request for EP0 control packets. |
Mian Yousaf Kaukab | fe0b94a | 2015-01-09 13:38:58 +0100 | [diff] [blame] | 809 | * @ep0_state: EP0 control transfers state |
Gregory Herrero | 9e14d0a | 2015-01-30 09:09:28 +0100 | [diff] [blame] | 810 | * @test_mode: USB test mode requested by the host |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 811 | * @eps: The endpoints being supplied to the gadget framework |
Gregory Herrero | edd74be | 2015-01-09 13:38:48 +0100 | [diff] [blame] | 812 | * @g_using_dma: Indicate if dma usage is enabled |
Gregory Herrero | 0a17627 | 2015-01-09 13:38:52 +0100 | [diff] [blame] | 813 | * @g_rx_fifo_sz: Contains rx fifo size value |
| 814 | * @g_np_g_tx_fifo_sz: Contains Non-Periodic tx fifo size value |
| 815 | * @g_tx_fifo_sz: Contains tx fifo size value per endpoints |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 816 | */ |
| 817 | struct dwc2_hsotg { |
| 818 | struct device *dev; |
| 819 | void __iomem *regs; |
Matthijs Kooijman | 9badec2 | 2013-08-30 18:45:21 +0200 | [diff] [blame] | 820 | /** Params detected from hardware */ |
| 821 | struct dwc2_hw_params hw_params; |
| 822 | /** Params to actually use */ |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 823 | struct dwc2_core_params *core_params; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 824 | enum usb_otg_state op_state; |
Kever Yang | c0155b9 | 2014-08-06 09:01:50 +0800 | [diff] [blame] | 825 | enum usb_dr_mode dr_mode; |
Marek Szyprowski | e39af88 | 2015-03-10 13:41:10 +0100 | [diff] [blame] | 826 | unsigned int hcd_enabled:1; |
| 827 | unsigned int gadget_enabled:1; |
Marek Szyprowski | 09a75e8 | 2015-10-14 08:52:29 +0200 | [diff] [blame] | 828 | unsigned int ll_hw_enabled:1; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 829 | |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 830 | struct phy *phy; |
| 831 | struct usb_phy *uphy; |
Marek Szyprowski | 09a75e8 | 2015-10-14 08:52:29 +0200 | [diff] [blame] | 832 | struct dwc2_hsotg_plat *plat; |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 833 | struct regulator_bulk_data supplies[ARRAY_SIZE(dwc2_hsotg_supply_names)]; |
Marek Szyprowski | 09a75e8 | 2015-10-14 08:52:29 +0200 | [diff] [blame] | 834 | u32 phyif; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 835 | |
| 836 | spinlock_t lock; |
| 837 | void *priv; |
| 838 | int irq; |
| 839 | struct clk *clk; |
| 840 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 841 | unsigned int queuing_high_bandwidth:1; |
| 842 | unsigned int srp_success:1; |
| 843 | |
| 844 | struct workqueue_struct *wq_otg; |
| 845 | struct work_struct wf_otg; |
| 846 | struct timer_list wkp_timer; |
| 847 | enum dwc2_lx_state lx_state; |
Mian Yousaf Kaukab | cc1e204 | 2015-06-29 11:05:30 +0200 | [diff] [blame] | 848 | struct dwc2_gregs_backup gr_backup; |
| 849 | struct dwc2_dregs_backup dr_backup; |
| 850 | struct dwc2_hregs_backup hr_backup; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 851 | |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 852 | struct dentry *debug_root; |
Mian Yousaf Kaukab | 563cf01 | 2015-04-29 22:09:00 +0200 | [diff] [blame] | 853 | struct debugfs_regset32 *regset; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 854 | |
| 855 | /* DWC OTG HW Release versions */ |
| 856 | #define DWC2_CORE_REV_2_71a 0x4f54271a |
| 857 | #define DWC2_CORE_REV_2_90a 0x4f54290a |
| 858 | #define DWC2_CORE_REV_2_92a 0x4f54292a |
| 859 | #define DWC2_CORE_REV_2_94a 0x4f54294a |
| 860 | #define DWC2_CORE_REV_3_00a 0x4f54300a |
| 861 | |
| 862 | #if IS_ENABLED(CONFIG_USB_DWC2_HOST) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE) |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 863 | union dwc2_hcd_internal_flags { |
| 864 | u32 d32; |
| 865 | struct { |
| 866 | unsigned port_connect_status_change:1; |
| 867 | unsigned port_connect_status:1; |
| 868 | unsigned port_reset_change:1; |
| 869 | unsigned port_enable_change:1; |
| 870 | unsigned port_suspend_change:1; |
| 871 | unsigned port_over_current_change:1; |
| 872 | unsigned port_l1_change:1; |
Charles Manning | fd4850c | 2014-10-02 15:36:20 +1300 | [diff] [blame] | 873 | unsigned reserved:25; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 874 | } b; |
| 875 | } flags; |
| 876 | |
| 877 | struct list_head non_periodic_sched_inactive; |
| 878 | struct list_head non_periodic_sched_active; |
| 879 | struct list_head *non_periodic_qh_ptr; |
| 880 | struct list_head periodic_sched_inactive; |
| 881 | struct list_head periodic_sched_ready; |
| 882 | struct list_head periodic_sched_assigned; |
| 883 | struct list_head periodic_sched_queued; |
Douglas Anderson | c9c8ac0 | 2016-01-28 18:19:57 -0800 | [diff] [blame] | 884 | struct list_head split_order; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 885 | u16 periodic_usecs; |
Douglas Anderson | 9f9f09b | 2016-01-28 18:20:12 -0800 | [diff] [blame^] | 886 | unsigned long hs_periodic_bitmap[ |
| 887 | DIV_ROUND_UP(DWC2_HS_SCHEDULE_US, BITS_PER_LONG)]; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 888 | u16 frame_number; |
| 889 | u16 periodic_qh_count; |
Gregory Herrero | 734643d | 2015-09-22 15:16:39 +0200 | [diff] [blame] | 890 | bool bus_suspended; |
Mian Yousaf Kaukab | fbb9e22 | 2015-11-20 11:49:28 +0100 | [diff] [blame] | 891 | bool new_connection; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 892 | |
Douglas Anderson | 483bb25 | 2016-01-28 18:20:07 -0800 | [diff] [blame] | 893 | u16 last_frame_num; |
| 894 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 895 | #ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS |
| 896 | #define FRAME_NUM_ARRAY_SIZE 1000 |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 897 | u16 *frame_num_array; |
| 898 | u16 *last_frame_num_array; |
| 899 | int frame_num_idx; |
| 900 | int dumped_frame_num_array; |
| 901 | #endif |
| 902 | |
| 903 | struct list_head free_hc_list; |
| 904 | int periodic_channels; |
| 905 | int non_periodic_channels; |
Dom Cobley | 20f2eb9 | 2013-09-23 14:23:34 -0700 | [diff] [blame] | 906 | int available_host_channels; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 907 | struct dwc2_host_chan *hc_ptr_array[MAX_EPS_CHANNELS]; |
| 908 | u8 *status_buf; |
| 909 | dma_addr_t status_buf_dma; |
| 910 | #define DWC2_HCD_STATUS_BUF_SIZE 64 |
| 911 | |
| 912 | struct delayed_work start_work; |
| 913 | struct delayed_work reset_work; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 914 | u8 otg_port; |
| 915 | u32 *frame_list; |
| 916 | dma_addr_t frame_list_dma; |
Gregory Herrero | 95105a9 | 2015-11-20 11:49:29 +0100 | [diff] [blame] | 917 | u32 frame_list_sz; |
Gregory Herrero | 3b5fcc9 | 2015-11-20 11:49:31 +0100 | [diff] [blame] | 918 | struct kmem_cache *desc_gen_cache; |
| 919 | struct kmem_cache *desc_hsisoc_cache; |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 920 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 921 | #ifdef DEBUG |
| 922 | u32 frrem_samples; |
| 923 | u64 frrem_accum; |
| 924 | |
| 925 | u32 hfnum_7_samples_a; |
| 926 | u64 hfnum_7_frrem_accum_a; |
| 927 | u32 hfnum_0_samples_a; |
| 928 | u64 hfnum_0_frrem_accum_a; |
| 929 | u32 hfnum_other_samples_a; |
| 930 | u64 hfnum_other_frrem_accum_a; |
| 931 | |
| 932 | u32 hfnum_7_samples_b; |
| 933 | u64 hfnum_7_frrem_accum_b; |
| 934 | u32 hfnum_0_samples_b; |
| 935 | u64 hfnum_0_frrem_accum_b; |
| 936 | u32 hfnum_other_samples_b; |
| 937 | u64 hfnum_other_frrem_accum_b; |
| 938 | #endif |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 939 | #endif /* CONFIG_USB_DWC2_HOST || CONFIG_USB_DWC2_DUAL_ROLE */ |
| 940 | |
| 941 | #if IS_ENABLED(CONFIG_USB_DWC2_PERIPHERAL) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE) |
| 942 | /* Gadget structures */ |
| 943 | struct usb_gadget_driver *driver; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 944 | int fifo_mem; |
| 945 | unsigned int dedicated_fifos:1; |
| 946 | unsigned char num_of_eps; |
| 947 | u32 fifo_map; |
| 948 | |
| 949 | struct usb_request *ep0_reply; |
| 950 | struct usb_request *ctrl_req; |
Mian Yousaf Kaukab | 3f95001 | 2015-01-09 13:38:44 +0100 | [diff] [blame] | 951 | void *ep0_buff; |
| 952 | void *ctrl_buff; |
Mian Yousaf Kaukab | fe0b94a | 2015-01-09 13:38:58 +0100 | [diff] [blame] | 953 | enum dwc2_ep0_state ep0_state; |
Gregory Herrero | 9e14d0a | 2015-01-30 09:09:28 +0100 | [diff] [blame] | 954 | u8 test_mode; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 955 | |
| 956 | struct usb_gadget gadget; |
Marek Szyprowski | dc6e69e | 2014-11-21 15:14:49 +0100 | [diff] [blame] | 957 | unsigned int enabled:1; |
Marek Szyprowski | 4ace06e | 2014-11-21 15:14:47 +0100 | [diff] [blame] | 958 | unsigned int connected:1; |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 959 | struct dwc2_hsotg_ep *eps_in[MAX_EPS_CHANNELS]; |
| 960 | struct dwc2_hsotg_ep *eps_out[MAX_EPS_CHANNELS]; |
Gregory Herrero | edd74be | 2015-01-09 13:38:48 +0100 | [diff] [blame] | 961 | u32 g_using_dma; |
Gregory Herrero | 0a17627 | 2015-01-09 13:38:52 +0100 | [diff] [blame] | 962 | u32 g_rx_fifo_sz; |
| 963 | u32 g_np_g_tx_fifo_sz; |
| 964 | u32 g_tx_fifo_sz[MAX_EPS_CHANNELS]; |
Dinh Nguyen | 941fcce | 2014-11-11 11:13:33 -0600 | [diff] [blame] | 965 | #endif /* CONFIG_USB_DWC2_PERIPHERAL || CONFIG_USB_DWC2_DUAL_ROLE */ |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 966 | }; |
| 967 | |
| 968 | /* Reasons for halting a host channel */ |
| 969 | enum dwc2_halt_status { |
| 970 | DWC2_HC_XFER_NO_HALT_STATUS, |
| 971 | DWC2_HC_XFER_COMPLETE, |
| 972 | DWC2_HC_XFER_URB_COMPLETE, |
| 973 | DWC2_HC_XFER_ACK, |
| 974 | DWC2_HC_XFER_NAK, |
| 975 | DWC2_HC_XFER_NYET, |
| 976 | DWC2_HC_XFER_STALL, |
| 977 | DWC2_HC_XFER_XACT_ERR, |
| 978 | DWC2_HC_XFER_FRAME_OVERRUN, |
| 979 | DWC2_HC_XFER_BABBLE_ERR, |
| 980 | DWC2_HC_XFER_DATA_TOGGLE_ERR, |
| 981 | DWC2_HC_XFER_AHB_ERR, |
| 982 | DWC2_HC_XFER_PERIODIC_INCOMPLETE, |
| 983 | DWC2_HC_XFER_URB_DEQUEUE, |
| 984 | }; |
| 985 | |
| 986 | /* |
| 987 | * The following functions support initialization of the core driver component |
| 988 | * and the DWC_otg controller |
| 989 | */ |
John Youn | b5d308a | 2015-12-17 11:16:03 -0800 | [diff] [blame] | 990 | extern int dwc2_core_reset(struct dwc2_hsotg *hsotg); |
John Youn | 6d58f34 | 2015-12-17 11:15:49 -0800 | [diff] [blame] | 991 | extern int dwc2_core_reset_and_force_dr_mode(struct dwc2_hsotg *hsotg); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 992 | extern void dwc2_core_host_init(struct dwc2_hsotg *hsotg); |
Gregory Herrero | d17ee77 | 2015-04-29 22:09:01 +0200 | [diff] [blame] | 993 | extern int dwc2_enter_hibernation(struct dwc2_hsotg *hsotg); |
| 994 | extern int dwc2_exit_hibernation(struct dwc2_hsotg *hsotg, bool restore); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 995 | |
John Youn | 09c9698 | 2015-12-17 11:17:12 -0800 | [diff] [blame] | 996 | void dwc2_force_dr_mode(struct dwc2_hsotg *hsotg); |
| 997 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 998 | /* |
| 999 | * Host core Functions. |
| 1000 | * The following functions support managing the DWC_otg controller in host |
| 1001 | * mode. |
| 1002 | */ |
| 1003 | extern void dwc2_hc_init(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan); |
| 1004 | extern void dwc2_hc_halt(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan, |
| 1005 | enum dwc2_halt_status halt_status); |
| 1006 | extern void dwc2_hc_cleanup(struct dwc2_hsotg *hsotg, |
| 1007 | struct dwc2_host_chan *chan); |
| 1008 | extern void dwc2_hc_start_transfer(struct dwc2_hsotg *hsotg, |
| 1009 | struct dwc2_host_chan *chan); |
| 1010 | extern void dwc2_hc_start_transfer_ddma(struct dwc2_hsotg *hsotg, |
| 1011 | struct dwc2_host_chan *chan); |
| 1012 | extern int dwc2_hc_continue_transfer(struct dwc2_hsotg *hsotg, |
| 1013 | struct dwc2_host_chan *chan); |
| 1014 | extern void dwc2_hc_do_ping(struct dwc2_hsotg *hsotg, |
| 1015 | struct dwc2_host_chan *chan); |
| 1016 | extern void dwc2_enable_host_interrupts(struct dwc2_hsotg *hsotg); |
| 1017 | extern void dwc2_disable_host_interrupts(struct dwc2_hsotg *hsotg); |
| 1018 | |
| 1019 | extern u32 dwc2_calc_frame_interval(struct dwc2_hsotg *hsotg); |
Paul Zimmerman | 057715f | 2013-11-22 16:43:51 -0800 | [diff] [blame] | 1020 | extern bool dwc2_is_controller_alive(struct dwc2_hsotg *hsotg); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1021 | |
| 1022 | /* |
| 1023 | * Common core Functions. |
| 1024 | * The following functions support managing the DWC_otg controller in either |
| 1025 | * device or host mode. |
| 1026 | */ |
| 1027 | extern void dwc2_read_packet(struct dwc2_hsotg *hsotg, u8 *dest, u16 bytes); |
| 1028 | extern void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const int num); |
| 1029 | extern void dwc2_flush_rx_fifo(struct dwc2_hsotg *hsotg); |
| 1030 | |
Douglas Anderson | 0fe239b | 2015-12-17 11:14:40 -0800 | [diff] [blame] | 1031 | extern int dwc2_core_init(struct dwc2_hsotg *hsotg, bool initial_setup); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1032 | extern void dwc2_enable_global_interrupts(struct dwc2_hsotg *hcd); |
| 1033 | extern void dwc2_disable_global_interrupts(struct dwc2_hsotg *hcd); |
| 1034 | |
| 1035 | /* This function should be called on every hardware interrupt. */ |
| 1036 | extern irqreturn_t dwc2_handle_common_intr(int irq, void *dev); |
| 1037 | |
| 1038 | /* OTG Core Parameters */ |
| 1039 | |
| 1040 | /* |
| 1041 | * Specifies the OTG capabilities. The driver will automatically |
| 1042 | * detect the value for this parameter if none is specified. |
| 1043 | * 0 - HNP and SRP capable (default) |
| 1044 | * 1 - SRP Only capable |
| 1045 | * 2 - No HNP/SRP capable |
| 1046 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1047 | extern void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1048 | #define DWC2_CAP_PARAM_HNP_SRP_CAPABLE 0 |
| 1049 | #define DWC2_CAP_PARAM_SRP_ONLY_CAPABLE 1 |
| 1050 | #define DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE 2 |
| 1051 | |
| 1052 | /* |
| 1053 | * Specifies whether to use slave or DMA mode for accessing the data |
| 1054 | * FIFOs. The driver will automatically detect the value for this |
| 1055 | * parameter if none is specified. |
| 1056 | * 0 - Slave |
| 1057 | * 1 - DMA (default, if available) |
| 1058 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1059 | extern void dwc2_set_param_dma_enable(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1060 | |
| 1061 | /* |
| 1062 | * When DMA mode is enabled specifies whether to use |
| 1063 | * address DMA or DMA Descritor mode for accessing the data |
| 1064 | * FIFOs in device mode. The driver will automatically detect |
| 1065 | * the value for this parameter if none is specified. |
| 1066 | * 0 - address DMA |
| 1067 | * 1 - DMA Descriptor(default, if available) |
| 1068 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1069 | extern void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1070 | |
| 1071 | /* |
Mian Yousaf Kaukab | fbb9e22 | 2015-11-20 11:49:28 +0100 | [diff] [blame] | 1072 | * When DMA mode is enabled specifies whether to use |
| 1073 | * address DMA or DMA Descritor mode with full speed devices |
| 1074 | * for accessing the data FIFOs in host mode. |
| 1075 | * 0 - address DMA |
| 1076 | * 1 - FS DMA Descriptor(default, if available) |
| 1077 | */ |
| 1078 | extern void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, |
| 1079 | int val); |
| 1080 | |
| 1081 | /* |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1082 | * Specifies the maximum speed of operation in host and device mode. |
| 1083 | * The actual speed depends on the speed of the attached device and |
| 1084 | * the value of phy_type. The actual speed depends on the speed of the |
| 1085 | * attached device. |
| 1086 | * 0 - High Speed (default) |
| 1087 | * 1 - Full Speed |
| 1088 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1089 | extern void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1090 | #define DWC2_SPEED_PARAM_HIGH 0 |
| 1091 | #define DWC2_SPEED_PARAM_FULL 1 |
| 1092 | |
| 1093 | /* |
| 1094 | * Specifies whether low power mode is supported when attached |
| 1095 | * to a Full Speed or Low Speed device in host mode. |
| 1096 | * |
| 1097 | * 0 - Don't support low power mode (default) |
| 1098 | * 1 - Support low power mode |
| 1099 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1100 | extern void dwc2_set_param_host_support_fs_ls_low_power( |
| 1101 | struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1102 | |
| 1103 | /* |
| 1104 | * Specifies the PHY clock rate in low power mode when connected to a |
| 1105 | * Low Speed device in host mode. This parameter is applicable only if |
| 1106 | * HOST_SUPPORT_FS_LS_LOW_POWER is enabled. If PHY_TYPE is set to FS |
| 1107 | * then defaults to 6 MHZ otherwise 48 MHZ. |
| 1108 | * |
| 1109 | * 0 - 48 MHz |
| 1110 | * 1 - 6 MHz |
| 1111 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1112 | extern void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg, |
| 1113 | int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1114 | #define DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ 0 |
| 1115 | #define DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ 1 |
| 1116 | |
| 1117 | /* |
| 1118 | * 0 - Use cC FIFO size parameters |
| 1119 | * 1 - Allow dynamic FIFO sizing (default) |
| 1120 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1121 | extern void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg, |
| 1122 | int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1123 | |
| 1124 | /* |
| 1125 | * Number of 4-byte words in the Rx FIFO in host mode when dynamic |
| 1126 | * FIFO sizing is enabled. |
| 1127 | * 16 to 32768 (default 1024) |
| 1128 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1129 | extern void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1130 | |
| 1131 | /* |
| 1132 | * Number of 4-byte words in the non-periodic Tx FIFO in host mode |
| 1133 | * when Dynamic FIFO sizing is enabled in the core. |
| 1134 | * 16 to 32768 (default 256) |
| 1135 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1136 | extern void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg, |
| 1137 | int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1138 | |
| 1139 | /* |
| 1140 | * Number of 4-byte words in the host periodic Tx FIFO when dynamic |
| 1141 | * FIFO sizing is enabled. |
| 1142 | * 16 to 32768 (default 256) |
| 1143 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1144 | extern void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg, |
| 1145 | int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1146 | |
| 1147 | /* |
| 1148 | * The maximum transfer size supported in bytes. |
| 1149 | * 2047 to 65,535 (default 65,535) |
| 1150 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1151 | extern void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1152 | |
| 1153 | /* |
| 1154 | * The maximum number of packets in a transfer. |
| 1155 | * 15 to 511 (default 511) |
| 1156 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1157 | extern void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1158 | |
| 1159 | /* |
| 1160 | * The number of host channel registers to use. |
| 1161 | * 1 to 16 (default 11) |
| 1162 | * Note: The FPGA configuration supports a maximum of 11 host channels. |
| 1163 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1164 | extern void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1165 | |
| 1166 | /* |
| 1167 | * Specifies the type of PHY interface to use. By default, the driver |
| 1168 | * will automatically detect the phy_type. |
| 1169 | * |
| 1170 | * 0 - Full Speed PHY |
| 1171 | * 1 - UTMI+ (default) |
| 1172 | * 2 - ULPI |
| 1173 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1174 | extern void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1175 | #define DWC2_PHY_TYPE_PARAM_FS 0 |
| 1176 | #define DWC2_PHY_TYPE_PARAM_UTMI 1 |
| 1177 | #define DWC2_PHY_TYPE_PARAM_ULPI 2 |
| 1178 | |
| 1179 | /* |
| 1180 | * Specifies the UTMI+ Data Width. This parameter is |
| 1181 | * applicable for a PHY_TYPE of UTMI+ or ULPI. (For a ULPI |
| 1182 | * PHY_TYPE, this parameter indicates the data width between |
| 1183 | * the MAC and the ULPI Wrapper.) Also, this parameter is |
| 1184 | * applicable only if the OTG_HSPHY_WIDTH cC parameter was set |
| 1185 | * to "8 and 16 bits", meaning that the core has been |
| 1186 | * configured to work at either data path width. |
| 1187 | * |
| 1188 | * 8 or 16 bits (default 16) |
| 1189 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1190 | extern void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1191 | |
| 1192 | /* |
| 1193 | * Specifies whether the ULPI operates at double or single |
| 1194 | * data rate. This parameter is only applicable if PHY_TYPE is |
| 1195 | * ULPI. |
| 1196 | * |
| 1197 | * 0 - single data rate ULPI interface with 8 bit wide data |
| 1198 | * bus (default) |
| 1199 | * 1 - double data rate ULPI interface with 4 bit wide data |
| 1200 | * bus |
| 1201 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1202 | extern void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1203 | |
| 1204 | /* |
| 1205 | * Specifies whether to use the internal or external supply to |
| 1206 | * drive the vbus with a ULPI phy. |
| 1207 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1208 | extern void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1209 | #define DWC2_PHY_ULPI_INTERNAL_VBUS 0 |
| 1210 | #define DWC2_PHY_ULPI_EXTERNAL_VBUS 1 |
| 1211 | |
| 1212 | /* |
| 1213 | * Specifies whether to use the I2Cinterface for full speed PHY. This |
| 1214 | * parameter is only applicable if PHY_TYPE is FS. |
| 1215 | * 0 - No (default) |
| 1216 | * 1 - Yes |
| 1217 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1218 | extern void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1219 | |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1220 | extern void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1221 | |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1222 | extern void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1223 | |
| 1224 | /* |
| 1225 | * Specifies whether dedicated transmit FIFOs are |
| 1226 | * enabled for non periodic IN endpoints in device mode |
| 1227 | * 0 - No |
| 1228 | * 1 - Yes |
| 1229 | */ |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1230 | extern void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg, |
| 1231 | int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1232 | |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1233 | extern void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1234 | |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1235 | extern void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1236 | |
Paul Zimmerman | 7218dae | 2013-11-22 16:43:48 -0800 | [diff] [blame] | 1237 | extern void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val); |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1238 | |
Mian Yousaf Kaukab | ecb176c | 2015-04-29 22:09:05 +0200 | [diff] [blame] | 1239 | extern void dwc2_set_parameters(struct dwc2_hsotg *hsotg, |
| 1240 | const struct dwc2_core_params *params); |
| 1241 | |
| 1242 | extern void dwc2_set_all_params(struct dwc2_core_params *params, int value); |
| 1243 | |
| 1244 | extern int dwc2_get_hwparams(struct dwc2_hsotg *hsotg); |
| 1245 | |
Marek Szyprowski | 09a75e8 | 2015-10-14 08:52:29 +0200 | [diff] [blame] | 1246 | extern int dwc2_lowlevel_hw_enable(struct dwc2_hsotg *hsotg); |
| 1247 | extern int dwc2_lowlevel_hw_disable(struct dwc2_hsotg *hsotg); |
Mian Yousaf Kaukab | ecb176c | 2015-04-29 22:09:05 +0200 | [diff] [blame] | 1248 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1249 | /* |
John Youn | 6bea962 | 2015-12-17 11:16:17 -0800 | [diff] [blame] | 1250 | * The following functions check the controller's OTG operation mode |
| 1251 | * capability (GHWCFG2.OTG_MODE). |
| 1252 | * |
| 1253 | * These functions can be used before the internal hsotg->hw_params |
| 1254 | * are read in and cached so they always read directly from the |
| 1255 | * GHWCFG2 register. |
| 1256 | */ |
| 1257 | unsigned dwc2_op_mode(struct dwc2_hsotg *hsotg); |
| 1258 | bool dwc2_hw_is_otg(struct dwc2_hsotg *hsotg); |
| 1259 | bool dwc2_hw_is_host(struct dwc2_hsotg *hsotg); |
| 1260 | bool dwc2_hw_is_device(struct dwc2_hsotg *hsotg); |
| 1261 | |
| 1262 | /* |
John Youn | 1696d5a | 2015-12-17 11:16:45 -0800 | [diff] [blame] | 1263 | * Returns the mode of operation, host or device |
| 1264 | */ |
| 1265 | static inline int dwc2_is_host_mode(struct dwc2_hsotg *hsotg) |
| 1266 | { |
| 1267 | return (dwc2_readl(hsotg->regs + GINTSTS) & GINTSTS_CURMODE_HOST) != 0; |
| 1268 | } |
| 1269 | static inline int dwc2_is_device_mode(struct dwc2_hsotg *hsotg) |
| 1270 | { |
| 1271 | return (dwc2_readl(hsotg->regs + GINTSTS) & GINTSTS_CURMODE_HOST) == 0; |
| 1272 | } |
| 1273 | |
| 1274 | /* |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1275 | * Dump core registers and SPRAM |
| 1276 | */ |
| 1277 | extern void dwc2_dump_dev_registers(struct dwc2_hsotg *hsotg); |
| 1278 | extern void dwc2_dump_host_registers(struct dwc2_hsotg *hsotg); |
| 1279 | extern void dwc2_dump_global_registers(struct dwc2_hsotg *hsotg); |
| 1280 | |
| 1281 | /* |
| 1282 | * Return OTG version - either 1.3 or 2.0 |
| 1283 | */ |
| 1284 | extern u16 dwc2_get_otg_version(struct dwc2_hsotg *hsotg); |
| 1285 | |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1286 | /* Gadget defines */ |
| 1287 | #if IS_ENABLED(CONFIG_USB_DWC2_PERIPHERAL) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE) |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1288 | extern int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg); |
| 1289 | extern int dwc2_hsotg_suspend(struct dwc2_hsotg *dwc2); |
| 1290 | extern int dwc2_hsotg_resume(struct dwc2_hsotg *dwc2); |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1291 | extern int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq); |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1292 | extern void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *dwc2, |
Gregory Herrero | 643cc4d | 2015-01-30 09:09:32 +0100 | [diff] [blame] | 1293 | bool reset); |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1294 | extern void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg); |
| 1295 | extern void dwc2_hsotg_disconnect(struct dwc2_hsotg *dwc2); |
| 1296 | extern int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode); |
Gregory Herrero | f81f46e | 2015-04-29 22:09:02 +0200 | [diff] [blame] | 1297 | #define dwc2_is_device_connected(hsotg) (hsotg->connected) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1298 | #else |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1299 | static inline int dwc2_hsotg_remove(struct dwc2_hsotg *dwc2) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1300 | { return 0; } |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1301 | static inline int dwc2_hsotg_suspend(struct dwc2_hsotg *dwc2) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1302 | { return 0; } |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1303 | static inline int dwc2_hsotg_resume(struct dwc2_hsotg *dwc2) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1304 | { return 0; } |
| 1305 | static inline int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq) |
| 1306 | { return 0; } |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1307 | static inline void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *dwc2, |
Gregory Herrero | 643cc4d | 2015-01-30 09:09:32 +0100 | [diff] [blame] | 1308 | bool reset) {} |
Felipe Balbi | 1f91b4c | 2015-08-06 18:11:54 -0500 | [diff] [blame] | 1309 | static inline void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg) {} |
| 1310 | static inline void dwc2_hsotg_disconnect(struct dwc2_hsotg *dwc2) {} |
| 1311 | static inline int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, |
Mian Yousaf Kaukab | f91eea4 | 2015-04-29 22:08:59 +0200 | [diff] [blame] | 1312 | int testmode) |
| 1313 | { return 0; } |
Gregory Herrero | f81f46e | 2015-04-29 22:09:02 +0200 | [diff] [blame] | 1314 | #define dwc2_is_device_connected(hsotg) (0) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1315 | #endif |
| 1316 | |
| 1317 | #if IS_ENABLED(CONFIG_USB_DWC2_HOST) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE) |
| 1318 | extern int dwc2_hcd_get_frame_number(struct dwc2_hsotg *hsotg); |
Douglas Anderson | fae4e82 | 2016-01-28 18:20:10 -0800 | [diff] [blame] | 1319 | extern int dwc2_hcd_get_future_frame_number(struct dwc2_hsotg *hsotg, int us); |
Douglas Anderson | 6a65953 | 2015-11-19 13:23:14 -0800 | [diff] [blame] | 1320 | extern void dwc2_hcd_connect(struct dwc2_hsotg *hsotg); |
| 1321 | extern void dwc2_hcd_disconnect(struct dwc2_hsotg *hsotg, bool force); |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1322 | extern void dwc2_hcd_start(struct dwc2_hsotg *hsotg); |
| 1323 | #else |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1324 | static inline int dwc2_hcd_get_frame_number(struct dwc2_hsotg *hsotg) |
| 1325 | { return 0; } |
Douglas Anderson | fae4e82 | 2016-01-28 18:20:10 -0800 | [diff] [blame] | 1326 | static inline int dwc2_hcd_get_future_frame_number(struct dwc2_hsotg *hsotg, |
| 1327 | int us) |
| 1328 | { return 0; } |
Douglas Anderson | 6a65953 | 2015-11-19 13:23:14 -0800 | [diff] [blame] | 1329 | static inline void dwc2_hcd_connect(struct dwc2_hsotg *hsotg) {} |
| 1330 | static inline void dwc2_hcd_disconnect(struct dwc2_hsotg *hsotg, bool force) {} |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1331 | static inline void dwc2_hcd_start(struct dwc2_hsotg *hsotg) {} |
| 1332 | static inline void dwc2_hcd_remove(struct dwc2_hsotg *hsotg) {} |
Mian Yousaf Kaukab | ecb176c | 2015-04-29 22:09:05 +0200 | [diff] [blame] | 1333 | static inline int dwc2_hcd_init(struct dwc2_hsotg *hsotg, int irq) |
Dinh Nguyen | 117777b | 2014-11-11 11:13:34 -0600 | [diff] [blame] | 1334 | { return 0; } |
| 1335 | #endif |
| 1336 | |
Paul Zimmerman | 56f5b1c | 2013-03-11 17:47:58 -0700 | [diff] [blame] | 1337 | #endif /* __DWC2_CORE_H__ */ |