blob: 1800ea139c98761fad93b3e7ebe1d625e55b41b1 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080054#include "amdgpu_ttm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020056#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020057#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020058#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050059#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040060#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040061#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040062
Alex Deucherb80d8472015-08-16 22:55:02 -040063#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080064#include "amdgpu_virt.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040065
Alex Deucher97b2e202015-04-20 16:51:00 -040066/*
67 * Modules parameters.
68 */
69extern int amdgpu_modeset;
70extern int amdgpu_vram_limit;
71extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020072extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040073extern int amdgpu_benchmarking;
74extern int amdgpu_testing;
75extern int amdgpu_audio;
76extern int amdgpu_disp_priority;
77extern int amdgpu_hw_i2c;
78extern int amdgpu_pcie_gen2;
79extern int amdgpu_msi;
80extern int amdgpu_lockup_timeout;
81extern int amdgpu_dpm;
82extern int amdgpu_smc_load_fw;
83extern int amdgpu_aspm;
84extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040085extern unsigned amdgpu_ip_block_mask;
86extern int amdgpu_bapm;
87extern int amdgpu_deep_color;
88extern int amdgpu_vm_size;
89extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020090extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020091extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080092extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080093extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050094extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080095extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050096extern unsigned amdgpu_pcie_gen_cap;
97extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020098extern unsigned amdgpu_cg_mask;
99extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200100extern char *amdgpu_disable_cu;
Rex Zhu66bc3f72016-07-28 17:36:35 +0800101extern int amdgpu_sclk_deep_sleep_en;
Emily Deng9accf2f2016-08-10 16:01:25 +0800102extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800103extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200104extern int amdgpu_vram_page_split;
Alex Deucher97b2e202015-04-20 16:51:00 -0400105
Chunming Zhou4b559c92015-07-21 15:53:04 +0800106#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400107#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
108#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
109/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
110#define AMDGPU_IB_POOL_SIZE 16
111#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
112#define AMDGPUFB_CONN_LIMIT 4
113#define AMDGPU_BIOS_NUM_SCRATCH 8
114
Jammy Zhou36f523a2015-09-01 12:54:27 +0800115/* max number of IP instances */
116#define AMDGPU_MAX_SDMA_INSTANCES 2
117
Alex Deucher97b2e202015-04-20 16:51:00 -0400118/* hardcode that limit for now */
119#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
120
121/* hard reset data */
122#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
123
124/* reset flags */
125#define AMDGPU_RESET_GFX (1 << 0)
126#define AMDGPU_RESET_COMPUTE (1 << 1)
127#define AMDGPU_RESET_DMA (1 << 2)
128#define AMDGPU_RESET_CP (1 << 3)
129#define AMDGPU_RESET_GRBM (1 << 4)
130#define AMDGPU_RESET_DMA1 (1 << 5)
131#define AMDGPU_RESET_RLC (1 << 6)
132#define AMDGPU_RESET_SEM (1 << 7)
133#define AMDGPU_RESET_IH (1 << 8)
134#define AMDGPU_RESET_VMC (1 << 9)
135#define AMDGPU_RESET_MC (1 << 10)
136#define AMDGPU_RESET_DISPLAY (1 << 11)
137#define AMDGPU_RESET_UVD (1 << 12)
138#define AMDGPU_RESET_VCE (1 << 13)
139#define AMDGPU_RESET_VCE1 (1 << 14)
140
Alex Deucher97b2e202015-04-20 16:51:00 -0400141/* GFX current status */
142#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
143#define AMDGPU_GFX_SAFE_MODE 0x00000001L
144#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
145#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
146#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
147
148/* max cursor sizes (in pixels) */
149#define CIK_CURSOR_WIDTH 128
150#define CIK_CURSOR_HEIGHT 128
151
152struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400153struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400154struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800155struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400156struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400157struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400158
159enum amdgpu_cp_irq {
160 AMDGPU_CP_IRQ_GFX_EOP = 0,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
168 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
169
170 AMDGPU_CP_IRQ_LAST
171};
172
173enum amdgpu_sdma_irq {
174 AMDGPU_SDMA_IRQ_TRAP0 = 0,
175 AMDGPU_SDMA_IRQ_TRAP1,
176
177 AMDGPU_SDMA_IRQ_LAST
178};
179
180enum amdgpu_thermal_irq {
181 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
182 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
183
184 AMDGPU_THERMAL_IRQ_LAST
185};
186
Alex Deucher97b2e202015-04-20 16:51:00 -0400187int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400188 enum amd_ip_block_type block_type,
189 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400190int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400191 enum amd_ip_block_type block_type,
192 enum amd_powergating_state state);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400193int amdgpu_wait_for_idle(struct amdgpu_device *adev,
194 enum amd_ip_block_type block_type);
195bool amdgpu_is_idle(struct amdgpu_device *adev,
196 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400197
Alex Deuchera1255102016-10-13 17:41:13 -0400198#define AMDGPU_MAX_IP_NUM 16
199
200struct amdgpu_ip_block_status {
201 bool valid;
202 bool sw;
203 bool hw;
204 bool late_initialized;
205 bool hang;
206};
207
Alex Deucher97b2e202015-04-20 16:51:00 -0400208struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400209 const enum amd_ip_block_type type;
210 const u32 major;
211 const u32 minor;
212 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400213 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400214};
215
Alex Deuchera1255102016-10-13 17:41:13 -0400216struct amdgpu_ip_block {
217 struct amdgpu_ip_block_status status;
218 const struct amdgpu_ip_block_version *version;
219};
220
Alex Deucher97b2e202015-04-20 16:51:00 -0400221int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400223 u32 major, u32 minor);
224
Alex Deuchera1255102016-10-13 17:41:13 -0400225struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
226 enum amd_ip_block_type type);
227
228int amdgpu_ip_block_add(struct amdgpu_device *adev,
229 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400230
231/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
232struct amdgpu_buffer_funcs {
233 /* maximum bytes in a single operation */
234 uint32_t copy_max_bytes;
235
236 /* number of dw to reserve per operation */
237 unsigned copy_num_dw;
238
239 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800240 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400241 /* src addr in bytes */
242 uint64_t src_offset,
243 /* dst addr in bytes */
244 uint64_t dst_offset,
245 /* number of byte to transfer */
246 uint32_t byte_count);
247
248 /* maximum bytes in a single operation */
249 uint32_t fill_max_bytes;
250
251 /* number of dw to reserve per operation */
252 unsigned fill_num_dw;
253
254 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800255 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400256 /* value to write to memory */
257 uint32_t src_data,
258 /* dst addr in bytes */
259 uint64_t dst_offset,
260 /* number of byte to fill */
261 uint32_t byte_count);
262};
263
264/* provided by hw blocks that can write ptes, e.g., sdma */
265struct amdgpu_vm_pte_funcs {
266 /* copy pte entries from GART */
267 void (*copy_pte)(struct amdgpu_ib *ib,
268 uint64_t pe, uint64_t src,
269 unsigned count);
270 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200271 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
272 uint64_t value, unsigned count,
273 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400274 /* for linear pte/pde updates without addr mapping */
275 void (*set_pte_pde)(struct amdgpu_ib *ib,
276 uint64_t pe,
277 uint64_t addr, unsigned count,
278 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400279};
280
281/* provided by the gmc block */
282struct amdgpu_gart_funcs {
283 /* flush the vm tlb via mmio */
284 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
285 uint32_t vmid);
286 /* write pte/pde updates using the cpu */
287 int (*set_pte_pde)(struct amdgpu_device *adev,
288 void *cpu_pt_addr, /* cpu addr of page table */
289 uint32_t gpu_page_idx, /* pte/pde to update */
290 uint64_t addr, /* addr to write into pte/pde */
291 uint32_t flags); /* access flags */
292};
293
294/* provided by the ih block */
295struct amdgpu_ih_funcs {
296 /* ring read/write ptr handling, called from interrupt context */
297 u32 (*get_wptr)(struct amdgpu_device *adev);
298 void (*decode_iv)(struct amdgpu_device *adev,
299 struct amdgpu_iv_entry *entry);
300 void (*set_rptr)(struct amdgpu_device *adev);
301};
302
Alex Deucher97b2e202015-04-20 16:51:00 -0400303/*
304 * BIOS.
305 */
306bool amdgpu_get_bios(struct amdgpu_device *adev);
307bool amdgpu_read_bios(struct amdgpu_device *adev);
308
309/*
310 * Dummy page
311 */
312struct amdgpu_dummy_page {
313 struct page *page;
314 dma_addr_t addr;
315};
316int amdgpu_dummy_page_init(struct amdgpu_device *adev);
317void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
318
319
320/*
321 * Clocks
322 */
323
324#define AMDGPU_MAX_PPLL 3
325
326struct amdgpu_clock {
327 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
328 struct amdgpu_pll spll;
329 struct amdgpu_pll mpll;
330 /* 10 Khz units */
331 uint32_t default_mclk;
332 uint32_t default_sclk;
333 uint32_t default_dispclk;
334 uint32_t current_dispclk;
335 uint32_t dp_extclk;
336 uint32_t max_pixel_clock;
337};
338
339/*
Flora Cuic632d792016-08-02 11:32:41 +0800340 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400341 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400342struct amdgpu_bo_list_entry {
343 struct amdgpu_bo *robj;
344 struct ttm_validate_buffer tv;
345 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400346 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100347 struct page **user_pages;
348 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400349};
350
351struct amdgpu_bo_va_mapping {
352 struct list_head list;
353 struct interval_tree_node it;
354 uint64_t offset;
355 uint32_t flags;
356};
357
358/* bo virtual addresses in a specific vm */
359struct amdgpu_bo_va {
360 /* protected by bo being reserved */
361 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800362 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400363 unsigned ref_count;
364
Christian König7fc11952015-07-30 11:53:42 +0200365 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400366 struct list_head vm_status;
367
Christian König7fc11952015-07-30 11:53:42 +0200368 /* mappings for this bo_va */
369 struct list_head invalids;
370 struct list_head valids;
371
Alex Deucher97b2e202015-04-20 16:51:00 -0400372 /* constant after initialization */
373 struct amdgpu_vm *vm;
374 struct amdgpu_bo *bo;
375};
376
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800377#define AMDGPU_GEM_DOMAIN_MAX 0x3
378
Alex Deucher97b2e202015-04-20 16:51:00 -0400379struct amdgpu_bo {
Alex Deucher97b2e202015-04-20 16:51:00 -0400380 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100381 u32 prefered_domains;
382 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800383 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400384 struct ttm_placement placement;
385 struct ttm_buffer_object tbo;
386 struct ttm_bo_kmap_obj kmap;
387 u64 flags;
388 unsigned pin_count;
389 void *kptr;
390 u64 tiling_flags;
391 u64 metadata_flags;
392 void *metadata;
393 u32 metadata_size;
394 /* list of all virtual address to which this bo
395 * is associated to
396 */
397 struct list_head va;
398 /* Constant after initialization */
Alex Deucher97b2e202015-04-20 16:51:00 -0400399 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100400 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800401 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400402
403 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400404 struct amdgpu_mn *mn;
405 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800406 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400407};
408#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
409
410void amdgpu_gem_object_free(struct drm_gem_object *obj);
411int amdgpu_gem_object_open(struct drm_gem_object *obj,
412 struct drm_file *file_priv);
413void amdgpu_gem_object_close(struct drm_gem_object *obj,
414 struct drm_file *file_priv);
415unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
416struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200417struct drm_gem_object *
418amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
419 struct dma_buf_attachment *attach,
420 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400421struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
422 struct drm_gem_object *gobj,
423 int flags);
424int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
425void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
426struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
427void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
428void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
429int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
430
431/* sub-allocation manager, it has to be protected by another lock.
432 * By conception this is an helper for other part of the driver
433 * like the indirect buffer or semaphore, which both have their
434 * locking.
435 *
436 * Principe is simple, we keep a list of sub allocation in offset
437 * order (first entry has offset == 0, last entry has the highest
438 * offset).
439 *
440 * When allocating new object we first check if there is room at
441 * the end total_size - (last_object_offset + last_object_size) >=
442 * alloc_size. If so we allocate new object there.
443 *
444 * When there is not enough room at the end, we start waiting for
445 * each sub object until we reach object_offset+object_size >=
446 * alloc_size, this object then become the sub object we return.
447 *
448 * Alignment can't be bigger than page size.
449 *
450 * Hole are not considered for allocation to keep things simple.
451 * Assumption is that there won't be hole (all object on same
452 * alignment).
453 */
Christian König6ba60b82016-03-11 14:50:08 +0100454
455#define AMDGPU_SA_NUM_FENCE_LISTS 32
456
Alex Deucher97b2e202015-04-20 16:51:00 -0400457struct amdgpu_sa_manager {
458 wait_queue_head_t wq;
459 struct amdgpu_bo *bo;
460 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100461 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400462 struct list_head olist;
463 unsigned size;
464 uint64_t gpu_addr;
465 void *cpu_ptr;
466 uint32_t domain;
467 uint32_t align;
468};
469
Alex Deucher97b2e202015-04-20 16:51:00 -0400470/* sub-allocation buffer */
471struct amdgpu_sa_bo {
472 struct list_head olist;
473 struct list_head flist;
474 struct amdgpu_sa_manager *manager;
475 unsigned soffset;
476 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800477 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400478};
479
480/*
481 * GEM objects.
482 */
Christian König418aa0c2016-02-15 16:59:57 +0100483void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400484int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
485 int alignment, u32 initial_domain,
486 u64 flags, bool kernel,
487 struct drm_gem_object **obj);
488
489int amdgpu_mode_dumb_create(struct drm_file *file_priv,
490 struct drm_device *dev,
491 struct drm_mode_create_dumb *args);
492int amdgpu_mode_dumb_mmap(struct drm_file *filp,
493 struct drm_device *dev,
494 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800495int amdgpu_fence_slab_init(void);
496void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400497
498/*
499 * GART structures, functions & helpers
500 */
501struct amdgpu_mc;
502
503#define AMDGPU_GPU_PAGE_SIZE 4096
504#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
505#define AMDGPU_GPU_PAGE_SHIFT 12
506#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
507
508struct amdgpu_gart {
509 dma_addr_t table_addr;
510 struct amdgpu_bo *robj;
511 void *ptr;
512 unsigned num_gpu_pages;
513 unsigned num_cpu_pages;
514 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200515#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400516 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200517#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400518 bool ready;
519 const struct amdgpu_gart_funcs *gart_funcs;
520};
521
522int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
523void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
524int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
525void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
526int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
527void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
528int amdgpu_gart_init(struct amdgpu_device *adev);
529void amdgpu_gart_fini(struct amdgpu_device *adev);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400530void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400531 int pages);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400532int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400533 int pages, struct page **pagelist,
534 dma_addr_t *dma_addr, uint32_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800535int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400536
537/*
538 * GPU MC structures, functions & helpers
539 */
540struct amdgpu_mc {
541 resource_size_t aper_size;
542 resource_size_t aper_base;
543 resource_size_t agp_base;
544 /* for some chips with <= 32MB we need to lie
545 * about vram size near mc fb location */
546 u64 mc_vram_size;
547 u64 visible_vram_size;
548 u64 gtt_size;
549 u64 gtt_start;
550 u64 gtt_end;
551 u64 vram_start;
552 u64 vram_end;
553 unsigned vram_width;
554 u64 real_vram_size;
555 int vram_mtrr;
556 u64 gtt_base_align;
557 u64 mc_mask;
558 const struct firmware *fw; /* MC firmware */
559 uint32_t fw_version;
560 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800561 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800562 uint32_t srbm_soft_reset;
563 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400564};
565
566/*
567 * GPU doorbell structures, functions & helpers
568 */
569typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
570{
571 AMDGPU_DOORBELL_KIQ = 0x000,
572 AMDGPU_DOORBELL_HIQ = 0x001,
573 AMDGPU_DOORBELL_DIQ = 0x002,
574 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
575 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
576 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
577 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
578 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
579 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
580 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
581 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
582 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
583 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
584 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
585 AMDGPU_DOORBELL_IH = 0x1E8,
586 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
587 AMDGPU_DOORBELL_INVALID = 0xFFFF
588} AMDGPU_DOORBELL_ASSIGNMENT;
589
590struct amdgpu_doorbell {
591 /* doorbell mmio */
592 resource_size_t base;
593 resource_size_t size;
594 u32 __iomem *ptr;
595 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
596};
597
598void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
599 phys_addr_t *aperture_base,
600 size_t *aperture_size,
601 size_t *start_offset);
602
603/*
604 * IRQS.
605 */
606
607struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900608 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400609 struct work_struct unpin_work;
610 struct amdgpu_device *adev;
611 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900612 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400613 uint64_t base;
614 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200615 struct amdgpu_bo *old_abo;
Christian König1ffd2652015-08-11 17:29:52 +0200616 struct fence *excl;
617 unsigned shared_count;
618 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100619 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400620 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400621};
622
623
624/*
625 * CP & rings.
626 */
627
628struct amdgpu_ib {
629 struct amdgpu_sa_bo *sa_bo;
630 uint32_t length_dw;
631 uint64_t gpu_addr;
632 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800633 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400634};
635
Nils Wallménius62250a92016-04-10 16:30:00 +0200636extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800637
Christian König50838c82016-02-03 13:44:52 +0100638int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800639 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100640int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
641 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800642
Christian Königa5fb4ec2016-06-29 15:10:31 +0200643void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100644void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100645int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100646 struct amd_sched_entity *entity, void *owner,
647 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800648
Alex Deucher97b2e202015-04-20 16:51:00 -0400649/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400650 * context related structures
651 */
652
Christian König21c16bf2015-07-07 17:24:49 +0200653struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200654 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800655 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200656 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200657};
658
Alex Deucher97b2e202015-04-20 16:51:00 -0400659struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400660 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800661 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400662 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200663 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800664 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200665 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800666 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400667};
668
669struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400670 struct amdgpu_device *adev;
671 struct mutex lock;
672 /* protected by lock */
673 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400674};
675
Alex Deucher0b492a42015-08-16 22:48:26 -0400676struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
677int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
678
Christian König21c16bf2015-07-07 17:24:49 +0200679uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200680 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200681struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
682 struct amdgpu_ring *ring, uint64_t seq);
683
Alex Deucher0b492a42015-08-16 22:48:26 -0400684int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *filp);
686
Christian Königefd4ccb2015-08-04 16:20:31 +0200687void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
688void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400689
Alex Deucher97b2e202015-04-20 16:51:00 -0400690/*
691 * file private structure
692 */
693
694struct amdgpu_fpriv {
695 struct amdgpu_vm vm;
696 struct mutex bo_list_lock;
697 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400698 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400699};
700
701/*
702 * residency list
703 */
704
705struct amdgpu_bo_list {
706 struct mutex lock;
707 struct amdgpu_bo *gds_obj;
708 struct amdgpu_bo *gws_obj;
709 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100710 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400711 unsigned num_entries;
712 struct amdgpu_bo_list_entry *array;
713};
714
715struct amdgpu_bo_list *
716amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100717void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
718 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400719void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
720void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
721
722/*
723 * GFX stuff
724 */
725#include "clearstate_defs.h"
726
Alex Deucher79e54122016-04-08 15:45:13 -0400727struct amdgpu_rlc_funcs {
728 void (*enter_safe_mode)(struct amdgpu_device *adev);
729 void (*exit_safe_mode)(struct amdgpu_device *adev);
730};
731
Alex Deucher97b2e202015-04-20 16:51:00 -0400732struct amdgpu_rlc {
733 /* for power gating */
734 struct amdgpu_bo *save_restore_obj;
735 uint64_t save_restore_gpu_addr;
736 volatile uint32_t *sr_ptr;
737 const u32 *reg_list;
738 u32 reg_list_size;
739 /* for clear state */
740 struct amdgpu_bo *clear_state_obj;
741 uint64_t clear_state_gpu_addr;
742 volatile uint32_t *cs_ptr;
743 const struct cs_section_def *cs_data;
744 u32 clear_state_size;
745 /* for cp tables */
746 struct amdgpu_bo *cp_table_obj;
747 uint64_t cp_table_gpu_addr;
748 volatile uint32_t *cp_table_ptr;
749 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400750
751 /* safe mode for updating CG/PG state */
752 bool in_safe_mode;
753 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400754
755 /* for firmware data */
756 u32 save_and_restore_offset;
757 u32 clear_state_descriptor_offset;
758 u32 avail_scratch_ram_locations;
759 u32 reg_restore_list_size;
760 u32 reg_list_format_start;
761 u32 reg_list_format_separate_start;
762 u32 starting_offsets_start;
763 u32 reg_list_format_size_bytes;
764 u32 reg_list_size_bytes;
765
766 u32 *register_list_format;
767 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400768};
769
770struct amdgpu_mec {
771 struct amdgpu_bo *hpd_eop_obj;
772 u64 hpd_eop_gpu_addr;
773 u32 num_pipe;
774 u32 num_mec;
775 u32 num_queue;
776};
777
778/*
779 * GPU scratch registers structures, functions & helpers
780 */
781struct amdgpu_scratch {
782 unsigned num_reg;
783 uint32_t reg_base;
784 bool free[32];
785 uint32_t reg[32];
786};
787
788/*
789 * GFX configurations
790 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400791#define AMDGPU_GFX_MAX_SE 4
792#define AMDGPU_GFX_MAX_SH_PER_SE 2
793
794struct amdgpu_rb_config {
795 uint32_t rb_backend_disable;
796 uint32_t user_rb_backend_disable;
797 uint32_t raster_config;
798 uint32_t raster_config_1;
799};
800
Alex Deucher97b2e202015-04-20 16:51:00 -0400801struct amdgpu_gca_config {
802 unsigned max_shader_engines;
803 unsigned max_tile_pipes;
804 unsigned max_cu_per_sh;
805 unsigned max_sh_per_se;
806 unsigned max_backends_per_se;
807 unsigned max_texture_channel_caches;
808 unsigned max_gprs;
809 unsigned max_gs_threads;
810 unsigned max_hw_contexts;
811 unsigned sc_prim_fifo_size_frontend;
812 unsigned sc_prim_fifo_size_backend;
813 unsigned sc_hiz_tile_fifo_size;
814 unsigned sc_earlyz_tile_fifo_size;
815
816 unsigned num_tile_pipes;
817 unsigned backend_enable_mask;
818 unsigned mem_max_burst_length_bytes;
819 unsigned mem_row_size_in_kb;
820 unsigned shader_engine_tile_size;
821 unsigned num_gpus;
822 unsigned multi_gpu_tile_size;
823 unsigned mc_arb_ramcfg;
824 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500825 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400826
827 uint32_t tile_mode_array[32];
828 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400829
830 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400831};
832
Alex Deucher7dae69a2016-05-03 16:25:53 -0400833struct amdgpu_cu_info {
834 uint32_t number; /* total active CU number */
835 uint32_t ao_cu_mask;
836 uint32_t bitmap[4][4];
837};
838
Alex Deucherb95e31f2016-07-07 15:01:42 -0400839struct amdgpu_gfx_funcs {
840 /* get the gpu clock counter */
841 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400842 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400843};
844
Alex Deucher97b2e202015-04-20 16:51:00 -0400845struct amdgpu_gfx {
846 struct mutex gpu_clock_mutex;
847 struct amdgpu_gca_config config;
848 struct amdgpu_rlc rlc;
849 struct amdgpu_mec mec;
850 struct amdgpu_scratch scratch;
851 const struct firmware *me_fw; /* ME firmware */
852 uint32_t me_fw_version;
853 const struct firmware *pfp_fw; /* PFP firmware */
854 uint32_t pfp_fw_version;
855 const struct firmware *ce_fw; /* CE firmware */
856 uint32_t ce_fw_version;
857 const struct firmware *rlc_fw; /* RLC firmware */
858 uint32_t rlc_fw_version;
859 const struct firmware *mec_fw; /* MEC firmware */
860 uint32_t mec_fw_version;
861 const struct firmware *mec2_fw; /* MEC2 firmware */
862 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800863 uint32_t me_feature_version;
864 uint32_t ce_feature_version;
865 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800866 uint32_t rlc_feature_version;
867 uint32_t mec_feature_version;
868 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -0400869 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
870 unsigned num_gfx_rings;
871 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
872 unsigned num_compute_rings;
873 struct amdgpu_irq_src eop_irq;
874 struct amdgpu_irq_src priv_reg_irq;
875 struct amdgpu_irq_src priv_inst_irq;
876 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -0400877 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +0800878 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -0400879 unsigned ce_ram_size;
880 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -0400881 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +0800882
883 /* reset mask */
884 uint32_t grbm_soft_reset;
885 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400886};
887
Christian Königb07c60c2016-01-31 12:29:04 +0100888int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -0400889 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +0200890void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
891 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +0100892int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +0100893 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +0800894 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400895int amdgpu_ib_pool_init(struct amdgpu_device *adev);
896void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
897int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400898
899/*
900 * CS.
901 */
902struct amdgpu_cs_chunk {
903 uint32_t chunk_id;
904 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +0200905 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -0400906};
907
908struct amdgpu_cs_parser {
909 struct amdgpu_device *adev;
910 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +0200911 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +0100912
Alex Deucher97b2e202015-04-20 16:51:00 -0400913 /* chunks */
914 unsigned nchunks;
915 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -0400916
Christian König50838c82016-02-03 13:44:52 +0100917 /* scheduler job object */
918 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400919
Christian Königc3cca412015-12-15 14:41:33 +0100920 /* buffer objects */
921 struct ww_acquire_ctx ticket;
922 struct amdgpu_bo_list *bo_list;
923 struct amdgpu_bo_list_entry vm_pd;
924 struct list_head validated;
925 struct fence *fence;
926 uint64_t bytes_moved_threshold;
927 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200928 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -0400929
930 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +0100931 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -0400932};
933
Monk Liu753ad492016-08-26 13:28:28 +0800934#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
935#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
936#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
937
Chunming Zhoubb977d32015-08-18 15:16:40 +0800938struct amdgpu_job {
939 struct amd_sched_job base;
940 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +0200941 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100942 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +0100943 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800944 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +0800945 struct fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +0800946 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800947 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +0100948 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +0800949 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800950 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +0200951 unsigned vm_id;
952 uint64_t vm_pd_addr;
953 uint32_t gds_base, gds_size;
954 uint32_t gws_base, gws_size;
955 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +0200956
957 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +0200958 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +0200959 uint64_t uf_sequence;
960
Chunming Zhoubb977d32015-08-18 15:16:40 +0800961};
Junwei Zhanga6db8a32015-09-09 09:21:19 +0800962#define to_amdgpu_job(sched_job) \
963 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +0800964
Christian König7270f832016-01-31 11:00:41 +0100965static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
966 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -0400967{
Christian König50838c82016-02-03 13:44:52 +0100968 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -0400969}
970
Christian König7270f832016-01-31 11:00:41 +0100971static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
972 uint32_t ib_idx, int idx,
973 uint32_t value)
974{
Christian König50838c82016-02-03 13:44:52 +0100975 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +0100976}
977
Alex Deucher97b2e202015-04-20 16:51:00 -0400978/*
979 * Writeback
980 */
981#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
982
983struct amdgpu_wb {
984 struct amdgpu_bo *wb_obj;
985 volatile uint32_t *wb;
986 uint64_t gpu_addr;
987 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
988 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
989};
990
991int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
992void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
993
Alex Deucherd0dd7f02015-11-11 19:45:06 -0500994void amdgpu_get_pcie_info(struct amdgpu_device *adev);
995
Alex Deucher97b2e202015-04-20 16:51:00 -0400996/*
997 * UVD
998 */
Arindam Nathc0365542016-04-12 13:46:15 +0200999#define AMDGPU_DEFAULT_UVD_HANDLES 10
1000#define AMDGPU_MAX_UVD_HANDLES 40
1001#define AMDGPU_UVD_STACK_SIZE (200*1024)
1002#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1003#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1004#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001005
1006struct amdgpu_uvd {
1007 struct amdgpu_bo *vcpu_bo;
1008 void *cpu_addr;
1009 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001010 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001011 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001012 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001013 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1014 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1015 struct delayed_work idle_work;
1016 const struct firmware *fw; /* UVD firmware */
1017 struct amdgpu_ring ring;
1018 struct amdgpu_irq_src irq;
1019 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001020 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001021 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001022 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001023};
1024
1025/*
1026 * VCE
1027 */
1028#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001029#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1030
Alex Deucher6a585772015-07-10 14:16:24 -04001031#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1032#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1033
Alex Deucher97b2e202015-04-20 16:51:00 -04001034struct amdgpu_vce {
1035 struct amdgpu_bo *vcpu_bo;
1036 uint64_t gpu_addr;
1037 unsigned fw_version;
1038 unsigned fb_version;
1039 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1040 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001041 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001042 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001043 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001044 const struct firmware *fw; /* VCE firmware */
1045 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1046 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001047 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001048 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001049 uint32_t srbm_soft_reset;
Alex Deucher75c65482016-08-24 16:56:21 -04001050 unsigned num_rings;
Alex Deucher97b2e202015-04-20 16:51:00 -04001051};
1052
1053/*
1054 * SDMA
1055 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001056struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001057 /* SDMA firmware */
1058 const struct firmware *fw;
1059 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001060 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001061
1062 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001063 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001064};
1065
Alex Deucherc113ea12015-10-08 16:30:37 -04001066struct amdgpu_sdma {
1067 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001068#ifdef CONFIG_DRM_AMDGPU_SI
1069 //SI DMA has a difference trap irq number for the second engine
1070 struct amdgpu_irq_src trap_irq_1;
1071#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001072 struct amdgpu_irq_src trap_irq;
1073 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001074 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001075 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001076};
1077
Alex Deucher97b2e202015-04-20 16:51:00 -04001078/*
1079 * Firmware
1080 */
1081struct amdgpu_firmware {
1082 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1083 bool smu_load;
1084 struct amdgpu_bo *fw_buf;
1085 unsigned int fw_size;
1086};
1087
1088/*
1089 * Benchmarking
1090 */
1091void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1092
1093
1094/*
1095 * Testing
1096 */
1097void amdgpu_test_moves(struct amdgpu_device *adev);
1098void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1099 struct amdgpu_ring *cpA,
1100 struct amdgpu_ring *cpB);
1101void amdgpu_test_syncing(struct amdgpu_device *adev);
1102
1103/*
1104 * MMU Notifier
1105 */
1106#if defined(CONFIG_MMU_NOTIFIER)
1107int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1108void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1109#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001110static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001111{
1112 return -ENODEV;
1113}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001114static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001115#endif
1116
1117/*
1118 * Debugfs
1119 */
1120struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001121 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001122 unsigned num_files;
1123};
1124
1125int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001126 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001127 unsigned nfiles);
1128int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1129
1130#if defined(CONFIG_DEBUG_FS)
1131int amdgpu_debugfs_init(struct drm_minor *minor);
1132void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1133#endif
1134
Huang Rui50ab2532016-06-12 15:51:09 +08001135int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1136
Alex Deucher97b2e202015-04-20 16:51:00 -04001137/*
1138 * amdgpu smumgr functions
1139 */
1140struct amdgpu_smumgr_funcs {
1141 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1142 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1143 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1144};
1145
1146/*
1147 * amdgpu smumgr
1148 */
1149struct amdgpu_smumgr {
1150 struct amdgpu_bo *toc_buf;
1151 struct amdgpu_bo *smu_buf;
1152 /* asic priv smu data */
1153 void *priv;
1154 spinlock_t smu_lock;
1155 /* smumgr functions */
1156 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1157 /* ucode loading complete flag */
1158 uint32_t fw_flags;
1159};
1160
1161/*
1162 * ASIC specific register table accessible by UMD
1163 */
1164struct amdgpu_allowed_register_entry {
1165 uint32_t reg_offset;
1166 bool untouched;
1167 bool grbm_indexed;
1168};
1169
Alex Deucher97b2e202015-04-20 16:51:00 -04001170/*
1171 * ASIC specific functions.
1172 */
1173struct amdgpu_asic_funcs {
1174 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001175 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1176 u8 *bios, u32 length_bytes);
Monk Liu4e99a442016-03-31 13:26:59 +08001177 void (*detect_hw_virtualization) (struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001178 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1179 u32 sh_num, u32 reg_offset, u32 *value);
1180 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1181 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001182 /* get the reference clock */
1183 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001184 /* MM block clocks */
1185 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1186 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001187 /* static power management */
1188 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1189 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001190};
1191
1192/*
1193 * IOCTL.
1194 */
1195int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1196 struct drm_file *filp);
1197int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1198 struct drm_file *filp);
1199
1200int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1201 struct drm_file *filp);
1202int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1203 struct drm_file *filp);
1204int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *filp);
1206int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1207 struct drm_file *filp);
1208int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1209 struct drm_file *filp);
1210int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1211 struct drm_file *filp);
1212int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1213int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1214
1215int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1216 struct drm_file *filp);
1217
1218/* VRAM scratch page for HDP bug, default vram page */
1219struct amdgpu_vram_scratch {
1220 struct amdgpu_bo *robj;
1221 volatile uint32_t *ptr;
1222 u64 gpu_addr;
1223};
1224
1225/*
1226 * ACPI
1227 */
1228struct amdgpu_atif_notification_cfg {
1229 bool enabled;
1230 int command_code;
1231};
1232
1233struct amdgpu_atif_notifications {
1234 bool display_switch;
1235 bool expansion_mode_change;
1236 bool thermal_state;
1237 bool forced_power_state;
1238 bool system_power_state;
1239 bool display_conf_change;
1240 bool px_gfx_switch;
1241 bool brightness_change;
1242 bool dgpu_display_event;
1243};
1244
1245struct amdgpu_atif_functions {
1246 bool system_params;
1247 bool sbios_requests;
1248 bool select_active_disp;
1249 bool lid_state;
1250 bool get_tv_standard;
1251 bool set_tv_standard;
1252 bool get_panel_expansion_mode;
1253 bool set_panel_expansion_mode;
1254 bool temperature_change;
1255 bool graphics_device_types;
1256};
1257
1258struct amdgpu_atif {
1259 struct amdgpu_atif_notifications notifications;
1260 struct amdgpu_atif_functions functions;
1261 struct amdgpu_atif_notification_cfg notification_cfg;
1262 struct amdgpu_encoder *encoder_for_bl;
1263};
1264
1265struct amdgpu_atcs_functions {
1266 bool get_ext_state;
1267 bool pcie_perf_req;
1268 bool pcie_dev_rdy;
1269 bool pcie_bus_width;
1270};
1271
1272struct amdgpu_atcs {
1273 struct amdgpu_atcs_functions functions;
1274};
1275
Alex Deucher97b2e202015-04-20 16:51:00 -04001276/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001277 * CGS
1278 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001279struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1280void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001281
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001282/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001283 * Core structure, functions and helpers.
1284 */
1285typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1286typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1287
1288typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1289typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1290
1291struct amdgpu_device {
1292 struct device *dev;
1293 struct drm_device *ddev;
1294 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001295
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001296#ifdef CONFIG_DRM_AMD_ACP
1297 struct amdgpu_acp acp;
1298#endif
1299
Alex Deucher97b2e202015-04-20 16:51:00 -04001300 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001301 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001302 uint32_t family;
1303 uint32_t rev_id;
1304 uint32_t external_rev_id;
1305 unsigned long flags;
1306 int usec_timeout;
1307 const struct amdgpu_asic_funcs *asic_funcs;
1308 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001309 bool need_dma32;
1310 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001311 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001312 struct notifier_block acpi_nb;
1313 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1314 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001315 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001316#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001317 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001318#endif
1319 struct amdgpu_atif atif;
1320 struct amdgpu_atcs atcs;
1321 struct mutex srbm_mutex;
1322 /* GRBM index mutex. Protects concurrent access to GRBM index */
1323 struct mutex grbm_idx_mutex;
1324 struct dev_pm_domain vga_pm_domain;
1325 bool have_disp_power_ref;
1326
1327 /* BIOS */
1328 uint8_t *bios;
1329 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001330 struct amdgpu_bo *stollen_vga_memory;
1331 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1332
1333 /* Register/doorbell mmio */
1334 resource_size_t rmmio_base;
1335 resource_size_t rmmio_size;
1336 void __iomem *rmmio;
1337 /* protects concurrent MM_INDEX/DATA based register access */
1338 spinlock_t mmio_idx_lock;
1339 /* protects concurrent SMC based register access */
1340 spinlock_t smc_idx_lock;
1341 amdgpu_rreg_t smc_rreg;
1342 amdgpu_wreg_t smc_wreg;
1343 /* protects concurrent PCIE register access */
1344 spinlock_t pcie_idx_lock;
1345 amdgpu_rreg_t pcie_rreg;
1346 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001347 amdgpu_rreg_t pciep_rreg;
1348 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001349 /* protects concurrent UVD register access */
1350 spinlock_t uvd_ctx_idx_lock;
1351 amdgpu_rreg_t uvd_ctx_rreg;
1352 amdgpu_wreg_t uvd_ctx_wreg;
1353 /* protects concurrent DIDT register access */
1354 spinlock_t didt_idx_lock;
1355 amdgpu_rreg_t didt_rreg;
1356 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001357 /* protects concurrent gc_cac register access */
1358 spinlock_t gc_cac_idx_lock;
1359 amdgpu_rreg_t gc_cac_rreg;
1360 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001361 /* protects concurrent ENDPOINT (audio) register access */
1362 spinlock_t audio_endpt_idx_lock;
1363 amdgpu_block_rreg_t audio_endpt_rreg;
1364 amdgpu_block_wreg_t audio_endpt_wreg;
1365 void __iomem *rio_mem;
1366 resource_size_t rio_mem_size;
1367 struct amdgpu_doorbell doorbell;
1368
1369 /* clock/pll info */
1370 struct amdgpu_clock clock;
1371
1372 /* MC */
1373 struct amdgpu_mc mc;
1374 struct amdgpu_gart gart;
1375 struct amdgpu_dummy_page dummy_page;
1376 struct amdgpu_vm_manager vm_manager;
1377
1378 /* memory management */
1379 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001380 struct amdgpu_vram_scratch vram_scratch;
1381 struct amdgpu_wb wb;
1382 atomic64_t vram_usage;
1383 atomic64_t vram_vis_usage;
1384 atomic64_t gtt_usage;
1385 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001386 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02001387 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001388
Marek Olšák95844d22016-08-17 23:49:27 +02001389 /* data for buffer migration throttling */
1390 struct {
1391 spinlock_t lock;
1392 s64 last_update_us;
1393 s64 accum_us; /* accumulated microseconds */
1394 u32 log2_max_MBps;
1395 } mm_stats;
1396
Alex Deucher97b2e202015-04-20 16:51:00 -04001397 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001398 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001399 struct amdgpu_mode_info mode_info;
1400 struct work_struct hotplug_work;
1401 struct amdgpu_irq_src crtc_irq;
1402 struct amdgpu_irq_src pageflip_irq;
1403 struct amdgpu_irq_src hpd_irq;
1404
1405 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001406 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001407 unsigned num_rings;
1408 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1409 bool ib_pool_ready;
1410 struct amdgpu_sa_manager ring_tmp_bo;
1411
1412 /* interrupts */
1413 struct amdgpu_irq irq;
1414
Alex Deucher1f7371b2015-12-02 17:46:21 -05001415 /* powerplay */
1416 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001417 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001418 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001419
Alex Deucher97b2e202015-04-20 16:51:00 -04001420 /* dpm */
1421 struct amdgpu_pm pm;
1422 u32 cg_flags;
1423 u32 pg_flags;
1424
1425 /* amdgpu smumgr */
1426 struct amdgpu_smumgr smu;
1427
1428 /* gfx */
1429 struct amdgpu_gfx gfx;
1430
1431 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001432 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001433
1434 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04001435 struct amdgpu_uvd uvd;
1436
1437 /* vce */
1438 struct amdgpu_vce vce;
1439
1440 /* firmwares */
1441 struct amdgpu_firmware firmware;
1442
1443 /* GDS */
1444 struct amdgpu_gds gds;
1445
Alex Deuchera1255102016-10-13 17:41:13 -04001446 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001447 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001448 struct mutex mn_lock;
1449 DECLARE_HASHTABLE(mn_hash, 7);
1450
1451 /* tracking pinned memory */
1452 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001453 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001454 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001455
1456 /* amdkfd interface */
1457 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001458
Alex Deucher7e471e62016-02-01 11:13:04 -05001459 struct amdgpu_virtualization virtualization;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001460
1461 /* link all shadow bo */
1462 struct list_head shadow_list;
1463 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001464 /* link all gtt */
1465 spinlock_t gtt_list_lock;
1466 struct list_head gtt_list;
1467
Alex Deucher97b2e202015-04-20 16:51:00 -04001468};
1469
Christian Königa7d64de2016-09-15 14:58:48 +02001470static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1471{
1472 return container_of(bdev, struct amdgpu_device, mman.bdev);
1473}
1474
Alex Deucher97b2e202015-04-20 16:51:00 -04001475bool amdgpu_device_is_px(struct drm_device *dev);
1476int amdgpu_device_init(struct amdgpu_device *adev,
1477 struct drm_device *ddev,
1478 struct pci_dev *pdev,
1479 uint32_t flags);
1480void amdgpu_device_fini(struct amdgpu_device *adev);
1481int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1482
1483uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
1484 bool always_indirect);
1485void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
1486 bool always_indirect);
1487u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1488void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1489
1490u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1491void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
1492
1493/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001494 * Registers read & write functions.
1495 */
1496#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
1497#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
1498#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
1499#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
1500#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
1501#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1502#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1503#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1504#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001505#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1506#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001507#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1508#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1509#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1510#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1511#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1512#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001513#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1514#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001515#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1516#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1517#define WREG32_P(reg, val, mask) \
1518 do { \
1519 uint32_t tmp_ = RREG32(reg); \
1520 tmp_ &= (mask); \
1521 tmp_ |= ((val) & ~(mask)); \
1522 WREG32(reg, tmp_); \
1523 } while (0)
1524#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1525#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1526#define WREG32_PLL_P(reg, val, mask) \
1527 do { \
1528 uint32_t tmp_ = RREG32_PLL(reg); \
1529 tmp_ &= (mask); \
1530 tmp_ |= ((val) & ~(mask)); \
1531 WREG32_PLL(reg, tmp_); \
1532 } while (0)
1533#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1534#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1535#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1536
1537#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1538#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
1539
1540#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1541#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1542
1543#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1544 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1545 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1546
1547#define REG_GET_FIELD(value, reg, field) \
1548 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1549
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001550#define WREG32_FIELD(reg, field, val) \
1551 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1552
Alex Deucher97b2e202015-04-20 16:51:00 -04001553/*
1554 * BIOS helpers.
1555 */
1556#define RBIOS8(i) (adev->bios[i])
1557#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1558#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1559
1560/*
1561 * RING helpers.
1562 */
1563static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
1564{
1565 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08001566 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04001567 ring->ring[ring->wptr++] = v;
1568 ring->wptr &= ring->ptr_mask;
1569 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04001570}
1571
Alex Deucherc113ea12015-10-08 16:30:37 -04001572static inline struct amdgpu_sdma_instance *
1573amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001574{
1575 struct amdgpu_device *adev = ring->adev;
1576 int i;
1577
Alex Deucherc113ea12015-10-08 16:30:37 -04001578 for (i = 0; i < adev->sdma.num_instances; i++)
1579 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001580 break;
1581
1582 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001583 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001584 else
1585 return NULL;
1586}
1587
Alex Deucher97b2e202015-04-20 16:51:00 -04001588/*
1589 * ASICs macro.
1590 */
1591#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1592#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001593#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1594#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1595#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001596#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1597#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1598#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001599#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001600#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Monk Liu4e99a442016-03-31 13:26:59 +08001601#define amdgpu_asic_detect_hw_virtualization(adev) (adev)->asic_funcs->detect_hw_virtualization((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001602#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001603#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1604#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
1605#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001606#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001607#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001608#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1609#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001610#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001611#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1612#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1613#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001614#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001615#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001616#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001617#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001618#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001619#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001620#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001621#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001622#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Christian König9e5d53092016-01-31 12:20:55 +01001623#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001624#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1625#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001626#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1627#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1628#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
1629#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
1630#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1631#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
1632#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
1633#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1634#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1635#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1636#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1637#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1638#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001639#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001640#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1641#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1642#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1643#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
1644#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001645#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001646#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001647#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001648#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001649#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
1650
1651/* Common functions */
1652int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001653bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001654void amdgpu_pci_config_reset(struct amdgpu_device *adev);
1655bool amdgpu_card_posted(struct amdgpu_device *adev);
1656void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001657
Alex Deucher97b2e202015-04-20 16:51:00 -04001658int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
1659int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
1660 u32 ip_instance, u32 ring,
1661 struct amdgpu_ring **out_ring);
Christian König765e7fb2016-09-15 15:06:50 +02001662void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001663bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001664int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001665int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1666 uint32_t flags);
1667bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001668struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001669bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1670 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001671bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1672 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001673bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
1674uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1675 struct ttm_mem_reg *mem);
1676void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
1677void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1678void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Ken Wanga693e052016-07-27 19:18:01 +08001679u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
1680int amdgpu_ttm_global_init(struct amdgpu_device *adev);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001681int amdgpu_ttm_init(struct amdgpu_device *adev);
1682void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001683void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1684 const u32 *registers,
1685 const u32 array_size);
1686
1687bool amdgpu_device_is_px(struct drm_device *dev);
1688/* atpx handler */
1689#if defined(CONFIG_VGA_SWITCHEROO)
1690void amdgpu_register_atpx_handler(void);
1691void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001692bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001693bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001694bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001695#else
1696static inline void amdgpu_register_atpx_handler(void) {}
1697static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001698static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001699static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001700static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001701#endif
1702
1703/*
1704 * KMS
1705 */
1706extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001707extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001708
1709int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1710int amdgpu_driver_unload_kms(struct drm_device *dev);
1711void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1712int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1713void amdgpu_driver_postclose_kms(struct drm_device *dev,
1714 struct drm_file *file_priv);
1715void amdgpu_driver_preclose_kms(struct drm_device *dev,
1716 struct drm_file *file_priv);
Alex Deucher810ddc32016-08-23 13:25:49 -04001717int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1718int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001719u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1720int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1721void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1722int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04001723 int *max_error,
1724 struct timeval *vblank_time,
1725 unsigned flags);
1726long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1727 unsigned long arg);
1728
1729/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001730 * functions used by amdgpu_encoder.c
1731 */
1732struct amdgpu_afmt_acr {
1733 u32 clock;
1734
1735 int n_32khz;
1736 int cts_32khz;
1737
1738 int n_44_1khz;
1739 int cts_44_1khz;
1740
1741 int n_48khz;
1742 int cts_48khz;
1743
1744};
1745
1746struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1747
1748/* amdgpu_acpi.c */
1749#if defined(CONFIG_ACPI)
1750int amdgpu_acpi_init(struct amdgpu_device *adev);
1751void amdgpu_acpi_fini(struct amdgpu_device *adev);
1752bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1753int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1754 u8 perf_req, bool advertise);
1755int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1756#else
1757static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1758static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1759#endif
1760
1761struct amdgpu_bo_va_mapping *
1762amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1763 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001764int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001765
1766#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001767#endif