blob: 3bef5c9fc9260b1210928da4e912784fe3d3c855 [file] [log] [blame]
Zhi Wang2707e442016-03-28 23:23:16 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Zhi Wang <zhi.a.wang@intel.com>
25 * Zhenyu Wang <zhenyuw@linux.intel.com>
26 * Xiao Zheng <xiao.zheng@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Bing Niu <bing.niu@intel.com>
31 *
32 */
33
34#ifndef _GVT_GTT_H_
35#define _GVT_GTT_H_
36
Zhi Wang9556e112017-10-10 13:51:32 +080037#define I915_GTT_PAGE_SHIFT 12
38#define I915_GTT_PAGE_MASK (~(I915_GTT_PAGE_SIZE - 1))
Zhi Wang2707e442016-03-28 23:23:16 +080039
40struct intel_vgpu_mm;
41
42#define INTEL_GVT_GTT_HASH_BITS 8
43#define INTEL_GVT_INVALID_ADDR (~0UL)
44
45struct intel_gvt_gtt_entry {
46 u64 val64;
47 int type;
48};
49
50struct intel_gvt_gtt_pte_ops {
Changbin Du4b2dbbc2017-08-02 15:06:37 +080051 int (*get_entry)(void *pt,
52 struct intel_gvt_gtt_entry *e,
53 unsigned long index,
54 bool hypervisor_access,
55 unsigned long gpa,
56 struct intel_vgpu *vgpu);
57 int (*set_entry)(void *pt,
58 struct intel_gvt_gtt_entry *e,
59 unsigned long index,
60 bool hypervisor_access,
61 unsigned long gpa,
62 struct intel_vgpu *vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +080063 bool (*test_present)(struct intel_gvt_gtt_entry *e);
64 void (*clear_present)(struct intel_gvt_gtt_entry *e);
Zhi Wang655c64e2017-10-10 17:24:26 +080065 void (*set_present)(struct intel_gvt_gtt_entry *e);
Zhi Wang2707e442016-03-28 23:23:16 +080066 bool (*test_pse)(struct intel_gvt_gtt_entry *e);
67 void (*set_pfn)(struct intel_gvt_gtt_entry *e, unsigned long pfn);
68 unsigned long (*get_pfn)(struct intel_gvt_gtt_entry *e);
69};
70
71struct intel_gvt_gtt_gma_ops {
72 unsigned long (*gma_to_ggtt_pte_index)(unsigned long gma);
73 unsigned long (*gma_to_pte_index)(unsigned long gma);
74 unsigned long (*gma_to_pde_index)(unsigned long gma);
75 unsigned long (*gma_to_l3_pdp_index)(unsigned long gma);
76 unsigned long (*gma_to_l4_pdp_index)(unsigned long gma);
77 unsigned long (*gma_to_pml4_index)(unsigned long gma);
78};
79
80struct intel_gvt_gtt {
81 struct intel_gvt_gtt_pte_ops *pte_ops;
82 struct intel_gvt_gtt_gma_ops *gma_ops;
83 int (*mm_alloc_page_table)(struct intel_vgpu_mm *mm);
84 void (*mm_free_page_table)(struct intel_vgpu_mm *mm);
85 struct list_head oos_page_use_list_head;
86 struct list_head oos_page_free_list_head;
Changbin Duede9d0c2018-01-30 19:19:40 +080087 struct list_head ppgtt_mm_lru_list_head;
Ping Gaod650ac02016-12-08 10:14:48 +080088
Zhi Wang22115ce2017-10-10 14:34:11 +080089 struct page *scratch_page;
90 unsigned long scratch_mfn;
Zhi Wang2707e442016-03-28 23:23:16 +080091};
92
Ping Gao3b6411c2016-11-04 13:47:35 +080093typedef enum {
94 GTT_TYPE_INVALID = -1,
95
96 GTT_TYPE_GGTT_PTE,
97
98 GTT_TYPE_PPGTT_PTE_4K_ENTRY,
99 GTT_TYPE_PPGTT_PTE_2M_ENTRY,
100 GTT_TYPE_PPGTT_PTE_1G_ENTRY,
101
102 GTT_TYPE_PPGTT_PTE_ENTRY,
103
104 GTT_TYPE_PPGTT_PDE_ENTRY,
105 GTT_TYPE_PPGTT_PDP_ENTRY,
106 GTT_TYPE_PPGTT_PML4_ENTRY,
107
108 GTT_TYPE_PPGTT_ROOT_ENTRY,
109
110 GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
111 GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
112
113 GTT_TYPE_PPGTT_ENTRY,
114
115 GTT_TYPE_PPGTT_PTE_PT,
116 GTT_TYPE_PPGTT_PDE_PT,
117 GTT_TYPE_PPGTT_PDP_PT,
118 GTT_TYPE_PPGTT_PML4_PT,
119
120 GTT_TYPE_MAX,
121} intel_gvt_gtt_type_t;
122
Changbin Duede9d0c2018-01-30 19:19:40 +0800123enum intel_gvt_mm_type {
124 INTEL_GVT_MM_GGTT,
125 INTEL_GVT_MM_PPGTT,
126};
127
128#define GVT_RING_CTX_NR_PDPS GEN8_3LVL_PDPES
129
Zhi Wang2707e442016-03-28 23:23:16 +0800130struct intel_vgpu_mm {
Changbin Duede9d0c2018-01-30 19:19:40 +0800131 enum intel_gvt_mm_type type;
132 struct intel_vgpu *vgpu;
Zhi Wang2707e442016-03-28 23:23:16 +0800133
Zhi Wang2707e442016-03-28 23:23:16 +0800134 struct kref ref;
135 atomic_t pincount;
Changbin Duede9d0c2018-01-30 19:19:40 +0800136
137 union {
138 struct {
139 intel_gvt_gtt_type_t root_entry_type;
140 /*
141 * The 4 PDPs in ring context. For 48bit addressing,
142 * only PDP0 is valid and point to PML4. For 32it
143 * addressing, all 4 are used as true PDPs.
144 */
145 u64 guest_pdps[GVT_RING_CTX_NR_PDPS];
146 u64 shadow_pdps[GVT_RING_CTX_NR_PDPS];
147 bool shadowed;
148
149 struct list_head list;
150 struct list_head lru_list;
151 } ppgtt_mm;
152 struct {
153 void *virtual_ggtt;
154 } ggtt_mm;
155 };
Zhi Wang2707e442016-03-28 23:23:16 +0800156};
157
Changbin Duede9d0c2018-01-30 19:19:40 +0800158struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
159 intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
Changbin Du1bc25852018-01-30 19:19:41 +0800160
161static inline void intel_vgpu_mm_get(struct intel_vgpu_mm *mm)
162{
163 kref_get(&mm->ref);
164}
165
166void _intel_vgpu_mm_release(struct kref *mm_ref);
167
168static inline void intel_vgpu_mm_put(struct intel_vgpu_mm *mm)
169{
170 kref_put(&mm->ref, _intel_vgpu_mm_release);
171}
172
173static inline void intel_vgpu_destroy_mm(struct intel_vgpu_mm *mm)
174{
175 intel_vgpu_mm_put(mm);
176}
Zhi Wang2707e442016-03-28 23:23:16 +0800177
178struct intel_vgpu_guest_page;
179
Zhenyu Wang5c352582017-11-02 17:44:52 +0800180struct intel_vgpu_scratch_pt {
Ping Gao3b6411c2016-11-04 13:47:35 +0800181 struct page *page;
Zhenyu Wang5c352582017-11-02 17:44:52 +0800182 unsigned long page_mfn;
Ping Gao3b6411c2016-11-04 13:47:35 +0800183};
184
Zhi Wang2707e442016-03-28 23:23:16 +0800185struct intel_vgpu_gtt {
186 struct intel_vgpu_mm *ggtt_mm;
187 unsigned long active_ppgtt_mm_bitmap;
Changbin Duede9d0c2018-01-30 19:19:40 +0800188 struct list_head ppgtt_mm_list_head;
Zhi Wang2707e442016-03-28 23:23:16 +0800189 DECLARE_HASHTABLE(shadow_page_hash_table, INTEL_GVT_GTT_HASH_BITS);
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800190 DECLARE_HASHTABLE(tracked_guest_page_hash_table, INTEL_GVT_GTT_HASH_BITS);
191 atomic_t n_tracked_guest_page;
Zhi Wang2707e442016-03-28 23:23:16 +0800192 struct list_head oos_page_list_head;
193 struct list_head post_shadow_list_head;
Zhenyu Wang5c352582017-11-02 17:44:52 +0800194 struct intel_vgpu_scratch_pt scratch_pt[GTT_TYPE_MAX];
Zhi Wang2707e442016-03-28 23:23:16 +0800195};
196
197extern int intel_vgpu_init_gtt(struct intel_vgpu *vgpu);
198extern void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu);
Ping Gaod650ac02016-12-08 10:14:48 +0800199void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +0800200
201extern int intel_gvt_init_gtt(struct intel_gvt *gvt);
Chuanxiao Dong4d3e67b2017-08-04 13:08:59 +0800202void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +0800203extern void intel_gvt_clean_gtt(struct intel_gvt *gvt);
204
205extern struct intel_vgpu_mm *intel_gvt_find_ppgtt_mm(struct intel_vgpu *vgpu,
206 int page_table_level, void *root_entry);
207
208struct intel_vgpu_oos_page;
209
Zhenyu Wang5c352582017-11-02 17:44:52 +0800210struct intel_vgpu_shadow_page {
211 void *vaddr;
212 struct page *page;
213 int type;
214 struct hlist_node node;
215 unsigned long mfn;
216};
217
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800218struct intel_vgpu_page_track {
Zhi Wang2707e442016-03-28 23:23:16 +0800219 struct hlist_node node;
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800220 bool tracked;
Zhi Wang2707e442016-03-28 23:23:16 +0800221 unsigned long gfn;
222 int (*handler)(void *, u64, void *, int);
223 void *data;
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800224};
225
226struct intel_vgpu_guest_page {
227 struct intel_vgpu_page_track track;
Zhi Wang2707e442016-03-28 23:23:16 +0800228 unsigned long write_cnt;
229 struct intel_vgpu_oos_page *oos_page;
230};
231
232struct intel_vgpu_oos_page {
233 struct intel_vgpu_guest_page *guest_page;
234 struct list_head list;
235 struct list_head vm_list;
236 int id;
Zhi Wang9556e112017-10-10 13:51:32 +0800237 unsigned char mem[I915_GTT_PAGE_SIZE];
Zhi Wang2707e442016-03-28 23:23:16 +0800238};
239
240#define GTT_ENTRY_NUM_IN_ONE_PAGE 512
241
242struct intel_vgpu_ppgtt_spt {
243 struct intel_vgpu_shadow_page shadow_page;
244 struct intel_vgpu_guest_page guest_page;
245 int guest_page_type;
246 atomic_t refcount;
247 struct intel_vgpu *vgpu;
248 DECLARE_BITMAP(post_shadow_bitmap, GTT_ENTRY_NUM_IN_ONE_PAGE);
249 struct list_head post_shadow_list;
250};
251
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800252int intel_vgpu_init_page_track(struct intel_vgpu *vgpu,
253 struct intel_vgpu_page_track *t,
Zhi Wang2707e442016-03-28 23:23:16 +0800254 unsigned long gfn,
255 int (*handler)(void *gp, u64, void *, int),
256 void *data);
257
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800258void intel_vgpu_clean_page_track(struct intel_vgpu *vgpu,
259 struct intel_vgpu_page_track *t);
Zhi Wang2707e442016-03-28 23:23:16 +0800260
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800261struct intel_vgpu_page_track *intel_vgpu_find_tracked_page(
Zhi Wang2707e442016-03-28 23:23:16 +0800262 struct intel_vgpu *vgpu, unsigned long gfn);
263
264int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu);
265
266int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu);
267
Zhi Wang2707e442016-03-28 23:23:16 +0800268int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm);
269
270void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm);
271
272unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm,
273 unsigned long gma);
274
275struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
Changbin Duede9d0c2018-01-30 19:19:40 +0800276 u64 pdps[]);
Zhi Wang2707e442016-03-28 23:23:16 +0800277
278int intel_vgpu_g2v_create_ppgtt_mm(struct intel_vgpu *vgpu,
Changbin Duede9d0c2018-01-30 19:19:40 +0800279 intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
Zhi Wang2707e442016-03-28 23:23:16 +0800280
Changbin Duede9d0c2018-01-30 19:19:40 +0800281int intel_vgpu_g2v_destroy_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[]);
Zhi Wang2707e442016-03-28 23:23:16 +0800282
Changbin Dua143cef2018-01-30 19:19:45 +0800283int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
Zhi Wang2707e442016-03-28 23:23:16 +0800284 unsigned int off, void *p_data, unsigned int bytes);
285
Changbin Dua143cef2018-01-30 19:19:45 +0800286int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
Zhi Wang2707e442016-03-28 23:23:16 +0800287 unsigned int off, void *p_data, unsigned int bytes);
288
Zhenyu Wang4fafba22017-12-18 11:58:46 +0800289int intel_vgpu_write_protect_handler(struct intel_vgpu *vgpu, u64 pa,
290 void *p_data, unsigned int bytes);
291
Zhi Wang2707e442016-03-28 23:23:16 +0800292#endif /* _GVT_GTT_H_ */