blob: a572fc9b7a73f558b3e2b1549b040abd47056ab6 [file] [log] [blame]
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
Robert Jarzmik283e4a82016-09-06 06:04:20 -03006 * Copyright (C) 2016, Robert Jarzmik <robert.jarzmik@free.fr>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030014#include <linux/init.h>
15#include <linux/module.h>
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -030016#include <linux/io.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030017#include <linux/delay.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030018#include <linux/device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030019#include <linux/dma-mapping.h>
Sachin Kamat8efdb132013-03-04 05:15:19 -030020#include <linux/err.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030021#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/interrupt.h>
24#include <linux/kernel.h>
25#include <linux/mm.h>
26#include <linux/moduleparam.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030027#include <linux/of.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030028#include <linux/time.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030029#include <linux/platform_device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030030#include <linux/clk.h>
Jonathan Camerond514eda2009-11-04 14:18:04 -030031#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Robert Jarzmik1e77d552015-09-06 08:42:13 -030033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
35#include <linux/dma/pxa-dma.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030036
Robert Jarzmik283e4a82016-09-06 06:04:20 -030037#include <media/v4l2-async.h>
38#include <media/v4l2-clk.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030039#include <media/v4l2-common.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030040#include <media/v4l2-device.h>
41#include <media/v4l2-ioctl.h>
Robert Jarzmike9a1d942014-06-29 11:19:59 -030042#include <media/v4l2-of.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030043
Robert Jarzmik283e4a82016-09-06 06:04:20 -030044#include <media/videobuf2-dma-sg.h>
45
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030046#include <linux/videodev2.h>
47
Mauro Carvalho Chehaba71daaa2015-11-17 07:11:13 -020048#include <linux/platform_data/media/camera-pxa.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030049
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -030050#define PXA_CAM_VERSION "0.0.6"
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030051#define PXA_CAM_DRV_NAME "pxa27x-camera"
52
Robert Jarzmik283e4a82016-09-06 06:04:20 -030053#define DEFAULT_WIDTH 640
54#define DEFAULT_HEIGHT 480
55
Eric Miao5ca11fa2008-12-18 11:15:50 -030056/* Camera Interface */
57#define CICR0 0x0000
58#define CICR1 0x0004
59#define CICR2 0x0008
60#define CICR3 0x000C
61#define CICR4 0x0010
62#define CISR 0x0014
63#define CIFR 0x0018
64#define CITOR 0x001C
65#define CIBR0 0x0028
66#define CIBR1 0x0030
67#define CIBR2 0x0038
68
69#define CICR0_DMAEN (1 << 31) /* DMA request enable */
70#define CICR0_PAR_EN (1 << 30) /* Parity enable */
71#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
72#define CICR0_ENB (1 << 28) /* Camera interface enable */
73#define CICR0_DIS (1 << 27) /* Camera interface disable */
74#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
75#define CICR0_TOM (1 << 9) /* Time-out mask */
76#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
77#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
78#define CICR0_EOLM (1 << 6) /* End-of-line mask */
79#define CICR0_PERRM (1 << 5) /* Parity-error mask */
80#define CICR0_QDM (1 << 4) /* Quick-disable mask */
81#define CICR0_CDM (1 << 3) /* Disable-done mask */
82#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
83#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
84#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
85
86#define CICR1_TBIT (1 << 31) /* Transparency bit */
87#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
88#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
89#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
90#define CICR1_RGB_F (1 << 11) /* RGB format */
91#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
92#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
93#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
94#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
95#define CICR1_DW (0x7 << 0) /* Data width mask */
96
97#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
98 wait count mask */
99#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
100 wait count mask */
101#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
102#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
103 wait count mask */
104#define CICR2_FSW (0x7 << 0) /* Frame stabilization
105 wait count mask */
106
107#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
108 wait count mask */
109#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
110 wait count mask */
111#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
112#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
113 wait count mask */
114#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
115
116#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
117#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
118#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
119#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
120#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
121#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
122#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
123#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
124
125#define CISR_FTO (1 << 15) /* FIFO time-out */
126#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
127#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
128#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
129#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
130#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
131#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
132#define CISR_EOL (1 << 8) /* End of line */
133#define CISR_PAR_ERR (1 << 7) /* Parity error */
134#define CISR_CQD (1 << 6) /* Camera interface quick disable */
135#define CISR_CDD (1 << 5) /* Camera interface disable done */
136#define CISR_SOF (1 << 4) /* Start of frame */
137#define CISR_EOF (1 << 3) /* End of frame */
138#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
139#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
140#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
141
142#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
143#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
144#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
145#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
146#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
147#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
148#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
149#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
150
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300151#define CICR0_SIM_MP (0 << 24)
152#define CICR0_SIM_SP (1 << 24)
153#define CICR0_SIM_MS (2 << 24)
154#define CICR0_SIM_EP (3 << 24)
155#define CICR0_SIM_ES (4 << 24)
156
157#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
158#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300159#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
160#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
161#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300162
163#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
164#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
165#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
166#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
167#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
168
169#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
170#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
171#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
172#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
173
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300174#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
175 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
176 CICR0_EOFM | CICR0_FOM)
177
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -0300178#define sensor_call(cam, o, f, args...) \
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300179 v4l2_subdev_call(cam->sensor, o, f, ##args)
180
181/*
182 * Format handling
183 */
Hans Verkuil34b27b12016-09-11 05:51:54 -0300184
185/**
186 * enum pxa_mbus_packing - data packing types on the media-bus
187 * @PXA_MBUS_PACKING_NONE: no packing, bit-for-bit transfer to RAM, one
188 * sample represents one pixel
189 * @PXA_MBUS_PACKING_2X8_PADHI: 16 bits transferred in 2 8-bit samples, in the
190 * possibly incomplete byte high bits are padding
191 * @PXA_MBUS_PACKING_EXTEND16: sample width (e.g., 10 bits) has to be extended
192 * to 16 bits
193 */
194enum pxa_mbus_packing {
195 PXA_MBUS_PACKING_NONE,
196 PXA_MBUS_PACKING_2X8_PADHI,
197 PXA_MBUS_PACKING_EXTEND16,
198};
199
200/**
201 * enum pxa_mbus_order - sample order on the media bus
202 * @PXA_MBUS_ORDER_LE: least significant sample first
203 * @PXA_MBUS_ORDER_BE: most significant sample first
204 */
205enum pxa_mbus_order {
206 PXA_MBUS_ORDER_LE,
207 PXA_MBUS_ORDER_BE,
208};
209
210/**
211 * enum pxa_mbus_layout - planes layout in memory
212 * @PXA_MBUS_LAYOUT_PACKED: color components packed
213 * @PXA_MBUS_LAYOUT_PLANAR_2Y_U_V: YUV components stored in 3 planes (4:2:2)
214 * @PXA_MBUS_LAYOUT_PLANAR_2Y_C: YUV components stored in a luma and a
215 * chroma plane (C plane is half the size
216 * of Y plane)
217 * @PXA_MBUS_LAYOUT_PLANAR_Y_C: YUV components stored in a luma and a
218 * chroma plane (C plane is the same size
219 * as Y plane)
220 */
221enum pxa_mbus_layout {
222 PXA_MBUS_LAYOUT_PACKED = 0,
223 PXA_MBUS_LAYOUT_PLANAR_2Y_U_V,
224 PXA_MBUS_LAYOUT_PLANAR_2Y_C,
225 PXA_MBUS_LAYOUT_PLANAR_Y_C,
226};
227
228/**
229 * struct pxa_mbus_pixelfmt - Data format on the media bus
230 * @name: Name of the format
231 * @fourcc: Fourcc code, that will be obtained if the data is
232 * stored in memory in the following way:
233 * @packing: Type of sample-packing, that has to be used
234 * @order: Sample order when storing in memory
235 * @bits_per_sample: How many bits the bridge has to sample
236 */
237struct pxa_mbus_pixelfmt {
238 const char *name;
239 u32 fourcc;
240 enum pxa_mbus_packing packing;
241 enum pxa_mbus_order order;
242 enum pxa_mbus_layout layout;
243 u8 bits_per_sample;
244};
245
246/**
247 * struct pxa_mbus_lookup - Lookup FOURCC IDs by mediabus codes for pass-through
248 * @code: mediabus pixel-code
249 * @fmt: pixel format description
250 */
251struct pxa_mbus_lookup {
252 u32 code;
253 struct pxa_mbus_pixelfmt fmt;
254};
255
256static const struct pxa_mbus_lookup mbus_fmt[] = {
257{
258 .code = MEDIA_BUS_FMT_YUYV8_2X8,
259 .fmt = {
260 .fourcc = V4L2_PIX_FMT_YUYV,
261 .name = "YUYV",
262 .bits_per_sample = 8,
263 .packing = PXA_MBUS_PACKING_2X8_PADHI,
264 .order = PXA_MBUS_ORDER_LE,
265 .layout = PXA_MBUS_LAYOUT_PACKED,
266 },
267}, {
268 .code = MEDIA_BUS_FMT_YVYU8_2X8,
269 .fmt = {
270 .fourcc = V4L2_PIX_FMT_YVYU,
271 .name = "YVYU",
272 .bits_per_sample = 8,
273 .packing = PXA_MBUS_PACKING_2X8_PADHI,
274 .order = PXA_MBUS_ORDER_LE,
275 .layout = PXA_MBUS_LAYOUT_PACKED,
276 },
277}, {
278 .code = MEDIA_BUS_FMT_UYVY8_2X8,
279 .fmt = {
280 .fourcc = V4L2_PIX_FMT_UYVY,
281 .name = "UYVY",
282 .bits_per_sample = 8,
283 .packing = PXA_MBUS_PACKING_2X8_PADHI,
284 .order = PXA_MBUS_ORDER_LE,
285 .layout = PXA_MBUS_LAYOUT_PACKED,
286 },
287}, {
288 .code = MEDIA_BUS_FMT_VYUY8_2X8,
289 .fmt = {
290 .fourcc = V4L2_PIX_FMT_VYUY,
291 .name = "VYUY",
292 .bits_per_sample = 8,
293 .packing = PXA_MBUS_PACKING_2X8_PADHI,
294 .order = PXA_MBUS_ORDER_LE,
295 .layout = PXA_MBUS_LAYOUT_PACKED,
296 },
297}, {
298 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
299 .fmt = {
300 .fourcc = V4L2_PIX_FMT_RGB555,
301 .name = "RGB555",
302 .bits_per_sample = 8,
303 .packing = PXA_MBUS_PACKING_2X8_PADHI,
304 .order = PXA_MBUS_ORDER_LE,
305 .layout = PXA_MBUS_LAYOUT_PACKED,
306 },
307}, {
308 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE,
309 .fmt = {
310 .fourcc = V4L2_PIX_FMT_RGB555X,
311 .name = "RGB555X",
312 .bits_per_sample = 8,
313 .packing = PXA_MBUS_PACKING_2X8_PADHI,
314 .order = PXA_MBUS_ORDER_BE,
315 .layout = PXA_MBUS_LAYOUT_PACKED,
316 },
317}, {
318 .code = MEDIA_BUS_FMT_RGB565_2X8_LE,
319 .fmt = {
320 .fourcc = V4L2_PIX_FMT_RGB565,
321 .name = "RGB565",
322 .bits_per_sample = 8,
323 .packing = PXA_MBUS_PACKING_2X8_PADHI,
324 .order = PXA_MBUS_ORDER_LE,
325 .layout = PXA_MBUS_LAYOUT_PACKED,
326 },
327}, {
328 .code = MEDIA_BUS_FMT_RGB565_2X8_BE,
329 .fmt = {
330 .fourcc = V4L2_PIX_FMT_RGB565X,
331 .name = "RGB565X",
332 .bits_per_sample = 8,
333 .packing = PXA_MBUS_PACKING_2X8_PADHI,
334 .order = PXA_MBUS_ORDER_BE,
335 .layout = PXA_MBUS_LAYOUT_PACKED,
336 },
337}, {
338 .code = MEDIA_BUS_FMT_SBGGR8_1X8,
339 .fmt = {
340 .fourcc = V4L2_PIX_FMT_SBGGR8,
341 .name = "Bayer 8 BGGR",
342 .bits_per_sample = 8,
343 .packing = PXA_MBUS_PACKING_NONE,
344 .order = PXA_MBUS_ORDER_LE,
345 .layout = PXA_MBUS_LAYOUT_PACKED,
346 },
347}, {
Petr Cvek30a42a12017-05-01 01:20:45 -0300348 .code = MEDIA_BUS_FMT_SGBRG8_1X8,
349 .fmt = {
350 .fourcc = V4L2_PIX_FMT_SGBRG8,
351 .name = "Bayer 8 GBRG",
352 .bits_per_sample = 8,
353 .packing = PXA_MBUS_PACKING_NONE,
354 .order = PXA_MBUS_ORDER_LE,
355 .layout = PXA_MBUS_LAYOUT_PACKED,
356 },
357}, {
358 .code = MEDIA_BUS_FMT_SGRBG8_1X8,
359 .fmt = {
360 .fourcc = V4L2_PIX_FMT_SGRBG8,
361 .name = "Bayer 8 GRBG",
362 .bits_per_sample = 8,
363 .packing = PXA_MBUS_PACKING_NONE,
364 .order = PXA_MBUS_ORDER_LE,
365 .layout = PXA_MBUS_LAYOUT_PACKED,
366 },
367}, {
368 .code = MEDIA_BUS_FMT_SRGGB8_1X8,
369 .fmt = {
370 .fourcc = V4L2_PIX_FMT_SRGGB8,
371 .name = "Bayer 8 RGGB",
372 .bits_per_sample = 8,
373 .packing = PXA_MBUS_PACKING_NONE,
374 .order = PXA_MBUS_ORDER_LE,
375 .layout = PXA_MBUS_LAYOUT_PACKED,
376 },
377}, {
Hans Verkuil34b27b12016-09-11 05:51:54 -0300378 .code = MEDIA_BUS_FMT_SBGGR10_1X10,
379 .fmt = {
380 .fourcc = V4L2_PIX_FMT_SBGGR10,
381 .name = "Bayer 10 BGGR",
382 .bits_per_sample = 10,
383 .packing = PXA_MBUS_PACKING_EXTEND16,
384 .order = PXA_MBUS_ORDER_LE,
385 .layout = PXA_MBUS_LAYOUT_PACKED,
386 },
387}, {
388 .code = MEDIA_BUS_FMT_Y8_1X8,
389 .fmt = {
390 .fourcc = V4L2_PIX_FMT_GREY,
391 .name = "Grey",
392 .bits_per_sample = 8,
393 .packing = PXA_MBUS_PACKING_NONE,
394 .order = PXA_MBUS_ORDER_LE,
395 .layout = PXA_MBUS_LAYOUT_PACKED,
396 },
397}, {
398 .code = MEDIA_BUS_FMT_Y10_1X10,
399 .fmt = {
400 .fourcc = V4L2_PIX_FMT_Y10,
401 .name = "Grey 10bit",
402 .bits_per_sample = 10,
403 .packing = PXA_MBUS_PACKING_EXTEND16,
404 .order = PXA_MBUS_ORDER_LE,
405 .layout = PXA_MBUS_LAYOUT_PACKED,
406 },
407}, {
408 .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE,
409 .fmt = {
410 .fourcc = V4L2_PIX_FMT_SBGGR10,
411 .name = "Bayer 10 BGGR",
412 .bits_per_sample = 8,
413 .packing = PXA_MBUS_PACKING_2X8_PADHI,
414 .order = PXA_MBUS_ORDER_LE,
415 .layout = PXA_MBUS_LAYOUT_PACKED,
416 },
417}, {
418 .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_BE,
419 .fmt = {
420 .fourcc = V4L2_PIX_FMT_SBGGR10,
421 .name = "Bayer 10 BGGR",
422 .bits_per_sample = 8,
423 .packing = PXA_MBUS_PACKING_2X8_PADHI,
424 .order = PXA_MBUS_ORDER_BE,
425 .layout = PXA_MBUS_LAYOUT_PACKED,
426 },
427}, {
428 .code = MEDIA_BUS_FMT_RGB444_2X8_PADHI_BE,
429 .fmt = {
430 .fourcc = V4L2_PIX_FMT_RGB444,
431 .name = "RGB444",
432 .bits_per_sample = 8,
433 .packing = PXA_MBUS_PACKING_2X8_PADHI,
434 .order = PXA_MBUS_ORDER_BE,
435 .layout = PXA_MBUS_LAYOUT_PACKED,
436 },
437}, {
438 .code = MEDIA_BUS_FMT_UYVY8_1X16,
439 .fmt = {
440 .fourcc = V4L2_PIX_FMT_UYVY,
441 .name = "UYVY 16bit",
442 .bits_per_sample = 16,
443 .packing = PXA_MBUS_PACKING_EXTEND16,
444 .order = PXA_MBUS_ORDER_LE,
445 .layout = PXA_MBUS_LAYOUT_PACKED,
446 },
447}, {
448 .code = MEDIA_BUS_FMT_VYUY8_1X16,
449 .fmt = {
450 .fourcc = V4L2_PIX_FMT_VYUY,
451 .name = "VYUY 16bit",
452 .bits_per_sample = 16,
453 .packing = PXA_MBUS_PACKING_EXTEND16,
454 .order = PXA_MBUS_ORDER_LE,
455 .layout = PXA_MBUS_LAYOUT_PACKED,
456 },
457}, {
458 .code = MEDIA_BUS_FMT_YUYV8_1X16,
459 .fmt = {
460 .fourcc = V4L2_PIX_FMT_YUYV,
461 .name = "YUYV 16bit",
462 .bits_per_sample = 16,
463 .packing = PXA_MBUS_PACKING_EXTEND16,
464 .order = PXA_MBUS_ORDER_LE,
465 .layout = PXA_MBUS_LAYOUT_PACKED,
466 },
467}, {
468 .code = MEDIA_BUS_FMT_YVYU8_1X16,
469 .fmt = {
470 .fourcc = V4L2_PIX_FMT_YVYU,
471 .name = "YVYU 16bit",
472 .bits_per_sample = 16,
473 .packing = PXA_MBUS_PACKING_EXTEND16,
474 .order = PXA_MBUS_ORDER_LE,
475 .layout = PXA_MBUS_LAYOUT_PACKED,
476 },
477}, {
Hans Verkuil34b27b12016-09-11 05:51:54 -0300478 .code = MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8,
479 .fmt = {
480 .fourcc = V4L2_PIX_FMT_SGRBG10DPCM8,
481 .name = "Bayer 10 BGGR DPCM 8",
482 .bits_per_sample = 8,
483 .packing = PXA_MBUS_PACKING_NONE,
484 .order = PXA_MBUS_ORDER_LE,
485 .layout = PXA_MBUS_LAYOUT_PACKED,
486 },
487}, {
488 .code = MEDIA_BUS_FMT_SGBRG10_1X10,
489 .fmt = {
490 .fourcc = V4L2_PIX_FMT_SGBRG10,
491 .name = "Bayer 10 GBRG",
492 .bits_per_sample = 10,
493 .packing = PXA_MBUS_PACKING_EXTEND16,
494 .order = PXA_MBUS_ORDER_LE,
495 .layout = PXA_MBUS_LAYOUT_PACKED,
496 },
497}, {
498 .code = MEDIA_BUS_FMT_SGRBG10_1X10,
499 .fmt = {
500 .fourcc = V4L2_PIX_FMT_SGRBG10,
501 .name = "Bayer 10 GRBG",
502 .bits_per_sample = 10,
503 .packing = PXA_MBUS_PACKING_EXTEND16,
504 .order = PXA_MBUS_ORDER_LE,
505 .layout = PXA_MBUS_LAYOUT_PACKED,
506 },
507}, {
508 .code = MEDIA_BUS_FMT_SRGGB10_1X10,
509 .fmt = {
510 .fourcc = V4L2_PIX_FMT_SRGGB10,
511 .name = "Bayer 10 RGGB",
512 .bits_per_sample = 10,
513 .packing = PXA_MBUS_PACKING_EXTEND16,
514 .order = PXA_MBUS_ORDER_LE,
515 .layout = PXA_MBUS_LAYOUT_PACKED,
516 },
517}, {
518 .code = MEDIA_BUS_FMT_SBGGR12_1X12,
519 .fmt = {
520 .fourcc = V4L2_PIX_FMT_SBGGR12,
521 .name = "Bayer 12 BGGR",
522 .bits_per_sample = 12,
523 .packing = PXA_MBUS_PACKING_EXTEND16,
524 .order = PXA_MBUS_ORDER_LE,
525 .layout = PXA_MBUS_LAYOUT_PACKED,
526 },
527}, {
528 .code = MEDIA_BUS_FMT_SGBRG12_1X12,
529 .fmt = {
530 .fourcc = V4L2_PIX_FMT_SGBRG12,
531 .name = "Bayer 12 GBRG",
532 .bits_per_sample = 12,
533 .packing = PXA_MBUS_PACKING_EXTEND16,
534 .order = PXA_MBUS_ORDER_LE,
535 .layout = PXA_MBUS_LAYOUT_PACKED,
536 },
537}, {
538 .code = MEDIA_BUS_FMT_SGRBG12_1X12,
539 .fmt = {
540 .fourcc = V4L2_PIX_FMT_SGRBG12,
541 .name = "Bayer 12 GRBG",
542 .bits_per_sample = 12,
543 .packing = PXA_MBUS_PACKING_EXTEND16,
544 .order = PXA_MBUS_ORDER_LE,
545 .layout = PXA_MBUS_LAYOUT_PACKED,
546 },
547}, {
548 .code = MEDIA_BUS_FMT_SRGGB12_1X12,
549 .fmt = {
550 .fourcc = V4L2_PIX_FMT_SRGGB12,
551 .name = "Bayer 12 RGGB",
552 .bits_per_sample = 12,
553 .packing = PXA_MBUS_PACKING_EXTEND16,
554 .order = PXA_MBUS_ORDER_LE,
555 .layout = PXA_MBUS_LAYOUT_PACKED,
556 },
557},
558};
559
560static s32 pxa_mbus_bytes_per_line(u32 width, const struct pxa_mbus_pixelfmt *mf)
561{
562 if (mf->layout != PXA_MBUS_LAYOUT_PACKED)
563 return width * mf->bits_per_sample / 8;
564
565 switch (mf->packing) {
566 case PXA_MBUS_PACKING_NONE:
567 return width * mf->bits_per_sample / 8;
568 case PXA_MBUS_PACKING_2X8_PADHI:
569 case PXA_MBUS_PACKING_EXTEND16:
570 return width * 2;
571 }
572 return -EINVAL;
573}
574
575static s32 pxa_mbus_image_size(const struct pxa_mbus_pixelfmt *mf,
576 u32 bytes_per_line, u32 height)
577{
Petr Cveka14c5d22017-05-01 01:21:10 -0300578 if (mf->layout == PXA_MBUS_LAYOUT_PACKED)
579 return bytes_per_line * height;
580
Hans Verkuil34b27b12016-09-11 05:51:54 -0300581 switch (mf->packing) {
582 case PXA_MBUS_PACKING_2X8_PADHI:
583 return bytes_per_line * height * 2;
584 default:
585 return -EINVAL;
586 }
587}
588
589static const struct pxa_mbus_pixelfmt *pxa_mbus_find_fmtdesc(
590 u32 code,
591 const struct pxa_mbus_lookup *lookup,
592 int n)
593{
594 int i;
595
596 for (i = 0; i < n; i++)
597 if (lookup[i].code == code)
598 return &lookup[i].fmt;
599
600 return NULL;
601}
602
603static const struct pxa_mbus_pixelfmt *pxa_mbus_get_fmtdesc(
604 u32 code)
605{
606 return pxa_mbus_find_fmtdesc(code, mbus_fmt, ARRAY_SIZE(mbus_fmt));
607}
608
609static unsigned int pxa_mbus_config_compatible(const struct v4l2_mbus_config *cfg,
610 unsigned int flags)
611{
612 unsigned long common_flags;
613 bool hsync = true, vsync = true, pclk, data, mode;
614 bool mipi_lanes, mipi_clock;
615
616 common_flags = cfg->flags & flags;
617
618 switch (cfg->type) {
619 case V4L2_MBUS_PARALLEL:
620 hsync = common_flags & (V4L2_MBUS_HSYNC_ACTIVE_HIGH |
621 V4L2_MBUS_HSYNC_ACTIVE_LOW);
622 vsync = common_flags & (V4L2_MBUS_VSYNC_ACTIVE_HIGH |
623 V4L2_MBUS_VSYNC_ACTIVE_LOW);
624 /* fall through */
625 case V4L2_MBUS_BT656:
626 pclk = common_flags & (V4L2_MBUS_PCLK_SAMPLE_RISING |
627 V4L2_MBUS_PCLK_SAMPLE_FALLING);
628 data = common_flags & (V4L2_MBUS_DATA_ACTIVE_HIGH |
629 V4L2_MBUS_DATA_ACTIVE_LOW);
630 mode = common_flags & (V4L2_MBUS_MASTER | V4L2_MBUS_SLAVE);
631 return (!hsync || !vsync || !pclk || !data || !mode) ?
632 0 : common_flags;
633 case V4L2_MBUS_CSI2:
634 mipi_lanes = common_flags & V4L2_MBUS_CSI2_LANES;
635 mipi_clock = common_flags & (V4L2_MBUS_CSI2_NONCONTINUOUS_CLOCK |
636 V4L2_MBUS_CSI2_CONTINUOUS_CLOCK);
637 return (!mipi_lanes || !mipi_clock) ? 0 : common_flags;
638 }
639 return 0;
640}
641
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300642/**
643 * struct soc_camera_format_xlate - match between host and sensor formats
644 * @code: code of a sensor provided format
645 * @host_fmt: host format after host translation from code
646 *
647 * Host and sensor translation structure. Used in table of host and sensor
648 * formats matchings in soc_camera_device. A host can override the generic list
649 * generation by implementing get_formats(), and use it for format checks and
650 * format setup.
651 */
652struct soc_camera_format_xlate {
653 u32 code;
Hans Verkuil34b27b12016-09-11 05:51:54 -0300654 const struct pxa_mbus_pixelfmt *host_fmt;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300655};
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -0300656
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300657/*
658 * Structures
659 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300660enum pxa_camera_active_dma {
661 DMA_Y = 0x1,
662 DMA_U = 0x2,
663 DMA_V = 0x4,
664};
665
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300666/* buffer for one video frame */
667struct pxa_buffer {
668 /* common v4l buffer stuff -- must be first */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300669 struct vb2_v4l2_buffer vbuf;
670 struct list_head queue;
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -0300671 u32 code;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300672 int nb_planes;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300673 /* our descriptor lists for Y, U and V channels */
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300674 struct dma_async_tx_descriptor *descs[3];
675 dma_cookie_t cookie[3];
676 struct scatterlist *sg[3];
677 int sg_len[3];
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300678 size_t plane_sizes[3];
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300679 int inwork;
680 enum pxa_camera_active_dma active_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300681};
682
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300683struct pxa_camera_dev {
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300684 struct v4l2_device v4l2_dev;
685 struct video_device vdev;
686 struct v4l2_async_notifier notifier;
687 struct vb2_queue vb2_vq;
688 struct v4l2_subdev *sensor;
689 struct soc_camera_format_xlate *user_formats;
690 const struct soc_camera_format_xlate *current_fmt;
691 struct v4l2_pix_format current_pix;
692
693 struct v4l2_async_subdev asd;
694 struct v4l2_async_subdev *asds[1];
695
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300696 /*
697 * PXA27x is only supposed to handle one camera on its Quick Capture
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300698 * interface. If anyone ever builds hardware to enable more than
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300699 * one camera, they will have to modify this driver too
700 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300701 struct clk *clk;
702
703 unsigned int irq;
704 void __iomem *base;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300705
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300706 int channels;
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300707 struct dma_chan *dma_chans[3];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300708
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300709 struct pxacamera_platform_data *pdata;
710 struct resource *res;
711 unsigned long platform_flags;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300712 unsigned long ciclk;
713 unsigned long mclk;
714 u32 mclk_divisor;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300715 struct v4l2_clk *mclk_clk;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -0300716 u16 width_flags; /* max 10 bits */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300717
718 struct list_head capture;
719
720 spinlock_t lock;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300721 struct mutex mlock;
Robert Jarzmik61634972016-09-06 06:04:18 -0300722 unsigned int buf_sequence;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300723
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300724 struct pxa_buffer *active;
Robert Jarzmike623ebe2015-09-06 08:42:11 -0300725 struct tasklet_struct task_eof;
Robert Jarzmik3f6ac492008-08-02 07:10:04 -0300726
727 u32 save_cicr[5];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300728};
729
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300730struct pxa_cam {
731 unsigned long flags;
732};
733
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300734static const char *pxa_cam_driver_description = "PXA_Camera";
735
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300736/*
737 * Format translation functions
738 */
Mauro Carvalho Chehab8f05b342016-09-09 10:58:58 -0300739static const struct soc_camera_format_xlate
Hans Verkuil34b27b12016-09-11 05:51:54 -0300740*pxa_mbus_xlate_by_fourcc(struct soc_camera_format_xlate *user_formats,
Mauro Carvalho Chehab8f05b342016-09-09 10:58:58 -0300741 unsigned int fourcc)
Robert Jarzmik295ab492016-09-06 06:04:17 -0300742{
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300743 unsigned int i;
Robert Jarzmik295ab492016-09-06 06:04:17 -0300744
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300745 for (i = 0; user_formats[i].code; i++)
746 if (user_formats[i].host_fmt->fourcc == fourcc)
747 return user_formats + i;
748 return NULL;
749}
750
Hans Verkuil34b27b12016-09-11 05:51:54 -0300751static struct soc_camera_format_xlate *pxa_mbus_build_fmts_xlate(
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300752 struct v4l2_device *v4l2_dev, struct v4l2_subdev *subdev,
753 int (*get_formats)(struct v4l2_device *, unsigned int,
754 struct soc_camera_format_xlate *xlate))
755{
756 unsigned int i, fmts = 0, raw_fmts = 0;
757 int ret;
758 struct v4l2_subdev_mbus_code_enum code = {
759 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
760 };
761 struct soc_camera_format_xlate *user_formats;
762
763 while (!v4l2_subdev_call(subdev, pad, enum_mbus_code, NULL, &code)) {
764 raw_fmts++;
765 code.index++;
766 }
767
768 /*
769 * First pass - only count formats this host-sensor
770 * configuration can provide
771 */
772 for (i = 0; i < raw_fmts; i++) {
773 ret = get_formats(v4l2_dev, i, NULL);
774 if (ret < 0)
775 return ERR_PTR(ret);
776 fmts += ret;
777 }
778
779 if (!fmts)
780 return ERR_PTR(-ENXIO);
781
782 user_formats = kcalloc(fmts + 1, sizeof(*user_formats), GFP_KERNEL);
783 if (!user_formats)
784 return ERR_PTR(-ENOMEM);
785
786 /* Second pass - actually fill data formats */
787 fmts = 0;
788 for (i = 0; i < raw_fmts; i++) {
789 ret = get_formats(v4l2_dev, i, user_formats + fmts);
790 if (ret < 0)
791 goto egfmt;
792 fmts += ret;
793 }
794 user_formats[fmts].code = 0;
795
796 return user_formats;
797egfmt:
798 kfree(user_formats);
799 return ERR_PTR(ret);
Robert Jarzmik295ab492016-09-06 06:04:17 -0300800}
801
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300802/*
803 * Videobuf operations
804 */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300805static struct pxa_buffer *vb2_to_pxa_buffer(struct vb2_buffer *vb)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300806{
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300807 struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300808
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300809 return container_of(vbuf, struct pxa_buffer, vbuf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300810}
811
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300812static struct device *pcdev_to_dev(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300813{
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300814 return pcdev->v4l2_dev.dev;
815}
816
817static struct pxa_camera_dev *v4l2_dev_to_pcdev(struct v4l2_device *v4l2_dev)
818{
819 return container_of(v4l2_dev, struct pxa_camera_dev, v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300820}
821
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300822static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev,
Robert Jarzmike58539182015-09-06 08:42:12 -0300823 enum pxa_camera_active_dma act_dma);
824
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300825static void pxa_camera_dma_irq_y(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300826{
827 struct pxa_camera_dev *pcdev = data;
828
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300829 pxa_camera_dma_irq(pcdev, DMA_Y);
Robert Jarzmike58539182015-09-06 08:42:12 -0300830}
831
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300832static void pxa_camera_dma_irq_u(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300833{
834 struct pxa_camera_dev *pcdev = data;
835
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300836 pxa_camera_dma_irq(pcdev, DMA_U);
Robert Jarzmike58539182015-09-06 08:42:12 -0300837}
838
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300839static void pxa_camera_dma_irq_v(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300840{
841 struct pxa_camera_dev *pcdev = data;
842
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300843 pxa_camera_dma_irq(pcdev, DMA_V);
Robert Jarzmike58539182015-09-06 08:42:12 -0300844}
845
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300846/**
847 * pxa_init_dma_channel - init dma descriptors
848 * @pcdev: pxa camera device
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300849 * @vb: videobuffer2 buffer
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300850 * @dma: dma video buffer
851 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
852 * @cibr: camera Receive Buffer Register
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300853 *
854 * Prepares the pxa dma descriptors to transfer one camera channel.
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300855 *
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300856 * Returns 0 if success or -ENOMEM if no memory is available
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300857 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300858static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300859 struct pxa_buffer *buf, int channel,
860 struct scatterlist *sg, int sglen)
Mike Rapoporta5462e52008-04-22 10:36:32 -0300861{
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300862 struct dma_chan *dma_chan = pcdev->dma_chans[channel];
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300863 struct dma_async_tx_descriptor *tx;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300864
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300865 tx = dmaengine_prep_slave_sg(dma_chan, sg, sglen, DMA_DEV_TO_MEM,
866 DMA_PREP_INTERRUPT | DMA_CTRL_REUSE);
867 if (!tx) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300868 dev_err(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300869 "dmaengine_prep_slave_sg failed\n");
870 goto fail;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300871 }
872
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300873 tx->callback_param = pcdev;
874 switch (channel) {
875 case 0:
876 tx->callback = pxa_camera_dma_irq_y;
877 break;
878 case 1:
879 tx->callback = pxa_camera_dma_irq_u;
880 break;
881 case 2:
882 tx->callback = pxa_camera_dma_irq_v;
883 break;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300884 }
885
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300886 buf->descs[channel] = tx;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300887 return 0;
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300888fail:
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300889 dev_dbg(pcdev_to_dev(pcdev),
890 "%s (vb=%p) dma_tx=%p\n",
891 __func__, buf, tx);
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300892
893 return -ENOMEM;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300894}
895
Robert Jarzmik256b0232009-03-31 03:44:21 -0300896static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
897 struct pxa_buffer *buf)
898{
899 buf->active_dma = DMA_Y;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300900 if (buf->nb_planes == 3)
Robert Jarzmik256b0232009-03-31 03:44:21 -0300901 buf->active_dma |= DMA_U | DMA_V;
902}
903
Robert Jarzmik256b0232009-03-31 03:44:21 -0300904/**
905 * pxa_dma_start_channels - start DMA channel for active buffer
906 * @pcdev: pxa camera device
907 *
908 * Initialize DMA channels to the beginning of the active video buffer, and
909 * start these channels.
910 */
911static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
912{
913 int i;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300914
915 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300916 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300917 "%s (channel=%d)\n", __func__, i);
918 dma_async_issue_pending(pcdev->dma_chans[i]);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300919 }
920}
921
922static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
923{
924 int i;
925
926 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300927 dev_dbg(pcdev_to_dev(pcdev),
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300928 "%s (channel=%d)\n", __func__, i);
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300929 dmaengine_terminate_all(pcdev->dma_chans[i]);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300930 }
931}
932
Robert Jarzmik256b0232009-03-31 03:44:21 -0300933static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
934 struct pxa_buffer *buf)
935{
936 int i;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300937
938 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300939 buf->cookie[i] = dmaengine_submit(buf->descs[i]);
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300940 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300941 "%s (channel=%d) : submit vb=%p cookie=%d\n",
942 __func__, i, buf, buf->descs[i]->cookie);
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300943 }
Robert Jarzmik256b0232009-03-31 03:44:21 -0300944}
945
946/**
947 * pxa_camera_start_capture - start video capturing
948 * @pcdev: camera device
949 *
950 * Launch capturing. DMA channels should not be active yet. They should get
951 * activated at the end of frame interrupt, to capture only whole frames, and
952 * never begin the capture of a partial frame.
953 */
954static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
955{
Stefan Herbrechtsmeiera47f6be2010-04-20 03:51:29 -0300956 unsigned long cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300957
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300958 dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__);
Robert Jarzmike623ebe2015-09-06 08:42:11 -0300959 __raw_writel(__raw_readl(pcdev->base + CISR), pcdev->base + CISR);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300960 /* Enable End-Of-Frame Interrupt */
961 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
962 cicr0 &= ~CICR0_EOFM;
963 __raw_writel(cicr0, pcdev->base + CICR0);
964}
965
966static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
967{
968 unsigned long cicr0;
969
970 pxa_dma_stop_channels(pcdev);
971
972 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
973 __raw_writel(cicr0, pcdev->base + CICR0);
974
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300975 pcdev->active = NULL;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300976 dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300977}
978
Mike Rapoporta5462e52008-04-22 10:36:32 -0300979static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -0300980 struct pxa_buffer *buf,
981 enum vb2_buffer_state state)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300982{
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300983 struct vb2_buffer *vb = &buf->vbuf.vb2_buf;
Robert Jarzmik61634972016-09-06 06:04:18 -0300984 struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300985
Mike Rapoporta5462e52008-04-22 10:36:32 -0300986 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300987 list_del_init(&buf->queue);
988 vb->timestamp = ktime_get_ns();
Robert Jarzmik61634972016-09-06 06:04:18 -0300989 vbuf->sequence = pcdev->buf_sequence++;
990 vbuf->field = V4L2_FIELD_NONE;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300991 vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
Colin Ian King53cf7002016-08-18 12:54:57 -0300992 dev_dbg(pcdev_to_dev(pcdev), "%s dequeued buffer (buf=0x%p)\n",
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300993 __func__, buf);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300994
995 if (list_empty(&pcdev->capture)) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300996 pxa_camera_stop_capture(pcdev);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300997 return;
998 }
999
1000 pcdev->active = list_entry(pcdev->capture.next,
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001001 struct pxa_buffer, queue);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001002}
1003
Robert Jarzmik256b0232009-03-31 03:44:21 -03001004/**
1005 * pxa_camera_check_link_miss - check missed DMA linking
1006 * @pcdev: camera device
1007 *
1008 * The DMA chaining is done with DMA running. This means a tiny temporal window
1009 * remains, where a buffer is queued on the chain, while the chain is already
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001010 * stopped. This means the tailed buffer would never be transferred by DMA.
Robert Jarzmik256b0232009-03-31 03:44:21 -03001011 * This function restarts the capture for this corner case, where :
1012 * - DADR() == DADDR_STOP
1013 * - a videobuffer is queued on the pcdev->capture list
1014 *
1015 * Please check the "DMA hot chaining timeslice issue" in
1016 * Documentation/video4linux/pxa_camera.txt
1017 *
1018 * Context: should only be called within the dma irq handler
1019 */
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001020static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev,
1021 dma_cookie_t last_submitted,
1022 dma_cookie_t last_issued)
Robert Jarzmik256b0232009-03-31 03:44:21 -03001023{
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001024 bool is_dma_stopped = last_submitted != last_issued;
Robert Jarzmik256b0232009-03-31 03:44:21 -03001025
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001026 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001027 "%s : top queued buffer=%p, is_dma_stopped=%d\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -03001028 __func__, pcdev->active, is_dma_stopped);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001029
Robert Jarzmik256b0232009-03-31 03:44:21 -03001030 if (pcdev->active && is_dma_stopped)
1031 pxa_camera_start_capture(pcdev);
1032}
1033
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001034static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev,
Mike Rapoporta5462e52008-04-22 10:36:32 -03001035 enum pxa_camera_active_dma act_dma)
1036{
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001037 struct pxa_buffer *buf, *last_buf;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001038 unsigned long flags;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001039 u32 camera_status, overrun;
1040 int chan;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001041 enum dma_status last_status;
1042 dma_cookie_t last_issued;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001043
1044 spin_lock_irqsave(&pcdev->lock, flags);
1045
Robert Jarzmik256b0232009-03-31 03:44:21 -03001046 camera_status = __raw_readl(pcdev->base + CISR);
Robert Jarzmik295ab492016-09-06 06:04:17 -03001047 dev_dbg(pcdev_to_dev(pcdev), "camera dma irq, cisr=0x%x dma=%d\n",
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001048 camera_status, act_dma);
Robert Jarzmik256b0232009-03-31 03:44:21 -03001049 overrun = CISR_IFO_0;
1050 if (pcdev->channels == 3)
1051 overrun |= CISR_IFO_1 | CISR_IFO_2;
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001052
Robert Jarzmik8c62e222009-03-31 03:44:22 -03001053 /*
1054 * pcdev->active should not be NULL in DMA irq handler.
1055 *
1056 * But there is one corner case : if capture was stopped due to an
1057 * overrun of channel 1, and at that same channel 2 was completed.
1058 *
1059 * When handling the overrun in DMA irq for channel 1, we'll stop the
1060 * capture and restart it (and thus set pcdev->active to NULL). But the
1061 * DMA irq handler will already be pending for channel 2. So on entering
1062 * the DMA irq handler for channel 2 there will be no active buffer, yet
1063 * that is normal.
1064 */
1065 if (!pcdev->active)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001066 goto out;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001067
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001068 buf = pcdev->active;
1069 WARN_ON(buf->inwork || list_empty(&buf->queue));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001070
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001071 /*
1072 * It's normal if the last frame creates an overrun, as there
1073 * are no more DMA descriptors to fetch from QCI fifos
1074 */
1075 switch (act_dma) {
1076 case DMA_U:
1077 chan = 1;
1078 break;
1079 case DMA_V:
1080 chan = 2;
1081 break;
1082 default:
1083 chan = 0;
1084 break;
1085 }
1086 last_buf = list_entry(pcdev->capture.prev,
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001087 struct pxa_buffer, queue);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001088 last_status = dma_async_is_tx_complete(pcdev->dma_chans[chan],
1089 last_buf->cookie[chan],
1090 NULL, &last_issued);
1091 if (camera_status & overrun &&
1092 last_status != DMA_COMPLETE) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001093 dev_dbg(pcdev_to_dev(pcdev), "FIFO overrun! CISR: %x\n",
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001094 camera_status);
1095 pxa_camera_stop_capture(pcdev);
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001096 list_for_each_entry(buf, &pcdev->capture, queue)
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001097 pxa_dma_add_tail_buf(pcdev, buf);
1098 pxa_camera_start_capture(pcdev);
1099 goto out;
1100 }
1101 buf->active_dma &= ~act_dma;
1102 if (!buf->active_dma) {
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -03001103 pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_DONE);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001104 pxa_camera_check_link_miss(pcdev, last_buf->cookie[chan],
1105 last_issued);
Robert Jarzmik256b0232009-03-31 03:44:21 -03001106 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001107
1108out:
1109 spin_unlock_irqrestore(&pcdev->lock, flags);
1110}
1111
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001112static u32 mclk_get_divisor(struct platform_device *pdev,
1113 struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001114{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001115 unsigned long mclk = pcdev->mclk;
1116 u32 div;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001117 unsigned long lcdclk;
1118
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001119 lcdclk = clk_get_rate(pcdev->clk);
1120 pcdev->ciclk = lcdclk;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001121
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001122 /* mclk <= ciclk / 4 (27.4.2) */
1123 if (mclk > lcdclk / 4) {
1124 mclk = lcdclk / 4;
Robert Jarzmik295ab492016-09-06 06:04:17 -03001125 dev_warn(pcdev_to_dev(pcdev),
1126 "Limiting master clock to %lu\n", mclk);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001127 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001128
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001129 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
1130 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
1131
1132 /* If we're not supplying MCLK, leave it at 0 */
1133 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1134 pcdev->mclk = lcdclk / (2 * (div + 1));
1135
Robert Jarzmik295ab492016-09-06 06:04:17 -03001136 dev_dbg(pcdev_to_dev(pcdev), "LCD clock %luHz, target freq %luHz, divisor %u\n",
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001137 lcdclk, mclk, div);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001138
1139 return div;
1140}
1141
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001142static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
1143 unsigned long pclk)
1144{
1145 /* We want a timeout > 1 pixel time, not ">=" */
1146 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
1147
1148 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
1149}
1150
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001151static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001152{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001153 u32 cicr4 = 0;
1154
Eric Miao5ca11fa2008-12-18 11:15:50 -03001155 /* disable all interrupts */
1156 __raw_writel(0x3ff, pcdev->base + CICR0);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001157
1158 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1159 cicr4 |= CICR4_PCLK_EN;
1160 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1161 cicr4 |= CICR4_MCLK_EN;
1162 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1163 cicr4 |= CICR4_PCP;
1164 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1165 cicr4 |= CICR4_HSP;
1166 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1167 cicr4 |= CICR4_VSP;
1168
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001169 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
1170
1171 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1172 /* Initialise the timeout under the assumption pclk = mclk */
1173 recalculate_fifo_timeout(pcdev, pcdev->mclk);
1174 else
1175 /* "Safe default" - 13MHz */
1176 recalculate_fifo_timeout(pcdev, 13000000);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001177
Philipp Zabel91acd9622012-03-15 15:13:31 -03001178 clk_prepare_enable(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001179}
1180
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001181static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001182{
Philipp Zabel91acd9622012-03-15 15:13:31 -03001183 clk_disable_unprepare(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001184}
1185
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001186static void pxa_camera_eof(unsigned long arg)
1187{
1188 struct pxa_camera_dev *pcdev = (struct pxa_camera_dev *)arg;
1189 unsigned long cifr;
1190 struct pxa_buffer *buf;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001191
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001192 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001193 "Camera interrupt status 0x%x\n",
1194 __raw_readl(pcdev->base + CISR));
1195
1196 /* Reset the FIFOs */
1197 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
1198 __raw_writel(cifr, pcdev->base + CIFR);
1199
1200 pcdev->active = list_first_entry(&pcdev->capture,
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001201 struct pxa_buffer, queue);
1202 buf = pcdev->active;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001203 pxa_videobuf_set_actdma(pcdev, buf);
1204
1205 pxa_dma_start_channels(pcdev);
1206}
1207
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001208static irqreturn_t pxa_camera_irq(int irq, void *data)
1209{
1210 struct pxa_camera_dev *pcdev = data;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001211 unsigned long status, cicr0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001212
Eric Miao5ca11fa2008-12-18 11:15:50 -03001213 status = __raw_readl(pcdev->base + CISR);
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001214 dev_dbg(pcdev_to_dev(pcdev),
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001215 "Camera interrupt status 0x%lx\n", status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001216
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001217 if (!status)
1218 return IRQ_NONE;
1219
Eric Miao5ca11fa2008-12-18 11:15:50 -03001220 __raw_writel(status, pcdev->base + CISR);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001221
1222 if (status & CISR_EOF) {
Eric Miao5ca11fa2008-12-18 11:15:50 -03001223 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
1224 __raw_writel(cicr0, pcdev->base + CICR0);
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001225 tasklet_schedule(&pcdev->task_eof);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001226 }
1227
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001228 return IRQ_HANDLED;
1229}
1230
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001231static int test_platform_param(struct pxa_camera_dev *pcdev,
1232 unsigned char buswidth, unsigned long *flags)
1233{
1234 /*
1235 * Platform specified synchronization and pixel clock polarities are
1236 * only a recommendation and are only used during probing. The PXA270
1237 * quick capture interface supports both.
1238 */
1239 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001240 V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) |
1241 V4L2_MBUS_HSYNC_ACTIVE_HIGH |
1242 V4L2_MBUS_HSYNC_ACTIVE_LOW |
1243 V4L2_MBUS_VSYNC_ACTIVE_HIGH |
1244 V4L2_MBUS_VSYNC_ACTIVE_LOW |
1245 V4L2_MBUS_DATA_ACTIVE_HIGH |
1246 V4L2_MBUS_PCLK_SAMPLE_RISING |
1247 V4L2_MBUS_PCLK_SAMPLE_FALLING;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001248
1249 /* If requested data width is supported by the platform, use it */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001250 if ((1 << (buswidth - 1)) & pcdev->width_flags)
1251 return 0;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001252
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001253 return -EINVAL;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001254}
1255
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001256static void pxa_camera_setup_cicr(struct pxa_camera_dev *pcdev,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001257 unsigned long flags, __u32 pixfmt)
1258{
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001259 unsigned long dw, bpp;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001260 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001261 int ret = sensor_call(pcdev, sensor, g_skip_top_lines, &y_skip_top);
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001262
1263 if (ret < 0)
1264 y_skip_top = 0;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001265
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001266 /*
1267 * Datawidth is now guaranteed to be equal to one of the three values.
1268 * We fix bit-per-pixel equal to data-width...
1269 */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001270 switch (pcdev->current_fmt->host_fmt->bits_per_sample) {
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001271 case 10:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001272 dw = 4;
1273 bpp = 0x40;
1274 break;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001275 case 9:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001276 dw = 3;
1277 bpp = 0x20;
1278 break;
1279 default:
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001280 /*
1281 * Actually it can only be 8 now,
1282 * default is just to silence compiler warnings
1283 */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001284 case 8:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001285 dw = 2;
1286 bpp = 0;
1287 }
1288
1289 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1290 cicr4 |= CICR4_PCLK_EN;
1291 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1292 cicr4 |= CICR4_MCLK_EN;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001293 if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001294 cicr4 |= CICR4_PCP;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001295 if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001296 cicr4 |= CICR4_HSP;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001297 if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001298 cicr4 |= CICR4_VSP;
1299
1300 cicr0 = __raw_readl(pcdev->base + CICR0);
1301 if (cicr0 & CICR0_ENB)
1302 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1303
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001304 cicr1 = CICR1_PPL_VAL(pcdev->current_pix.width - 1) | bpp | dw;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001305
1306 switch (pixfmt) {
1307 case V4L2_PIX_FMT_YUV422P:
1308 pcdev->channels = 3;
1309 cicr1 |= CICR1_YCBCR_F;
1310 /*
1311 * Normally, pxa bus wants as input UYVY format. We allow all
1312 * reorderings of the YUV422 format, as no processing is done,
1313 * and the YUV stream is just passed through without any
1314 * transformation. Note that UYVY is the only format that
1315 * should be used if pxa framebuffer Overlay2 is used.
1316 */
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03001317 /* fall through */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001318 case V4L2_PIX_FMT_UYVY:
1319 case V4L2_PIX_FMT_VYUY:
1320 case V4L2_PIX_FMT_YUYV:
1321 case V4L2_PIX_FMT_YVYU:
1322 cicr1 |= CICR1_COLOR_SP_VAL(2);
1323 break;
1324 case V4L2_PIX_FMT_RGB555:
1325 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1326 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1327 break;
1328 case V4L2_PIX_FMT_RGB565:
1329 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1330 break;
1331 }
1332
1333 cicr2 = 0;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001334 cicr3 = CICR3_LPF_VAL(pcdev->current_pix.height - 1) |
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001335 CICR3_BFW_VAL(min((u32)255, y_skip_top));
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001336 cicr4 |= pcdev->mclk_divisor;
1337
1338 __raw_writel(cicr1, pcdev->base + CICR1);
1339 __raw_writel(cicr2, pcdev->base + CICR2);
1340 __raw_writel(cicr3, pcdev->base + CICR3);
1341 __raw_writel(cicr4, pcdev->base + CICR4);
1342
1343 /* CIF interrupts are not used, only DMA */
1344 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1345 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1346 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1347 __raw_writel(cicr0, pcdev->base + CICR0);
1348}
1349
Robert Jarzmik6f284352016-09-06 06:04:15 -03001350/*
1351 * Videobuf2 section
1352 */
1353static void pxa_buffer_cleanup(struct pxa_buffer *buf)
1354{
1355 int i;
1356
1357 for (i = 0; i < 3 && buf->descs[i]; i++) {
1358 dmaengine_desc_free(buf->descs[i]);
1359 kfree(buf->sg[i]);
1360 buf->descs[i] = NULL;
1361 buf->sg[i] = NULL;
1362 buf->sg_len[i] = 0;
1363 buf->plane_sizes[i] = 0;
1364 }
1365 buf->nb_planes = 0;
1366}
1367
1368static int pxa_buffer_init(struct pxa_camera_dev *pcdev,
1369 struct pxa_buffer *buf)
1370{
1371 struct vb2_buffer *vb = &buf->vbuf.vb2_buf;
1372 struct sg_table *sgt = vb2_dma_sg_plane_desc(vb, 0);
1373 int nb_channels = pcdev->channels;
1374 int i, ret = 0;
1375 unsigned long size = vb2_plane_size(vb, 0);
1376
1377 switch (nb_channels) {
1378 case 1:
1379 buf->plane_sizes[0] = size;
1380 break;
1381 case 3:
1382 buf->plane_sizes[0] = size / 2;
1383 buf->plane_sizes[1] = size / 4;
1384 buf->plane_sizes[2] = size / 4;
1385 break;
1386 default:
1387 return -EINVAL;
1388 };
1389 buf->nb_planes = nb_channels;
1390
1391 ret = sg_split(sgt->sgl, sgt->nents, 0, nb_channels,
1392 buf->plane_sizes, buf->sg, buf->sg_len, GFP_KERNEL);
1393 if (ret < 0) {
1394 dev_err(pcdev_to_dev(pcdev),
1395 "sg_split failed: %d\n", ret);
1396 return ret;
1397 }
1398 for (i = 0; i < nb_channels; i++) {
1399 ret = pxa_init_dma_channel(pcdev, buf, i,
1400 buf->sg[i], buf->sg_len[i]);
1401 if (ret) {
1402 pxa_buffer_cleanup(buf);
1403 return ret;
1404 }
1405 }
1406 INIT_LIST_HEAD(&buf->queue);
1407
1408 return ret;
1409}
1410
1411static void pxac_vb2_cleanup(struct vb2_buffer *vb)
1412{
1413 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1414 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1415
1416 dev_dbg(pcdev_to_dev(pcdev),
1417 "%s(vb=%p)\n", __func__, vb);
1418 pxa_buffer_cleanup(buf);
1419}
1420
1421static void pxac_vb2_queue(struct vb2_buffer *vb)
1422{
1423 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1424 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1425
1426 dev_dbg(pcdev_to_dev(pcdev),
1427 "%s(vb=%p) nb_channels=%d size=%lu active=%p\n",
1428 __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0),
1429 pcdev->active);
1430
1431 list_add_tail(&buf->queue, &pcdev->capture);
1432
1433 pxa_dma_add_tail_buf(pcdev, buf);
1434}
1435
1436/*
1437 * Please check the DMA prepared buffer structure in :
1438 * Documentation/video4linux/pxa_camera.txt
1439 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
1440 * modification while DMA chain is running will work anyway.
1441 */
1442static int pxac_vb2_prepare(struct vb2_buffer *vb)
1443{
1444 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1445 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001446 int ret = 0;
1447
1448 switch (pcdev->channels) {
1449 case 1:
1450 case 3:
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001451 vb2_set_plane_payload(vb, 0, pcdev->current_pix.sizeimage);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001452 break;
1453 default:
1454 return -EINVAL;
1455 }
1456
1457 dev_dbg(pcdev_to_dev(pcdev),
1458 "%s (vb=%p) nb_channels=%d size=%lu\n",
1459 __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0));
1460
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001461 WARN_ON(!pcdev->current_fmt);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001462
1463#ifdef DEBUG
1464 /*
1465 * This can be useful if you want to see if we actually fill
1466 * the buffer with something
1467 */
1468 for (i = 0; i < vb->num_planes; i++)
1469 memset((void *)vb2_plane_vaddr(vb, i),
1470 0xaa, vb2_get_plane_payload(vb, i));
1471#endif
1472
1473 /*
1474 * I think, in buf_prepare you only have to protect global data,
1475 * the actual buffer is yours
1476 */
1477 buf->inwork = 0;
1478 pxa_videobuf_set_actdma(pcdev, buf);
1479
1480 return ret;
1481}
1482
1483static int pxac_vb2_init(struct vb2_buffer *vb)
1484{
1485 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1486 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1487
1488 dev_dbg(pcdev_to_dev(pcdev),
1489 "%s(nb_channels=%d)\n",
1490 __func__, pcdev->channels);
1491
1492 return pxa_buffer_init(pcdev, buf);
1493}
1494
1495static int pxac_vb2_queue_setup(struct vb2_queue *vq,
1496 unsigned int *nbufs,
1497 unsigned int *num_planes, unsigned int sizes[],
1498 struct device *alloc_devs[])
1499{
1500 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001501 int size = pcdev->current_pix.sizeimage;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001502
1503 dev_dbg(pcdev_to_dev(pcdev),
1504 "%s(vq=%p nbufs=%d num_planes=%d size=%d)\n",
1505 __func__, vq, *nbufs, *num_planes, size);
1506 /*
1507 * Called from VIDIOC_REQBUFS or in compatibility mode For YUV422P
1508 * format, even if there are 3 planes Y, U and V, we reply there is only
1509 * one plane, containing Y, U and V data, one after the other.
1510 */
1511 if (*num_planes)
1512 return sizes[0] < size ? -EINVAL : 0;
1513
1514 *num_planes = 1;
1515 switch (pcdev->channels) {
1516 case 1:
1517 case 3:
1518 sizes[0] = size;
1519 break;
1520 default:
1521 return -EINVAL;
1522 }
1523
1524 if (!*nbufs)
1525 *nbufs = 1;
1526
1527 return 0;
1528}
1529
1530static int pxac_vb2_start_streaming(struct vb2_queue *vq, unsigned int count)
1531{
1532 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
1533
1534 dev_dbg(pcdev_to_dev(pcdev), "%s(count=%d) active=%p\n",
1535 __func__, count, pcdev->active);
1536
Robert Jarzmik61634972016-09-06 06:04:18 -03001537 pcdev->buf_sequence = 0;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001538 if (!pcdev->active)
1539 pxa_camera_start_capture(pcdev);
1540
1541 return 0;
1542}
1543
1544static void pxac_vb2_stop_streaming(struct vb2_queue *vq)
1545{
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -03001546 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
1547 struct pxa_buffer *buf, *tmp;
1548
1549 dev_dbg(pcdev_to_dev(pcdev), "%s active=%p\n",
1550 __func__, pcdev->active);
1551 pxa_camera_stop_capture(pcdev);
1552
1553 list_for_each_entry_safe(buf, tmp, &pcdev->capture, queue)
1554 pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_ERROR);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001555}
1556
1557static struct vb2_ops pxac_vb2_ops = {
1558 .queue_setup = pxac_vb2_queue_setup,
1559 .buf_init = pxac_vb2_init,
1560 .buf_prepare = pxac_vb2_prepare,
1561 .buf_queue = pxac_vb2_queue,
1562 .buf_cleanup = pxac_vb2_cleanup,
1563 .start_streaming = pxac_vb2_start_streaming,
1564 .stop_streaming = pxac_vb2_stop_streaming,
1565 .wait_prepare = vb2_ops_wait_prepare,
1566 .wait_finish = vb2_ops_wait_finish,
1567};
1568
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001569static int pxa_camera_init_videobuf2(struct pxa_camera_dev *pcdev)
Robert Jarzmik6f284352016-09-06 06:04:15 -03001570{
Robert Jarzmik6f284352016-09-06 06:04:15 -03001571 int ret;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001572 struct vb2_queue *vq = &pcdev->vb2_vq;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001573
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001574 memset(vq, 0, sizeof(*vq));
Robert Jarzmik6f284352016-09-06 06:04:15 -03001575 vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1576 vq->io_modes = VB2_MMAP | VB2_USERPTR | VB2_DMABUF;
1577 vq->drv_priv = pcdev;
1578 vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1579 vq->buf_struct_size = sizeof(struct pxa_buffer);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001580 vq->dev = pcdev->v4l2_dev.dev;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001581
1582 vq->ops = &pxac_vb2_ops;
1583 vq->mem_ops = &vb2_dma_sg_memops;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001584 vq->lock = &pcdev->mlock;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001585
1586 ret = vb2_queue_init(vq);
1587 dev_dbg(pcdev_to_dev(pcdev),
1588 "vb2_queue_init(vq=%p): %d\n", vq, ret);
1589
1590 return ret;
1591}
1592
1593/*
1594 * Video ioctls section
1595 */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001596static int pxa_camera_set_bus_param(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001597{
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001598 struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001599 u32 pixfmt = pcdev->current_fmt->host_fmt->fourcc;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001600 unsigned long bus_flags, common_flags;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001601 int ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001602
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001603 ret = test_platform_param(pcdev,
1604 pcdev->current_fmt->host_fmt->bits_per_sample,
Guennadi Liakhovetskid2dcad42011-05-18 06:49:54 -03001605 &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001606 if (ret < 0)
1607 return ret;
1608
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001609 ret = sensor_call(pcdev, video, g_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001610 if (!ret) {
Hans Verkuil34b27b12016-09-11 05:51:54 -03001611 common_flags = pxa_mbus_config_compatible(&cfg,
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001612 bus_flags);
1613 if (!common_flags) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001614 dev_warn(pcdev_to_dev(pcdev),
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001615 "Flags incompatible: camera 0x%x, host 0x%lx\n",
1616 cfg.flags, bus_flags);
1617 return -EINVAL;
1618 }
1619 } else if (ret != -ENOIOCTLCMD) {
1620 return ret;
1621 } else {
1622 common_flags = bus_flags;
1623 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001624
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001625 pcdev->channels = 1;
1626
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001627 /* Make choises, based on platform preferences */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001628 if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
1629 (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001630 if (pcdev->platform_flags & PXA_CAMERA_HSP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001631 common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001632 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001633 common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001634 }
1635
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001636 if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
1637 (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001638 if (pcdev->platform_flags & PXA_CAMERA_VSP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001639 common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001640 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001641 common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001642 }
1643
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001644 if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
1645 (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001646 if (pcdev->platform_flags & PXA_CAMERA_PCP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001647 common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001648 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001649 common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
1650 }
1651
1652 cfg.flags = common_flags;
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001653 ret = sensor_call(pcdev, video, s_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001654 if (ret < 0 && ret != -ENOIOCTLCMD) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001655 dev_dbg(pcdev_to_dev(pcdev),
1656 "camera s_mbus_config(0x%lx) returned %d\n",
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001657 common_flags, ret);
1658 return ret;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001659 }
1660
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001661 pxa_camera_setup_cicr(pcdev, common_flags, pixfmt);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001662
1663 return 0;
1664}
1665
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001666static int pxa_camera_try_bus_param(struct pxa_camera_dev *pcdev,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001667 unsigned char buswidth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001668{
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001669 struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
1670 unsigned long bus_flags, common_flags;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001671 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001672
1673 if (ret < 0)
1674 return ret;
1675
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001676 ret = sensor_call(pcdev, video, g_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001677 if (!ret) {
Hans Verkuil34b27b12016-09-11 05:51:54 -03001678 common_flags = pxa_mbus_config_compatible(&cfg,
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001679 bus_flags);
1680 if (!common_flags) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001681 dev_warn(pcdev_to_dev(pcdev),
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001682 "Flags incompatible: camera 0x%x, host 0x%lx\n",
1683 cfg.flags, bus_flags);
1684 return -EINVAL;
1685 }
1686 } else if (ret == -ENOIOCTLCMD) {
1687 ret = 0;
1688 }
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001689
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001690 return ret;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001691}
1692
Hans Verkuil34b27b12016-09-11 05:51:54 -03001693static const struct pxa_mbus_pixelfmt pxa_camera_formats[] = {
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001694 {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001695 .fourcc = V4L2_PIX_FMT_YUV422P,
1696 .name = "Planar YUV422 16 bit",
1697 .bits_per_sample = 8,
Hans Verkuil34b27b12016-09-11 05:51:54 -03001698 .packing = PXA_MBUS_PACKING_2X8_PADHI,
1699 .order = PXA_MBUS_ORDER_LE,
1700 .layout = PXA_MBUS_LAYOUT_PLANAR_2Y_U_V,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001701 },
1702};
1703
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001704/* This will be corrected as we get more formats */
Hans Verkuil34b27b12016-09-11 05:51:54 -03001705static bool pxa_camera_packing_supported(const struct pxa_mbus_pixelfmt *fmt)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001706{
Hans Verkuil34b27b12016-09-11 05:51:54 -03001707 return fmt->packing == PXA_MBUS_PACKING_NONE ||
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001708 (fmt->bits_per_sample == 8 &&
Hans Verkuil34b27b12016-09-11 05:51:54 -03001709 fmt->packing == PXA_MBUS_PACKING_2X8_PADHI) ||
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001710 (fmt->bits_per_sample > 8 &&
Hans Verkuil34b27b12016-09-11 05:51:54 -03001711 fmt->packing == PXA_MBUS_PACKING_EXTEND16);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001712}
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001713
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001714static int pxa_camera_get_formats(struct v4l2_device *v4l2_dev,
1715 unsigned int idx,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001716 struct soc_camera_format_xlate *xlate)
1717{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001718 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001719 int formats = 0, ret;
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001720 struct v4l2_subdev_mbus_code_enum code = {
1721 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1722 .index = idx,
1723 };
Hans Verkuil34b27b12016-09-11 05:51:54 -03001724 const struct pxa_mbus_pixelfmt *fmt;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001725
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001726 ret = sensor_call(pcdev, pad, enum_mbus_code, NULL, &code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001727 if (ret < 0)
1728 /* No more formats */
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001729 return 0;
1730
Hans Verkuil34b27b12016-09-11 05:51:54 -03001731 fmt = pxa_mbus_get_fmtdesc(code.code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001732 if (!fmt) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001733 dev_err(pcdev_to_dev(pcdev),
1734 "Invalid format code #%u: %d\n", idx, code.code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001735 return 0;
1736 }
1737
1738 /* This also checks support for the requested bits-per-sample */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001739 ret = pxa_camera_try_bus_param(pcdev, fmt->bits_per_sample);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001740 if (ret < 0)
1741 return 0;
1742
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001743 switch (code.code) {
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -03001744 case MEDIA_BUS_FMT_UYVY8_2X8:
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001745 formats++;
1746 if (xlate) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001747 xlate->host_fmt = &pxa_camera_formats[0];
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001748 xlate->code = code.code;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001749 xlate++;
Robert Jarzmik295ab492016-09-06 06:04:17 -03001750 dev_dbg(pcdev_to_dev(pcdev),
1751 "Providing format %s using code %d\n",
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001752 pxa_camera_formats[0].name, code.code);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001753 }
Robert Jarzmik855f5aa2016-09-06 06:04:24 -03001754 /* fall through */
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -03001755 case MEDIA_BUS_FMT_VYUY8_2X8:
1756 case MEDIA_BUS_FMT_YUYV8_2X8:
1757 case MEDIA_BUS_FMT_YVYU8_2X8:
1758 case MEDIA_BUS_FMT_RGB565_2X8_LE:
1759 case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001760 if (xlate)
Robert Jarzmik295ab492016-09-06 06:04:17 -03001761 dev_dbg(pcdev_to_dev(pcdev),
1762 "Providing format %s packed\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001763 fmt->name);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001764 break;
1765 default:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001766 if (!pxa_camera_packing_supported(fmt))
1767 return 0;
1768 if (xlate)
Robert Jarzmik295ab492016-09-06 06:04:17 -03001769 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001770 "Providing format %s in pass-through mode\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001771 fmt->name);
Robert Jarzmik855f5aa2016-09-06 06:04:24 -03001772 break;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001773 }
1774
1775 /* Generic pass-through */
1776 formats++;
1777 if (xlate) {
1778 xlate->host_fmt = fmt;
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001779 xlate->code = code.code;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001780 xlate++;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001781 }
1782
1783 return formats;
1784}
1785
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001786static int pxa_camera_build_formats(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001787{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001788 struct soc_camera_format_xlate *xlate;
1789
Hans Verkuil34b27b12016-09-11 05:51:54 -03001790 xlate = pxa_mbus_build_fmts_xlate(&pcdev->v4l2_dev, pcdev->sensor,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001791 pxa_camera_get_formats);
1792 if (IS_ERR(xlate))
1793 return PTR_ERR(xlate);
1794
1795 pcdev->user_formats = xlate;
1796 return 0;
1797}
1798
1799static void pxa_camera_destroy_formats(struct pxa_camera_dev *pcdev)
1800{
1801 kfree(pcdev->user_formats);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001802}
1803
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001804static int pxa_camera_check_frame(u32 width, u32 height)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001805{
1806 /* limit to pxa hardware capabilities */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001807 return height < 32 || height > 2048 || width < 48 || width > 2048 ||
1808 (width & 0x01);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001809}
1810
Robert Jarzmikcdd657e2016-09-06 06:04:21 -03001811#ifdef CONFIG_VIDEO_ADV_DEBUG
1812static int pxac_vidioc_g_register(struct file *file, void *priv,
1813 struct v4l2_dbg_register *reg)
1814{
1815 struct pxa_camera_dev *pcdev = video_drvdata(file);
1816
1817 if (reg->reg > CIBR2)
1818 return -ERANGE;
1819
1820 reg->val = __raw_readl(pcdev->base + reg->reg);
1821 reg->size = sizeof(__u32);
1822 return 0;
1823}
1824
1825static int pxac_vidioc_s_register(struct file *file, void *priv,
1826 const struct v4l2_dbg_register *reg)
1827{
1828 struct pxa_camera_dev *pcdev = video_drvdata(file);
1829
1830 if (reg->reg > CIBR2)
1831 return -ERANGE;
1832 if (reg->size != sizeof(__u32))
1833 return -EINVAL;
1834 __raw_writel(reg->val, pcdev->base + reg->reg);
1835 return 0;
1836}
1837#endif
1838
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001839static int pxac_vidioc_enum_fmt_vid_cap(struct file *filp, void *priv,
1840 struct v4l2_fmtdesc *f)
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001841{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001842 struct pxa_camera_dev *pcdev = video_drvdata(filp);
Hans Verkuil34b27b12016-09-11 05:51:54 -03001843 const struct pxa_mbus_pixelfmt *format;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001844 unsigned int idx;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001845
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001846 for (idx = 0; pcdev->user_formats[idx].code; idx++);
1847 if (f->index >= idx)
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001848 return -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001849
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001850 format = pcdev->user_formats[f->index].host_fmt;
1851 f->pixelformat = format->fourcc;
1852 return 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001853}
1854
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001855static int pxac_vidioc_g_fmt_vid_cap(struct file *filp, void *priv,
1856 struct v4l2_format *f)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001857{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001858 struct pxa_camera_dev *pcdev = video_drvdata(filp);
1859 struct v4l2_pix_format *pix = &f->fmt.pix;
1860
1861 pix->width = pcdev->current_pix.width;
1862 pix->height = pcdev->current_pix.height;
1863 pix->bytesperline = pcdev->current_pix.bytesperline;
1864 pix->sizeimage = pcdev->current_pix.sizeimage;
1865 pix->field = pcdev->current_pix.field;
1866 pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc;
1867 pix->colorspace = pcdev->current_pix.colorspace;
1868 dev_dbg(pcdev_to_dev(pcdev), "current_fmt->fourcc: 0x%08x\n",
1869 pcdev->current_fmt->host_fmt->fourcc);
1870 return 0;
1871}
1872
1873static int pxac_vidioc_try_fmt_vid_cap(struct file *filp, void *priv,
1874 struct v4l2_format *f)
1875{
1876 struct pxa_camera_dev *pcdev = video_drvdata(filp);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001877 const struct soc_camera_format_xlate *xlate;
1878 struct v4l2_pix_format *pix = &f->fmt.pix;
Hans Verkuil5eab4982015-04-09 04:05:35 -03001879 struct v4l2_subdev_pad_config pad_cfg;
1880 struct v4l2_subdev_format format = {
1881 .which = V4L2_SUBDEV_FORMAT_TRY,
1882 };
1883 struct v4l2_mbus_framefmt *mf = &format.format;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001884 __u32 pixfmt = pix->pixelformat;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001885 int ret;
Guennadi Liakhovetskia2c8c682008-12-01 09:44:53 -03001886
Hans Verkuil34b27b12016-09-11 05:51:54 -03001887 xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats, pixfmt);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001888 if (!xlate) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001889 dev_warn(pcdev_to_dev(pcdev), "Format %x not found\n", pixfmt);
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001890 return -EINVAL;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001891 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001892
Robert Jarzmik92a83372009-03-31 03:44:21 -03001893 /*
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001894 * Limit to pxa hardware capabilities. YUV422P planar format requires
1895 * images size to be a multiple of 16 bytes. If not, zeros will be
1896 * inserted between Y and U planes, and U and V planes, which violates
1897 * the YUV422P standard.
Robert Jarzmik92a83372009-03-31 03:44:21 -03001898 */
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001899 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1900 &pix->height, 32, 2048, 0,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001901 pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
Robert Jarzmik92a83372009-03-31 03:44:21 -03001902
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001903 v4l2_fill_mbus_format(mf, pix, xlate->code);
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001904 ret = sensor_call(pcdev, pad, set_fmt, &pad_cfg, &format);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001905 if (ret < 0)
1906 return ret;
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001907
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001908 v4l2_fill_pix_format(pix, mf);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001909
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001910 /* Only progressive video supported so far */
Hans Verkuil5eab4982015-04-09 04:05:35 -03001911 switch (mf->field) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001912 case V4L2_FIELD_ANY:
1913 case V4L2_FIELD_NONE:
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001914 pix->field = V4L2_FIELD_NONE;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001915 break;
1916 default:
1917 /* TODO: support interlaced at least in pass-through mode */
Robert Jarzmik295ab492016-09-06 06:04:17 -03001918 dev_err(pcdev_to_dev(pcdev), "Field type %d unsupported.\n",
Hans Verkuil5eab4982015-04-09 04:05:35 -03001919 mf->field);
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001920 return -EINVAL;
1921 }
1922
Hans Verkuil34b27b12016-09-11 05:51:54 -03001923 ret = pxa_mbus_bytes_per_line(pix->width, xlate->host_fmt);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001924 if (ret < 0)
1925 return ret;
1926
1927 pix->bytesperline = ret;
Hans Verkuil34b27b12016-09-11 05:51:54 -03001928 ret = pxa_mbus_image_size(xlate->host_fmt, pix->bytesperline,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001929 pix->height);
1930 if (ret < 0)
1931 return ret;
1932
1933 pix->sizeimage = ret;
1934 return 0;
1935}
1936
1937static int pxac_vidioc_s_fmt_vid_cap(struct file *filp, void *priv,
1938 struct v4l2_format *f)
1939{
1940 struct pxa_camera_dev *pcdev = video_drvdata(filp);
1941 const struct soc_camera_format_xlate *xlate;
1942 struct v4l2_pix_format *pix = &f->fmt.pix;
1943 struct v4l2_subdev_format format = {
1944 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1945 };
1946 unsigned long flags;
1947 int ret, is_busy;
1948
1949 dev_dbg(pcdev_to_dev(pcdev),
1950 "s_fmt_vid_cap(pix=%dx%d:%x)\n",
1951 pix->width, pix->height, pix->pixelformat);
1952
1953 spin_lock_irqsave(&pcdev->lock, flags);
1954 is_busy = pcdev->active || vb2_is_busy(&pcdev->vb2_vq);
1955 spin_unlock_irqrestore(&pcdev->lock, flags);
1956
1957 if (is_busy)
1958 return -EBUSY;
1959
1960 ret = pxac_vidioc_try_fmt_vid_cap(filp, priv, f);
1961 if (ret)
1962 return ret;
1963
Hans Verkuil34b27b12016-09-11 05:51:54 -03001964 xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001965 pix->pixelformat);
1966 v4l2_fill_mbus_format(&format.format, pix, xlate->code);
1967 ret = sensor_call(pcdev, pad, set_fmt, NULL, &format);
1968 if (ret < 0) {
1969 dev_warn(pcdev_to_dev(pcdev),
1970 "Failed to configure for format %x\n",
1971 pix->pixelformat);
1972 } else if (pxa_camera_check_frame(pix->width, pix->height)) {
1973 dev_warn(pcdev_to_dev(pcdev),
1974 "Camera driver produced an unsupported frame %dx%d\n",
1975 pix->width, pix->height);
1976 return -EINVAL;
1977 }
1978
1979 pcdev->current_fmt = xlate;
1980 pcdev->current_pix = *pix;
1981
1982 ret = pxa_camera_set_bus_param(pcdev);
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001983 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001984}
1985
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001986static int pxac_vidioc_querycap(struct file *file, void *priv,
1987 struct v4l2_capability *cap)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001988{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001989 strlcpy(cap->bus_info, "platform:pxa-camera", sizeof(cap->bus_info));
1990 strlcpy(cap->driver, PXA_CAM_DRV_NAME, sizeof(cap->driver));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001991 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
Guennadi Liakhovetski7d96c3e2015-01-18 16:30:11 -03001992 cap->device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1993 cap->capabilities = cap->device_caps | V4L2_CAP_DEVICE_CAPS;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001994
1995 return 0;
1996}
1997
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001998static int pxac_vidioc_enum_input(struct file *file, void *priv,
1999 struct v4l2_input *i)
2000{
2001 if (i->index > 0)
2002 return -EINVAL;
2003
2004 i->type = V4L2_INPUT_TYPE_CAMERA;
2005 strlcpy(i->name, "Camera", sizeof(i->name));
2006
2007 return 0;
2008}
2009
2010static int pxac_vidioc_g_input(struct file *file, void *priv, unsigned int *i)
2011{
2012 *i = 0;
2013
2014 return 0;
2015}
2016
2017static int pxac_vidioc_s_input(struct file *file, void *priv, unsigned int i)
2018{
2019 if (i > 0)
2020 return -EINVAL;
2021
2022 return 0;
2023}
2024
2025static int pxac_fops_camera_open(struct file *filp)
2026{
2027 struct pxa_camera_dev *pcdev = video_drvdata(filp);
2028 int ret;
2029
2030 mutex_lock(&pcdev->mlock);
2031 ret = v4l2_fh_open(filp);
2032 if (ret < 0)
2033 goto out;
2034
2035 ret = sensor_call(pcdev, core, s_power, 1);
2036 if (ret)
2037 v4l2_fh_release(filp);
2038out:
2039 mutex_unlock(&pcdev->mlock);
2040 return ret;
2041}
2042
2043static int pxac_fops_camera_release(struct file *filp)
2044{
2045 struct pxa_camera_dev *pcdev = video_drvdata(filp);
2046 int ret;
2047
2048 ret = vb2_fop_release(filp);
2049 if (ret < 0)
2050 return ret;
2051
2052 mutex_lock(&pcdev->mlock);
2053 ret = sensor_call(pcdev, core, s_power, 0);
2054 mutex_unlock(&pcdev->mlock);
2055
2056 return ret;
2057}
2058
2059static const struct v4l2_file_operations pxa_camera_fops = {
2060 .owner = THIS_MODULE,
2061 .open = pxac_fops_camera_open,
2062 .release = pxac_fops_camera_release,
2063 .read = vb2_fop_read,
2064 .poll = vb2_fop_poll,
2065 .mmap = vb2_fop_mmap,
2066 .unlocked_ioctl = video_ioctl2,
2067};
2068
2069static const struct v4l2_ioctl_ops pxa_camera_ioctl_ops = {
2070 .vidioc_querycap = pxac_vidioc_querycap,
2071
2072 .vidioc_enum_input = pxac_vidioc_enum_input,
2073 .vidioc_g_input = pxac_vidioc_g_input,
2074 .vidioc_s_input = pxac_vidioc_s_input,
2075
2076 .vidioc_enum_fmt_vid_cap = pxac_vidioc_enum_fmt_vid_cap,
2077 .vidioc_g_fmt_vid_cap = pxac_vidioc_g_fmt_vid_cap,
2078 .vidioc_s_fmt_vid_cap = pxac_vidioc_s_fmt_vid_cap,
2079 .vidioc_try_fmt_vid_cap = pxac_vidioc_try_fmt_vid_cap,
2080
2081 .vidioc_reqbufs = vb2_ioctl_reqbufs,
2082 .vidioc_create_bufs = vb2_ioctl_create_bufs,
2083 .vidioc_querybuf = vb2_ioctl_querybuf,
2084 .vidioc_qbuf = vb2_ioctl_qbuf,
2085 .vidioc_dqbuf = vb2_ioctl_dqbuf,
2086 .vidioc_expbuf = vb2_ioctl_expbuf,
2087 .vidioc_streamon = vb2_ioctl_streamon,
2088 .vidioc_streamoff = vb2_ioctl_streamoff,
Robert Jarzmikcdd657e2016-09-06 06:04:21 -03002089#ifdef CONFIG_VIDEO_ADV_DEBUG
2090 .vidioc_g_register = pxac_vidioc_g_register,
2091 .vidioc_s_register = pxac_vidioc_s_register,
2092#endif
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002093};
2094
2095static struct v4l2_clk_ops pxa_camera_mclk_ops = {
2096};
2097
2098static const struct video_device pxa_camera_videodev_template = {
2099 .name = "pxa-camera",
2100 .minor = -1,
2101 .fops = &pxa_camera_fops,
2102 .ioctl_ops = &pxa_camera_ioctl_ops,
2103 .release = video_device_release_empty,
2104 .device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING,
2105};
2106
2107static int pxa_camera_sensor_bound(struct v4l2_async_notifier *notifier,
2108 struct v4l2_subdev *subdev,
2109 struct v4l2_async_subdev *asd)
2110{
2111 int err;
2112 struct v4l2_device *v4l2_dev = notifier->v4l2_dev;
2113 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev);
2114 struct video_device *vdev = &pcdev->vdev;
2115 struct v4l2_pix_format *pix = &pcdev->current_pix;
2116 struct v4l2_subdev_format format = {
2117 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
2118 };
2119 struct v4l2_mbus_framefmt *mf = &format.format;
2120
2121 dev_info(pcdev_to_dev(pcdev), "%s(): trying to bind a device\n",
2122 __func__);
2123 mutex_lock(&pcdev->mlock);
2124 *vdev = pxa_camera_videodev_template;
2125 vdev->v4l2_dev = v4l2_dev;
2126 vdev->lock = &pcdev->mlock;
2127 pcdev->sensor = subdev;
2128 pcdev->vdev.queue = &pcdev->vb2_vq;
2129 pcdev->vdev.v4l2_dev = &pcdev->v4l2_dev;
2130 pcdev->vdev.ctrl_handler = subdev->ctrl_handler;
2131 video_set_drvdata(&pcdev->vdev, pcdev);
2132
2133 err = pxa_camera_build_formats(pcdev);
2134 if (err) {
2135 dev_err(pcdev_to_dev(pcdev), "building formats failed: %d\n",
2136 err);
2137 goto out;
2138 }
2139
2140 pcdev->current_fmt = pcdev->user_formats;
2141 pix->field = V4L2_FIELD_NONE;
2142 pix->width = DEFAULT_WIDTH;
2143 pix->height = DEFAULT_HEIGHT;
2144 pix->bytesperline =
Hans Verkuil34b27b12016-09-11 05:51:54 -03002145 pxa_mbus_bytes_per_line(pix->width,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002146 pcdev->current_fmt->host_fmt);
2147 pix->sizeimage =
Hans Verkuil34b27b12016-09-11 05:51:54 -03002148 pxa_mbus_image_size(pcdev->current_fmt->host_fmt,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002149 pix->bytesperline, pix->height);
2150 pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc;
2151 v4l2_fill_mbus_format(mf, pix, pcdev->current_fmt->code);
Robert Jarzmikc771f422016-09-23 15:41:39 -03002152
2153 err = sensor_call(pcdev, core, s_power, 1);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002154 if (err)
2155 goto out;
2156
Robert Jarzmikc771f422016-09-23 15:41:39 -03002157 err = sensor_call(pcdev, pad, set_fmt, NULL, &format);
2158 if (err)
2159 goto out_sensor_poweroff;
2160
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002161 v4l2_fill_pix_format(pix, mf);
2162 pr_info("%s(): colorspace=0x%x pixfmt=0x%x\n",
2163 __func__, pix->colorspace, pix->pixelformat);
2164
2165 err = pxa_camera_init_videobuf2(pcdev);
2166 if (err)
Robert Jarzmikc771f422016-09-23 15:41:39 -03002167 goto out_sensor_poweroff;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002168
2169 err = video_register_device(&pcdev->vdev, VFL_TYPE_GRABBER, -1);
2170 if (err) {
2171 v4l2_err(v4l2_dev, "register video device failed: %d\n", err);
2172 pcdev->sensor = NULL;
2173 } else {
2174 dev_info(pcdev_to_dev(pcdev),
2175 "PXA Camera driver attached to camera %s\n",
2176 subdev->name);
2177 }
Robert Jarzmikc771f422016-09-23 15:41:39 -03002178
2179out_sensor_poweroff:
2180 err = sensor_call(pcdev, core, s_power, 0);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002181out:
2182 mutex_unlock(&pcdev->mlock);
2183 return err;
2184}
2185
2186static void pxa_camera_sensor_unbind(struct v4l2_async_notifier *notifier,
2187 struct v4l2_subdev *subdev,
2188 struct v4l2_async_subdev *asd)
2189{
2190 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(notifier->v4l2_dev);
2191
2192 mutex_lock(&pcdev->mlock);
2193 dev_info(pcdev_to_dev(pcdev),
2194 "PXA Camera driver detached from camera %s\n",
2195 subdev->name);
2196
2197 /* disable capture, disable interrupts */
2198 __raw_writel(0x3ff, pcdev->base + CICR0);
2199
2200 /* Stop DMA engine */
2201 pxa_dma_stop_channels(pcdev);
2202
2203 pxa_camera_destroy_formats(pcdev);
Petr Cveke3b4d102017-04-24 22:51:58 -03002204
2205 if (pcdev->mclk_clk) {
2206 v4l2_clk_unregister(pcdev->mclk_clk);
2207 pcdev->mclk_clk = NULL;
2208 }
2209
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002210 video_unregister_device(&pcdev->vdev);
2211 pcdev->sensor = NULL;
2212
2213 mutex_unlock(&pcdev->mlock);
2214}
2215
Robert Jarzmik6f284352016-09-06 06:04:15 -03002216/*
2217 * Driver probe, remove, suspend and resume operations
2218 */
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002219static int pxa_camera_suspend(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002220{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002221 struct pxa_camera_dev *pcdev = dev_get_drvdata(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002222 int i = 0, ret = 0;
2223
Eric Miao5ca11fa2008-12-18 11:15:50 -03002224 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
2225 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
2226 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
2227 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
2228 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002229
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002230 if (pcdev->sensor) {
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03002231 ret = sensor_call(pcdev, core, s_power, 0);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03002232 if (ret == -ENOIOCTLCMD)
2233 ret = 0;
2234 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002235
2236 return ret;
2237}
2238
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002239static int pxa_camera_resume(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002240{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002241 struct pxa_camera_dev *pcdev = dev_get_drvdata(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002242 int i = 0, ret = 0;
2243
Eric Miao5ca11fa2008-12-18 11:15:50 -03002244 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
2245 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
2246 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
2247 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
2248 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002249
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002250 if (pcdev->sensor) {
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03002251 ret = sensor_call(pcdev, core, s_power, 1);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03002252 if (ret == -ENOIOCTLCMD)
2253 ret = 0;
2254 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002255
2256 /* Restart frame capture if active buffer exists */
Robert Jarzmik256b0232009-03-31 03:44:21 -03002257 if (!ret && pcdev->active)
2258 pxa_camera_start_capture(pcdev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002259
2260 return ret;
2261}
2262
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002263static int pxa_camera_pdata_from_dt(struct device *dev,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002264 struct pxa_camera_dev *pcdev,
2265 struct v4l2_async_subdev *asd)
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002266{
2267 u32 mclk_rate;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002268 struct device_node *remote, *np = dev->of_node;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002269 struct v4l2_of_endpoint ep;
2270 int err = of_property_read_u32(np, "clock-frequency",
2271 &mclk_rate);
2272 if (!err) {
2273 pcdev->platform_flags |= PXA_CAMERA_MCLK_EN;
2274 pcdev->mclk = mclk_rate;
2275 }
2276
2277 np = of_graph_get_next_endpoint(np, NULL);
2278 if (!np) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002279 dev_err(dev, "could not find endpoint\n");
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002280 return -EINVAL;
2281 }
2282
2283 err = v4l2_of_parse_endpoint(np, &ep);
2284 if (err) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002285 dev_err(dev, "could not parse endpoint\n");
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002286 goto out;
2287 }
2288
2289 switch (ep.bus.parallel.bus_width) {
2290 case 4:
2291 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_4;
2292 break;
2293 case 5:
2294 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_5;
2295 break;
2296 case 8:
2297 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_8;
2298 break;
2299 case 9:
2300 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_9;
2301 break;
2302 case 10:
2303 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
2304 break;
2305 default:
2306 break;
Mauro Carvalho Chehabc611c902014-09-03 15:51:45 -03002307 }
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002308
2309 if (ep.bus.parallel.flags & V4L2_MBUS_MASTER)
2310 pcdev->platform_flags |= PXA_CAMERA_MASTER;
2311 if (ep.bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
2312 pcdev->platform_flags |= PXA_CAMERA_HSP;
2313 if (ep.bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
2314 pcdev->platform_flags |= PXA_CAMERA_VSP;
2315 if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
2316 pcdev->platform_flags |= PXA_CAMERA_PCLK_EN | PXA_CAMERA_PCP;
2317 if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
2318 pcdev->platform_flags |= PXA_CAMERA_PCLK_EN;
2319
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002320 asd->match_type = V4L2_ASYNC_MATCH_OF;
2321 remote = of_graph_get_remote_port(np);
2322 if (remote) {
2323 asd->match.of.node = remote;
2324 of_node_put(remote);
2325 } else {
2326 dev_notice(dev, "no remote for %s\n", of_node_full_name(np));
2327 }
2328
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002329out:
2330 of_node_put(np);
2331
2332 return err;
2333}
2334
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002335static int pxa_camera_probe(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002336{
2337 struct pxa_camera_dev *pcdev;
2338 struct resource *res;
2339 void __iomem *base;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002340 struct dma_slave_config config = {
2341 .src_addr_width = 0,
2342 .src_maxburst = 8,
2343 .direction = DMA_DEV_TO_MEM,
2344 };
2345 dma_cap_mask_t mask;
2346 struct pxad_param params;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002347 char clk_name[V4L2_CLK_NAME_SIZE];
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03002348 int irq;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002349 int err = 0, i;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002350
2351 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2352 irq = platform_get_irq(pdev, 0);
Julia Lawall47de2012013-01-07 09:51:21 -03002353 if (!res || irq < 0)
2354 return -ENODEV;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002355
Julia Lawall47de2012013-01-07 09:51:21 -03002356 pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002357 if (!pcdev) {
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03002358 dev_err(&pdev->dev, "Could not allocate pcdev\n");
Julia Lawall47de2012013-01-07 09:51:21 -03002359 return -ENOMEM;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002360 }
2361
Julia Lawall47de2012013-01-07 09:51:21 -03002362 pcdev->clk = devm_clk_get(&pdev->dev, NULL);
2363 if (IS_ERR(pcdev->clk))
2364 return PTR_ERR(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002365
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002366 pcdev->res = res;
2367
2368 pcdev->pdata = pdev->dev.platform_data;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002369 if (&pdev->dev.of_node && !pcdev->pdata) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002370 err = pxa_camera_pdata_from_dt(&pdev->dev, pcdev, &pcdev->asd);
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002371 } else {
2372 pcdev->platform_flags = pcdev->pdata->flags;
2373 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002374 pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C;
2375 pcdev->asd.match.i2c.adapter_id =
2376 pcdev->pdata->sensor_i2c_adapter_id;
2377 pcdev->asd.match.i2c.address = pcdev->pdata->sensor_i2c_address;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002378 }
2379 if (err < 0)
2380 return err;
2381
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03002382 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
2383 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03002384 /*
2385 * Platform hasn't set available data widths. This is bad.
2386 * Warn and use a default.
2387 */
Mauro Carvalho Chehab759a4ed2016-10-18 17:44:24 -02002388 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available data widths, using default 10 bit\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002389 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
2390 }
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03002391 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8)
2392 pcdev->width_flags = 1 << 7;
2393 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9)
2394 pcdev->width_flags |= 1 << 8;
2395 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10)
2396 pcdev->width_flags |= 1 << 9;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002397 if (!pcdev->mclk) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002398 dev_warn(&pdev->dev,
Mauro Carvalho Chehab759a4ed2016-10-18 17:44:24 -02002399 "mclk == 0! Please, fix your platform data. Using default 20MHz\n");
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002400 pcdev->mclk = 20000000;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002401 }
2402
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03002403 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002404
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002405 INIT_LIST_HEAD(&pcdev->capture);
2406 spin_lock_init(&pcdev->lock);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002407 mutex_init(&pcdev->mlock);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002408
2409 /*
2410 * Request the regions.
2411 */
Sachin Kamat8efdb132013-03-04 05:15:19 -03002412 base = devm_ioremap_resource(&pdev->dev, res);
2413 if (IS_ERR(base))
2414 return PTR_ERR(base);
2415
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002416 pcdev->irq = irq;
2417 pcdev->base = base;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002418
2419 /* request dma */
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002420 dma_cap_zero(mask);
2421 dma_cap_set(DMA_SLAVE, mask);
2422 dma_cap_set(DMA_PRIVATE, mask);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002423
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002424 params.prio = 0;
2425 params.drcmr = 68;
2426 pcdev->dma_chans[0] =
2427 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2428 &params, &pdev->dev, "CI_Y");
2429 if (!pcdev->dma_chans[0]) {
2430 dev_err(&pdev->dev, "Can't request DMA for Y\n");
2431 return -ENODEV;
2432 }
2433
2434 params.drcmr = 69;
2435 pcdev->dma_chans[1] =
2436 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2437 &params, &pdev->dev, "CI_U");
2438 if (!pcdev->dma_chans[1]) {
2439 dev_err(&pdev->dev, "Can't request DMA for Y\n");
Wei Yongjuna2755e12016-09-14 23:21:45 -03002440 err = -ENODEV;
Mike Rapoporta5462e52008-04-22 10:36:32 -03002441 goto exit_free_dma_y;
2442 }
Mike Rapoporta5462e52008-04-22 10:36:32 -03002443
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002444 params.drcmr = 70;
2445 pcdev->dma_chans[2] =
2446 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2447 &params, &pdev->dev, "CI_V");
2448 if (!pcdev->dma_chans[2]) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03002449 dev_err(&pdev->dev, "Can't request DMA for V\n");
Wei Yongjuna2755e12016-09-14 23:21:45 -03002450 err = -ENODEV;
Mike Rapoporta5462e52008-04-22 10:36:32 -03002451 goto exit_free_dma_u;
2452 }
Mike Rapoporta5462e52008-04-22 10:36:32 -03002453
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002454 for (i = 0; i < 3; i++) {
2455 config.src_addr = pcdev->res->start + CIBR0 + i * 8;
2456 err = dmaengine_slave_config(pcdev->dma_chans[i], &config);
2457 if (err < 0) {
2458 dev_err(&pdev->dev, "dma slave config failed: %d\n",
2459 err);
2460 goto exit_free_dma;
2461 }
2462 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002463
2464 /* request irq */
Julia Lawall47de2012013-01-07 09:51:21 -03002465 err = devm_request_irq(&pdev->dev, pcdev->irq, pxa_camera_irq, 0,
2466 PXA_CAM_DRV_NAME, pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002467 if (err) {
Julia Lawall47de2012013-01-07 09:51:21 -03002468 dev_err(&pdev->dev, "Camera interrupt register failed\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002469 goto exit_free_dma;
2470 }
2471
Robert Jarzmike623ebe2015-09-06 08:42:11 -03002472 tasklet_init(&pcdev->task_eof, pxa_camera_eof, (unsigned long)pcdev);
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03002473
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002474 pxa_camera_activate(pcdev);
2475
2476 dev_set_drvdata(&pdev->dev, pcdev);
2477 err = v4l2_device_register(&pdev->dev, &pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002478 if (err)
Julia Lawall47de2012013-01-07 09:51:21 -03002479 goto exit_free_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002480
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002481 pcdev->asds[0] = &pcdev->asd;
2482 pcdev->notifier.subdevs = pcdev->asds;
2483 pcdev->notifier.num_subdevs = 1;
2484 pcdev->notifier.bound = pxa_camera_sensor_bound;
2485 pcdev->notifier.unbind = pxa_camera_sensor_unbind;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002486
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002487 if (!of_have_populated_dt())
2488 pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C;
2489
2490 err = pxa_camera_init_videobuf2(pcdev);
2491 if (err)
2492 goto exit_free_v4l2dev;
2493
2494 if (pcdev->mclk) {
2495 v4l2_clk_name_i2c(clk_name, sizeof(clk_name),
2496 pcdev->asd.match.i2c.adapter_id,
2497 pcdev->asd.match.i2c.address);
2498
2499 pcdev->mclk_clk = v4l2_clk_register(&pxa_camera_mclk_ops,
2500 clk_name, NULL);
Wei Yongjuna2755e12016-09-14 23:21:45 -03002501 if (IS_ERR(pcdev->mclk_clk)) {
2502 err = PTR_ERR(pcdev->mclk_clk);
2503 goto exit_free_v4l2dev;
2504 }
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002505 }
2506
2507 err = v4l2_async_notifier_register(&pcdev->v4l2_dev, &pcdev->notifier);
2508 if (err)
2509 goto exit_free_clk;
2510
2511 return 0;
2512exit_free_clk:
2513 v4l2_clk_unregister(pcdev->mclk_clk);
2514exit_free_v4l2dev:
2515 v4l2_device_unregister(&pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002516exit_free_dma:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002517 dma_release_channel(pcdev->dma_chans[2]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03002518exit_free_dma_u:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002519 dma_release_channel(pcdev->dma_chans[1]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03002520exit_free_dma_y:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002521 dma_release_channel(pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002522 return err;
2523}
2524
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002525static int pxa_camera_remove(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002526{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002527 struct pxa_camera_dev *pcdev = dev_get_drvdata(&pdev->dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002528
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002529 pxa_camera_deactivate(pcdev);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002530 dma_release_channel(pcdev->dma_chans[0]);
2531 dma_release_channel(pcdev->dma_chans[1]);
2532 dma_release_channel(pcdev->dma_chans[2]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002533
Petr Cveke3b4d102017-04-24 22:51:58 -03002534 v4l2_async_notifier_unregister(&pcdev->notifier);
2535
2536 if (pcdev->mclk_clk) {
2537 v4l2_clk_unregister(pcdev->mclk_clk);
2538 pcdev->mclk_clk = NULL;
2539 }
2540
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002541 v4l2_device_unregister(&pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002542
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03002543 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002544
2545 return 0;
2546}
2547
Sachin Kamat56a49192013-04-03 02:00:39 -03002548static const struct dev_pm_ops pxa_camera_pm = {
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002549 .suspend = pxa_camera_suspend,
2550 .resume = pxa_camera_resume,
2551};
2552
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002553static const struct of_device_id pxa_camera_of_match[] = {
2554 { .compatible = "marvell,pxa270-qci", },
2555 {},
2556};
2557MODULE_DEVICE_TABLE(of, pxa_camera_of_match);
2558
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002559static struct platform_driver pxa_camera_driver = {
Sachin Kamat6003b2a2013-04-03 02:00:38 -03002560 .driver = {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002561 .name = PXA_CAM_DRV_NAME,
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002562 .pm = &pxa_camera_pm,
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002563 .of_match_table = of_match_ptr(pxa_camera_of_match),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002564 },
2565 .probe = pxa_camera_probe,
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002566 .remove = pxa_camera_remove,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002567};
2568
Axel Lin1d6629b2012-01-10 03:21:49 -03002569module_platform_driver(pxa_camera_driver);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002570
2571MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
2572MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
2573MODULE_LICENSE("GPL");
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -03002574MODULE_VERSION(PXA_CAM_VERSION);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03002575MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);