blob: c3570764f58f9dcfb774a8534fdde38403701e62 [file] [log] [blame]
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001/*
2 * SuperH Ethernet device driver
3 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00005 * Copyright (C) 2008-2013 Renesas Solutions Corp.
6 * Copyright (C) 2013 Cogent Embedded, Inc.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 *
20 * The full GNU General Public License is included in this distribution in
21 * the file called "COPYING".
22 */
23
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070024#include <linux/init.h>
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000025#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070028#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070029#include <linux/dma-mapping.h>
30#include <linux/etherdevice.h>
31#include <linux/delay.h>
32#include <linux/platform_device.h>
33#include <linux/mdio-bitbang.h>
34#include <linux/netdevice.h>
35#include <linux/phy.h>
36#include <linux/cache.h>
37#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000038#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000040#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000041#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000042#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070044
45#include "sh_eth.h"
46
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000047#define SH_ETH_DEF_MSG_ENABLE \
48 (NETIF_MSG_LINK | \
49 NETIF_MSG_TIMER | \
50 NETIF_MSG_RX_ERR| \
51 NETIF_MSG_TX_ERR)
52
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000053static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
54 [EDSR] = 0x0000,
55 [EDMR] = 0x0400,
56 [EDTRR] = 0x0408,
57 [EDRRR] = 0x0410,
58 [EESR] = 0x0428,
59 [EESIPR] = 0x0430,
60 [TDLAR] = 0x0010,
61 [TDFAR] = 0x0014,
62 [TDFXR] = 0x0018,
63 [TDFFR] = 0x001c,
64 [RDLAR] = 0x0030,
65 [RDFAR] = 0x0034,
66 [RDFXR] = 0x0038,
67 [RDFFR] = 0x003c,
68 [TRSCER] = 0x0438,
69 [RMFCR] = 0x0440,
70 [TFTR] = 0x0448,
71 [FDR] = 0x0450,
72 [RMCR] = 0x0458,
73 [RPADIR] = 0x0460,
74 [FCFTR] = 0x0468,
75 [CSMR] = 0x04E4,
76
77 [ECMR] = 0x0500,
78 [ECSR] = 0x0510,
79 [ECSIPR] = 0x0518,
80 [PIR] = 0x0520,
81 [PSR] = 0x0528,
82 [PIPR] = 0x052c,
83 [RFLR] = 0x0508,
84 [APR] = 0x0554,
85 [MPR] = 0x0558,
86 [PFTCR] = 0x055c,
87 [PFRCR] = 0x0560,
88 [TPAUSER] = 0x0564,
89 [GECMR] = 0x05b0,
90 [BCULR] = 0x05b4,
91 [MAHR] = 0x05c0,
92 [MALR] = 0x05c8,
93 [TROCR] = 0x0700,
94 [CDCR] = 0x0708,
95 [LCCR] = 0x0710,
96 [CEFCR] = 0x0740,
97 [FRECR] = 0x0748,
98 [TSFRCR] = 0x0750,
99 [TLFRCR] = 0x0758,
100 [RFCR] = 0x0760,
101 [CERCR] = 0x0768,
102 [CEECR] = 0x0770,
103 [MAFCR] = 0x0778,
104 [RMII_MII] = 0x0790,
105
106 [ARSTR] = 0x0000,
107 [TSU_CTRST] = 0x0004,
108 [TSU_FWEN0] = 0x0010,
109 [TSU_FWEN1] = 0x0014,
110 [TSU_FCM] = 0x0018,
111 [TSU_BSYSL0] = 0x0020,
112 [TSU_BSYSL1] = 0x0024,
113 [TSU_PRISL0] = 0x0028,
114 [TSU_PRISL1] = 0x002c,
115 [TSU_FWSL0] = 0x0030,
116 [TSU_FWSL1] = 0x0034,
117 [TSU_FWSLC] = 0x0038,
118 [TSU_QTAG0] = 0x0040,
119 [TSU_QTAG1] = 0x0044,
120 [TSU_FWSR] = 0x0050,
121 [TSU_FWINMK] = 0x0054,
122 [TSU_ADQT0] = 0x0048,
123 [TSU_ADQT1] = 0x004c,
124 [TSU_VTAG0] = 0x0058,
125 [TSU_VTAG1] = 0x005c,
126 [TSU_ADSBSY] = 0x0060,
127 [TSU_TEN] = 0x0064,
128 [TSU_POST1] = 0x0070,
129 [TSU_POST2] = 0x0074,
130 [TSU_POST3] = 0x0078,
131 [TSU_POST4] = 0x007c,
132 [TSU_ADRH0] = 0x0100,
133 [TSU_ADRL0] = 0x0104,
134 [TSU_ADRH31] = 0x01f8,
135 [TSU_ADRL31] = 0x01fc,
136
137 [TXNLCR0] = 0x0080,
138 [TXALCR0] = 0x0084,
139 [RXNLCR0] = 0x0088,
140 [RXALCR0] = 0x008c,
141 [FWNLCR0] = 0x0090,
142 [FWALCR0] = 0x0094,
143 [TXNLCR1] = 0x00a0,
144 [TXALCR1] = 0x00a0,
145 [RXNLCR1] = 0x00a8,
146 [RXALCR1] = 0x00ac,
147 [FWNLCR1] = 0x00b0,
148 [FWALCR1] = 0x00b4,
149};
150
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000151static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
152 [ECMR] = 0x0300,
153 [RFLR] = 0x0308,
154 [ECSR] = 0x0310,
155 [ECSIPR] = 0x0318,
156 [PIR] = 0x0320,
157 [PSR] = 0x0328,
158 [RDMLR] = 0x0340,
159 [IPGR] = 0x0350,
160 [APR] = 0x0354,
161 [MPR] = 0x0358,
162 [RFCF] = 0x0360,
163 [TPAUSER] = 0x0364,
164 [TPAUSECR] = 0x0368,
165 [MAHR] = 0x03c0,
166 [MALR] = 0x03c8,
167 [TROCR] = 0x03d0,
168 [CDCR] = 0x03d4,
169 [LCCR] = 0x03d8,
170 [CNDCR] = 0x03dc,
171 [CEFCR] = 0x03e4,
172 [FRECR] = 0x03e8,
173 [TSFRCR] = 0x03ec,
174 [TLFRCR] = 0x03f0,
175 [RFCR] = 0x03f4,
176 [MAFCR] = 0x03f8,
177
178 [EDMR] = 0x0200,
179 [EDTRR] = 0x0208,
180 [EDRRR] = 0x0210,
181 [TDLAR] = 0x0218,
182 [RDLAR] = 0x0220,
183 [EESR] = 0x0228,
184 [EESIPR] = 0x0230,
185 [TRSCER] = 0x0238,
186 [RMFCR] = 0x0240,
187 [TFTR] = 0x0248,
188 [FDR] = 0x0250,
189 [RMCR] = 0x0258,
190 [TFUCR] = 0x0264,
191 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900192 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000193 [FCFTR] = 0x0270,
194 [TRIMD] = 0x027c,
195};
196
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000197static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
198 [ECMR] = 0x0100,
199 [RFLR] = 0x0108,
200 [ECSR] = 0x0110,
201 [ECSIPR] = 0x0118,
202 [PIR] = 0x0120,
203 [PSR] = 0x0128,
204 [RDMLR] = 0x0140,
205 [IPGR] = 0x0150,
206 [APR] = 0x0154,
207 [MPR] = 0x0158,
208 [TPAUSER] = 0x0164,
209 [RFCF] = 0x0160,
210 [TPAUSECR] = 0x0168,
211 [BCFRR] = 0x016c,
212 [MAHR] = 0x01c0,
213 [MALR] = 0x01c8,
214 [TROCR] = 0x01d0,
215 [CDCR] = 0x01d4,
216 [LCCR] = 0x01d8,
217 [CNDCR] = 0x01dc,
218 [CEFCR] = 0x01e4,
219 [FRECR] = 0x01e8,
220 [TSFRCR] = 0x01ec,
221 [TLFRCR] = 0x01f0,
222 [RFCR] = 0x01f4,
223 [MAFCR] = 0x01f8,
224 [RTRATE] = 0x01fc,
225
226 [EDMR] = 0x0000,
227 [EDTRR] = 0x0008,
228 [EDRRR] = 0x0010,
229 [TDLAR] = 0x0018,
230 [RDLAR] = 0x0020,
231 [EESR] = 0x0028,
232 [EESIPR] = 0x0030,
233 [TRSCER] = 0x0038,
234 [RMFCR] = 0x0040,
235 [TFTR] = 0x0048,
236 [FDR] = 0x0050,
237 [RMCR] = 0x0058,
238 [TFUCR] = 0x0064,
239 [RFOCR] = 0x0068,
240 [FCFTR] = 0x0070,
241 [RPADIR] = 0x0078,
242 [TRIMD] = 0x007c,
243 [RBWAR] = 0x00c8,
244 [RDFAR] = 0x00cc,
245 [TBRAR] = 0x00d4,
246 [TDFAR] = 0x00d8,
247};
248
249static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
250 [ECMR] = 0x0160,
251 [ECSR] = 0x0164,
252 [ECSIPR] = 0x0168,
253 [PIR] = 0x016c,
254 [MAHR] = 0x0170,
255 [MALR] = 0x0174,
256 [RFLR] = 0x0178,
257 [PSR] = 0x017c,
258 [TROCR] = 0x0180,
259 [CDCR] = 0x0184,
260 [LCCR] = 0x0188,
261 [CNDCR] = 0x018c,
262 [CEFCR] = 0x0194,
263 [FRECR] = 0x0198,
264 [TSFRCR] = 0x019c,
265 [TLFRCR] = 0x01a0,
266 [RFCR] = 0x01a4,
267 [MAFCR] = 0x01a8,
268 [IPGR] = 0x01b4,
269 [APR] = 0x01b8,
270 [MPR] = 0x01bc,
271 [TPAUSER] = 0x01c4,
272 [BCFR] = 0x01cc,
273
274 [ARSTR] = 0x0000,
275 [TSU_CTRST] = 0x0004,
276 [TSU_FWEN0] = 0x0010,
277 [TSU_FWEN1] = 0x0014,
278 [TSU_FCM] = 0x0018,
279 [TSU_BSYSL0] = 0x0020,
280 [TSU_BSYSL1] = 0x0024,
281 [TSU_PRISL0] = 0x0028,
282 [TSU_PRISL1] = 0x002c,
283 [TSU_FWSL0] = 0x0030,
284 [TSU_FWSL1] = 0x0034,
285 [TSU_FWSLC] = 0x0038,
286 [TSU_QTAGM0] = 0x0040,
287 [TSU_QTAGM1] = 0x0044,
288 [TSU_ADQT0] = 0x0048,
289 [TSU_ADQT1] = 0x004c,
290 [TSU_FWSR] = 0x0050,
291 [TSU_FWINMK] = 0x0054,
292 [TSU_ADSBSY] = 0x0060,
293 [TSU_TEN] = 0x0064,
294 [TSU_POST1] = 0x0070,
295 [TSU_POST2] = 0x0074,
296 [TSU_POST3] = 0x0078,
297 [TSU_POST4] = 0x007c,
298
299 [TXNLCR0] = 0x0080,
300 [TXALCR0] = 0x0084,
301 [RXNLCR0] = 0x0088,
302 [RXALCR0] = 0x008c,
303 [FWNLCR0] = 0x0090,
304 [FWALCR0] = 0x0094,
305 [TXNLCR1] = 0x00a0,
306 [TXALCR1] = 0x00a0,
307 [RXNLCR1] = 0x00a8,
308 [RXALCR1] = 0x00ac,
309 [FWNLCR1] = 0x00b0,
310 [FWALCR1] = 0x00b4,
311
312 [TSU_ADRH0] = 0x0100,
313 [TSU_ADRL0] = 0x0104,
314 [TSU_ADRL31] = 0x01fc,
315};
316
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000317static int sh_eth_is_gether(struct sh_eth_private *mdp)
318{
319 if (mdp->reg_offset == sh_eth_offset_gigabit)
320 return 1;
321 else
322 return 0;
323}
324
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400325static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000326{
327 u32 value = 0x0;
328 struct sh_eth_private *mdp = netdev_priv(ndev);
329
330 switch (mdp->phy_interface) {
331 case PHY_INTERFACE_MODE_GMII:
332 value = 0x2;
333 break;
334 case PHY_INTERFACE_MODE_MII:
335 value = 0x1;
336 break;
337 case PHY_INTERFACE_MODE_RMII:
338 value = 0x0;
339 break;
340 default:
341 pr_warn("PHY interface mode was not setup. Set to MII.\n");
342 value = 0x1;
343 break;
344 }
345
346 sh_eth_write(ndev, value, RMII_MII);
347}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000348
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400349static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000350{
351 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000352
353 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000354 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000355 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000356 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000357}
358
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000359/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000360static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000361{
362 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000363
364 switch (mdp->speed) {
365 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000366 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000367 break;
368 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000369 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
370 break;
371 default:
372 break;
373 }
374}
375
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000376/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000377static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000378 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000379 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000380
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400381 .register_type = SH_ETH_REG_FAST_RCAR,
382
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000383 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
384 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
385 .eesipr_value = 0x01ff009f,
386
387 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400388 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
389 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
390 EESR_ECI,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000391
392 .apr = 1,
393 .mpr = 1,
394 .tpauser = 1,
395 .hw_swap = 1,
396};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000397
Simon Hormane18dbf72013-07-23 10:18:05 +0900398/* R8A7790 */
399static struct sh_eth_cpu_data r8a7790_data = {
400 .set_duplex = sh_eth_set_duplex,
401 .set_rate = sh_eth_set_rate_r8a777x,
402
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400403 .register_type = SH_ETH_REG_FAST_RCAR,
404
Simon Hormane18dbf72013-07-23 10:18:05 +0900405 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
406 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
407 .eesipr_value = 0x01ff009f,
408
409 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900410 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
411 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
412 EESR_ECI,
Simon Hormane18dbf72013-07-23 10:18:05 +0900413
414 .apr = 1,
415 .mpr = 1,
416 .tpauser = 1,
417 .hw_swap = 1,
418 .rmiimode = 1,
419};
420
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000421static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000422{
423 struct sh_eth_private *mdp = netdev_priv(ndev);
424
425 switch (mdp->speed) {
426 case 10: /* 10BASE */
427 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
428 break;
429 case 100:/* 100BASE */
430 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000431 break;
432 default:
433 break;
434 }
435}
436
437/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000438static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000439 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000440 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000441
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400442 .register_type = SH_ETH_REG_FAST_SH4,
443
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000444 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
445 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400446 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000447
448 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400449 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
450 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
451 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000452
453 .apr = 1,
454 .mpr = 1,
455 .tpauser = 1,
456 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800457 .rpadir = 1,
458 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000459};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000460
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000461static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000462{
463 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000464
465 switch (mdp->speed) {
466 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000467 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000468 break;
469 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000470 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000471 break;
472 default:
473 break;
474 }
475}
476
477/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000478static struct sh_eth_cpu_data sh7757_data = {
479 .set_duplex = sh_eth_set_duplex,
480 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000481
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400482 .register_type = SH_ETH_REG_FAST_SH4,
483
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000484 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
485 .rmcr_value = 0x00000001,
486
487 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400488 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
489 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
490 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000491
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000492 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000493 .apr = 1,
494 .mpr = 1,
495 .tpauser = 1,
496 .hw_swap = 1,
497 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000498 .rpadir = 1,
499 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000500};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000501
David S. Millere403d292013-06-07 23:40:41 -0700502#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000503#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
504#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
505static void sh_eth_chip_reset_giga(struct net_device *ndev)
506{
507 int i;
508 unsigned long mahr[2], malr[2];
509
510 /* save MAHR and MALR */
511 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000512 malr[i] = ioread32((void *)GIGA_MALR(i));
513 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000514 }
515
516 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000517 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000518 mdelay(1);
519
520 /* restore MAHR and MALR */
521 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000522 iowrite32(malr[i], (void *)GIGA_MALR(i));
523 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000524 }
525}
526
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000527static void sh_eth_set_rate_giga(struct net_device *ndev)
528{
529 struct sh_eth_private *mdp = netdev_priv(ndev);
530
531 switch (mdp->speed) {
532 case 10: /* 10BASE */
533 sh_eth_write(ndev, 0x00000000, GECMR);
534 break;
535 case 100:/* 100BASE */
536 sh_eth_write(ndev, 0x00000010, GECMR);
537 break;
538 case 1000: /* 1000BASE */
539 sh_eth_write(ndev, 0x00000020, GECMR);
540 break;
541 default:
542 break;
543 }
544}
545
546/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000547static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000548 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000549 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000550 .set_rate = sh_eth_set_rate_giga,
551
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400552 .register_type = SH_ETH_REG_GIGABIT,
553
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000554 .ecsr_value = ECSR_ICD | ECSR_MPD,
555 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
556 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
557
558 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400559 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
560 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
561 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000562 .fdr_value = 0x0000072f,
563 .rmcr_value = 0x00000001,
564
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000565 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000566 .apr = 1,
567 .mpr = 1,
568 .tpauser = 1,
569 .bculr = 1,
570 .hw_swap = 1,
571 .rpadir = 1,
572 .rpadir_value = 2 << 16,
573 .no_trimd = 1,
574 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000575 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000576};
577
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000578static void sh_eth_chip_reset(struct net_device *ndev)
579{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000580 struct sh_eth_private *mdp = netdev_priv(ndev);
581
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000582 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000583 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000584 mdelay(1);
585}
586
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000587static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000588{
589 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000590
591 switch (mdp->speed) {
592 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000593 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000594 break;
595 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000596 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000597 break;
598 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000599 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000600 break;
601 default:
602 break;
603 }
604}
605
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000606/* SH7734 */
607static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000608 .chip_reset = sh_eth_chip_reset,
609 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000610 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000611
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400612 .register_type = SH_ETH_REG_GIGABIT,
613
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000614 .ecsr_value = ECSR_ICD | ECSR_MPD,
615 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
616 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
617
618 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400619 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
620 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
621 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000622
623 .apr = 1,
624 .mpr = 1,
625 .tpauser = 1,
626 .bculr = 1,
627 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000628 .no_trimd = 1,
629 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000630 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000631 .hw_crc = 1,
632 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000633};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000634
635/* SH7763 */
636static struct sh_eth_cpu_data sh7763_data = {
637 .chip_reset = sh_eth_chip_reset,
638 .set_duplex = sh_eth_set_duplex,
639 .set_rate = sh_eth_set_rate_gether,
640
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400641 .register_type = SH_ETH_REG_GIGABIT,
642
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000643 .ecsr_value = ECSR_ICD | ECSR_MPD,
644 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
645 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
646
647 .tx_check = EESR_TC1 | EESR_FTC,
648 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
649 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
650 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000651
652 .apr = 1,
653 .mpr = 1,
654 .tpauser = 1,
655 .bculr = 1,
656 .hw_swap = 1,
657 .no_trimd = 1,
658 .no_ade = 1,
659 .tsu = 1,
660 .irq_flags = IRQF_SHARED,
661};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000662
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000663static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000664{
665 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000666
667 /* reset device */
668 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
669 mdelay(1);
670
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000671 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000672}
673
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000674/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000675static struct sh_eth_cpu_data r8a7740_data = {
676 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000677 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000678 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000679
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400680 .register_type = SH_ETH_REG_GIGABIT,
681
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000682 .ecsr_value = ECSR_ICD | ECSR_MPD,
683 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
684 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
685
686 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400687 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
688 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
689 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000690
691 .apr = 1,
692 .mpr = 1,
693 .tpauser = 1,
694 .bculr = 1,
695 .hw_swap = 1,
696 .no_trimd = 1,
697 .no_ade = 1,
698 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000699 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400700 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000701};
702
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000703static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400704 .register_type = SH_ETH_REG_FAST_SH3_SH2,
705
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000706 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
707
708 .apr = 1,
709 .mpr = 1,
710 .tpauser = 1,
711 .hw_swap = 1,
712};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000713
714static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400715 .register_type = SH_ETH_REG_FAST_SH3_SH2,
716
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000717 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000718 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000719};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000720
721static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
722{
723 if (!cd->ecsr_value)
724 cd->ecsr_value = DEFAULT_ECSR_INIT;
725
726 if (!cd->ecsipr_value)
727 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
728
729 if (!cd->fcftr_value)
730 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
731 DEFAULT_FIFO_F_D_RFD;
732
733 if (!cd->fdr_value)
734 cd->fdr_value = DEFAULT_FDR_INIT;
735
736 if (!cd->rmcr_value)
737 cd->rmcr_value = DEFAULT_RMCR_VALUE;
738
739 if (!cd->tx_check)
740 cd->tx_check = DEFAULT_TX_CHECK;
741
742 if (!cd->eesr_err_check)
743 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000744}
745
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000746static int sh_eth_check_reset(struct net_device *ndev)
747{
748 int ret = 0;
749 int cnt = 100;
750
751 while (cnt > 0) {
752 if (!(sh_eth_read(ndev, EDMR) & 0x3))
753 break;
754 mdelay(1);
755 cnt--;
756 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400757 if (cnt <= 0) {
758 pr_err("Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000759 ret = -ETIMEDOUT;
760 }
761 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000762}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000763
764static int sh_eth_reset(struct net_device *ndev)
765{
766 struct sh_eth_private *mdp = netdev_priv(ndev);
767 int ret = 0;
768
769 if (sh_eth_is_gether(mdp)) {
770 sh_eth_write(ndev, EDSR_ENALL, EDSR);
771 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
772 EDMR);
773
774 ret = sh_eth_check_reset(ndev);
775 if (ret)
776 goto out;
777
778 /* Table Init */
779 sh_eth_write(ndev, 0x0, TDLAR);
780 sh_eth_write(ndev, 0x0, TDFAR);
781 sh_eth_write(ndev, 0x0, TDFXR);
782 sh_eth_write(ndev, 0x0, TDFFR);
783 sh_eth_write(ndev, 0x0, RDLAR);
784 sh_eth_write(ndev, 0x0, RDFAR);
785 sh_eth_write(ndev, 0x0, RDFXR);
786 sh_eth_write(ndev, 0x0, RDFFR);
787
788 /* Reset HW CRC register */
789 if (mdp->cd->hw_crc)
790 sh_eth_write(ndev, 0x0, CSMR);
791
792 /* Select MII mode */
793 if (mdp->cd->select_mii)
794 sh_eth_select_mii(ndev);
795 } else {
796 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
797 EDMR);
798 mdelay(3);
799 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
800 EDMR);
801 }
802
803out:
804 return ret;
805}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000806
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000807#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000808static void sh_eth_set_receive_align(struct sk_buff *skb)
809{
810 int reserve;
811
812 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
813 if (reserve)
814 skb_reserve(skb, reserve);
815}
816#else
817static void sh_eth_set_receive_align(struct sk_buff *skb)
818{
819 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
820}
821#endif
822
823
Yoshinori Sato71557a32008-08-06 19:49:00 -0400824/* CPU <-> EDMAC endian convert */
825static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
826{
827 switch (mdp->edmac_endian) {
828 case EDMAC_LITTLE_ENDIAN:
829 return cpu_to_le32(x);
830 case EDMAC_BIG_ENDIAN:
831 return cpu_to_be32(x);
832 }
833 return x;
834}
835
836static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
837{
838 switch (mdp->edmac_endian) {
839 case EDMAC_LITTLE_ENDIAN:
840 return le32_to_cpu(x);
841 case EDMAC_BIG_ENDIAN:
842 return be32_to_cpu(x);
843 }
844 return x;
845}
846
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700847/*
848 * Program the hardware MAC address from dev->dev_addr.
849 */
850static void update_mac_address(struct net_device *ndev)
851{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000852 sh_eth_write(ndev,
853 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
854 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
855 sh_eth_write(ndev,
856 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700857}
858
859/*
860 * Get MAC address from SuperH MAC address register
861 *
862 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
863 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
864 * When you want use this device, you must set MAC address in bootloader.
865 *
866 */
Magnus Damm748031f2009-10-09 00:17:14 +0000867static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700868{
Magnus Damm748031f2009-10-09 00:17:14 +0000869 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
870 memcpy(ndev->dev_addr, mac, 6);
871 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000872 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
873 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
874 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
875 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
876 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
877 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000878 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700879}
880
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000881static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
882{
883 if (sh_eth_is_gether(mdp))
884 return EDTRR_TRNS_GETHER;
885 else
886 return EDTRR_TRNS_ETHER;
887}
888
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700889struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000890 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700891 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000892 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700893 u32 mmd_msk;/* MMD */
894 u32 mdo_msk;
895 u32 mdi_msk;
896 u32 mdc_msk;
897};
898
899/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000900static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700901{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000902 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700903}
904
905/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000906static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700907{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000908 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700909}
910
911/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000912static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700913{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000914 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700915}
916
917/* Data I/O pin control */
918static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
919{
920 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000921
922 if (bitbang->set_gate)
923 bitbang->set_gate(bitbang->addr);
924
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700925 if (bit)
926 bb_set(bitbang->addr, bitbang->mmd_msk);
927 else
928 bb_clr(bitbang->addr, bitbang->mmd_msk);
929}
930
931/* Set bit data*/
932static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
933{
934 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
935
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000936 if (bitbang->set_gate)
937 bitbang->set_gate(bitbang->addr);
938
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700939 if (bit)
940 bb_set(bitbang->addr, bitbang->mdo_msk);
941 else
942 bb_clr(bitbang->addr, bitbang->mdo_msk);
943}
944
945/* Get bit data*/
946static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
947{
948 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000949
950 if (bitbang->set_gate)
951 bitbang->set_gate(bitbang->addr);
952
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700953 return bb_read(bitbang->addr, bitbang->mdi_msk);
954}
955
956/* MDC pin control */
957static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
958{
959 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
960
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000961 if (bitbang->set_gate)
962 bitbang->set_gate(bitbang->addr);
963
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700964 if (bit)
965 bb_set(bitbang->addr, bitbang->mdc_msk);
966 else
967 bb_clr(bitbang->addr, bitbang->mdc_msk);
968}
969
970/* mdio bus control struct */
971static struct mdiobb_ops bb_ops = {
972 .owner = THIS_MODULE,
973 .set_mdc = sh_mdc_ctrl,
974 .set_mdio_dir = sh_mmd_ctrl,
975 .set_mdio_data = sh_set_mdio,
976 .get_mdio_data = sh_get_mdio,
977};
978
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979/* free skb and descriptor buffer */
980static void sh_eth_ring_free(struct net_device *ndev)
981{
982 struct sh_eth_private *mdp = netdev_priv(ndev);
983 int i;
984
985 /* Free Rx skb ringbuffer */
986 if (mdp->rx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000987 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700988 if (mdp->rx_skbuff[i])
989 dev_kfree_skb(mdp->rx_skbuff[i]);
990 }
991 }
992 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +0000993 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700994
995 /* Free Tx skb ringbuffer */
996 if (mdp->tx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000997 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700998 if (mdp->tx_skbuff[i])
999 dev_kfree_skb(mdp->tx_skbuff[i]);
1000 }
1001 }
1002 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001003 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001004}
1005
1006/* format skb and descriptor buffer */
1007static void sh_eth_ring_format(struct net_device *ndev)
1008{
1009 struct sh_eth_private *mdp = netdev_priv(ndev);
1010 int i;
1011 struct sk_buff *skb;
1012 struct sh_eth_rxdesc *rxdesc = NULL;
1013 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001014 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1015 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001016
1017 mdp->cur_rx = mdp->cur_tx = 0;
1018 mdp->dirty_rx = mdp->dirty_tx = 0;
1019
1020 memset(mdp->rx_ring, 0, rx_ringsize);
1021
1022 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001023 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001024 /* skb */
1025 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001026 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001027 mdp->rx_skbuff[i] = skb;
1028 if (skb == NULL)
1029 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001030 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +00001031 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001032 sh_eth_set_receive_align(skb);
1033
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001034 /* RX descriptor */
1035 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001036 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -04001037 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001038
1039 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001040 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001041 /* Rx descriptor address set */
1042 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001043 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001044 if (sh_eth_is_gether(mdp))
1045 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001046 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001047 }
1048
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001049 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001050
1051 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001052 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001053
1054 memset(mdp->tx_ring, 0, tx_ringsize);
1055
1056 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001057 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001058 mdp->tx_skbuff[i] = NULL;
1059 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001060 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001061 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001062 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001063 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001064 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001065 if (sh_eth_is_gether(mdp))
1066 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001067 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001068 }
1069
Yoshinori Sato71557a32008-08-06 19:49:00 -04001070 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071}
1072
1073/* Get skb and descriptor buffer */
1074static int sh_eth_ring_init(struct net_device *ndev)
1075{
1076 struct sh_eth_private *mdp = netdev_priv(ndev);
1077 int rx_ringsize, tx_ringsize, ret = 0;
1078
1079 /*
1080 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1081 * card needs room to do 8 byte alignment, +2 so we can reserve
1082 * the first 2 bytes, and +16 gets room for the status word from the
1083 * card.
1084 */
1085 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1086 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001087 if (mdp->cd->rpadir)
1088 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001089
1090 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001091 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1092 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001093 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001094 ret = -ENOMEM;
1095 return ret;
1096 }
1097
Joe Perchesb2adaca2013-02-03 17:43:58 +00001098 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1099 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001100 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001101 ret = -ENOMEM;
1102 goto skb_ring_free;
1103 }
1104
1105 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001106 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001108 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001109 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110 ret = -ENOMEM;
1111 goto desc_ring_free;
1112 }
1113
1114 mdp->dirty_rx = 0;
1115
1116 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001117 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001118 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001119 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001120 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001121 ret = -ENOMEM;
1122 goto desc_ring_free;
1123 }
1124 return ret;
1125
1126desc_ring_free:
1127 /* free DMA buffer */
1128 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1129
1130skb_ring_free:
1131 /* Free Rx and Tx skb ring buffer */
1132 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001133 mdp->tx_ring = NULL;
1134 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001135
1136 return ret;
1137}
1138
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001139static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1140{
1141 int ringsize;
1142
1143 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001144 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001145 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1146 mdp->rx_desc_dma);
1147 mdp->rx_ring = NULL;
1148 }
1149
1150 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001151 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001152 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1153 mdp->tx_desc_dma);
1154 mdp->tx_ring = NULL;
1155 }
1156}
1157
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001158static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001159{
1160 int ret = 0;
1161 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001162 u32 val;
1163
1164 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001165 ret = sh_eth_reset(ndev);
1166 if (ret)
1167 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001168
Simon Horman55754f12013-07-23 10:18:04 +09001169 if (mdp->cd->rmiimode)
1170 sh_eth_write(ndev, 0x1, RMIIMODE);
1171
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001172 /* Descriptor format */
1173 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001174 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001175 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001176
1177 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001178 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001179
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001180#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001181 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001182 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001183 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001184#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001185 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001186
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001187 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001188 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1189 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001190
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001191 /* Frame recv control */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001192 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001193
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001194 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001195
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001196 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001197 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001198
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001199 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001200
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001201 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001202 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001204 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001205 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1206 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001207
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001208 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001209 if (start)
1210 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001211
1212 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001213 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001214 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1215
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001216 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001217
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001218 if (mdp->cd->set_rate)
1219 mdp->cd->set_rate(ndev);
1220
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001221 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001222 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001223
1224 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001225 if (start)
1226 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001227
1228 /* Set MAC address */
1229 update_mac_address(ndev);
1230
1231 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001232 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001233 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001234 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001235 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001236 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001237 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001238
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001239 if (start) {
1240 /* Setting the Rx mode will start the Rx process. */
1241 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001242
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001243 netif_start_queue(ndev);
1244 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001246out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001247 return ret;
1248}
1249
1250/* free Tx skb function */
1251static int sh_eth_txfree(struct net_device *ndev)
1252{
1253 struct sh_eth_private *mdp = netdev_priv(ndev);
1254 struct sh_eth_txdesc *txdesc;
1255 int freeNum = 0;
1256 int entry = 0;
1257
1258 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001259 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001260 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001261 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001262 break;
1263 /* Free the original skb. */
1264 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001265 dma_unmap_single(&ndev->dev, txdesc->addr,
1266 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001267 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1268 mdp->tx_skbuff[entry] = NULL;
1269 freeNum++;
1270 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001271 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001272 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001273 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001275 ndev->stats.tx_packets++;
1276 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001277 }
1278 return freeNum;
1279}
1280
1281/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001282static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283{
1284 struct sh_eth_private *mdp = netdev_priv(ndev);
1285 struct sh_eth_rxdesc *rxdesc;
1286
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001287 int entry = mdp->cur_rx % mdp->num_rx_ring;
1288 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001289 struct sk_buff *skb;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001290 int exceeded = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001291 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001292 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001293
1294 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001295 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1296 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001297 pkt_len = rxdesc->frame_length;
1298
1299 if (--boguscnt < 0)
1300 break;
1301
Sergei Shtylyov37191092013-06-19 23:30:23 +04001302 if (*quota <= 0) {
1303 exceeded = 1;
1304 break;
1305 }
1306 (*quota)--;
1307
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001308 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001309 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001310
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001311 /*
1312 * In case of almost all GETHER/ETHERs, the Receive Frame State
1313 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
1314 * bit 0. However, in case of the R8A7740's GETHER, the RFS
1315 * bits are from bit 25 to bit 16. So, the driver needs right
1316 * shifting by 16.
1317 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001318 if (mdp->cd->shift_rd0)
1319 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001320
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001321 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1322 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001323 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001324 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001325 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001326 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001327 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001328 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001329 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001330 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001331 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001332 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001333 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001335 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001336 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001337 if (!mdp->cd->hw_swap)
1338 sh_eth_soft_swap(
1339 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1340 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341 skb = mdp->rx_skbuff[entry];
1342 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001343 if (mdp->cd->rpadir)
1344 skb_reserve(skb, NET_IP_ALIGN);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001345 skb_put(skb, pkt_len);
1346 skb->protocol = eth_type_trans(skb, ndev);
1347 netif_rx(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001348 ndev->stats.rx_packets++;
1349 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001351 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001352 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001353 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001354 }
1355
1356 /* Refill the Rx ring buffers. */
1357 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001358 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001359 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001360 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001361 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001362
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001364 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001365 mdp->rx_skbuff[entry] = skb;
1366 if (skb == NULL)
1367 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001368 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +00001369 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001370 sh_eth_set_receive_align(skb);
1371
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001372 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001373 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001374 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001375 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001377 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378 else
1379 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001380 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001381 }
1382
1383 /* Restart Rx engine if stopped. */
1384 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001385 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001386 /* fix the values for the next receiving if RDE is set */
1387 if (intr_status & EESR_RDE)
1388 mdp->cur_rx = mdp->dirty_rx =
1389 (sh_eth_read(ndev, RDFAR) -
1390 sh_eth_read(ndev, RDLAR)) >> 4;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001391 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001392 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001393
Sergei Shtylyov37191092013-06-19 23:30:23 +04001394 return exceeded;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395}
1396
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001397static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001398{
1399 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001400 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1401 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001402}
1403
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001404static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001405{
1406 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001407 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1408 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001409}
1410
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411/* error control function */
1412static void sh_eth_error(struct net_device *ndev, int intr_status)
1413{
1414 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001415 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001416 u32 link_stat;
1417 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418
1419 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001420 felic_stat = sh_eth_read(ndev, ECSR);
1421 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001423 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424 if (felic_stat & ECSR_LCHNG) {
1425 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001426 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001427 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001428 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001429 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001430 if (mdp->ether_link_active_low)
1431 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001432 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001433 if (!(link_stat & PHY_ST_LINK))
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001434 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001435 else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001437 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
1438 ~DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439 /*clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001440 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
1441 ECSR);
1442 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
1443 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001444 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001445 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001446 }
1447 }
1448 }
1449
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001450ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001451 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001452 /* Unused write back interrupt */
1453 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001454 ndev->stats.tx_aborted_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001455 if (netif_msg_tx_err(mdp))
1456 dev_err(&ndev->dev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001457 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001458 }
1459
1460 if (intr_status & EESR_RABT) {
1461 /* Receive Abort int */
1462 if (intr_status & EESR_RFRMER) {
1463 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001464 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001465 if (netif_msg_rx_err(mdp))
1466 dev_err(&ndev->dev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001467 }
1468 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001469
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001470 if (intr_status & EESR_TDE) {
1471 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001472 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001473 if (netif_msg_tx_err(mdp))
1474 dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
1475 }
1476
1477 if (intr_status & EESR_TFE) {
1478 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001479 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001480 if (netif_msg_tx_err(mdp))
1481 dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001482 }
1483
1484 if (intr_status & EESR_RDE) {
1485 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001486 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001487
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001488 if (netif_msg_rx_err(mdp))
1489 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001490 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001491
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001492 if (intr_status & EESR_RFE) {
1493 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001494 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001495 if (netif_msg_rx_err(mdp))
1496 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
1497 }
1498
1499 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1500 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001501 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001502 if (netif_msg_tx_err(mdp))
1503 dev_err(&ndev->dev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001504 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001505
1506 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1507 if (mdp->cd->no_ade)
1508 mask &= ~EESR_ADE;
1509 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001510 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001511 u32 edtrr = sh_eth_read(ndev, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001512 /* dmesg */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001513 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
1514 intr_status, mdp->cur_tx);
1515 dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001516 mdp->dirty_tx, (u32) ndev->state, edtrr);
1517 /* dirty buffer free */
1518 sh_eth_txfree(ndev);
1519
1520 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001521 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001523 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524 }
1525 /* wakeup */
1526 netif_wake_queue(ndev);
1527 }
1528}
1529
1530static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1531{
1532 struct net_device *ndev = netdev;
1533 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001534 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001535 irqreturn_t ret = IRQ_NONE;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001536 unsigned long intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001537
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538 spin_lock(&mdp->lock);
1539
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001540 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001541 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001542 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1543 * enabled since it's the one that comes thru regardless of the mask,
1544 * and we need to fully handle it in sh_eth_error() in order to quench
1545 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1546 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001547 intr_enable = sh_eth_read(ndev, EESIPR);
1548 intr_status &= intr_enable | DMAC_M_ECI;
1549 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001550 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001551 else
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001552 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553
Sergei Shtylyov37191092013-06-19 23:30:23 +04001554 if (intr_status & EESR_RX_CHECK) {
1555 if (napi_schedule_prep(&mdp->napi)) {
1556 /* Mask Rx interrupts */
1557 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1558 EESIPR);
1559 __napi_schedule(&mdp->napi);
1560 } else {
1561 dev_warn(&ndev->dev,
1562 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1563 intr_status, intr_enable);
1564 }
1565 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001567 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001568 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001569 /* Clear Tx interrupts */
1570 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1571
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001572 sh_eth_txfree(ndev);
1573 netif_wake_queue(ndev);
1574 }
1575
Sergei Shtylyov37191092013-06-19 23:30:23 +04001576 if (intr_status & cd->eesr_err_check) {
1577 /* Clear error interrupts */
1578 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1579
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001580 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001581 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001583other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584 spin_unlock(&mdp->lock);
1585
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001586 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001587}
1588
Sergei Shtylyov37191092013-06-19 23:30:23 +04001589static int sh_eth_poll(struct napi_struct *napi, int budget)
1590{
1591 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1592 napi);
1593 struct net_device *ndev = napi->dev;
1594 int quota = budget;
1595 unsigned long intr_status;
1596
1597 for (;;) {
1598 intr_status = sh_eth_read(ndev, EESR);
1599 if (!(intr_status & EESR_RX_CHECK))
1600 break;
1601 /* Clear Rx interrupts */
1602 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1603
1604 if (sh_eth_rx(ndev, intr_status, &quota))
1605 goto out;
1606 }
1607
1608 napi_complete(napi);
1609
1610 /* Reenable Rx interrupts */
1611 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1612out:
1613 return budget - quota;
1614}
1615
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616/* PHY state control function */
1617static void sh_eth_adjust_link(struct net_device *ndev)
1618{
1619 struct sh_eth_private *mdp = netdev_priv(ndev);
1620 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001621 int new_state = 0;
1622
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001623 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 if (phydev->duplex != mdp->duplex) {
1625 new_state = 1;
1626 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001627 if (mdp->cd->set_duplex)
1628 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001629 }
1630
1631 if (phydev->speed != mdp->speed) {
1632 new_state = 1;
1633 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001634 if (mdp->cd->set_rate)
1635 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001636 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001637 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001638 sh_eth_write(ndev,
1639 (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001640 new_state = 1;
1641 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001642 if (mdp->cd->no_psr || mdp->no_ether_link)
1643 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001644 }
1645 } else if (mdp->link) {
1646 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001647 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648 mdp->speed = 0;
1649 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001650 if (mdp->cd->no_psr || mdp->no_ether_link)
1651 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001652 }
1653
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001654 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001655 phy_print_status(phydev);
1656}
1657
1658/* PHY init function */
1659static int sh_eth_phy_init(struct net_device *ndev)
1660{
1661 struct sh_eth_private *mdp = netdev_priv(ndev);
David S. Miller0a372eb2009-05-26 21:11:09 -07001662 char phy_id[MII_BUS_ID_SIZE + 3];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001663 struct phy_device *phydev = NULL;
1664
Kay Sieversfb28ad352008-11-10 13:55:14 -08001665 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666 mdp->mii_bus->id , mdp->phy_id);
1667
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001668 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001669 mdp->speed = 0;
1670 mdp->duplex = -1;
1671
1672 /* Try connect to PHY */
Joe Perchesc061b182010-08-23 18:20:03 +00001673 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001674 mdp->phy_interface);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001675 if (IS_ERR(phydev)) {
1676 dev_err(&ndev->dev, "phy_connect failed\n");
1677 return PTR_ERR(phydev);
1678 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001679
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001680 dev_info(&ndev->dev, "attached phy %i to driver %s\n",
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001681 phydev->addr, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001682
1683 mdp->phydev = phydev;
1684
1685 return 0;
1686}
1687
1688/* PHY control start function */
1689static int sh_eth_phy_start(struct net_device *ndev)
1690{
1691 struct sh_eth_private *mdp = netdev_priv(ndev);
1692 int ret;
1693
1694 ret = sh_eth_phy_init(ndev);
1695 if (ret)
1696 return ret;
1697
1698 /* reset phy - this also wakes it from PDOWN */
1699 phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
1700 phy_start(mdp->phydev);
1701
1702 return 0;
1703}
1704
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001705static int sh_eth_get_settings(struct net_device *ndev,
1706 struct ethtool_cmd *ecmd)
1707{
1708 struct sh_eth_private *mdp = netdev_priv(ndev);
1709 unsigned long flags;
1710 int ret;
1711
1712 spin_lock_irqsave(&mdp->lock, flags);
1713 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1714 spin_unlock_irqrestore(&mdp->lock, flags);
1715
1716 return ret;
1717}
1718
1719static int sh_eth_set_settings(struct net_device *ndev,
1720 struct ethtool_cmd *ecmd)
1721{
1722 struct sh_eth_private *mdp = netdev_priv(ndev);
1723 unsigned long flags;
1724 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001725
1726 spin_lock_irqsave(&mdp->lock, flags);
1727
1728 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001729 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001730
1731 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1732 if (ret)
1733 goto error_exit;
1734
1735 if (ecmd->duplex == DUPLEX_FULL)
1736 mdp->duplex = 1;
1737 else
1738 mdp->duplex = 0;
1739
1740 if (mdp->cd->set_duplex)
1741 mdp->cd->set_duplex(ndev);
1742
1743error_exit:
1744 mdelay(1);
1745
1746 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001747 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001748
1749 spin_unlock_irqrestore(&mdp->lock, flags);
1750
1751 return ret;
1752}
1753
1754static int sh_eth_nway_reset(struct net_device *ndev)
1755{
1756 struct sh_eth_private *mdp = netdev_priv(ndev);
1757 unsigned long flags;
1758 int ret;
1759
1760 spin_lock_irqsave(&mdp->lock, flags);
1761 ret = phy_start_aneg(mdp->phydev);
1762 spin_unlock_irqrestore(&mdp->lock, flags);
1763
1764 return ret;
1765}
1766
1767static u32 sh_eth_get_msglevel(struct net_device *ndev)
1768{
1769 struct sh_eth_private *mdp = netdev_priv(ndev);
1770 return mdp->msg_enable;
1771}
1772
1773static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1774{
1775 struct sh_eth_private *mdp = netdev_priv(ndev);
1776 mdp->msg_enable = value;
1777}
1778
1779static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1780 "rx_current", "tx_current",
1781 "rx_dirty", "tx_dirty",
1782};
1783#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1784
1785static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1786{
1787 switch (sset) {
1788 case ETH_SS_STATS:
1789 return SH_ETH_STATS_LEN;
1790 default:
1791 return -EOPNOTSUPP;
1792 }
1793}
1794
1795static void sh_eth_get_ethtool_stats(struct net_device *ndev,
1796 struct ethtool_stats *stats, u64 *data)
1797{
1798 struct sh_eth_private *mdp = netdev_priv(ndev);
1799 int i = 0;
1800
1801 /* device-specific stats */
1802 data[i++] = mdp->cur_rx;
1803 data[i++] = mdp->cur_tx;
1804 data[i++] = mdp->dirty_rx;
1805 data[i++] = mdp->dirty_tx;
1806}
1807
1808static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1809{
1810 switch (stringset) {
1811 case ETH_SS_STATS:
1812 memcpy(data, *sh_eth_gstrings_stats,
1813 sizeof(sh_eth_gstrings_stats));
1814 break;
1815 }
1816}
1817
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001818static void sh_eth_get_ringparam(struct net_device *ndev,
1819 struct ethtool_ringparam *ring)
1820{
1821 struct sh_eth_private *mdp = netdev_priv(ndev);
1822
1823 ring->rx_max_pending = RX_RING_MAX;
1824 ring->tx_max_pending = TX_RING_MAX;
1825 ring->rx_pending = mdp->num_rx_ring;
1826 ring->tx_pending = mdp->num_tx_ring;
1827}
1828
1829static int sh_eth_set_ringparam(struct net_device *ndev,
1830 struct ethtool_ringparam *ring)
1831{
1832 struct sh_eth_private *mdp = netdev_priv(ndev);
1833 int ret;
1834
1835 if (ring->tx_pending > TX_RING_MAX ||
1836 ring->rx_pending > RX_RING_MAX ||
1837 ring->tx_pending < TX_RING_MIN ||
1838 ring->rx_pending < RX_RING_MIN)
1839 return -EINVAL;
1840 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1841 return -EINVAL;
1842
1843 if (netif_running(ndev)) {
1844 netif_tx_disable(ndev);
1845 /* Disable interrupts by clearing the interrupt mask. */
1846 sh_eth_write(ndev, 0x0000, EESIPR);
1847 /* Stop the chip's Tx and Rx processes. */
1848 sh_eth_write(ndev, 0, EDTRR);
1849 sh_eth_write(ndev, 0, EDRRR);
1850 synchronize_irq(ndev->irq);
1851 }
1852
1853 /* Free all the skbuffs in the Rx queue. */
1854 sh_eth_ring_free(ndev);
1855 /* Free DMA buffer */
1856 sh_eth_free_dma_buffer(mdp);
1857
1858 /* Set new parameters */
1859 mdp->num_rx_ring = ring->rx_pending;
1860 mdp->num_tx_ring = ring->tx_pending;
1861
1862 ret = sh_eth_ring_init(ndev);
1863 if (ret < 0) {
1864 dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
1865 return ret;
1866 }
1867 ret = sh_eth_dev_init(ndev, false);
1868 if (ret < 0) {
1869 dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
1870 return ret;
1871 }
1872
1873 if (netif_running(ndev)) {
1874 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1875 /* Setting the Rx mode will start the Rx process. */
1876 sh_eth_write(ndev, EDRRR_R, EDRRR);
1877 netif_wake_queue(ndev);
1878 }
1879
1880 return 0;
1881}
1882
stephen hemminger9b07be42012-01-04 12:59:49 +00001883static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001884 .get_settings = sh_eth_get_settings,
1885 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00001886 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001887 .get_msglevel = sh_eth_get_msglevel,
1888 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00001889 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001890 .get_strings = sh_eth_get_strings,
1891 .get_ethtool_stats = sh_eth_get_ethtool_stats,
1892 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001893 .get_ringparam = sh_eth_get_ringparam,
1894 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001895};
1896
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001897/* network device open function */
1898static int sh_eth_open(struct net_device *ndev)
1899{
1900 int ret = 0;
1901 struct sh_eth_private *mdp = netdev_priv(ndev);
1902
Magnus Dammbcd51492009-10-09 00:20:04 +00001903 pm_runtime_get_sync(&mdp->pdev->dev);
1904
Joe Perchesa0607fd2009-11-18 23:29:17 -08001905 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00001906 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001907 if (ret) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001908 dev_err(&ndev->dev, "Can not assign IRQ number\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001909 return ret;
1910 }
1911
1912 /* Descriptor set */
1913 ret = sh_eth_ring_init(ndev);
1914 if (ret)
1915 goto out_free_irq;
1916
1917 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001918 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001919 if (ret)
1920 goto out_free_irq;
1921
1922 /* PHY control start*/
1923 ret = sh_eth_phy_start(ndev);
1924 if (ret)
1925 goto out_free_irq;
1926
Sergei Shtylyov37191092013-06-19 23:30:23 +04001927 napi_enable(&mdp->napi);
1928
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001929 return ret;
1930
1931out_free_irq:
1932 free_irq(ndev->irq, ndev);
Magnus Dammbcd51492009-10-09 00:20:04 +00001933 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001934 return ret;
1935}
1936
1937/* Timeout function */
1938static void sh_eth_tx_timeout(struct net_device *ndev)
1939{
1940 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001941 struct sh_eth_rxdesc *rxdesc;
1942 int i;
1943
1944 netif_stop_queue(ndev);
1945
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001946 if (netif_msg_timer(mdp))
1947 dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001948 " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001949
1950 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001951 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001952
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001953 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001954 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001955 rxdesc = &mdp->rx_ring[i];
1956 rxdesc->status = 0;
1957 rxdesc->addr = 0xBADF00D0;
1958 if (mdp->rx_skbuff[i])
1959 dev_kfree_skb(mdp->rx_skbuff[i]);
1960 mdp->rx_skbuff[i] = NULL;
1961 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001962 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001963 if (mdp->tx_skbuff[i])
1964 dev_kfree_skb(mdp->tx_skbuff[i]);
1965 mdp->tx_skbuff[i] = NULL;
1966 }
1967
1968 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001969 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001970}
1971
1972/* Packet transmit function */
1973static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1974{
1975 struct sh_eth_private *mdp = netdev_priv(ndev);
1976 struct sh_eth_txdesc *txdesc;
1977 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00001978 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001979
1980 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001981 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001982 if (!sh_eth_txfree(ndev)) {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001983 if (netif_msg_tx_queued(mdp))
1984 dev_warn(&ndev->dev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001985 netif_stop_queue(ndev);
1986 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00001987 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001988 }
1989 }
1990 spin_unlock_irqrestore(&mdp->lock, flags);
1991
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001992 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001993 mdp->tx_skbuff[entry] = skb;
1994 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001995 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001996 if (!mdp->cd->hw_swap)
1997 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
1998 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001999 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2000 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002001 if (skb->len < ETHERSMALL)
2002 txdesc->buffer_length = ETHERSMALL;
2003 else
2004 txdesc->buffer_length = skb->len;
2005
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002006 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002007 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002008 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002009 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002010
2011 mdp->cur_tx++;
2012
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002013 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2014 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002015
Patrick McHardy6ed10652009-06-23 06:03:08 +00002016 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002017}
2018
2019/* device close function */
2020static int sh_eth_close(struct net_device *ndev)
2021{
2022 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002023
Sergei Shtylyov37191092013-06-19 23:30:23 +04002024 napi_disable(&mdp->napi);
2025
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002026 netif_stop_queue(ndev);
2027
2028 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002029 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002030
2031 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002032 sh_eth_write(ndev, 0, EDTRR);
2033 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002034
2035 /* PHY Disconnect */
2036 if (mdp->phydev) {
2037 phy_stop(mdp->phydev);
2038 phy_disconnect(mdp->phydev);
2039 }
2040
2041 free_irq(ndev->irq, ndev);
2042
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002043 /* Free all the skbuffs in the Rx queue. */
2044 sh_eth_ring_free(ndev);
2045
2046 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002047 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002048
Magnus Dammbcd51492009-10-09 00:20:04 +00002049 pm_runtime_put_sync(&mdp->pdev->dev);
2050
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002051 return 0;
2052}
2053
2054static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2055{
2056 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002057
Magnus Dammbcd51492009-10-09 00:20:04 +00002058 pm_runtime_get_sync(&mdp->pdev->dev);
2059
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002060 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002061 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002062 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002063 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002064 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002065 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002066 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002067 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002068 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002069 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002070 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2071 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002072 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002073 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2074 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002075 pm_runtime_put_sync(&mdp->pdev->dev);
2076
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002077 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002078}
2079
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002080/* ioctl to device function */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002081static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
2082 int cmd)
2083{
2084 struct sh_eth_private *mdp = netdev_priv(ndev);
2085 struct phy_device *phydev = mdp->phydev;
2086
2087 if (!netif_running(ndev))
2088 return -EINVAL;
2089
2090 if (!phydev)
2091 return -ENODEV;
2092
Richard Cochran28b04112010-07-17 08:48:55 +00002093 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002094}
2095
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002096/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2097static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2098 int entry)
2099{
2100 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2101}
2102
2103static u32 sh_eth_tsu_get_post_mask(int entry)
2104{
2105 return 0x0f << (28 - ((entry % 8) * 4));
2106}
2107
2108static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2109{
2110 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2111}
2112
2113static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2114 int entry)
2115{
2116 struct sh_eth_private *mdp = netdev_priv(ndev);
2117 u32 tmp;
2118 void *reg_offset;
2119
2120 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2121 tmp = ioread32(reg_offset);
2122 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2123}
2124
2125static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2126 int entry)
2127{
2128 struct sh_eth_private *mdp = netdev_priv(ndev);
2129 u32 post_mask, ref_mask, tmp;
2130 void *reg_offset;
2131
2132 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2133 post_mask = sh_eth_tsu_get_post_mask(entry);
2134 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2135
2136 tmp = ioread32(reg_offset);
2137 iowrite32(tmp & ~post_mask, reg_offset);
2138
2139 /* If other port enables, the function returns "true" */
2140 return tmp & ref_mask;
2141}
2142
2143static int sh_eth_tsu_busy(struct net_device *ndev)
2144{
2145 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2146 struct sh_eth_private *mdp = netdev_priv(ndev);
2147
2148 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2149 udelay(10);
2150 timeout--;
2151 if (timeout <= 0) {
2152 dev_err(&ndev->dev, "%s: timeout\n", __func__);
2153 return -ETIMEDOUT;
2154 }
2155 }
2156
2157 return 0;
2158}
2159
2160static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2161 const u8 *addr)
2162{
2163 u32 val;
2164
2165 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2166 iowrite32(val, reg);
2167 if (sh_eth_tsu_busy(ndev) < 0)
2168 return -EBUSY;
2169
2170 val = addr[4] << 8 | addr[5];
2171 iowrite32(val, reg + 4);
2172 if (sh_eth_tsu_busy(ndev) < 0)
2173 return -EBUSY;
2174
2175 return 0;
2176}
2177
2178static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2179{
2180 u32 val;
2181
2182 val = ioread32(reg);
2183 addr[0] = (val >> 24) & 0xff;
2184 addr[1] = (val >> 16) & 0xff;
2185 addr[2] = (val >> 8) & 0xff;
2186 addr[3] = val & 0xff;
2187 val = ioread32(reg + 4);
2188 addr[4] = (val >> 8) & 0xff;
2189 addr[5] = val & 0xff;
2190}
2191
2192
2193static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2194{
2195 struct sh_eth_private *mdp = netdev_priv(ndev);
2196 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2197 int i;
2198 u8 c_addr[ETH_ALEN];
2199
2200 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2201 sh_eth_tsu_read_entry(reg_offset, c_addr);
2202 if (memcmp(addr, c_addr, ETH_ALEN) == 0)
2203 return i;
2204 }
2205
2206 return -ENOENT;
2207}
2208
2209static int sh_eth_tsu_find_empty(struct net_device *ndev)
2210{
2211 u8 blank[ETH_ALEN];
2212 int entry;
2213
2214 memset(blank, 0, sizeof(blank));
2215 entry = sh_eth_tsu_find_entry(ndev, blank);
2216 return (entry < 0) ? -ENOMEM : entry;
2217}
2218
2219static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2220 int entry)
2221{
2222 struct sh_eth_private *mdp = netdev_priv(ndev);
2223 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2224 int ret;
2225 u8 blank[ETH_ALEN];
2226
2227 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2228 ~(1 << (31 - entry)), TSU_TEN);
2229
2230 memset(blank, 0, sizeof(blank));
2231 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2232 if (ret < 0)
2233 return ret;
2234 return 0;
2235}
2236
2237static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2238{
2239 struct sh_eth_private *mdp = netdev_priv(ndev);
2240 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2241 int i, ret;
2242
2243 if (!mdp->cd->tsu)
2244 return 0;
2245
2246 i = sh_eth_tsu_find_entry(ndev, addr);
2247 if (i < 0) {
2248 /* No entry found, create one */
2249 i = sh_eth_tsu_find_empty(ndev);
2250 if (i < 0)
2251 return -ENOMEM;
2252 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2253 if (ret < 0)
2254 return ret;
2255
2256 /* Enable the entry */
2257 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2258 (1 << (31 - i)), TSU_TEN);
2259 }
2260
2261 /* Entry found or created, enable POST */
2262 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2263
2264 return 0;
2265}
2266
2267static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2268{
2269 struct sh_eth_private *mdp = netdev_priv(ndev);
2270 int i, ret;
2271
2272 if (!mdp->cd->tsu)
2273 return 0;
2274
2275 i = sh_eth_tsu_find_entry(ndev, addr);
2276 if (i) {
2277 /* Entry found */
2278 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2279 goto done;
2280
2281 /* Disable the entry if both ports was disabled */
2282 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2283 if (ret < 0)
2284 return ret;
2285 }
2286done:
2287 return 0;
2288}
2289
2290static int sh_eth_tsu_purge_all(struct net_device *ndev)
2291{
2292 struct sh_eth_private *mdp = netdev_priv(ndev);
2293 int i, ret;
2294
2295 if (unlikely(!mdp->cd->tsu))
2296 return 0;
2297
2298 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2299 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2300 continue;
2301
2302 /* Disable the entry if both ports was disabled */
2303 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2304 if (ret < 0)
2305 return ret;
2306 }
2307
2308 return 0;
2309}
2310
2311static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2312{
2313 struct sh_eth_private *mdp = netdev_priv(ndev);
2314 u8 addr[ETH_ALEN];
2315 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2316 int i;
2317
2318 if (unlikely(!mdp->cd->tsu))
2319 return;
2320
2321 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2322 sh_eth_tsu_read_entry(reg_offset, addr);
2323 if (is_multicast_ether_addr(addr))
2324 sh_eth_tsu_del_entry(ndev, addr);
2325 }
2326}
2327
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002328/* Multicast reception directions set */
2329static void sh_eth_set_multicast_list(struct net_device *ndev)
2330{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002331 struct sh_eth_private *mdp = netdev_priv(ndev);
2332 u32 ecmr_bits;
2333 int mcast_all = 0;
2334 unsigned long flags;
2335
2336 spin_lock_irqsave(&mdp->lock, flags);
2337 /*
2338 * Initial condition is MCT = 1, PRM = 0.
2339 * Depending on ndev->flags, set PRM or clear MCT
2340 */
2341 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2342
2343 if (!(ndev->flags & IFF_MULTICAST)) {
2344 sh_eth_tsu_purge_mcast(ndev);
2345 mcast_all = 1;
2346 }
2347 if (ndev->flags & IFF_ALLMULTI) {
2348 sh_eth_tsu_purge_mcast(ndev);
2349 ecmr_bits &= ~ECMR_MCT;
2350 mcast_all = 1;
2351 }
2352
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002353 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002354 sh_eth_tsu_purge_all(ndev);
2355 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2356 } else if (mdp->cd->tsu) {
2357 struct netdev_hw_addr *ha;
2358 netdev_for_each_mc_addr(ha, ndev) {
2359 if (mcast_all && is_multicast_ether_addr(ha->addr))
2360 continue;
2361
2362 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2363 if (!mcast_all) {
2364 sh_eth_tsu_purge_mcast(ndev);
2365 ecmr_bits &= ~ECMR_MCT;
2366 mcast_all = 1;
2367 }
2368 }
2369 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002370 } else {
2371 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002372 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002373 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002374
2375 /* update the ethernet mode */
2376 sh_eth_write(ndev, ecmr_bits, ECMR);
2377
2378 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002379}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002380
2381static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2382{
2383 if (!mdp->port)
2384 return TSU_VTAG0;
2385 else
2386 return TSU_VTAG1;
2387}
2388
Patrick McHardy80d5c362013-04-19 02:04:28 +00002389static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2390 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002391{
2392 struct sh_eth_private *mdp = netdev_priv(ndev);
2393 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2394
2395 if (unlikely(!mdp->cd->tsu))
2396 return -EPERM;
2397
2398 /* No filtering if vid = 0 */
2399 if (!vid)
2400 return 0;
2401
2402 mdp->vlan_num_ids++;
2403
2404 /*
2405 * The controller has one VLAN tag HW filter. So, if the filter is
2406 * already enabled, the driver disables it and the filte
2407 */
2408 if (mdp->vlan_num_ids > 1) {
2409 /* disable VLAN filter */
2410 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2411 return 0;
2412 }
2413
2414 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2415 vtag_reg_index);
2416
2417 return 0;
2418}
2419
Patrick McHardy80d5c362013-04-19 02:04:28 +00002420static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2421 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002422{
2423 struct sh_eth_private *mdp = netdev_priv(ndev);
2424 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2425
2426 if (unlikely(!mdp->cd->tsu))
2427 return -EPERM;
2428
2429 /* No filtering if vid = 0 */
2430 if (!vid)
2431 return 0;
2432
2433 mdp->vlan_num_ids--;
2434 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2435
2436 return 0;
2437}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002438
2439/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002440static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002441{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002442 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2443 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2444 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2445 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2446 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2447 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2448 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2449 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2450 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2451 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002452 if (sh_eth_is_gether(mdp)) {
2453 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2454 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2455 } else {
2456 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2457 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2458 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002459 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2460 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2461 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2462 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2463 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2464 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2465 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002466}
2467
2468/* MDIO bus release function */
2469static int sh_mdio_release(struct net_device *ndev)
2470{
2471 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
2472
2473 /* unregister mdio bus */
2474 mdiobus_unregister(bus);
2475
2476 /* remove mdio bus info from net_device */
2477 dev_set_drvdata(&ndev->dev, NULL);
2478
2479 /* free bitbang info */
2480 free_mdio_bitbang(bus);
2481
2482 return 0;
2483}
2484
2485/* MDIO bus init function */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002486static int sh_mdio_init(struct net_device *ndev, int id,
2487 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002488{
2489 int ret, i;
2490 struct bb_info *bitbang;
2491 struct sh_eth_private *mdp = netdev_priv(ndev);
2492
2493 /* create bit control struct for PHY */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002494 bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
2495 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002496 if (!bitbang) {
2497 ret = -ENOMEM;
2498 goto out;
2499 }
2500
2501 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002502 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002503 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002504 bitbang->mdi_msk = PIR_MDI;
2505 bitbang->mdo_msk = PIR_MDO;
2506 bitbang->mmd_msk = PIR_MMD;
2507 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002508 bitbang->ctrl.ops = &bb_ops;
2509
Stefan Weilc2e07b32010-08-03 19:44:52 +02002510 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002511 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2512 if (!mdp->mii_bus) {
2513 ret = -ENOMEM;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002514 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002515 }
2516
2517 /* Hook up MII support for ethtool */
2518 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00002519 mdp->mii_bus->parent = &ndev->dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002520 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Nobuhiro Iwamatsu34aa6f12012-01-16 16:50:16 +00002521 mdp->pdev->name, id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002522
2523 /* PHY IRQ */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002524 mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
2525 sizeof(int) * PHY_MAX_ADDR,
2526 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002527 if (!mdp->mii_bus->irq) {
2528 ret = -ENOMEM;
2529 goto out_free_bus;
2530 }
2531
2532 for (i = 0; i < PHY_MAX_ADDR; i++)
2533 mdp->mii_bus->irq[i] = PHY_POLL;
2534
YOSHIFUJI Hideaki / 吉藤英明8f6352f2012-11-02 04:45:07 +00002535 /* register mdio bus */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002536 ret = mdiobus_register(mdp->mii_bus);
2537 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002538 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002539
2540 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
2541
2542 return 0;
2543
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002544out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002545 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002546
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002547out:
2548 return ret;
2549}
2550
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002551static const u16 *sh_eth_get_register_offset(int register_type)
2552{
2553 const u16 *reg_offset = NULL;
2554
2555 switch (register_type) {
2556 case SH_ETH_REG_GIGABIT:
2557 reg_offset = sh_eth_offset_gigabit;
2558 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002559 case SH_ETH_REG_FAST_RCAR:
2560 reg_offset = sh_eth_offset_fast_rcar;
2561 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002562 case SH_ETH_REG_FAST_SH4:
2563 reg_offset = sh_eth_offset_fast_sh4;
2564 break;
2565 case SH_ETH_REG_FAST_SH3_SH2:
2566 reg_offset = sh_eth_offset_fast_sh3_sh2;
2567 break;
2568 default:
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +00002569 pr_err("Unknown register type (%d)\n", register_type);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002570 break;
2571 }
2572
2573 return reg_offset;
2574}
2575
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002576static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002577 .ndo_open = sh_eth_open,
2578 .ndo_stop = sh_eth_close,
2579 .ndo_start_xmit = sh_eth_start_xmit,
2580 .ndo_get_stats = sh_eth_get_stats,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002581 .ndo_tx_timeout = sh_eth_tx_timeout,
2582 .ndo_do_ioctl = sh_eth_do_ioctl,
2583 .ndo_validate_addr = eth_validate_addr,
2584 .ndo_set_mac_address = eth_mac_addr,
2585 .ndo_change_mtu = eth_change_mtu,
2586};
2587
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002588static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2589 .ndo_open = sh_eth_open,
2590 .ndo_stop = sh_eth_close,
2591 .ndo_start_xmit = sh_eth_start_xmit,
2592 .ndo_get_stats = sh_eth_get_stats,
2593 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2594 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2595 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2596 .ndo_tx_timeout = sh_eth_tx_timeout,
2597 .ndo_do_ioctl = sh_eth_do_ioctl,
2598 .ndo_validate_addr = eth_validate_addr,
2599 .ndo_set_mac_address = eth_mac_addr,
2600 .ndo_change_mtu = eth_change_mtu,
2601};
2602
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002603static int sh_eth_drv_probe(struct platform_device *pdev)
2604{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002605 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002606 struct resource *res;
2607 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002608 struct sh_eth_private *mdp = NULL;
Sergei Shtylyov564044b2013-03-21 10:39:22 +00002609 struct sh_eth_plat_data *pd = pdev->dev.platform_data;
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002610 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002611
2612 /* get base addr */
2613 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2614 if (unlikely(res == NULL)) {
2615 dev_err(&pdev->dev, "invalid resource\n");
2616 ret = -EINVAL;
2617 goto out;
2618 }
2619
2620 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2621 if (!ndev) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002622 ret = -ENOMEM;
2623 goto out;
2624 }
2625
2626 /* The sh Ether-specific entries in the device structure. */
2627 ndev->base_addr = res->start;
2628 devno = pdev->id;
2629 if (devno < 0)
2630 devno = 0;
2631
2632 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002633 ret = platform_get_irq(pdev, 0);
2634 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002635 ret = -ENODEV;
2636 goto out_release;
2637 }
roel kluincc3c0802008-09-10 19:22:44 +02002638 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002639
2640 SET_NETDEV_DEV(ndev, &pdev->dev);
2641
2642 /* Fill in the fields of the device structure with ethernet values. */
2643 ether_setup(ndev);
2644
2645 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002646 mdp->num_tx_ring = TX_RING_SIZE;
2647 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002648 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2649 if (IS_ERR(mdp->addr)) {
2650 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002651 goto out_release;
2652 }
2653
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002654 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002655 mdp->pdev = pdev;
2656 pm_runtime_enable(&pdev->dev);
2657 pm_runtime_resume(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002658
2659 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002660 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002661 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002662 /* EDMAC endian */
2663 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002664 mdp->no_ether_link = pd->no_ether_link;
2665 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002666
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002667 /* set cpu data */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002668 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Sergei Shtylyova3153d82013-08-18 03:11:28 +04002669 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002670 sh_eth_set_default_cpu_data(mdp->cd);
2671
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002672 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002673 if (mdp->cd->tsu)
2674 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2675 else
2676 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002677 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002678 ndev->watchdog_timeo = TX_TIMEOUT;
2679
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002680 /* debug message level */
2681 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002682
2683 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002684 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00002685 if (!is_valid_ether_addr(ndev->dev_addr)) {
2686 dev_warn(&pdev->dev,
2687 "no valid MAC address supplied, using a random one.\n");
2688 eth_hw_addr_random(ndev);
2689 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002690
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002691 /* ioremap the TSU registers */
2692 if (mdp->cd->tsu) {
2693 struct resource *rtsu;
2694 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002695 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2696 if (IS_ERR(mdp->tsu_addr)) {
2697 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002698 goto out_release;
2699 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002700 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00002701 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002702 }
2703
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002704 /* initialize first or needed device */
2705 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002706 if (mdp->cd->chip_reset)
2707 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002708
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002709 if (mdp->cd->tsu) {
2710 /* TSU init (Init only)*/
2711 sh_eth_tsu_init(mdp);
2712 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002713 }
2714
Sergei Shtylyov37191092013-06-19 23:30:23 +04002715 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2716
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002717 /* network device register */
2718 ret = register_netdev(ndev);
2719 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04002720 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002721
2722 /* mdio bus init */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002723 ret = sh_mdio_init(ndev, pdev->id, pd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002724 if (ret)
2725 goto out_unregister;
2726
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002727 /* print device information */
H Hartley Sweeten6cd9b492009-12-29 20:10:35 -08002728 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
2729 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002730
2731 platform_set_drvdata(pdev, ndev);
2732
2733 return ret;
2734
2735out_unregister:
2736 unregister_netdev(ndev);
2737
Sergei Shtylyov37191092013-06-19 23:30:23 +04002738out_napi_del:
2739 netif_napi_del(&mdp->napi);
2740
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002741out_release:
2742 /* net_dev free */
2743 if (ndev)
2744 free_netdev(ndev);
2745
2746out:
2747 return ret;
2748}
2749
2750static int sh_eth_drv_remove(struct platform_device *pdev)
2751{
2752 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002753 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002754
2755 sh_mdio_release(ndev);
2756 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002757 netif_napi_del(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002758 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002759 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002760
2761 return 0;
2762}
2763
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002764#ifdef CONFIG_PM
Magnus Dammbcd51492009-10-09 00:20:04 +00002765static int sh_eth_runtime_nop(struct device *dev)
2766{
2767 /*
2768 * Runtime PM callback shared between ->runtime_suspend()
2769 * and ->runtime_resume(). Simply returns success.
2770 *
2771 * This driver re-initializes all registers after
2772 * pm_runtime_get_sync() anyway so there is no need
2773 * to save and restore registers here.
2774 */
2775 return 0;
2776}
2777
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002778static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Magnus Dammbcd51492009-10-09 00:20:04 +00002779 .runtime_suspend = sh_eth_runtime_nop,
2780 .runtime_resume = sh_eth_runtime_nop,
2781};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002782#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2783#else
2784#define SH_ETH_PM_OPS NULL
2785#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00002786
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002787static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00002788 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00002789 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00002790 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002791 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00002792 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2793 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002794 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00002795 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002796 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Simon Hormane18dbf72013-07-23 10:18:05 +09002797 { "r8a7790-ether", (kernel_ulong_t)&r8a7790_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002798 { }
2799};
2800MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2801
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002802static struct platform_driver sh_eth_driver = {
2803 .probe = sh_eth_drv_probe,
2804 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002805 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002806 .driver = {
2807 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002808 .pm = SH_ETH_PM_OPS,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002809 },
2810};
2811
Axel Lindb62f682011-11-27 16:44:17 +00002812module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002813
2814MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2815MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2816MODULE_LICENSE("GPL v2");