blob: 75a8cee6b1d676a9aae85d8966a66300c7f511e9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385static struct {
386 const char str[ETH_GSTRING_LEN];
387} ethtool_stats_keys[] = {
388 { "tx_ok" },
389 { "rx_ok" },
390 { "tx_err" },
391 { "rx_err" },
392 { "rx_fifo" },
393 { "frame_align" },
394 { "tx_ok_1col" },
395 { "tx_ok_mcol" },
396 { "rx_ok_phys" },
397 { "rx_ok_bcast" },
398 { "rx_ok_mcast" },
399 { "tx_abort" },
400 { "tx_underrun" },
401 { "rx_frags" },
402};
403
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405static inline void cp_set_rxbufsize (struct cp_private *cp)
406{
407 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 if (mtu > ETH_DATA_LEN)
410 /* MTU + ethernet header + FCS + optional VLAN tag */
411 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
412 else
413 cp->rx_buf_sz = PKT_BUF_SZ;
414}
415
416static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
417 struct cp_desc *desc)
418{
françois romieu6864ddb2011-07-15 00:21:44 +0000419 u32 opts2 = le32_to_cpu(desc->opts2);
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 skb->protocol = eth_type_trans (skb, cp->dev);
422
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300423 cp->dev->stats.rx_packets++;
424 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
françois romieu6864ddb2011-07-15 00:21:44 +0000426 if (opts2 & RxVlanTagged)
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000427 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
françois romieu6864ddb2011-07-15 00:21:44 +0000428
429 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
432static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
433 u32 status, u32 len)
434{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000435 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
436 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300437 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300439 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300441 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300443 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300445 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300447 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
450static inline unsigned int cp_rx_csum_ok (u32 status)
451{
452 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400453
Shan Wei24b7ea92010-11-17 11:55:08 -0800454 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
455 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800457 else
458 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700461static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700463 struct cp_private *cp = container_of(napi, struct cp_private, napi);
464 struct net_device *dev = cp->dev;
465 unsigned int rx_tail = cp->rx_tail;
466 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468rx_status_loop:
469 rx = 0;
470 cpw16(IntrStatus, cp_rx_intr_mask);
471
Eric W. Biederman50ff44b2014-03-11 14:31:43 -0700472 while (rx < budget) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 u32 status, len;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400474 dma_addr_t mapping, new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 struct sk_buff *skb, *new_skb;
476 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700477 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Francois Romieu0ba894d2006-08-14 19:55:07 +0200479 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200480 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 desc = &cp->rx_ring[rx_tail];
483 status = le32_to_cpu(desc->opts1);
484 if (status & DescOwn)
485 break;
486
487 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100488 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
491 /* we don't support incoming fragmented frames.
492 * instead, we attempt to ensure that the
493 * pre-allocated RX skbs are properly sized such
494 * that RX fragments are never encountered
495 */
496 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300497 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 cp->cp_stats.rx_frags++;
499 goto rx_next;
500 }
501
502 if (status & (RxError | RxErrFIFO)) {
503 cp_rx_err_acct(cp, rx_tail, status, len);
504 goto rx_next;
505 }
506
Joe Perchesb4f18b32010-02-17 15:01:48 +0000507 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
508 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Alexander Duycke2338f82014-12-09 19:41:09 -0800510 new_skb = napi_alloc_skb(napi, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300512 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 goto rx_next;
514 }
515
Neil Hormancf3c4c02013-07-31 09:03:56 -0400516 new_mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
517 PCI_DMA_FROMDEVICE);
518 if (dma_mapping_error(&cp->pdev->dev, new_mapping)) {
519 dev->stats.rx_dropped++;
Dave Jonesd06f5182013-08-09 11:16:34 -0700520 kfree_skb(new_skb);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400521 goto rx_next;
522 }
523
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400524 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 buflen, PCI_DMA_FROMDEVICE);
526
527 /* Handle checksum offloading for incoming packets. */
528 if (cp_rx_csum_ok(status))
529 skb->ip_summed = CHECKSUM_UNNECESSARY;
530 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700531 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 skb_put(skb, len);
534
Francois Romieu0ba894d2006-08-14 19:55:07 +0200535 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 cp_rx_skb(cp, skb, desc);
538 rx++;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400539 mapping = new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541rx_next:
542 cp->rx_ring[rx_tail].opts2 = 0;
543 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
544 if (rx_tail == (CP_RX_RING_SIZE - 1))
545 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
546 cp->rx_buf_sz);
547 else
548 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
549 rx_tail = NEXT_RX(rx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 }
551
552 cp->rx_tail = rx_tail;
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* if we did not reach work limit, then we're done with
555 * this round of polling
556 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700557 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100558 unsigned long flags;
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 if (cpr16(IntrStatus) & cp_rx_intr_mask)
561 goto rx_status_loop;
562
Eric Dumazet2e71a6f2012-10-06 08:08:49 +0000563 napi_gro_flush(napi, false);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700564 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800565 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000566 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700567 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 }
569
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700570 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571}
572
David Howells7d12e782006-10-05 14:55:46 +0100573static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct net_device *dev = dev_instance;
576 struct cp_private *cp;
John Greene83c34fd2012-12-19 09:47:48 +0000577 int handled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 u16 status;
579
580 if (unlikely(dev == NULL))
581 return IRQ_NONE;
582 cp = netdev_priv(dev);
583
John Greene83c34fd2012-12-19 09:47:48 +0000584 spin_lock(&cp->lock);
585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 status = cpr16(IntrStatus);
587 if (!status || (status == 0xFFFF))
John Greene83c34fd2012-12-19 09:47:48 +0000588 goto out_unlock;
589
590 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Joe Perchesb4f18b32010-02-17 15:01:48 +0000592 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
593 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 /* close possible race's with dev_close */
598 if (unlikely(!netif_running(dev))) {
599 cpw16(IntrMask, 0);
John Greene83c34fd2012-12-19 09:47:48 +0000600 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 }
602
603 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800604 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800606 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 }
608
609 if (status & (TxOK | TxErr | TxEmpty | SWInt))
610 cp_tx(cp);
611 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200612 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 if (status & PciErr) {
616 u16 pci_status;
617
618 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
619 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000620 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
621 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 /* TODO: reset hardware */
624 }
625
John Greene83c34fd2012-12-19 09:47:48 +0000626out_unlock:
627 spin_unlock(&cp->lock);
628
629 return IRQ_RETVAL(handled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
631
Steffen Klassert7502cd12005-05-12 19:34:31 -0400632#ifdef CONFIG_NET_POLL_CONTROLLER
633/*
634 * Polling receive - used by netconsole and other diagnostic tools
635 * to allow network i/o with interrupts disabled.
636 */
637static void cp_poll_controller(struct net_device *dev)
638{
Francois Romieua69afe32012-03-09 11:58:08 +0100639 struct cp_private *cp = netdev_priv(dev);
640 const int irq = cp->pdev->irq;
641
642 disable_irq(irq);
643 cp_interrupt(irq, dev);
644 enable_irq(irq);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400645}
646#endif
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648static void cp_tx (struct cp_private *cp)
649{
650 unsigned tx_head = cp->tx_head;
651 unsigned tx_tail = cp->tx_tail;
David Woodhouse871f0d42012-11-22 03:16:58 +0000652 unsigned bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100655 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 struct sk_buff *skb;
657 u32 status;
658
659 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100660 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 if (status & DescOwn)
662 break;
663
Francois Romieu48907e32006-09-10 23:33:44 +0200664 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200665 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400667 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200668 le32_to_cpu(txd->opts1) & 0xffff,
669 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 if (status & LastFrag) {
672 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000673 netif_dbg(cp, tx_err, cp->dev,
674 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300675 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300677 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300679 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300681 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300683 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300685 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300687 cp->dev->stats.tx_packets++;
688 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000689 netif_dbg(cp, tx_done, cp->dev,
690 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 }
Yang Yingliang7fe0ee02013-11-27 14:32:52 +0800692 bytes_compl += skb->len;
693 pkts_compl++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 dev_kfree_skb_irq(skb);
695 }
696
Francois Romieu48907e32006-09-10 23:33:44 +0200697 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 tx_tail = NEXT_TX(tx_tail);
700 }
701
702 cp->tx_tail = tx_tail;
703
David Woodhouse871f0d42012-11-22 03:16:58 +0000704 netdev_completed_queue(cp->dev, pkts_compl, bytes_compl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
706 netif_wake_queue(cp->dev);
707}
708
françois romieu6864ddb2011-07-15 00:21:44 +0000709static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
710{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +0100711 return skb_vlan_tag_present(skb) ?
712 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
françois romieu6864ddb2011-07-15 00:21:44 +0000713}
714
Neil Hormancf3c4c02013-07-31 09:03:56 -0400715static void unwind_tx_frag_mapping(struct cp_private *cp, struct sk_buff *skb,
716 int first, int entry_last)
717{
718 int frag, index;
719 struct cp_desc *txd;
720 skb_frag_t *this_frag;
721 for (frag = 0; frag+first < entry_last; frag++) {
722 index = first+frag;
723 cp->tx_skb[index] = NULL;
724 txd = &cp->tx_ring[index];
725 this_frag = &skb_shinfo(skb)->frags[frag];
726 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
727 skb_frag_size(this_frag), PCI_DMA_TODEVICE);
728 }
729}
730
Stephen Hemminger613573252009-08-31 19:50:58 +0000731static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
732 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
734 struct cp_private *cp = netdev_priv(dev);
735 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400736 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500737 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000738 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400739 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Chris Lalancette553af562007-01-16 16:41:44 -0500741 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 /* This is a hard error, log it. */
744 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
745 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500746 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000747 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000748 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 }
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 entry = cp->tx_head;
752 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000753 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400754
françois romieu6864ddb2011-07-15 00:21:44 +0000755 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 if (skb_shinfo(skb)->nr_frags == 0) {
758 struct cp_desc *txd = &cp->tx_ring[entry];
759 u32 len;
760 dma_addr_t mapping;
761
762 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400763 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400764 if (dma_mapping_error(&cp->pdev->dev, mapping))
765 goto out_dma_error;
766
françois romieu6864ddb2011-07-15 00:21:44 +0000767 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 txd->addr = cpu_to_le64(mapping);
769 wmb();
770
Jeff Garzikfcec3452005-05-12 19:28:49 -0400771 flags = eor | len | DescOwn | FirstFrag | LastFrag;
772
773 if (mss)
774 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700775 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700776 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400778 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400780 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 else
Francois Romieu57344182005-05-12 19:31:31 -0400782 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400783 }
784
785 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 wmb();
787
Francois Romieu48907e32006-09-10 23:33:44 +0200788 cp->tx_skb[entry] = skb;
David Woodhouse26b0bad2015-09-23 09:44:06 +0100789 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
790 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 } else {
792 struct cp_desc *txd;
David Woodhousea3b80402015-09-23 09:44:38 +0100793 u32 first_len, first_eor, ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 dma_addr_t first_mapping;
795 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700796 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 /* We must give this initial chunk to the device last.
799 * Otherwise we could race with the device.
800 */
801 first_eor = eor;
802 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400803 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 first_len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400805 if (dma_mapping_error(&cp->pdev->dev, first_mapping))
806 goto out_dma_error;
807
Francois Romieu48907e32006-09-10 23:33:44 +0200808 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +0000811 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 dma_addr_t mapping;
814
David Woodhouse26b0bad2015-09-23 09:44:06 +0100815 entry = NEXT_TX(entry);
816
Eric Dumazet9e903e02011-10-18 21:00:24 +0000817 len = skb_frag_size(this_frag);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400818 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000819 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400821 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
822 unwind_tx_frag_mapping(cp, skb, first_entry, entry);
823 goto out_dma_error;
824 }
825
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
827
Jeff Garzikfcec3452005-05-12 19:28:49 -0400828 ctrl = eor | len | DescOwn;
829
830 if (mss)
831 ctrl |= LargeSend |
832 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700833 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400835 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400837 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 else
839 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 if (frag == skb_shinfo(skb)->nr_frags - 1)
843 ctrl |= LastFrag;
844
845 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000846 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 txd->addr = cpu_to_le64(mapping);
848 wmb();
849
850 txd->opts1 = cpu_to_le32(ctrl);
851 wmb();
Francois Romieu48907e32006-09-10 23:33:44 +0200852 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 }
854
855 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000856 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 txd->addr = cpu_to_le64(first_mapping);
858 wmb();
859
David Woodhousea3b80402015-09-23 09:44:38 +0100860 ctrl = first_eor | first_len | FirstFrag | DescOwn;
861 if (mss)
862 ctrl |= LargeSend | ((mss & MSSMask) << MSSShift);
863 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 if (ip->protocol == IPPROTO_TCP)
David Woodhousea3b80402015-09-23 09:44:38 +0100865 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 else if (ip->protocol == IPPROTO_UDP)
David Woodhousea3b80402015-09-23 09:44:38 +0100867 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 else
869 BUG();
David Woodhousea3b80402015-09-23 09:44:38 +0100870 }
871
872 txd->opts1 = cpu_to_le32(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 wmb();
David Woodhouse26b0bad2015-09-23 09:44:06 +0100874
875 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slots %d-%d, skblen %d\n",
876 first_entry, entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 }
David Woodhouse26b0bad2015-09-23 09:44:06 +0100878 cp->tx_head = NEXT_TX(entry);
David Woodhouse871f0d42012-11-22 03:16:58 +0000879
880 netdev_sent_queue(dev, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
882 netif_stop_queue(dev);
883
Neil Hormancf3c4c02013-07-31 09:03:56 -0400884out_unlock:
Chris Lalancette553af562007-01-16 16:41:44 -0500885 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
Patrick McHardy6ed10652009-06-23 06:03:08 +0000889 return NETDEV_TX_OK;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400890out_dma_error:
Eric W. Biederman508f81d2014-03-11 14:14:58 -0700891 dev_kfree_skb_any(skb);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400892 cp->dev->stats.tx_dropped++;
893 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894}
895
896/* Set or clear the multicast filter for this adaptor.
897 This routine is not state sensitive and need not be SMP locked. */
898
899static void __cp_set_rx_mode (struct net_device *dev)
900{
901 struct cp_private *cp = netdev_priv(dev);
902 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000903 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 /* Note: do not reorder, GCC is clever about common statements. */
906 if (dev->flags & IFF_PROMISC) {
907 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 rx_mode =
909 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
910 AcceptAllPhys;
911 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000912 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000913 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /* Too many to filter perfectly -- accept all multicasts. */
915 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
916 mc_filter[1] = mc_filter[0] = 0xffffffff;
917 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000918 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 rx_mode = AcceptBroadcast | AcceptMyPhys;
920 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000921 netdev_for_each_mc_addr(ha, dev) {
922 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
925 rx_mode |= AcceptMulticast;
926 }
927 }
928
929 /* We can safely update without stopping the chip. */
Jason Wangf872b232011-12-30 23:44:42 +0000930 cp->rx_config = cp_rx_config | rx_mode;
931 cpw32_f(RxConfig, cp->rx_config);
932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 cpw32_f (MAR0 + 0, mc_filter[0]);
934 cpw32_f (MAR0 + 4, mc_filter[1]);
935}
936
937static void cp_set_rx_mode (struct net_device *dev)
938{
939 unsigned long flags;
940 struct cp_private *cp = netdev_priv(dev);
941
942 spin_lock_irqsave (&cp->lock, flags);
943 __cp_set_rx_mode(dev);
944 spin_unlock_irqrestore (&cp->lock, flags);
945}
946
947static void __cp_get_stats(struct cp_private *cp)
948{
949 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300950 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 cpw32 (RxMissed, 0);
952}
953
954static struct net_device_stats *cp_get_stats(struct net_device *dev)
955{
956 struct cp_private *cp = netdev_priv(dev);
957 unsigned long flags;
958
959 /* The chip only need report frame silently dropped. */
960 spin_lock_irqsave(&cp->lock, flags);
961 if (netif_running(dev) && netif_device_present(dev))
962 __cp_get_stats(cp);
963 spin_unlock_irqrestore(&cp->lock, flags);
964
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300965 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966}
967
968static void cp_stop_hw (struct cp_private *cp)
969{
970 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
971 cpw16_f(IntrMask, 0);
972 cpw8(Cmd, 0);
973 cpw16_f(CpCmd, 0);
974 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
975
976 cp->rx_tail = 0;
977 cp->tx_head = cp->tx_tail = 0;
David Woodhouse871f0d42012-11-22 03:16:58 +0000978
979 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
982static void cp_reset_hw (struct cp_private *cp)
983{
984 unsigned work = 1000;
985
986 cpw8(Cmd, CmdReset);
987
988 while (work--) {
989 if (!(cpr8(Cmd) & CmdReset))
990 return;
991
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700992 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 }
994
Joe Perchesb4f18b32010-02-17 15:01:48 +0000995 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996}
997
998static inline void cp_start_hw (struct cp_private *cp)
999{
David Woodhousea9dbe402012-11-21 10:27:19 +00001000 dma_addr_t ring_dma;
1001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 cpw16(CpCmd, cp->cpcmd);
David Woodhousea9dbe402012-11-21 10:27:19 +00001003
1004 /*
1005 * These (at least TxRingAddr) need to be configured after the
1006 * corresponding bits in CpCmd are enabled. Datasheet v1.6 §6.33
1007 * (C+ Command Register) recommends that these and more be configured
1008 * *after* the [RT]xEnable bits in CpCmd are set. And on some hardware
1009 * it's been observed that the TxRingAddr is actually reset to garbage
1010 * when C+ mode Tx is enabled in CpCmd.
1011 */
1012 cpw32_f(HiTxRingAddr, 0);
1013 cpw32_f(HiTxRingAddr + 4, 0);
1014
1015 ring_dma = cp->ring_dma;
1016 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1017 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1018
1019 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1020 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1021 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1022
1023 /*
1024 * Strictly speaking, the datasheet says this should be enabled
1025 * *before* setting the descriptor addresses. But what, then, would
1026 * prevent it from doing DMA to random unconfigured addresses?
1027 * This variant appears to work fine.
1028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 cpw8(Cmd, RxOn | TxOn);
David Woodhouse871f0d42012-11-22 03:16:58 +00001030
1031 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032}
1033
Jason Wanga8c9cb12012-04-11 22:10:54 +00001034static void cp_enable_irq(struct cp_private *cp)
1035{
1036 cpw16_f(IntrMask, cp_intr_mask);
1037}
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039static void cp_init_hw (struct cp_private *cp)
1040{
1041 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043 cp_reset_hw(cp);
1044
1045 cpw8_f (Cfg9346, Cfg9346_Unlock);
1046
1047 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001048 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1049 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
1051 cp_start_hw(cp);
1052 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1053
1054 __cp_set_rx_mode(dev);
1055 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1056
1057 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1058 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1059 cpw8(Config3, PARMEnable);
1060 cp->wol_enabled = 0;
1061
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001062 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 cpw16(MultiIntr, 0);
1065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 cpw8_f(Cfg9346, Cfg9346_Lock);
1067}
1068
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001069static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070{
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001071 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 unsigned i;
1073
1074 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1075 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001076 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Eric Dumazet89d71a62009-10-13 05:34:20 +00001078 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 if (!skb)
1080 goto err_out;
1081
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001082 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1083 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -04001084 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
1085 kfree_skb(skb);
1086 goto err_out;
1087 }
Francois Romieu0ba894d2006-08-14 19:55:07 +02001088 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
1090 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001091 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 if (i == (CP_RX_RING_SIZE - 1))
1093 cp->rx_ring[i].opts1 =
1094 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1095 else
1096 cp->rx_ring[i].opts1 =
1097 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1098 }
1099
1100 return 0;
1101
1102err_out:
1103 cp_clean_rings(cp);
1104 return -ENOMEM;
1105}
1106
Francois Romieu576cfa92006-02-27 23:15:06 +01001107static void cp_init_rings_index (struct cp_private *cp)
1108{
1109 cp->rx_tail = 0;
1110 cp->tx_head = cp->tx_tail = 0;
1111}
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113static int cp_init_rings (struct cp_private *cp)
1114{
1115 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1116 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1117
Francois Romieu576cfa92006-02-27 23:15:06 +01001118 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
1120 return cp_refill_rx (cp);
1121}
1122
1123static int cp_alloc_rings (struct cp_private *cp)
1124{
françois romieu892a9252012-12-01 13:08:50 +00001125 struct device *d = &cp->pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 void *mem;
françois romieu892a9252012-12-01 13:08:50 +00001127 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
françois romieu892a9252012-12-01 13:08:50 +00001129 mem = dma_alloc_coherent(d, CP_RING_BYTES, &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 if (!mem)
1131 return -ENOMEM;
1132
1133 cp->rx_ring = mem;
1134 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1135
françois romieu892a9252012-12-01 13:08:50 +00001136 rc = cp_init_rings(cp);
1137 if (rc < 0)
1138 dma_free_coherent(d, CP_RING_BYTES, cp->rx_ring, cp->ring_dma);
1139
1140 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141}
1142
1143static void cp_clean_rings (struct cp_private *cp)
1144{
Francois Romieu3598b572006-01-29 01:31:13 +01001145 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 unsigned i;
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001149 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001150 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001151 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
David Woodhousefc27bd12015-09-18 00:19:08 +01001153 dev_kfree_skb_any(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 }
1155 }
1156
1157 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001158 if (cp->tx_skb[i]) {
1159 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001160
Francois Romieu3598b572006-01-29 01:31:13 +01001161 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001162 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001163 le32_to_cpu(desc->opts1) & 0xffff,
1164 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001165 if (le32_to_cpu(desc->opts1) & LastFrag)
David Woodhousefc27bd12015-09-18 00:19:08 +01001166 dev_kfree_skb_any(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001167 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 }
1169 }
stephen hemminger98962ba2013-05-20 06:54:43 +00001170 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Francois Romieu57344182005-05-12 19:31:31 -04001172 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1173 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1174
Francois Romieu0ba894d2006-08-14 19:55:07 +02001175 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001176 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
1179static void cp_free_rings (struct cp_private *cp)
1180{
1181 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001182 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1183 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 cp->rx_ring = NULL;
1185 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186}
1187
1188static int cp_open (struct net_device *dev)
1189{
1190 struct cp_private *cp = netdev_priv(dev);
Francois Romieua69afe32012-03-09 11:58:08 +01001191 const int irq = cp->pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 int rc;
1193
Joe Perchesb4f18b32010-02-17 15:01:48 +00001194 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196 rc = cp_alloc_rings(cp);
1197 if (rc)
1198 return rc;
1199
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001200 napi_enable(&cp->napi);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 cp_init_hw(cp);
1203
Francois Romieua69afe32012-03-09 11:58:08 +01001204 rc = request_irq(irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 if (rc)
1206 goto err_out_hw;
1207
Jason Wanga8c9cb12012-04-11 22:10:54 +00001208 cp_enable_irq(cp);
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001211 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 netif_start_queue(dev);
1213
1214 return 0;
1215
1216err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001217 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 cp_stop_hw(cp);
1219 cp_free_rings(cp);
1220 return rc;
1221}
1222
1223static int cp_close (struct net_device *dev)
1224{
1225 struct cp_private *cp = netdev_priv(dev);
1226 unsigned long flags;
1227
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001228 napi_disable(&cp->napi);
1229
Joe Perchesb4f18b32010-02-17 15:01:48 +00001230 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 spin_lock_irqsave(&cp->lock, flags);
1233
1234 netif_stop_queue(dev);
1235 netif_carrier_off(dev);
1236
1237 cp_stop_hw(cp);
1238
1239 spin_unlock_irqrestore(&cp->lock, flags);
1240
Francois Romieua69afe32012-03-09 11:58:08 +01001241 free_irq(cp->pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
1243 cp_free_rings(cp);
1244 return 0;
1245}
1246
Francois Romieu9030c0d2007-07-13 23:05:35 +02001247static void cp_tx_timeout(struct net_device *dev)
1248{
1249 struct cp_private *cp = netdev_priv(dev);
1250 unsigned long flags;
1251 int rc;
1252
Joe Perchesb4f18b32010-02-17 15:01:48 +00001253 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1254 cpr8(Cmd), cpr16(CpCmd),
1255 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001256
1257 spin_lock_irqsave(&cp->lock, flags);
1258
1259 cp_stop_hw(cp);
1260 cp_clean_rings(cp);
1261 rc = cp_init_rings(cp);
1262 cp_start_hw(cp);
David Woodhouse7a8a8e72015-09-18 00:21:54 +01001263 __cp_set_rx_mode(dev);
David Woodhouseaaa00622015-09-23 09:43:41 +01001264 cpw16_f(IntrMask, cp_norx_intr_mask);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001265
1266 netif_wake_queue(dev);
David Woodhouseaaa00622015-09-23 09:43:41 +01001267 napi_schedule_irqoff(&cp->napi);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001268
1269 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001270}
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272static int cp_change_mtu(struct net_device *dev, int new_mtu)
1273{
1274 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
1276 /* check for invalid MTU, according to hardware limits */
1277 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1278 return -EINVAL;
1279
1280 /* if network interface not up, no need for complexity */
1281 if (!netif_running(dev)) {
1282 dev->mtu = new_mtu;
1283 cp_set_rxbufsize(cp); /* set new rx buf size */
1284 return 0;
1285 }
1286
John Greenecb64edb2012-12-03 06:19:33 +00001287 /* network IS up, close it, reset MTU, and come up again. */
1288 cp_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 dev->mtu = new_mtu;
John Greenecb64edb2012-12-03 06:19:33 +00001290 cp_set_rxbufsize(cp);
1291 return cp_open(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Arjan van de Venf71e1302006-03-03 21:33:57 -05001294static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 BasicModeCtrl,
1296 BasicModeStatus,
1297 0,
1298 0,
1299 NWayAdvert,
1300 NWayLPAR,
1301 NWayExpansion,
1302 0
1303};
1304
1305static int mdio_read(struct net_device *dev, int phy_id, int location)
1306{
1307 struct cp_private *cp = netdev_priv(dev);
1308
1309 return location < 8 && mii_2_8139_map[location] ?
1310 readw(cp->regs + mii_2_8139_map[location]) : 0;
1311}
1312
1313
1314static void mdio_write(struct net_device *dev, int phy_id, int location,
1315 int value)
1316{
1317 struct cp_private *cp = netdev_priv(dev);
1318
1319 if (location == 0) {
1320 cpw8(Cfg9346, Cfg9346_Unlock);
1321 cpw16(BasicModeCtrl, value);
1322 cpw8(Cfg9346, Cfg9346_Lock);
1323 } else if (location < 8 && mii_2_8139_map[location])
1324 cpw16(mii_2_8139_map[location], value);
1325}
1326
1327/* Set the ethtool Wake-on-LAN settings */
1328static int netdev_set_wol (struct cp_private *cp,
1329 const struct ethtool_wolinfo *wol)
1330{
1331 u8 options;
1332
1333 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1334 /* If WOL is being disabled, no need for complexity */
1335 if (wol->wolopts) {
1336 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1337 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1338 }
1339
1340 cpw8 (Cfg9346, Cfg9346_Unlock);
1341 cpw8 (Config3, options);
1342 cpw8 (Cfg9346, Cfg9346_Lock);
1343
1344 options = 0; /* Paranoia setting */
1345 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1346 /* If WOL is being disabled, no need for complexity */
1347 if (wol->wolopts) {
1348 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1349 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1350 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1351 }
1352
1353 cpw8 (Config5, options);
1354
1355 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1356
1357 return 0;
1358}
1359
1360/* Get the ethtool Wake-on-LAN settings */
1361static void netdev_get_wol (struct cp_private *cp,
1362 struct ethtool_wolinfo *wol)
1363{
1364 u8 options;
1365
1366 wol->wolopts = 0; /* Start from scratch */
1367 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1368 WAKE_MCAST | WAKE_UCAST;
1369 /* We don't need to go on if WOL is disabled */
1370 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001371
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 options = cpr8 (Config3);
1373 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1374 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1375
1376 options = 0; /* Paranoia setting */
1377 options = cpr8 (Config5);
1378 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1379 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1380 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1381}
1382
1383static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1384{
1385 struct cp_private *cp = netdev_priv(dev);
1386
Rick Jones68aad782011-11-07 13:29:27 +00001387 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1388 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1389 strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390}
1391
Rick Jones1d0861a2011-10-07 06:42:21 +00001392static void cp_get_ringparam(struct net_device *dev,
1393 struct ethtool_ringparam *ring)
1394{
1395 ring->rx_max_pending = CP_RX_RING_SIZE;
1396 ring->tx_max_pending = CP_TX_RING_SIZE;
1397 ring->rx_pending = CP_RX_RING_SIZE;
1398 ring->tx_pending = CP_TX_RING_SIZE;
1399}
1400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401static int cp_get_regs_len(struct net_device *dev)
1402{
1403 return CP_REGS_SIZE;
1404}
1405
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001406static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001408 switch (sset) {
1409 case ETH_SS_STATS:
1410 return CP_NUM_STATS;
1411 default:
1412 return -EOPNOTSUPP;
1413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414}
1415
1416static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1417{
1418 struct cp_private *cp = netdev_priv(dev);
1419 int rc;
1420 unsigned long flags;
1421
1422 spin_lock_irqsave(&cp->lock, flags);
1423 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1424 spin_unlock_irqrestore(&cp->lock, flags);
1425
1426 return rc;
1427}
1428
1429static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1430{
1431 struct cp_private *cp = netdev_priv(dev);
1432 int rc;
1433 unsigned long flags;
1434
1435 spin_lock_irqsave(&cp->lock, flags);
1436 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1437 spin_unlock_irqrestore(&cp->lock, flags);
1438
1439 return rc;
1440}
1441
1442static int cp_nway_reset(struct net_device *dev)
1443{
1444 struct cp_private *cp = netdev_priv(dev);
1445 return mii_nway_restart(&cp->mii_if);
1446}
1447
1448static u32 cp_get_msglevel(struct net_device *dev)
1449{
1450 struct cp_private *cp = netdev_priv(dev);
1451 return cp->msg_enable;
1452}
1453
1454static void cp_set_msglevel(struct net_device *dev, u32 value)
1455{
1456 struct cp_private *cp = netdev_priv(dev);
1457 cp->msg_enable = value;
1458}
1459
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001460static int cp_set_features(struct net_device *dev, netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
1462 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001463 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Michał Mirosław044a8902011-04-09 00:58:18 +00001465 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1466 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Michał Mirosław044a8902011-04-09 00:58:18 +00001468 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Michał Mirosław044a8902011-04-09 00:58:18 +00001470 if (features & NETIF_F_RXCSUM)
1471 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001473 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Patrick McHardyf6469682013-04-19 02:04:27 +00001475 if (features & NETIF_F_HW_VLAN_CTAG_RX)
françois romieu6864ddb2011-07-15 00:21:44 +00001476 cp->cpcmd |= RxVlanOn;
1477 else
1478 cp->cpcmd &= ~RxVlanOn;
1479
Michał Mirosław044a8902011-04-09 00:58:18 +00001480 cpw16_f(CpCmd, cp->cpcmd);
1481 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
1483 return 0;
1484}
1485
1486static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1487 void *p)
1488{
1489 struct cp_private *cp = netdev_priv(dev);
1490 unsigned long flags;
1491
1492 if (regs->len < CP_REGS_SIZE)
1493 return /* -EINVAL */;
1494
1495 regs->version = CP_REGS_VER;
1496
1497 spin_lock_irqsave(&cp->lock, flags);
1498 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1499 spin_unlock_irqrestore(&cp->lock, flags);
1500}
1501
1502static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1503{
1504 struct cp_private *cp = netdev_priv(dev);
1505 unsigned long flags;
1506
1507 spin_lock_irqsave (&cp->lock, flags);
1508 netdev_get_wol (cp, wol);
1509 spin_unlock_irqrestore (&cp->lock, flags);
1510}
1511
1512static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1513{
1514 struct cp_private *cp = netdev_priv(dev);
1515 unsigned long flags;
1516 int rc;
1517
1518 spin_lock_irqsave (&cp->lock, flags);
1519 rc = netdev_set_wol (cp, wol);
1520 spin_unlock_irqrestore (&cp->lock, flags);
1521
1522 return rc;
1523}
1524
1525static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1526{
1527 switch (stringset) {
1528 case ETH_SS_STATS:
1529 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1530 break;
1531 default:
1532 BUG();
1533 break;
1534 }
1535}
1536
1537static void cp_get_ethtool_stats (struct net_device *dev,
1538 struct ethtool_stats *estats, u64 *tmp_stats)
1539{
1540 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001541 struct cp_dma_stats *nic_stats;
1542 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 int i;
1544
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001545 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1546 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001547 if (!nic_stats)
1548 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001549
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001551 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001552 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 cpr32(StatsAddr);
1554
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001555 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 if ((cpr32(StatsAddr) & DumpStats) == 0)
1557 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001558 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001560 cpw32(StatsAddr, 0);
1561 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001562 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
1564 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001565 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1566 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1567 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1568 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1569 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1570 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1571 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1572 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1573 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1574 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1575 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1576 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1577 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001579 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001580
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001581 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582}
1583
Jeff Garzik7282d492006-09-13 14:30:00 -04001584static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 .get_drvinfo = cp_get_drvinfo,
1586 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001587 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 .get_settings = cp_get_settings,
1589 .set_settings = cp_set_settings,
1590 .nway_reset = cp_nway_reset,
1591 .get_link = ethtool_op_get_link,
1592 .get_msglevel = cp_get_msglevel,
1593 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 .get_regs = cp_get_regs,
1595 .get_wol = cp_get_wol,
1596 .set_wol = cp_set_wol,
1597 .get_strings = cp_get_strings,
1598 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001599 .get_eeprom_len = cp_get_eeprom_len,
1600 .get_eeprom = cp_get_eeprom,
1601 .set_eeprom = cp_set_eeprom,
Rick Jones1d0861a2011-10-07 06:42:21 +00001602 .get_ringparam = cp_get_ringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603};
1604
1605static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1606{
1607 struct cp_private *cp = netdev_priv(dev);
1608 int rc;
1609 unsigned long flags;
1610
1611 if (!netif_running(dev))
1612 return -EINVAL;
1613
1614 spin_lock_irqsave(&cp->lock, flags);
1615 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1616 spin_unlock_irqrestore(&cp->lock, flags);
1617 return rc;
1618}
1619
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001620static int cp_set_mac_address(struct net_device *dev, void *p)
1621{
1622 struct cp_private *cp = netdev_priv(dev);
1623 struct sockaddr *addr = p;
1624
1625 if (!is_valid_ether_addr(addr->sa_data))
1626 return -EADDRNOTAVAIL;
1627
1628 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1629
1630 spin_lock_irq(&cp->lock);
1631
1632 cpw8_f(Cfg9346, Cfg9346_Unlock);
1633 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1634 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1635 cpw8_f(Cfg9346, Cfg9346_Lock);
1636
1637 spin_unlock_irq(&cp->lock);
1638
1639 return 0;
1640}
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642/* Serial EEPROM section. */
1643
1644/* EEPROM_Ctrl bits. */
1645#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1646#define EE_CS 0x08 /* EEPROM chip select. */
1647#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1648#define EE_WRITE_0 0x00
1649#define EE_WRITE_1 0x02
1650#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1651#define EE_ENB (0x80 | EE_CS)
1652
1653/* Delay between EEPROM clock transitions.
1654 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1655 */
1656
Jason Wang7d03f5a2011-12-30 23:44:33 +00001657#define eeprom_delay() readb(ee_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
1659/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001660#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661#define EE_WRITE_CMD (5)
1662#define EE_READ_CMD (6)
1663#define EE_ERASE_CMD (7)
1664
Philip Craig722fdb32006-06-21 11:33:27 +10001665#define EE_EWDS_ADDR (0)
1666#define EE_WRAL_ADDR (1)
1667#define EE_ERAL_ADDR (2)
1668#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Philip Craig722fdb32006-06-21 11:33:27 +10001670#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1671
1672static void eeprom_cmd_start(void __iomem *ee_addr)
1673{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 writeb (EE_ENB & ~EE_CS, ee_addr);
1675 writeb (EE_ENB, ee_addr);
1676 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001677}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Philip Craig722fdb32006-06-21 11:33:27 +10001679static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1680{
1681 int i;
1682
1683 /* Shift the command bits out. */
1684 for (i = cmd_len - 1; i >= 0; i--) {
1685 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 writeb (EE_ENB | dataval, ee_addr);
1687 eeprom_delay ();
1688 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1689 eeprom_delay ();
1690 }
1691 writeb (EE_ENB, ee_addr);
1692 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001693}
1694
1695static void eeprom_cmd_end(void __iomem *ee_addr)
1696{
Jason Wang0bc777bc2012-05-31 18:19:48 +00001697 writeb(0, ee_addr);
Philip Craig722fdb32006-06-21 11:33:27 +10001698 eeprom_delay ();
1699}
1700
1701static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1702 int addr_len)
1703{
1704 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1705
1706 eeprom_cmd_start(ee_addr);
1707 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1708 eeprom_cmd_end(ee_addr);
1709}
1710
1711static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1712{
1713 int i;
1714 u16 retval = 0;
1715 void __iomem *ee_addr = ioaddr + Cfg9346;
1716 int read_cmd = location | (EE_READ_CMD << addr_len);
1717
1718 eeprom_cmd_start(ee_addr);
1719 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
1721 for (i = 16; i > 0; i--) {
1722 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1723 eeprom_delay ();
1724 retval =
1725 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1726 0);
1727 writeb (EE_ENB, ee_addr);
1728 eeprom_delay ();
1729 }
1730
Philip Craig722fdb32006-06-21 11:33:27 +10001731 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
1733 return retval;
1734}
1735
Philip Craig722fdb32006-06-21 11:33:27 +10001736static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1737 int addr_len)
1738{
1739 int i;
1740 void __iomem *ee_addr = ioaddr + Cfg9346;
1741 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1742
1743 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1744
1745 eeprom_cmd_start(ee_addr);
1746 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1747 eeprom_cmd(ee_addr, val, 16);
1748 eeprom_cmd_end(ee_addr);
1749
1750 eeprom_cmd_start(ee_addr);
1751 for (i = 0; i < 20000; i++)
1752 if (readb(ee_addr) & EE_DATA_READ)
1753 break;
1754 eeprom_cmd_end(ee_addr);
1755
1756 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1757}
1758
1759static int cp_get_eeprom_len(struct net_device *dev)
1760{
1761 struct cp_private *cp = netdev_priv(dev);
1762 int size;
1763
1764 spin_lock_irq(&cp->lock);
1765 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1766 spin_unlock_irq(&cp->lock);
1767
1768 return size;
1769}
1770
1771static int cp_get_eeprom(struct net_device *dev,
1772 struct ethtool_eeprom *eeprom, u8 *data)
1773{
1774 struct cp_private *cp = netdev_priv(dev);
1775 unsigned int addr_len;
1776 u16 val;
1777 u32 offset = eeprom->offset >> 1;
1778 u32 len = eeprom->len;
1779 u32 i = 0;
1780
1781 eeprom->magic = CP_EEPROM_MAGIC;
1782
1783 spin_lock_irq(&cp->lock);
1784
1785 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1786
1787 if (eeprom->offset & 1) {
1788 val = read_eeprom(cp->regs, offset, addr_len);
1789 data[i++] = (u8)(val >> 8);
1790 offset++;
1791 }
1792
1793 while (i < len - 1) {
1794 val = read_eeprom(cp->regs, offset, addr_len);
1795 data[i++] = (u8)val;
1796 data[i++] = (u8)(val >> 8);
1797 offset++;
1798 }
1799
1800 if (i < len) {
1801 val = read_eeprom(cp->regs, offset, addr_len);
1802 data[i] = (u8)val;
1803 }
1804
1805 spin_unlock_irq(&cp->lock);
1806 return 0;
1807}
1808
1809static int cp_set_eeprom(struct net_device *dev,
1810 struct ethtool_eeprom *eeprom, u8 *data)
1811{
1812 struct cp_private *cp = netdev_priv(dev);
1813 unsigned int addr_len;
1814 u16 val;
1815 u32 offset = eeprom->offset >> 1;
1816 u32 len = eeprom->len;
1817 u32 i = 0;
1818
1819 if (eeprom->magic != CP_EEPROM_MAGIC)
1820 return -EINVAL;
1821
1822 spin_lock_irq(&cp->lock);
1823
1824 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1825
1826 if (eeprom->offset & 1) {
1827 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1828 val |= (u16)data[i++] << 8;
1829 write_eeprom(cp->regs, offset, val, addr_len);
1830 offset++;
1831 }
1832
1833 while (i < len - 1) {
1834 val = (u16)data[i++];
1835 val |= (u16)data[i++] << 8;
1836 write_eeprom(cp->regs, offset, val, addr_len);
1837 offset++;
1838 }
1839
1840 if (i < len) {
1841 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1842 val |= (u16)data[i];
1843 write_eeprom(cp->regs, offset, val, addr_len);
1844 }
1845
1846 spin_unlock_irq(&cp->lock);
1847 return 0;
1848}
1849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850/* Put the board into D3cold state and wait for WakeUp signal */
1851static void cp_set_d3_state (struct cp_private *cp)
1852{
Yijing Wang1ca01512013-06-27 20:53:42 +08001853 pci_enable_wake(cp->pdev, PCI_D0, 1); /* Enable PME# generation */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 pci_set_power_state (cp->pdev, PCI_D3hot);
1855}
1856
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001857static const struct net_device_ops cp_netdev_ops = {
1858 .ndo_open = cp_open,
1859 .ndo_stop = cp_close,
1860 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001861 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001862 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001863 .ndo_get_stats = cp_get_stats,
1864 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001865 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001866 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001867 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001868 .ndo_change_mtu = cp_change_mtu,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001869
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001870#ifdef CONFIG_NET_POLL_CONTROLLER
1871 .ndo_poll_controller = cp_poll_controller,
1872#endif
1873};
1874
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1876{
1877 struct net_device *dev;
1878 struct cp_private *cp;
1879 int rc;
1880 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001881 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Varka Bhadram5490c272014-07-23 09:19:48 +05301884 pr_info_once("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001887 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001888 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001889 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1890 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 return -ENODEV;
1892 }
1893
1894 dev = alloc_etherdev(sizeof(struct cp_private));
1895 if (!dev)
1896 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 SET_NETDEV_DEV(dev, &pdev->dev);
1898
1899 cp = netdev_priv(dev);
1900 cp->pdev = pdev;
1901 cp->dev = dev;
1902 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1903 spin_lock_init (&cp->lock);
1904 cp->mii_if.dev = dev;
1905 cp->mii_if.mdio_read = mdio_read;
1906 cp->mii_if.mdio_write = mdio_write;
1907 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1908 cp->mii_if.phy_id_mask = 0x1f;
1909 cp->mii_if.reg_num_mask = 0x1f;
1910 cp_set_rxbufsize(cp);
1911
1912 rc = pci_enable_device(pdev);
1913 if (rc)
1914 goto err_out_free;
1915
1916 rc = pci_set_mwi(pdev);
1917 if (rc)
1918 goto err_out_disable;
1919
1920 rc = pci_request_regions(pdev, DRV_NAME);
1921 if (rc)
1922 goto err_out_mwi;
1923
1924 pciaddr = pci_resource_start(pdev, 1);
1925 if (!pciaddr) {
1926 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001927 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 goto err_out_res;
1929 }
1930 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1931 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001932 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001933 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 goto err_out_res;
1935 }
1936
1937 /* Configure DMA attributes. */
1938 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001939 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1940 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 pci_using_dac = 1;
1942 } else {
1943 pci_using_dac = 0;
1944
Yang Hongyang284901a2009-04-06 19:01:15 -07001945 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001947 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001948 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 goto err_out_res;
1950 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001951 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001953 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001954 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 goto err_out_res;
1956 }
1957 }
1958
1959 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1960 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1961
Michał Mirosław044a8902011-04-09 00:58:18 +00001962 dev->features |= NETIF_F_RXCSUM;
1963 dev->hw_features |= NETIF_F_RXCSUM;
1964
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 regs = ioremap(pciaddr, CP_REGS_SIZE);
1966 if (!regs) {
1967 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001968 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001969 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001970 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 goto err_out_res;
1972 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 cp->regs = regs;
1974
1975 cp_stop_hw(cp);
1976
1977 /* read MAC address from EEPROM */
1978 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1979 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001980 ((__le16 *) (dev->dev_addr))[i] =
1981 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001983 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001984 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987
Patrick McHardyf6469682013-04-19 02:04:27 +00001988 dev->features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
1990 if (pci_using_dac)
1991 dev->features |= NETIF_F_HIGHDMA;
1992
Michał Mirosław044a8902011-04-09 00:58:18 +00001993 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001994 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00001995 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
françois romieu6864ddb2011-07-15 00:21:44 +00001996 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1997 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04001998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 rc = register_netdev(dev);
2000 if (rc)
2001 goto err_out_iomap;
2002
Francois Romieua69afe32012-03-09 11:58:08 +01002003 netdev_info(dev, "RTL-8139C+ at 0x%p, %pM, IRQ %d\n",
2004 regs, dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
2006 pci_set_drvdata(pdev, dev);
2007
2008 /* enable busmastering and memory-write-invalidate */
2009 pci_set_master(pdev);
2010
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002011 if (cp->wol_enabled)
2012 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
2014 return 0;
2015
2016err_out_iomap:
2017 iounmap(regs);
2018err_out_res:
2019 pci_release_regions(pdev);
2020err_out_mwi:
2021 pci_clear_mwi(pdev);
2022err_out_disable:
2023 pci_disable_device(pdev);
2024err_out_free:
2025 free_netdev(dev);
2026 return rc;
2027}
2028
2029static void cp_remove_one (struct pci_dev *pdev)
2030{
2031 struct net_device *dev = pci_get_drvdata(pdev);
2032 struct cp_private *cp = netdev_priv(dev);
2033
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 unregister_netdev(dev);
2035 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002036 if (cp->wol_enabled)
2037 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 pci_release_regions(pdev);
2039 pci_clear_mwi(pdev);
2040 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 free_netdev(dev);
2042}
2043
2044#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002045static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046{
François Romieu7668a492006-08-15 20:10:57 +02002047 struct net_device *dev = pci_get_drvdata(pdev);
2048 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 unsigned long flags;
2050
François Romieu7668a492006-08-15 20:10:57 +02002051 if (!netif_running(dev))
2052 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
2054 netif_device_detach (dev);
2055 netif_stop_queue (dev);
2056
2057 spin_lock_irqsave (&cp->lock, flags);
2058
2059 /* Disable Rx and Tx */
2060 cpw16 (IntrMask, 0);
2061 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2062
2063 spin_unlock_irqrestore (&cp->lock, flags);
2064
Francois Romieu576cfa92006-02-27 23:15:06 +01002065 pci_save_state(pdev);
2066 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2067 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
2069 return 0;
2070}
2071
2072static int cp_resume (struct pci_dev *pdev)
2073{
Francois Romieu576cfa92006-02-27 23:15:06 +01002074 struct net_device *dev = pci_get_drvdata (pdev);
2075 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002076 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Francois Romieu576cfa92006-02-27 23:15:06 +01002078 if (!netif_running(dev))
2079 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
2081 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002082
2083 pci_set_power_state(pdev, PCI_D0);
2084 pci_restore_state(pdev);
2085 pci_enable_wake(pdev, PCI_D0, 0);
2086
2087 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2088 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 cp_init_hw (cp);
Jason Wanga8c9cb12012-04-11 22:10:54 +00002090 cp_enable_irq(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002092
2093 spin_lock_irqsave (&cp->lock, flags);
2094
Richard Knutsson2501f842007-05-19 22:26:40 +02002095 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002096
2097 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 return 0;
2100}
2101#endif /* CONFIG_PM */
2102
Varka Bhadram96b3bff2014-07-23 09:19:49 +05302103static const struct pci_device_id cp_pci_tbl[] = {
2104 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
2105 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
2106 { },
2107};
2108MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
2109
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110static struct pci_driver cp_driver = {
2111 .name = DRV_NAME,
2112 .id_table = cp_pci_tbl,
2113 .probe = cp_init_one,
2114 .remove = cp_remove_one,
2115#ifdef CONFIG_PM
2116 .resume = cp_resume,
2117 .suspend = cp_suspend,
2118#endif
2119};
2120
Varka Bhadram5490c272014-07-23 09:19:48 +05302121module_pci_driver(cp_driver);